# **READ ONLY MEMORY 8192 WORDS, 8 BITS/WORD** #### **FEATURES:** - Three Fast Access Times - -450nsec - -350nsec - -300nsec - All Inputs and Outputs TTL Compatible - Single +5V $\pm$ 10% Power Supply - One Programmable Chip Select - Three-State Outputs for Direct Bus Compatibility - Pin Compatible to 2716, 2732, and 2564 EPROMS - Fully Static Operation - All Inputs Protected Against Static Charge - 100% Burned-In #### **GENERAL DESCRIPTION:** The $\mu\text{PD}2364$ is a 65,536 bit Read Only Memory utilizing MOS N-Channel silicon gate technology. The device is completely static in operation, organized as 8192 words by 8 bits and operates from a single +5V power supply. All inputs and outputs are fully TTL compatible. It has one programmable chip select input and three-state outputs that allow memory expansion to 16,384 words by 8 bits without the use of external logic. Programming of the device is accomplished by a custom mask during fabrication. Pinout is compatible with 2716, 2732, and 2564 EPROMs. # PIN CONFIGURATION (TOP VIEW) #### **BLOCK DIAGRAM** # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Ratings | Unit | |------------------|-----------------------|-------------|------| | Vcc | Supply Voltage | −0.5 to +7 | V | | Vi | Input Voltage | -0.5 to +7 | V | | Vo | Output Voltage | -0.5 to +7 | V | | Topt | Operating Temperature | -0 to +70 | °C | | T <sub>stg</sub> | Storage Temperature | -65 to +125 | °C | Stresses more severe than those listed here may cause permanent damage to the device. This is a stress rating only, and operation of the device at any condition above those indicated in the operational sections of this specification is not implied. # **D.C. CHARACTERISTICS** ( $T_a = 0^{\circ}$ to $+70^{\circ}$ C, $V_{CC} = +5 \pm 10\%$ ) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|------------------------|-----------------------------------|------|------|---------|------| | VIL | Input "Low" Voltage | | -0.5 | | 0.8 | V | | VIH | Input "High" Voltage | | 2.0 | | Vcc + 1 | V | | In. | Input Load Current | V <sub>IN</sub> = 0 to 5.5V | | | 10 | μΑ | | Vol | Output "Low" Voltage | I <sub>OL</sub> = +2.1mA | | | 0.4 | V | | Vон | Output "High" Voltage | $I_{OH} = -400\mu A$ | 2.4 | | | V | | ILO | Output Leakage Current | Chip Disabled Vout = +0.4V to Vcc | | | 10 | μΑ | | lcc | Power Supply Current | All inputs +5.5V Output Disabled | | 80 | 140 | mΑ | # A.C. CHARACTERISTICS ( $T_a = 0^{\circ} \text{ to } +70^{\circ}\text{C}$ , $V_{CC} = +5 \pm 10\%$ ) | Symbol | Parameter | μPD2 | μ <b>PD2364-3</b> 0 | | $\mu$ PD2364-35 | | μPD2364-45 | | |--------|---------------------|------|---------------------|------|-----------------|------|------------|------| | | | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | tacc | Access Time | | 300 | | 350 | | 450 | nsec | | tco | Output Enable Time | | 120 | | 150 | | 150 | nsec | | tor | Output Disable Time | | 120 | | 150 | | 150 | nsec | | tон | Output Hold Delay | 20 | | 20 | | 20 | | nsec | | Cı | Input Capacitance | | 10 | | 10 | | 10 | pf | | Co | Output Capacitance | | 15 | | 15 | | 15 | pf | # A.C. TEST CONDITIONS Input rise and fall times $(t_r, t_f) = 20$ nsec Timing Measurement Reference Levels: Input and output high levels $(V_{IH}, V_{OH}) = 2.0$ Volts Input and output low levels $(V_{IL}, V_{OL}) = 0.8$ Volts Output load = 1 series 74 TTL + 100 pf #### **TIMING DIAGRAM** #### **DEFINITIONS** # Access Time, tACC Access time is the maximum time between the application of a valid Address and the corresponding valid Data Out. #### Output Hold Delay, tOH Output hold delay is the minimum time after an Address change that the previous data remains valid. # Output Enable Time, tCO Output enable time is the maximum delay between Chip Selects becoming true and Output Data becoming valid. #### Output Disable Time, tDF Output disable time is the delay between Chip Selects becoming false and output stages going to the high impedance state. #### **CUSTOM PROGRAMMING INSTRUCTIONS** # BIT PATTERN SUBMITTAL OPTIONS: The customer's unique bit pattern can be submitted in several convenient methods that are easy for the ROM customer, and readily verifiable for accuracy. The bit pattern can be delivered to NEC contained within: - 1. One programmed 2764 EPROM - 2. Two programmed 2732 EPROMs #### **BIT PATTERN VERIFICATIONS:** For customer verification of the submitted bit patterns, several alternatives are also available. The following are those found to be most expeditious. | CUSTOM PATTERN SUBMITTED VIA: | VERIFICATION ROUTINE | | | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | One programmed 2764<br>EPROM | Customer sends NEC one additional erased 2764. NEC programs the spare 2764 with the data from the programmed 2764, and returns to customer for verification. | | | | 2. Two programmed 2732<br>EPROMs | Customer sends NEC two additional erased 2732's. NEC programs the spare 2732's with the data from the programmed EPROMs and returns to customer for verification. | | | # ORDERING INFORMATION | PART NUMBER INDUSTRIAL | ACCESS TIME | PACKAGE | | | |------------------------|-------------|------------|--|--| | μPD 2364-45PC | 450nsec | Molded DIP | | | | μPD 2364-35PC | 350nsec | Molded DIP | | | | μPD 2364-30PC | 300nsec | Molded DIP | | | # PHYSICAL DIMENSIONS Device also available in ceramic package. 4 NEC RESERVES THE RIGHT TO MAKE CHANGES IN THESE SPECIFICATIONS AT ANY TIME