# DS3803 1024K Flexible NV SRAM SIMM ### **FEATURES** - Flexibly organized as 32K x 32, 64K x 16 or 128K x 8 bits - 10 years minimum data retention in the absence of external power - Nonvolatile circuitry transparent to and independent from host system - Automatic write protection circuitry safeguards against data loss - Separate control and data signals for each SRAM allow byte, word or doubleword access - Fast access time of 70 ns - Full V<sub>CC</sub> ± 10% operating range - Employs popular JEDEC standard 72—position SIMM connector - Extremely thin design built using TSOP-package IC components #### PIN DESCRIPTION A0 – A14 – Address Inputs DOA – D7A — Data Inputs/Outputs, Byte A DOB – D7B — Data Inputs/Outputs, Byte B DOC – D7C — Data Inputs/Outputs, Byte C DOD – D7D — Data Inputs/Outputs, Byte C — Data Inputs/Outputs, Byte D — Chip Enable Inputs WEA - WED - Write Enable Inputs OEA - OED - Output Enable Inputs VCC - +5V Power Supply GND - Ground NC - No Connect #### DESCRIPTION The DS3803 is a self–contained 1,048,576–bit, nonvolatile static RAM which can be flexibly organized as $32K \times 32$ , $64K \times 16$ or $128K \times 8$ . Built using four $32K \times 8$ SRAMs, four nonvolatile control ICs and four lithium batteries, this nonvolatile memory contains all necessary ### **PIN ASSIGNMENT** DS3803 72-PIN SIMM control circuitry and lithium energy sources to maintain data integrity in the absence of power for more than 10 years. The DS3803 employs the popular JEDEC standard 72–position SIMM connection scheme and requires no additional circuitry. #### **READ MODE** The DS3803 executes a read cycle whenever $\overline{WE}$ (Write enable) is inactive (high) and $\overline{CE}$ (Chip Enable) and $\overline{OE}$ (Output Enable) are active (low). The unique address specified by the 15 address inputs (A $_0$ – A $_{14}$ ) defines which byte of data is to be accessed from the selected SRAMs. Valid data will be available to the data output drivers within taCC (Access Time) after the last address input signal is stable, providing that $\overline{CE}$ and $\overline{OE}$ (Output Enable) access times are also satisfied. If $\overline{CE}$ and $\overline{OE}$ access times are not satisfied, then data access must be measured from the later occurring signal and the limiting parameter is either taCO for $\overline{CE}$ or toE for $\overline{OE}$ rather than taCC. ### **WRITE MODE** The DS3803 executes a write cycle whenever both $\overline{WE}$ and $\overline{CE}$ signals are in the active (low) state after address inputs are stable. The later occurring falling edge of $\overline{CE}$ or $\overline{WE}$ will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of $\overline{CE}$ or $\overline{WE}$ . All address inputs must be kept valid throughout the write cycle. $\overline{WE}$ must return to the high state for a minimum recovery time (t<sub>WR</sub>) before another cycle can be initiated. The $\overline{OE}$ control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{CE}$ and $\overline{OE}$ active) then $\overline{WE}$ will disable the outputs in topology from its falling edge. ## **DATA RETENTION MODE** The DS3803 provides full functional capability for $V_{CC}$ greater than 4.5 volts and write protects by 4.25 volts. Data is maintained in the absence of $V_{CC}$ without any additional support circuitry. The nonvolatile static RAM constantly monitors V $_{CC}$ . Should the supply voltage decay, the NV SRAM automatically write protects itself, all inputs become dont care, and all outputs become high impedance. As V $_{CC}$ falls below approximately 3.0 volts, power switching circuits connect the lithium energy sources to the RAMs to retain data. During power—up, when V $_{CC}$ rises above approximately 3.0 volts, the power switching circuits connect external V $_{CC}$ to the RAMs and disconnects the lithium energy source. Normal RAM operation can resume after V $_{CC}$ exceeds 4.5 volts. The DS3803 checks battery status to warn of potential data loss. Each time that $V_{CC}$ power is restored to the DS3803, the battery voltages are checked with precision comparators. If both batteries providing backup power to a particular SRAM are less than 2.0 volts, the second memory access to that SRAM is inhibited. Battery status for each SRAM can, therefore, be determined by a three–step process. First, a read cycle is performed to any location within that SRAM, in order to save the contents of that location. A subsequent write cycle can then be executed to the same memory location, altering data. If a subsequent read cycle fails to verify the written data, then battery voltage for that SRAM is less than 2.0V and data is in danger of being lost. The DS3803 also provides battery redundancy. In many applications data integrity is paramount. The DS3803 provides two batteries for each SRAM and an internal isolation switch to select between them. During battery backup, the battery with the highest voltage is selected for use. If one battery fails, the other automatically takes over. The switch between batteries is transparent to the user. # **PIN DESCRIPTION** Table 1 | PIN | SIGNAL<br>NAME | PIN | SIGNAL<br>NAME | PIN | SIGNAL<br>NAME | PIN | SIGNAL<br>NAME | PIN | SIGNAL<br>NAME | |-----|-----------------|-----|----------------|-----|----------------|-----|-----------------|-----|----------------| | 1 | V <sub>CC</sub> | 16 | D2B | 31 | D5C | 46 | NC | 61 | A9 | | 2 | D0A | 17 | D3B | 32 | D6C | 47 | CED | 62 | A10 | | 3 | D1A | 18 | D4B | 33 | D7C | 48 | OED | 63 | A11 | | 4 | D2A | 19 | D5B | 34 | NC | 49 | WED | 64 | A12 | | 5 | D3A | 20 | D6B | 35 | CEC | 50 | GND | 65 | A13 | | 6 | D4A | 21 | D7B | 36 | OEC | 51 | V <sub>CC</sub> | 66 | A14 | | 7 | D5A | 22 | NC | 37 | WEC | 52 | A0 | 67 | NC | | 8 | D6A | 23 | CEB | 38 | D0D | 53 | A1 | 68 | NC | | 9 | D7A | 24 | CEB | 39 | D1D | 54 | A2 | 69 | NC | | 10 | NC | 25 | WEB | 40 | D2D | 55 | A3 | 70 | NC | | 11 | CEA | 26 | D0C | 41 | D3D | 56 | A4 | 71 | NC | | 12 | OEA | 27 | D1C | 42 | D4D | 57 | A5 | 72 | GND | | 13 | WEA | 28 | D2C | 43 | D5D | 58 | A6 | | | | 14 | D0B | 29 | D3C | 44 | D6D | 59 | A7 | | | | 15 | D1B | 30 | D4C | 45 | D7D | 60 | A8 | | | # **BLOCK DIAGRAM** Figure 1 #### **ABSOLUTE MAXIMUM RATINGS\*** ### RECOMMENDED DC OPERATING CONDITIONS $(t_A = 0^{\circ}C \text{ to } 70^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------------------|-----------------|------|-----|----------------------|-------|-------| | Power Supply Voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | V | | | Logic 1 Input Voltage | V <sub>IH</sub> | 2.2 | | V <sub>CC</sub> +0.3 | V | · | | Logic 0 Input Voltage | V <sub>IL</sub> | -0.3 | | +0.8 | V | | ## DC ELECTRICAL CHARACTERISTICS (t<sub>A</sub> = 0°C to 70°C; $V_{CC}$ = 5V $\pm$ 10%) | | | | | | , 00 | | |------------------------|------------------|----------------------------------------------------------------------|------|-----|------|-------| | PARAMETER | SYMBOL | TEST CONDITION | MIN | TYP | MAX | UNITS | | Input Leakage Current | I <sub>IL</sub> | $0V \le V_{IN} \le V_{CC}$ | -4 | | +4 | μΑ | | Output Leakage Current | I <sub>LO</sub> | $0V \le \frac{V_{IN}}{CE} \le V_{CC}$ , all $\overline{CE} = V_{IH}$ | -1 | | +1 | μΑ | | Operating Current | Icco | | | | 300 | mA | | Standby Current | I <sub>ccs</sub> | all CE = V <sub>IH</sub> | | | 20 | mA | | Output High Current | Іон | V <sub>OH</sub> = 2.4V | -1.0 | | | mA | | Output Low Current | I <sub>OL</sub> | V <sub>OL</sub> = 0.4V | 2.1 | | | mA | **CAPACITANCE** $(t_A = 25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------|------------------|-----|-----|-----|-------|-------| | Input Capacitance | C <sub>IN</sub> | | | 8 | pF | | | Output Capacitance | C <sub>I/O</sub> | | | 10 | pF | | <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # **AC ELECTRICAL CHARACTERISTICS** (t<sub>A</sub> = 0°C to 70°C; $V_{CC}$ = 5V $\pm$ 10%) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------------|--------------------------------------|---------|-----|-----|-------|----------| | Read Cycle Time | t <sub>RC</sub> | 70 | | | ns | | | Access Time | t <sub>ACC</sub> | | | 70 | ns | | | OE to Output Valid | t <sub>OE</sub> | | | 35 | ns | | | CE to Output Valid | t <sub>CO</sub> | | | 70 | ns | | | OE or CE to Output Active | t <sub>COE</sub> | 5 | | | ns | 5 | | Deselection to Output High Z | t <sub>OD</sub> | | | 25 | ns | 5 | | Output Hold after Address<br>Change | t <sub>OH</sub> | 5 | | | ns | | | Write Cycle Time | t <sub>WC</sub> | 70 | | | ns | | | Write Pulse Width | t <sub>WP</sub> | 55 | | | ns | 3 | | Address Setup Time | t <sub>AW</sub> | 0 | | | ns | | | Write Recovery Time | t <sub>WR1</sub> | 5<br>15 | | | ns | 11<br>12 | | WE Active to Output High Z | t <sub>ODW</sub> | | | 25 | ns | 5 | | WE Inactive to Output Active | t <sub>OEW</sub> | 5 | | | ns | 5 | | Data Setup Time | t <sub>DS</sub> | 30 | | | ns | 4 | | Data Hold Time | t <sub>DH1</sub><br>t <sub>DH2</sub> | 0<br>10 | | | ns | 11<br>12 | # **TIMING DIAGRAM: READ CYCLE** # TIMING DIAGRAM: WRITE CYCLE 1 (WE Controlled) SEE NOTES 2, 3, 4, 6, 7, 8 AND 11 # TIMING DIAGRAM: WRITE CYCLE 2 (CE Controlled) ### TIMING DIAGRAM: POWER-DOWN AND POWER-UP SEE NOTE 10 # POWER-DOWN/POWER-UP TIMING | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | |----------------------------------------------------------------------|------------------|-----|-----|-----|-------|-------|--| | $V_{CC}$ Fail Detect to $\overline{CE}$ and $\overline{WE}$ Inactive | t <sub>PD</sub> | | | 1.5 | μs | | | | V <sub>CC</sub> Slew from V <sub>TP</sub> to 0V | t <sub>F</sub> | 300 | | | μs | | | | V <sub>CC</sub> Slew from 0V to V <sub>TP</sub> | t <sub>R</sub> | 300 | | | μs | | | | V <sub>CC</sub> Valid to CE and WE Inactive | t <sub>PU</sub> | | | 2 | ms | | | | V <sub>CC</sub> Valid to End of Write<br>Protection | t <sub>REC</sub> | | | 125 | ms | | | $(t_{\Delta} = 25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------------|-----------------|-----|-----|-----|-------|-------| | Expected Data Retention Time | t <sub>DR</sub> | 10 | | | years | 9 | ## **WARNING** Under no circumstances are negative undershoots, of any amplitude, allowed when device is in battery backup mode. #### NOTES: - 1. $\overline{\text{WE}}$ is high throughout read cycle. - 2. $\overline{OE} = V_{IH}$ or $V_{IL}$ . If $\overline{OE} = V_{IH}$ during write cycle, the output buffers remain in a high impedance state. - 3. $t_{WP}$ is specified as the logical AND of $\overline{\text{CE}}$ and $\overline{\text{WE}}$ . $t_{WP}$ is measured from the latter of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ going low to the earlier of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ going high. - 4. $t_{DS}$ is measured from the earlier of $\overline{CE}$ or $\overline{WE}$ going high. - 5. These parameters are sampled with a 5 pF load and are not 100% tested. - 6. If the $\overline{\text{CE}}$ low transition occurs simultaneously with or later than the $\overline{\text{WE}}$ low transition, the output buffers remain in a high impedance state during this period. - 7. If the $\overline{\text{CE}}$ high transition occurs prior to or simultaneously with the $\overline{\text{WE}}$ high transition, the output buffers remain in a high impedance state during this period. - 8. If $\overline{\text{WE}}$ is low or the $\overline{\text{WE}}$ low transition occurs prior to or simultaneously with the $\overline{\text{CE}}$ low transition, the output buffers remain in a high impedance state during this period. - Each DS3803 has a built-in switch that disconnects the lithium source until V<sub>CC</sub> is first applied by the user. The expected t<sub>DR</sub> is defined as accumulative time in the absence of V<sub>CC</sub> starting from the time power is first applied by the user. - 10. In a power down condition the voltage on any pin may not exceed the voltage on $V_{CC}$ . - 11. $t_{WR1}$ , $t_{DH1}$ are measured from $\overline{WE}$ going high. - 12. t<sub>WR2</sub>, t<sub>DH2</sub> are measured from $\overline{\text{CE}}$ going high. ### DC TEST CONDITIONS Outputs Open Cycle = 200 ns All Voltages are Referenced to Ground ### **AC TEST CONDITIONS** Output Load: 100 pF + 1TTL gate Input Pulse Levels: 0 – 3.0 V Timing Measurements Reference Levels: Input - 1.5V Output - 1.5V Input Pulse Rise and Fall Times: 5 ns # DS3803 72-PIN SIMM MODULE | | 72–PIN | | | | | | |-----|-------------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 4.245 | 4.255 | | | | | | В | 3.979 | 3.989 | | | | | | С | 0.845 | 0.855 | | | | | | D | 0.395 | 0.405 | | | | | | E | 0.245 | 0.255 | | | | | | F | 0.050 BASIC | | | | | | | G | 0.075 | 0.085 | | | | | | Н | 0.245 | 0.255 | | | | | | ı | 1.750 | BASIC | | | | | | J | 0.120 | 0.130 | | | | | | K | 2.120 | 2.130 | | | | | | L | 2.245 | 2.255 | | | | | | М | 0.057 | 0.067 | | | | | | N | 1 | 0.173 | | | | | | 0 | - 0.110 | | | | | | | Р | 0.047 | 0.054 | | | | |