

# PIC24F04KA201 Family Silicon Errata and Data Sheet Clarification

The PIC24F04KA201 family devices that you have received conform functionally to the current Device Data Sheet (DS39937**B**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC24F04KA201 family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A1).

Data Sheet clarifications and corrections start on page 5, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit<sup>™</sup> 3:

- Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/debugger or PICkit™ 3.
- 2. From the main menu in MPLAB IDE, select <u>Configure>Select Device</u> and then select the target part number in the dialog box.
- Select the MPLAB hardware tool (<u>Debugger>Select Tool</u>).
- Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the Output window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC24F04KA201 family silicon revisions are shown in Table 1.

### TABLE 1: SILICON DEVREV VALUES

| Part Number   | Device ID <sup>(1)</sup> | Revision ID for Silicon<br>Revision <sup>(2)</sup> |  |
|---------------|--------------------------|----------------------------------------------------|--|
|               |                          | A1                                                 |  |
| PIC24F04KA201 | 0B00h                    | 01h                                                |  |
| PIC24F04KA200 | 0B02h                    | UIN                                                |  |

- **Note 1:** The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses in program memory. They are shown in hexadecimal in the format, "DEVID DEVREV".
  - **2:** Refer to the "PIC24FXXKAXXX Flash Programming Specification" (DS39919) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

| Module     | Feature                 | Item<br>Number | Issue Summary                                               | Affected<br>Revisions <sup>(1)</sup> |
|------------|-------------------------|----------------|-------------------------------------------------------------|--------------------------------------|
|            |                         | Number         |                                                             | A1                                   |
| Resets     | BOR                     | 1.             | Inadvertent Reset when disabling/enabling BOR.              | Х                                    |
| Core       | Deep Sleep              | 2.             | Failure to avoid Deep Sleep entry.                          | Х                                    |
| Comparator | _                       | 3.             | Change in maximum VIOFF.                                    | Х                                    |
| SPI        | Enhanced<br>Buffer mode | 4.             | Errors when polling SPITBF flag.                            | Х                                    |
| Core       | Low-Voltage<br>BOR      | 5.             | LPBOR configuration results in ambiguous Resets.            | Х                                    |
| Comparator | I/O Pins                | 6.             | Enabling comparators disables some digital I/O ports.       | X                                    |
| Comparator | _                       | 7.             | Output polarity inversion also inverts edge-detect sensing. | Х                                    |
| Core       | Doze mode               | 8.             | Instruction execution glitches following DOZE bit changes.  | Х                                    |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

## Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A1).

## 1. Module: Resets (BOR)

A device Reset may occur if the BOR is disabled and immediately re-enabled in software (RCON<14> is cleared, and then immediately set).

#### Work around

It is recommended that several NOP instructions be added to a BOR disable/enable sequence. Alternatively, place several instructions or a short routine between the instructions to disable and enable the BOR.

## **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Х          |  |  |  |  |

## 2. Module: Core (Deep Sleep)

Deep Sleep wake-up sources may be ignored if they occur just prior to entry into Deep Sleep mode. As a result, the device may enter Deep Sleep mode when it should not.

## Work around

If possible, configure external Deep Sleep wake-up sources to repeat themselves once. If the device does enter Deep Sleep, the second occurrence of the wake-up source will wake the device.

Alternatively, synchronize the entry into Deep Sleep with external wake-up sources, where possible.

#### **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## 3. Module: Comparator

The maximum value for the input offset voltage (specification D300, VIOFF), shown in Table 26-12 of the Device Data Sheet, has changed for this silicon revision. The new value is shown in Table 3 (changes in **bold**).

#### Work around

None.

## **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## TABLE 3: COMPARATOR DC SPECIFICATIONS (PARTIAL)

| Param<br>No. | Symbol | Characteristics      | Min | Тур | Max | Units | Comments |
|--------------|--------|----------------------|-----|-----|-----|-------|----------|
|              | VIOFF  | Input Offset Voltage | _   | 20  | 60  | mV    |          |

## 4. Module: SPI (Enhanced Buffer Mode)

In Enhanced Buffer mode (SPI1CON2<0> = 1), polling the SPI Transmit Buffer Full bit, SPITBF (SPI1STAT<1>), may produce erroneous results. This occurs only under two circumstances:

- In Master mode, when the SPI divide clock is 4 or greater.
- In Slave mode, when the SPI sample clock is slower than 1/4 of the CPU instruction time (TCY).

For Master mode, this includes all combinations of the primary prescale bits (SPI11CON1<1:0>) and secondary prescale bits (SPI1CON1<4:2>) that, when combined, create an SPI sample clock divisor with a value of four or greater.

#### Work around

Instead of polling the SPITBF bit to test for an empty buffer (SPI1STAT<1> = 0), implement a SPI receive interrupt handler in software and add to the SPI transmit buffer in this routine.

Alternatively, poll the SPI Receive Full bit, SPIRBF (SPI1STAT<0>), or the Shift Register Empty bit, SRMPT (SPI1STAT<7>), to determine when to service the SPI transmit and transmit buffers.

#### **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## 5. Module: Core (Low-Power BOR)

When the low-power BOR is enabled (FPOR<6:5> = 00), Brown-out Reset events may result in a device Reset in which both the BOR and POR bits are set.

This differs from the expected behavior of simply re-arming the POR circuit to ensure that a Power-on Reset occurs when VDD drops below the POR threshold.

## Work around

None.

## **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

## 6. Module: Comparator (I/O Pins)

Certain I/O pins may not function correctly as digital inputs or outputs after specific comparator outputs have been enabled with the COE bit (CMxCON<14> = 1). These are:

- RB14 (with Comparator 1)
- RA6 (with Comparator 2)

This condition may continue, even after the comparator in question has been disabled using the corresponding CON bit (CMxCON<15> = 0).

#### Work around

In addition to clearing the CON bit, also clear the COE bit.

#### **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

## 7. Module: Comparator

When a comparator is programmed to trigger on certain edge-detect events (CMxCON<7:6> = 10 or 01), setting the CPOL bit (CMxCON<13> = 1) may cause the comparator to flag the opposite edge-detect event (e.g., a high-to-low edge instead of the programmed low-to-high).

## Work around

Leave CPOL = 0. In addition, use the opposite setting of CMxCON<7:6> to achieve the correct response (e.g., use '10' for '01').

#### **Affected Silicon Revisions**

|   | <b>A1</b> |  |  |  |  |
|---|-----------|--|--|--|--|
| ĺ | Χ         |  |  |  |  |

## 8. Module: Core (Doze Mode)

Operations that immediately follow any manipulations of the DOZE<2:0> or DOZEN bits (CLDIV<14:11>) may not execute properly. In particular, for instructions that operate on an SFR, data may not be read properly. Also, bits automatically cleared in hardware may not be cleared if the operation occurs during this interval.

#### Work around

Always insert a NOP instruction before and after either of the following:

- Enabling or disabling Doze mode by setting or clearing the DOZEN bit
- Before or after changing the DOZE<2:0> bits

### **Affected Silicon Revisions**

|   | <b>A1</b> |  |  |  |  |
|---|-----------|--|--|--|--|
| ĺ | Χ         |  |  |  |  |

## **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the Device Data Sheet (DS39937**B**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

# 1. Module: Electrical Specifications (DC Specifications)

Table 26-5 ("BOR Trip Points") has changed to reflect the functionality of the LPBOR trip point (BORV<1:0> = 00), and to make other typographic corrections. The minimum and maximum values for the BOR trip points in Table 26-5 have changed. The new version of the table is shown below (changes in **bold**).

#### **TABLE 26-5: BOR TRIP POINTS**

|              |     | rating Conditions (unless other perature -40°C ≤ Ta ≤ +85° |                                        |      |       |              |       |            |
|--------------|-----|------------------------------------------------------------|----------------------------------------|------|-------|--------------|-------|------------|
| Param<br>No. | Sym | Characteristic                                             |                                        | Min  | Тур   | Max          | Units | Conditions |
| DC19         |     | BOR Voltage on                                             | BOR <b>V</b> = 00                      | _    | _     | _            |       | Note (1)   |
|              |     |                                                            |                                        |      |       |              |       |            |
|              |     | VDD Transition                                             | BOR <b>V</b> = 01                      | 2.92 | 3     | 3.25         | V     |            |
|              |     |                                                            | BOR <b>V</b> = 01<br>BOR <b>V</b> = 10 | 2.92 | 3 2.7 | 3.25<br>2.92 |       |            |

Note 1: LPBOR re-arms the POR circuit, but does not cause a BOR.

# APPENDIX A: DOCUMENT REVISION HISTORY

## Rev A Document (6/2009)

Initial release of this document; issued for revision A1. Includes silicon issues 1 (Resets – BOR), 2 (Core – Deep Sleep), 3 (Comparator) and 4 (SPI – Enhanced Buffer Mode).

## Rev B Document (2/2011)

Adds new silicon issues 5 (Core – Low Power BOR), 6 and 7 (Comparators), and 8 (Core – Doze Mode) to silicon revision A1.

Added data sheet clarification 1 (Electrical Specifications – DC Specifications) to revision B of the data sheet.

## Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2011, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-893-1

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca. IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario,

Canada Tel: 905-673-0699

Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongging

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040

Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung Tel: 886-7-213-7830

Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** 

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/04/10