# 3 Mbit LPC Flash SST49LF030A EOL Product Data Sheet #### **FEATURES:** #### LPC Interface Flash SST49LF030A: 384K x8 (3 Mbit) ## Conforms to Intel LPC Interface Specification 1.0 #### Flexible Erase Capability - Uniform 4 KByte Sectors - Uniform 64 KByte overlay blocks - 64 KByte Top Boot Block protection - Chip-Erase for PP Mode Only ## Single 3.0-3.6V Read and Write Operations #### Superior Reliability Endurance: 100,000 Cycles (typical) - Greater than 100 years Data Retention ## • Low Power Consumption Active Read Current: 6 mA (typical) - Standby Current: 10 µA (typical) #### Fast Sector-Erase/Byte-Program Operation Sector-Erase Time: 18 ms (typical) Block-Erase Time: 18 ms (typical) Chip-Erase Time: 70 ms (typical) - Byte-Program Time: 14 µs (typical) - Chip Rewrite Time: 6 seconds (typical) Single-pulse Program or Erase - Internal timing generation #### • Two Operational Modes - Low Pin Count (LPC) Interface mode for in-system operation - Parallel Programming (PP) Mode for fast production programming #### LPC Interface Mode - 5-signal communication interface supporting byte Read and Write - 33 MHz clock frequency operation - WP# and TBL# pins provide hardware write protect for entire chip and/or top boot block - Standard SDP Command Set - Data# Polling and Toggle Bit for End-of-Write detection - 5 GPI pins for system design flexibility - 4 ID pins for multi-chip selection #### Parallel Programming (PP) Mode - 11-pin multiplexed address and 8-pin data I/O interface - Supports fast programming In-System on programmer equipment #### CMOS and PCI I/O Compatibility #### Packages Available - 32-lead PLCC - 32-lead TSOP (8mm x 14mm) #### PRODUCT DESCRIPTION The SST49LF030A flash memory device is designed to interface with the LPC bus for PC and Internet Appliance application in compliance with Intel Low Pin Count (LPC) Interface Specification 1.0. Two interface modes are supported: LPC mode for in-system operations and Parallel Programming (PP) mode to interface with programming equipment. The SST49LF030A flash memory device is manufactured with SST's proprietary, high-performance SuperFlash technology. The split-gate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST49LF030A device significantly improves performance and reliability, while lowering power consumption. The SST49LF030A device writes (Program or Erase) with a single 3.0-3.6V power supply. It uses less energy during Erase and Program than alternative flash memory technologies. The total energy consumed is a function of the applied voltage, current and time of application. For any give voltage range, the SuperFlash technology uses less current to program and has a shorter erase time; the total energy consumed during any Erase or Program operation is less than alternative flash memory technologies. The SST49LF030A product provides a maximum Byte-Program time of 20 µsec. The entire memory can be erased and programmed byte-by-byte typically in 6 seconds when using status detection features such as Toggle Bit or Data# Polling to indicate the completion of Program operation. The SuperFlash technology provides fixed Erase and Program time, independent of the number of Erase/Program cycles that have performed. Therefore the system software or hardware does not have to be calibrated or correlated to the cumulative number of Erase cycles as is necessary with alternative flash memory technologies, whose Erase and Program time increase with accumulated Erase/Program cycles. To meet high density, surface mount requirements, the SST49LF030A device is offered in 32-lead TSOP and 32-lead PLCC packages. See Figures 2 and 3 for pin assignments and Table 1 for pin descriptions. ## **TABLE OF CONTENTS** | PRODUCT DESCRIPTION | 1 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | LIST OF FIGURES | 4 | | LIST OF TABLES | 5 | | FUNCTIONAL BLOCK DIAGRAM | 6 | | PIN ASSIGNMENTS | 7 | | DEVICE MEMORY MAPS | 9 | | DESIGN CONSIDERATIONS | 9 | | PRODUCT IDENTIFICATION | 9 | | MODE SELECTION | 10 | | Device Operation CE#. LFRAME# TBL#, WP# INIT#, RST# System Memory Mapping Response To Invalid Fields. Abort Mechanism Write Operation Status Detection Multiple Device Selection Registers. General Purpose Inputs Register JEDEC ID Registers | | | PARALLEL PROGRAMMING MODE Device Operation Reset. Read. Byte-Program Operation Sector-Erase Operation Block-Erase Operation Chip-Erase Operation Write Operation Status Detection Data Protection (PP Mode) | | | SOFTWARE COMMAND SEQUENCE | 20 | # 3 Mbit LPC Flash SST49LF030A | | EOL Product Data Sh | ee | |------------------------------|---------------------|----| | ELECTRICAL SPECIFICATIONS | | 27 | | DC Characteristics | | | | PRODUCT ORDERING INFORMATION | | 47 | | PACKAGING DIAGRAMS | | 48 | ## **LIST OF FIGURES** | FIGURE 1: Functional Block Diagram | 6 | |--------------------------------------------------------------------------------------|------| | FIGURE 2: Pin Assignments for 32-lead PLCC | 7 | | FIGURE 3: Pin Assignments for 32-lead TSOP (8mm x 14mm) | 7 | | FIGURE 4: Device Memory Map | 9 | | FIGURE 5: LPC Read Cycle Waveform | . 12 | | FIGURE 6: LPC Write Cycle Waveform | . 13 | | FIGURE 7: Program Command Sequence (LPC Mode) | . 21 | | FIGURE 8: Data# Polling Command Sequence (LPC Mode) | . 22 | | FIGURE 9: Toggle Bit Command Sequence (LPC Mode) | . 23 | | FIGURE 10: Sector-Erase Command Sequence (LPC Mode) | . 24 | | FIGURE 11: Block-Erase Command Sequence (LPC Mode) | . 25 | | FIGURE 12: Register Readout Command Sequence (LPC Mode) | . 26 | | FIGURE 13: LCLK Waveform (LPC Mode) | . 29 | | FIGURE 14: Reset Timing Diagram (LPC Mode) | . 30 | | FIGURE 15: Output Timing Parameters (LPC Mode) | . 32 | | FIGURE 16: Input Timing Parameters (LPC Mode) | . 32 | | FIGURE 17: Reset Timing Diagram (PP Mode) | . 34 | | FIGURE 18: Read Cycle Timing Diagram (PP Mode) | . 34 | | FIGURE 19: Write Cycle Timing Diagram (PP Mode) | . 35 | | FIGURE 20: Data# Polling Timing Diagram (PP Mode) | . 35 | | FIGURE 21: Toggle Bit Timing Diagram (PP Mode) | . 36 | | FIGURE 22: Byte-Program Timing Diagram (PP Mode) | . 36 | | FIGURE 23: Sector-Erase Timing Diagram (PP Mode) | . 37 | | FIGURE 24: Block-Erase Timing Diagram (PP Mode) | . 37 | | FIGURE 25: Chip-Erase Timing Diagram (PP Mode) | . 38 | | FIGURE 26: Software ID Entry and Read (PP Mode) | . 38 | | FIGURE 27: Software ID Exit (PP Mode) | . 38 | | FIGURE 28: AC Input/Output Reference Waveforms | . 39 | | FIGURE 29: A Test Load Example | . 39 | | FIGURE 30: Read Flowchart (LPC Mode) | . 40 | | FIGURE 31: Byte-Program Flowchart (LPC Mode) | . 40 | | FIGURE 32: Erase Command Sequences Flowchart (LPC Mode) | . 41 | | FIGURE 33: Software Product ID Command Sequences Flowchart (LPC Mode) | . 42 | | FIGURE 34: Byte-Program Command Sequences Flowchart (PP Mode) | . 43 | | FIGURE 35: Wait Options Flowchart (PP Mode) | . 44 | | FIGURE 36: Software Product ID Command Sequences Flowchart (PP Mode) | . 45 | | FIGURE 37: Erase Command Sequence Flowchart (PP Mode) | . 46 | | FIGURE 38: 32-lead Plastic Lead Chip Carrier (PLCC) SST Package Code: NH | . 48 | | FIGURE 39: 32-lead Thin Small Outline Package (TSOP) 8mm x 14mm SST Package Code: WH | . 49 | # 3 Mbit LPC Flash SST49LF030A ## **EOL Product Data Sheet** ## **LIST OF TABLES** | TABLE | 1: Pin Description | . 8 | |-------|--------------------------------------------------------------------------------|-----| | TABLE | 2: Product Identification | . 9 | | TABLE | 3: Address bits definition | 10 | | TABLE | 4: Address Decoding Range | 11 | | TABLE | 5: LPC Read Cycle | 12 | | TABLE | 6: LPC Write Cycle | 13 | | TABLE | 7: Multiple Device Selection Configuration | 15 | | | 8: General Purpose Inputs Register | | | TABLE | 9: Memory Map Register Addresses | 16 | | TABLE | 10: Operation Modes Selection (PP Mode) | 18 | | TABLE | 11: Software Command Sequence | 20 | | TABLE | 12: DC Operating Characteristics (All Interfaces) | 28 | | | 13: Recommended System Power-up Timings | | | | 14: Pin Capacitance (VDD=3.3V, TA=25 °C, f=1 Mhz, other pins open) | | | | 15: Reliability Characteristics | | | TABLE | 16: Clock Timing Parameters (LPC Mode) | 29 | | TABLE | 17: Reset Timing Parameters, V <sub>DD</sub> =3.0-3.6V (LPC Mode) | 30 | | TABLE | 18: Read/Write Cycle Timing Parameters, V <sub>DD</sub> =3.0-3.6V (LPC Mode) | 31 | | TABLE | 19: AC Input/Output Specifications (LPC Mode) | 31 | | | 20: Interface Measurement Condition Parameters (LPC Mode) | | | TABLE | 21: Read Cycle Timing Parameters, V <sub>DD</sub> =3.0-3.6V (PP Mode) | 33 | | TABLE | 22: Program/Erase Cycle Timing Parameters, V <sub>DD</sub> =3.0-3.6V (PP Mode) | 33 | | TABLE | 23: Reset Timing Parameters, V <sub>DD</sub> =3.0-3.6V (PP Mode) | 33 | | TABLE | 24: Revision History | 49 | ## **FUNCTIONAL BLOCK DIAGRAM** FIGURE 1: Functional Block Diagram #### PIN ASSIGNMENTS FIGURE 2: Pin Assignments for 32-lead PLCC FIGURE 3: Pin Assignments for 32-lead TSOP (8mm x 14mm) ## **TABLE 1: Pin Description** | | | | Inte | rface | | | |----------------------------------|---------------------------|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | Pin Name | Type <sup>1</sup> | PP | LPC | Functions | | | A <sub>10</sub> -A <sub>0</sub> | Address | <br> | X | LFC | Inputs for low-order addresses during Read and Write operations. Addresses are internally latched during a Write cycle. For the programming interface, these addresses are latched by R/C# and share the same pins as the high-order address inputs. | | | DQ <sub>7</sub> -DQ <sub>0</sub> | Data | I/O | Х | | To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a Write cycle. The outputs are in tri-state when OE# is high. | | | OE# | Output Enable | I | Х | | To gate the data output buffers. | | | WE# | Write Enable | _ | Х | | To control the Write operations. | | | MODE | Interface<br>Mode Select | I | Х | X | This pin determines which interface is operational. When held high, programmer mode is enabled and when held low, LPC mode is enabled. This pin must be setup at power-up or before return from reset and not change during device operation. This pin must be held high ( $V_{IH}$ ) for PP mode and low ( $V_{IL}$ ) for LPC mode. | | | INIT# | Initialize | I | | Х | This is the second reset pin for in-system use. This pin is internally combined with the RST# pin; If this pin or RST# pin is driven low, identical operation is exhibited. | | | ID[3:0] | Identification<br>Inputs | I | | X | These four pins are part of the mechanism that allows multiple parts to be attached to the same bus. The strapping of these pins is used to identify the component. The boot device must have ID[3:0]=0000 for all subsequent devices should use sequential up-count strapping. These pins are internally pulled-down with a resistor between 20-100 $\mbox{K}\Omega$ | | | GPI[4:0] | General<br>Purpose Inputs | I | | X | These individual inputs can be used for additional board flexibility. The state of these pins can be read through LPC registers. These inputs should be at their desired state before the start of the PCI clock cycle during which the read is attempted, and should remain in place until the end of the Read cycle. Unused GPI pins must not be floated. | | | TBL# | Top Block Lock | I | | Х | When low, prevents programming to the boot block sectors at top of memory. When TBL# is high it disables hardware write protection for the top block sectors. This pin cannot be left unconnected. | | | LAD[3:0] | Address and Data | I/O | | Х | To provide LPC control signals, as well as addresses and Command Inputs/Outputs data. | | | LCLK | Clock | I | | Х | To provide a clock input to the control unit | | | LFRAME# | Frame | I | | Х | To indicate start of a data transfer operation; also used to abort an LPC cycle in progress. | | | RST# | Reset | I | Х | Х | To reset the operation of the device | | | WP# | Write Protect | I | | Х | When low, prevents programming to all but the highest addressable blocks. When WP# is high it disables hardware write protection for these blocks. This pin cannot be left unconnected. | | | R/C# | Row/Column<br>Select | I | Х | | Select for the Programming interface, this pin determines whether the address pins are pointing to the row addresses, or to the column addresses. | | | RES | Reserved | | | Χ | These pins must be left unconnected. | | | $V_{DD}$ | Power Supply | PWR | Χ | Х | To provide power supply (3.0-3.6V) | | | $V_{SS}$ | Ground | PWR | Χ | Х | Circuit ground (0V reference) | | | CE# | Chip Enable | I | | Х | This signal must be asserted to select the device. When CE# is low, the device is enabled. When CE# is high, the device is placed in low power standby mode. | | | NC | No Connection | I | Х | Х | Unconnected pins. | | T1.0 1234 1. I=Input, O=Output #### **DEVICE MEMORY MAPS** FIGURE 4: Device Memory Map ## **DESIGN CONSIDERATIONS** SST recommends a high frequency 0.1 $\mu$ F ceramic capacitor to be placed as close as possible between $V_{DD}$ and $V_{SS}$ less than 1 cm away from the $V_{DD}$ pin of the device. Additionally, a low frequency 4.7 $\mu$ F electrolytic capacitor from $V_{DD}$ to $V_{SS}$ should be placed within 5 cm of the $V_{DD}$ pin. If you use a socket for programming purposes add an additional 1-10 $\mu$ F next to each socket. #### PRODUCT IDENTIFICATION The Product Identification mode identifies the device as the SST49LF030A and manufacturer as SST. **TABLE 2: Product Identification** | | Address | Data | |-------------------|---------|------| | Manufacturer's ID | 0000H | BFH | | Device ID | | | | SST49LF030A | 0001H | 1CH | T2.0 1234 #### MODE SELECTION The SST49LF030A flash memory devices can operate in two distinct interface modes: the LPC mode and the Parallel Programming (PP) mode. The mode pin is used to set the interface mode selection. If the mode pin is set to logic High, the device is in PP mode. If the mode pin is set Low, the device is in the LPC mode. The mode selection pin must be configured prior to device operation. The mode pin is internally pulled down if the pin is left unconnected. In LPC mode, the device is configured to its host using standard LPC interface protocol. Communication between Host and the SST49LF030A occurs via the 4-bit I/O communication signals, LAD [3:0] and LFRAME#. In PP mode, the device is programmed via an 11-bit address and an 8-bit data I/O parallel signals. The address inputs are multiplexed in row and column selected by control signal R/C# pin. The row addresses are mapped to the lower internal addresses (A<sub>10-0</sub>), and the column addresses are mapped to the higher internal addresses (A<sub>MS-11</sub>). See Figure 4, the Device Memory Map, for address assignments. #### LPC MODE ## **Device Operation** The LPC mode uses a 5-signal communication interface, a 4-bit address/data bus, LAD[3:0], and a control line, LFRAME#, to control operations of the SST49LF030A. Cycle type operations such as Memory Read and Memory Write are defined in Intel Low Pin Count Interface Specification, Revision 1.0. JEDEC Standard SDP (Software Data Protection) Program and Erase commands sequences are incorporated into the standard LPC memory cycles. See Figures 7 through 12 for command sequences. LPC signals are transmitted via the 4-bit Address/Data bus (LAD[3:0]), and follow a particular sequence, depending on whether they are Read or Write operations. LPC memory Read and Write cycle is defined in Tables 5 and 6. Both LPC Read and Write operations start in a similar way as shown in Figures 5 and 6. The host (which is the term used here to describe the device driving the memory) asserts LFRAME# for two or more clocks and drives a start value on the LAD[3:0] bus. At the beginning of an operation, the host may hold the LFRAME# active for several clock cycles, and even change the Start value. The LAD[3:0] bus is latched every rising edge of the clock. On the cycle in which LFRAME# goes inactive, the last latched value is taken as the Start value. CE# must be asserted one cycle before the start cycle to select the SST49LF030A for Read and Write operations. Once the SST49LF030A identify the operation as valid (a start value of all zeros), it next expects a nibble that indicates whether this is a memory Read or Write cycle. Once this is received, the device is now ready for the Address cycles. The LPC protocol supports a 32-bit address phase. The SST49LF030A encode ID and register space access in the address field. See Table 3 for address bits definition. For Write operation the Data cycle will follow the Address cycle, and for Read operation TAR and SYNC cycles occur between the Address and Data cycles. At the end of every operation, the control of the bus must be returned to the host by a 2-clock TAR cycle. ## CE# The CE# pin, enables and disables the SST49LF030A, controlling read and write access of the device. To enable the SST49LF030A, the CE# pin must be driven low one clock cycle prior to LFRAME# being driven low. The device will enter standby mode when internal Write operations are completed and CE# is high. #### LFRAME# The LFRAME# signifies the start of a (frame) bus cycle or the termination of an undesired cycle. Asserting LFRAME# for two or more clock cycle and driving a valid START value on LAD[3:0] will initiate device operation. The device will enter standby mode when internal operations are completed and LFRAME# is high. T3.0 1234 TABLE 3: Address bits definition<sup>1</sup> | A <sub>31</sub> : A <sub>24</sub> <sup>2</sup> | A <sub>23</sub> | A <sub>22</sub> | A <sub>21</sub> : A <sub>19</sub> | A <sub>18</sub> :A <sub>0</sub> | |------------------------------------------------|--------------------|------------------------------------------|-----------------------------------|---------------------------------| | 1111 1111b or 0000 0000b | ID[3] <sup>3</sup> | 1 = Memory Access<br>0 = Register access | ID[2:0] <sup>3</sup> | Device Memory address | 1. For the SST49LF030A, operations beyond the 3 Mbit boundary (below 20000H) are not valid (see Device Memory Map). 2. For SST49LF030A, the top 16MByte address range FFFF FFFFH to FF00 0000H and the bottom 128 KByte memory access address 000F FFFFH to 000E 0000H are decoded. 3. See Table 7 for multiple device selection configuration. ©2005 Silicon Storage Technology, Inc. S71234-03-EOL 5/ ## TBL#, WP# The Top Boot Lock (TBL#) and Write Protect (WP#) pins are provided for hardware write protection of device memory. The TBL# pin is used to Write-Protect 16 boot sectors (64 KByte) at the highest memory address range. The WP# pin write protects the remaining sectors in the flash memory. An active low signal at the TBL# pin prevents Program and Erase operations of the top boot sectors. When TBL# pin is held high, the write protection of the top boot sectors is disabled. The WP# pin serves the same function for the remaining sectors of the device memory. The TBL# and WP# pins write protection functions operate independently of one another. Both TBL# and WP# pins must be set to their required protection states prior to starting a Program or Erase operation. A logic level change occurring at the TBL# or WP# pin during a Program or Erase operation could cause unpredictable results. ## INIT#, RST# A $V_{IL}$ on INIT# or RST# pin initiates a device reset. INIT# and RST# pins have the same function internally. It is required to drive INIT# or RST# pins low during a system reset to ensure proper CPU initialization. During a Read operation, driving INIT# or RST# pins low deselects the device and places the output drivers, LAD[3:0], in a high-impedance state. The reset signal must be held low for a minimal duration of time $T_{RSTR}$ A reset latency will occur if a reset procedure is performed during a Program or Erase operation. See Table 17, Reset Timing Parameters for more information. A device reset during an active Program or Erase will abort the operation and memory contents may become invalid due to data being altered or corrupted from an incomplete Erase or Program operation. ## **System Memory Mapping** The LPC interface protocol has address length of 32-bit or 4 GByte. The SST49LF030A will respond to addresses in the range as specified in Table 4. Refer to "Multiple Device Selection" section for more detail on strapping multiple SST49LF030A devices to increase memory densities in a system and "Registers" section on valid register addresses. TABLE 4: Address Decoding Range<sup>1</sup> | ID Strapping | Device Access | Address Range | Memory Size | | |------------------------|-----------------|-------------------------|-------------|--| | Device #0 - 7 | Memory Access | FFFF FFFFH: FFC0 0000H | 4 MByte | | | | Register Access | FFBF FFFFH : FF80 0000H | 4 MByte | | | Device #8 - 15 | Memory Access | FF7F FFFFH : FF40 0000H | 4 MByte | | | | Register Access | FF3F FFFFH : FF00 0000H | 4 MByte | | | Device #0 <sup>2</sup> | Memory Access | 000F FFFFH : 000E 0000H | 128 KByte | | T4.0 1234 $<sup>1. \ \ \</sup>text{Operations beyond the 3 Mbit boundary (below 20000H) are not valid (see \ \text{Device Memory Map})}.$ For device #0 (Boot Device), SST49LF030A decodes the physical addresses of the top 2 blocks (including Boot Block) both at system memory ranges FFFF FFFFH to FFFE 0000H and 000F FFFFH to 000E 0000H. TABLE 5: LPC Read Cycle | Clock | Field | Field Contents | LAD[3:0] | | | | | |-------|------------------|-----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Cycle | Name | LAD[3:0] <sup>1</sup> | Direction | Comments | | | | | 0-1 | START | 0000 | IN | LFRAME# must be active (low) for the part to respond. Only the last start field (before LFRAME# transitions high) should be recognized. | | | | | 2 | CYCTYPE<br>+ DIR | 010X | IN | Indicates the type of cycle. Bits 3:2 must be "01b" for memory cycle. Bit 1 indicates the type of transfer "0" for Read. Bit 0 is reserved. | | | | | 3-10 | ADDRESS | YYYY | IN | Address Phase for Memory Cycle. LPC protocol supports a 32 bit address phase. YYYY is one nibble of the entire address. Addresses are transferred most-significant nibble fist. See Tabl 3 for address bits definition and Table 4 for valid memory address range. | | | | | 11 | TAR0 | 1111 | IN<br>then Float | In this clock cycle, the host has driven the bus to all 1s and then floats the bus. This is the first part of the bus "turnaround cycle." | | | | | 12 | TAR1 | 1111 (float) | Float<br>then OUT | The SST49LF030A takes control of the bus during this cycle | | | | | 13 | SYNC | 0000 | OUT | The SST49LF030A outputs the value 0000b indicating that data will be available during the next clock cycle. | | | | | 14 | DATA | ZZZZ | OUT | This field is the least-significant nibble of the data byte. | | | | | 15 | DATA | ZZZZ | OUT | This field is the most-significant nibble of the data byte. | | | | | 16 | TAR0 | 1111 | OUT<br>then Float | In this clock cycle, the SST49LF030A has driven the bus to all 1s and then floats the bus. This is the first part of the bus "turn-around cycle." | | | | | 17 | TAR1 | 1111 (float) | Float<br>then IN | The host takes control of the bus during this cycle | | | | T5.0 1234 <sup>1.</sup> Field contents are valid on the rising edge of the present clock cycle. FIGURE 5: LPC Read Cycle Waveform ©2005 Silicon Storage Technology, Inc. S71234-03-EOL 5/06 12 **TABLE 6: LPC Write Cycle** | Clock<br>Cycle | Field<br>Name | Field Contents<br>LAD[3:0] <sup>1</sup> | LAD[3:0]<br>Direction | Comments | | |----------------|------------------|-----------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0-1 | START | 0000 | IN | LFRAME# must be active (low) for the part to respond. Only the last start field (before LFRAME# transitions high) should be recognized. | | | 2 | CYCTYPE +<br>DIR | 011X | IN | Indicates the type of cycle. Bits 3:2 must be "01b" for memory cycle. Bit 1 indicates the type of transfer "1" for Write. Bit 0 is reserved. | | | 3-10 | ADDRESS | YYYY | IN | Address Phase for Memory Cycle. LPC protocol supports a 32-bit address phase. YYYY is one nibble of the entire address. Addresses are transferred most-significant nibble first. See Table 3 for address bits definition and Table 4 for valid memory address range. | | | 11 | DATA | ZZZZ | IN | This field is the least-significant nibble of the data byte. | | | 12 | DATA | ZZZZ | IN | This field is the most-significant nibble of the data byte. | | | 13 | TAR0 | 1111 | IN then Float | In this clock cycle, the host has driven the bus to all '1's and then floats the bus. This is the first part of the bus "turnaround cycle." | | | 14 | TAR1 | 1111 (float) | Float then OUT | The SST49LF030A takes control of the bus during this cycle. | | | 15 | SYNC | 0000 | OUT | The SST49LF030A outputs the values 0000, indicating that it has received data or a flash command. | | | 16 | TAR0 | 1111 | OUT then Float | In this clock cycle, the SST49LF030A has driven the bus to all '1's and then floats the bus. This is the first part of the bus "turnaround cycle." | | | 17 | TAR1 | 1111 (float) | Float then IN | Host resumes control of the bus during this cycle. | | 1. Field contents are valid on the rising edge of the present clock cycle. T6.0 1234 FIGURE 6: LPC Write Cycle Waveform ## **Response To Invalid Fields** During LPC Read/Write operations, the SST49LF030A will not explicitly indicate that it has received invalid field sequences. The response to specific invalid fields or sequences is as follows: **Address out of range:** The SST49LF030A will only response to address range as specified in Table 4. Operations beyond the 3 Mbit boundary (below 20000H) are not valid (see Device Memory Map). **ID mismatch**: ID information is included in every address cycle. The SST49LF030A will compare ID bits in the address field with the hardware ID strapping. If there is a mis-match, the device will ignore the cycle. See Multiple Device Selection section for details. Once valid START, CYCTYPE + DIR, valid address range and ID bits are received, the SST49LF030A will always complete the bus cycle. However, if the device is busy performing a flash Erase or Program operation, no new internal Write command (memory write or register write) will be executed. As long as the states of LAD[3:0] and LAD[4] are known, the response of the SST49LF030A to signals received during the LPC cycle should be predictable. ## **Abort Mechanism** If LFRAME# is driven low for one or more clock cycles after the start of an LPC cycle, the cycle will be terminated. The host may drive the LAD[3:0] with '1111b' (ABORT nibble) to return the interface to ready mode. The ABORT only affects the current bus cycle. For a multi-cycle command sequence, such as the Erase or Program SDP commands, ABORT doesn't interrupt the entire command sequence, but only the current bus cycle of the command sequence. The host can re-send the bus cycle and continue the SDP command sequence after the device is ready again. ## Write Operation Status Detection The SST49LF030A device provides two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data# Polling, D[7], and Toggle Bit, D[6]. The End-of-Write detection mode is incorporated into the LPC Read Cycle. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either D[7] or D[6]. In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. ## Data# Polling When the SST49LF030A device is in the internal Program operation, any attempt to read D[7] will produce the complement of the true data. Once the Program operation is completed, D[7] will produce true data. Note that even though D[7] may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of 1 µs. During internal Erase operation, any attempt to read D[7] will produce a '0'. Once the internal Erase operation is completed, D[7] will produce a '1'. Proper status will not be given using Data# Polling if the address is in the invalid range. ## Toggle Bit During the internal Program or Erase operation, any consecutive attempts to read D[6] will produce alternating 0s and 1s, i.e., toggling between 0 and 1. When the internal Program or Erase operation is completed, the toggling will stop. ## **Multiple Device Selection** Multiple LPC flash devices may be strapped to increase memory densities in a system. The four ID pins, ID[3:0], allow up to 16 devices to be attached to the same bus by using different ID strapping in a system. BIOS support, bus loading, or the attaching bridge may limit this number. The boot device must have an ID of 0 (determined by ID[3:0]); subsequent devices use incremental numbering. Equal density must be used with multiple devices. When used as a boot device, ID[3:0] must be strapped as 0000; all subsequent devices should use a sequential upcount strapping (i.e. 0001, 0010, 0011, etc.). With the hardware strapping, ID information is included in every LPC address memory cycle. The ID bits in the address field are inverse of the hardware strapping. The address bits [A $_{23}$ , A $_{21}$ :A $_{19}$ ] are used to select the device with proper IDs. See Table 7 for IDs. The SST49LF030A will compare these bits with ID[3:0]'s strapping values. If there is a mismatch, the device will ignore the reminder of the cycle. TABLE 7: Multiple Device Selection Configuration | | Address Bits Decoding <sup>1</sup> | | | | | |-----------------|------------------------------------|-----------------|-----------------|-----------------|------------------------| | Device # | ID[3:0] | A <sub>23</sub> | A <sub>21</sub> | A <sub>20</sub> | <b>A</b> <sub>19</sub> | | 0 (Boot device) | 0000 | 1 | 1 | 1 | 1 | | 1 | 0001 | 1 | 1 | 1 | 0 | | 2 | 0010 | 1 | 1 | 0 | 1 | | 3 | 0011 | 1 | 1 | 0 | 0 | | 4 | 0100 | 1 | 0 | 1 | 1 | | 5 | 0101 | 1 | 0 | 1 | 0 | | 6 | 0110 | 1 | 0 | 0 | 1 | | 7 | 0111 | 1 | 0 | 0 | 0 | | 8 | 1000 | 0 | 1 | 1 | 1 | | 9 | 1001 | 0 | 1 | 1 | 0 | | 10 | 1010 | 0 | 1 | 0 | 1 | | 11 | 1011 | 0 | 1 | 0 | 0 | | 12 | 1100 | 0 | 0 | 1 | 1 | | 13 | 1101 | 0 | 0 | 1 | 0 | | 14 | 1110 | 0 | 0 | 0 | 1 | | 15 | 1111 | 0 | 0 | 0 | 0 | T7.0 1234 ## Registers There are two registers available on the SST49LF030A, the General Purpose Inputs Registers (GPI\_REG) and the JEDEC ID Registers. Since multiple LPC memory devices may be used to increase memory densities, these registers appear at its respective address location in the 4 GByte system memory map. Unused register locations will read as 00H. Any attempt to read registers during internal Write operation will respond as "Write operation status detection" (Data# Polling or Toggle Bit). Any attempt to write any registers during internal Write operation will be ignored. Table 9 lists GPI\_REG and JEDEC ID address locations for SST49LF030A with its respective device strapping. **TABLE 8: General Purpose Inputs Register** | | | Pin # | | | |-----|--------------------------------------------------------|---------|---------|--| | Bit | Function | 32-PLCC | 32-TSOP | | | 7:5 | Reserved | - | - | | | 4 | GPI[4]<br>Reads status of general<br>purpose input pin | 30 | 6 | | | 3 | GPI[3]<br>Reads status of general<br>purpose input pin | 3 | 11 | | | 2 | GPI[2]<br>Reads status of general<br>purpose input pin | 4 | 12 | | | 1 | GPI[1]<br>Reads status of general<br>purpose input pin | 5 | 13 | | | 0 | GPI[0] Reads status of general purpose input pin | 6 | 14 | | T8.0 1234 Operations beyond the 3 Mbit boundary (below 20000H) are not valid (see Device Memory Map). ## **General Purpose Inputs Register** The GPI REG (General Purpose Inputs Register) passes the state of GPI[4:0] pins at power-up on the SST49LF030A. It is recommended that the GPI[4:0] pins be in the desired state before LFRAME# is brought low for the beginning of the next bus cycle, and remain in that state until the end of the cycle. There is no default value since this is a pass-through register. See the General Purpose Inputs Register table for the GPI\_REG bits and function, and Table 9 for memory address locations for its respective device strapping. ## **JEDEC ID Registers** The JEDEC ID registers identify the device as SST49LF030A and manufacturer as SST in LPC mode. See Table 9 for memory address locations for its respective JEDEC ID location. TABLE 9: Memory Map Register Addresses<sup>1</sup> | | | | JEDEC ID | | |-----------------|----------------------------|------------|--------------|------------| | Device # | Hardware Strapping ID[3:0] | GPI_REG | Manufacturer | Device | | 0 (Boot device) | 0000 | FFBC 0100H | FFBC 0000H | FFBC 0001H | | 1 | 0001 | FFB4 0100H | FFB4 0000H | FFB4 0001H | | 2 | 0010 | FFAC 0100H | FFAC 0000H | FFAC 0001H | | 3 | 0011 | FFA4 0100H | FFA4 0000H | FFA4 0001H | | 4 | 0100 | FF9C 0100H | FF9C 0000H | FF9C 0001H | | 5 | 0101 | FF94 0100H | FF94 0000H | FF94 0001H | | 6 | 0110 | FF8C 0100H | FF8C 0000H | FF8C 0001H | | 7 | 0111 | FF84 0100H | FF84 0000H | FF84 0001H | | 8 | 1000 | FF3C 0100H | FF3C 0000H | FF3C 0001H | | 9 | 1001 | FF34 0100H | FF34 0000H | FF34 0001H | | 10 | 1010 | FF2C 0100H | FF2C 0000H | FF2C 0001H | | 11 | 1011 | FF24 0100H | FF24 0000H | FF24 0001H | | 12 | 1100 | FF1C 0100H | FF1C 0000H | FF1C 0001H | | 13 | 1101 | FF14 0100H | FF14 0000H | FF14 0001H | | 14 | 1110 | FF0C 0100H | FF0C 0000H | FF0C 0001H | | 15 | 1111 | FF04 0100H | FF04 0000H | FF04 0001H | T9.0 1234 <sup>1.</sup> Operations beyond the 3 Mbit boundary (below 20000H) are not valid (see Device Memory Map. #### PARALLEL PROGRAMMING MODE ## **Device Operation** Commands are used to initiate the memory operation functions of the device. The data portion of the software command sequence is latched on the rising edge of WE#. During the software command sequence the row address is latched on the falling edge of R/C# and the column address is latched on the rising edge of R/C#. #### Reset Driving the RST# low will initiate a hardware reset of the SST49LF030A. See Table 23 for Reset timing parameters and Figure 17 for Reset timing diagram. #### Read The Read operation of the SST49LF030A device is controlled by OE#. OE# is the output control and is used to gate data from the output pins. Refer to the Read cycle timing diagram, Figure 18, for further details. ## **Byte-Program Operation** The SST49LF030A device is programmed on a byte-bybyte basis. Before programming, one must ensure that the sector in which the byte is programmed is fully erased. The Byte-Program operation is initiated by executing a four-byte command load sequence for Software Data Protection with address (BA) and data in the last byte sequence. During the Byte-Program operation, the row address (A<sub>10</sub>-A<sub>0</sub>) is latched on the falling edge of R/C# and the column address (A<sub>21</sub>-A<sub>11</sub>) is latched on the rising edge of R/C#. The data bus is latched on the rising edge of WE#. The Program operation, once initiated, will be completed, within 20 µs. See Figure 22 for Program operation timing diagram and Figure 34 for its flowchart. During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands written during the internal Program operation will be ignored. ## **Sector-Erase Operation** The Sector-Erase operation allows the system to erase the device on a sector-by-sector basis. The sector architecture is based on uniform sector size of 4 KByte. The Sector-Erase operation is initiated by executing a six-byte command load sequence for Software Data Protection with Sector-Erase command (30H) and sector address (SA) in the last bus cycle. The internal Erase operation begins after the sixth WE# pulse. The End-of-Erase can be determined using either Data# Polling or Toggle Bit methods. See Figure 23 for Sector-Erase timing waveforms. Any commands written during the Sector-Erase operation will be ignored. ## **Block-Erase Operation** The Block-Erase Operation allows the system to erase the device in 64 KByte uniform block size for the SST49LF030A. The Block-Erase operation is initiated by executing a six-byte command load sequence for Software Data Protection with Block-Erase command (50H) and block address. The internal Block-Erase operation begins after the sixth WE# pulse. The End-of-Erase can be determined using either Data# Polling or Toggle Bit methods. See Figure 24 for Block-Erase timing waveforms. Any commands written during the Block-Erase operation will be ignored. ## **Chip-Erase Operation** The SST49LF030A devices provide a Chip-Erase operation, which allows the user to erase the entire memory array to the "1s" state. This is useful when the entire device must be quickly erased. The Chip-Erase operation is initiated by executing a sixbyte Software Data Protection command sequence with Chip-Erase command (10H) with address 5555H in the last byte sequence. The internal Erase operation begins with the rising edge of the sixth WE#. During the internal Erase operation, the only valid read is Toggle Bit or Data# Polling. See Table 11 for the command sequence, Figure 25 for Chip-Erase timing diagram, and Figure 37 for the flowchart. Any commands written during the Chip-Erase operation will be ignored. ## **Write Operation Status Detection** The SST49LF030A devices provide two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data# Polling D[7] and Toggle Bit D[6]. The End-of-Write detection mode is enabled after the rising edge of WE# which initiates the internal Program or Erase operation. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either D[7] or D[6]. In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. ## Data# Polling (DQ<sub>7</sub>) When the SST49LF030A device is in the internal Program operation, any attempt to read $DQ_7$ will produce the complement of the true data. Once the Program operation is completed, $DQ_7$ will produce true data. Note that even though DQ<sub>7</sub> may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of 1 µs. During internal Erase operation, any attempt to read DQ<sub>7</sub> will produce a '0'. Once the internal Erase operation is completed, DQ<sub>7</sub> will produce a '1'. The Data# Polling is valid after the rising edge of fourth WE# pulse for Program operation. For Sector-, Block-, or Chip-Erase, the Data# Polling is valid after the rising edge of sixth WE# pulse. See Figure 20 for Data# Polling timing diagram and Figure 35 for a flowchart. Proper status will not be given using Data# Polling if the address is in the invalid range. ## Toggle Bit (DQ<sub>6</sub>) During the internal Program or Erase operation, any consecutive attempts to read $DQ_6$ will produce alternating 0s and 1s, i.e., toggling between 0 and 1. When the internal Program or Erase operation is completed, the toggling will stop. The device is then ready for the next operation. The Toggle Bit is valid after the rising edge of fourth WE# pulse for Program operation. For Sector-, Block-, or Chip-Erase, the Toggle Bit is valid after the rising edge of sixth WE# pulse. See Figure 21 for Toggle Bit timing diagram and Figure 35 for a flowchart. **TABLE 10: Operation Modes Selection (PP Mode)** | Mode | RST# | OE# | WE# | DQ | Address | |------------------------|----------------------|----------------------|----------------------|----------------------------------------------------|------------------------------------------------| | Read | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | A <sub>IN</sub> | | Program | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | A <sub>IN</sub> | | Erase | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | X <sup>1</sup> | Sector or Block address,<br>XXH for Chip-Erase | | Reset | $V_{IL}$ | Х | X | High Z | X | | Write Inhibit | V <sub>IH</sub><br>X | V <sub>IL</sub><br>X | X<br>V <sub>IH</sub> | High Z/D <sub>OUT</sub><br>High Z/D <sub>OUT</sub> | X<br>X | | Product Identification | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Manufacturer's ID (BFH)<br>Device ID <sup>2</sup> | See Table 11 | T10.0 1234 1. X can be $V_{IL}$ or $V_{IH}$ , but no other value. 2. Device ID = 1CH for SST49LF030A # 3 Mbit LPC Flash SST49LF030A **EOL Product Data Sheet** ## **Data Protection (PP Mode)** The SST49LF030A devices provide both hardware and software features to protect nonvolatile data from inadvertent writes. #### **Hardware Data Protection** Noise/Glitch Protection: A WE# pulse of less than 5 ns will not initiate a Write cycle. $\underline{V_{DD}}$ Power Up/Down Detection: The Write operation is inhibited when $V_{DD}$ is less than 1.5V. <u>Write Inhibit Mode:</u> Forcing OE# low, WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down. #### **Software Data Protection (SDP)** The SST49LF030A provide the JEDEC approved Software Data Protection scheme for all data alteration operation, i.e., Program and Erase. Any Program operation requires the inclusion of a series of three-byte sequence. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of a six-byte load sequence. ## **SOFTWARE COMMAND SEQUENCE** **TABLE 11: Software Command Sequence** | Command | 1st <sup>1</sup><br>Cycle | ) | 2nd <sup>1</sup><br>Cycle | ) | 3rd <sup>1</sup><br>Cycle | | 4th <sup>1</sup><br>Cycle | <b>9</b> | 5th <sup>1</sup><br>Cycle | ) | 6th <sup>1</sup><br>Cycle | | |----------------------------------|---------------------------|------|---------------------------|------|---------------------------|------|---------------------------|----------------|---------------------------|------|------------------------------|------| | Sequence | Addr <sup>2</sup> | Data | Addr <sup>2</sup> | Data | Addr <sup>2</sup> | Data | Addr <sup>2</sup> | Data | Addr <sup>2</sup> | Data | Addr <sup>2</sup> | Data | | Byte-Program | YYYY 5555H | AAH | YYYY 2AAAH | 55H | YYYY 5555H | A0H | PA <sup>3</sup> | Data | | | | | | Sector-Erase | YYYY 5555H | AAH | YYYY 2AAAH | 55H | YYYY 5555H | 80H | YYYY 5555H | AAH | YYYY 2AAAH | 55H | SA <sub>X</sub> <sup>4</sup> | 30H | | Block-Erase | YYYY 5555H | AAH | YYYY 2AAAH | 55H | YYYY 5555H | 80H | YYYY 5555H | AAH | YYYY 2AAAH | 55H | BA <sub>X</sub> <sup>5</sup> | 50H | | Chip-Erase <sup>6</sup> | YYYY 5555H | AAH | YYYY 2AAAH | 55H | YYYY 5555H | 80H | YYYY 5555H | AAH | YYYY 2AAAH | 55H | YYYY 5555H | 10H | | Software<br>ID Entry | YYYY 5555H | ААН | YYYY 2AAAH | 55H | YYYY 5555H | 90H | Read ID | ) <sup>7</sup> | | | | | | Software<br>ID Exit <sup>8</sup> | XXXX XXXXH | F0H | | | | | | | | | | | | Software<br>ID Exit <sup>8</sup> | YYYY 5555H | AAH | YYYY 2AAAH | 55H | YYYY 5555H | F0H | | | | | | | T11.0 1234 - 1. LPC mode use consecutive Write cycles to complete a command sequence; PP mode use consecutive bus cycles to complete a command sequence. - 2. YYYY = A[31:16]. In LPC mode, during SDP command sequence, YYYY must be within memory address range specified in Table 4. In PP mode, YYYY can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value. - 3. PA = Program Byte address - 4. SA<sub>X</sub> for Sector-Erase Address - 5. BA<sub>X</sub> for Block-Erase Address - 6. Chip-Erase is supported in PP mode only - 7. SST Manufacturer's ID = BFH, is read with $A_0$ = 0. With $A_{18}$ - $A_1$ = 0; 49LF030A Device ID = 1CH, is read with $A_0$ = 1. - 8. Both Software ID Exit operations are equivalent FIGURE 7: Program Command Sequence (LPC Mode) FIGURE 8: Data# Polling Command Sequence (LPC Mode) FIGURE 9: Toggle Bit Command Sequence (LPC Mode) FIGURE 10: Sector-Erase Command Sequence (LPC Mode) FIGURE 11: Block-Erase Command Sequence (LPC Mode) FIGURE 12: Register Readout Command Sequence (LPC Mode) ## **ELECTRICAL SPECIFICATIONS** The AC and DC specifications for the LPC interface signals (LA0[3:0], LFRAME, LCLCK and RST#) as defined in Section 4.2.2.4 of the PCI local Bus specification, Rev. 2.1. Refer to Table 12 for the DC voltage and current specifications. Refer to Tables 16 through 19 and Tables 21 through 23 for the AC timing specifications for Clock, Read, Write, and Reset operations. **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this datasheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Temperature Under Bias | 55°C to +125°C | |-------------------------------------------------------------|----------------------------------------------------------| | Storage Temperature | 65°C to +150°C | | D.C. Voltage on Any Pin to Ground Potential | $\dots \dots \dots \dots \dots -0.5V$ to $V_{DD} + 0.5V$ | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | 2.0V to $V_{\text{DD}}\text{+}2.0V$ | | Package Power Dissipation Capability (T <sub>A</sub> =25°C) | 1.0W | | Surface Mount Lead Soldering Temperature (3 Seconds) | 240°C | | Output Short Circuit Current <sup>1</sup> | 50 mA | <sup>1.</sup> Outputs shorted for no more than one second. No more than one output shorted at a time. ## **Operating Range** | Range | Ambient Temp | $V_{DD}$ | |------------|--------------|----------| | Commercial | 0°C to +85°C | 3.0-3.6V | #### **AC Conditions of Test** | Input Rise/Fall Time 3 ns | | |---------------------------|--| | Output Load | | | See Figures 28 and 29 | | ## **DC Characteristics** **TABLE 12: DC Operating Characteristics (All Interfaces)** | | | | Limits | | | | | |------------------------------|----------------------------------------------------|---------------------|----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Symbol | Parameter | Min | Max | Units | Test Conditions | | | | I <sub>DD</sub> <sup>1</sup> | Active V <sub>DD</sub> Current | | | | LCLK (LPC mode) and Address Input (PP mode)=V <sub>ILT</sub> /V <sub>IHT</sub> at f=33 MHz (LPC mode) or 1/ <sub>TRC min</sub> (PP Mode) All other inputs=V <sub>IL</sub> or V <sub>IH</sub> | | | | | Read | | 12 | mA | All outputs = open, V <sub>DD</sub> =V <sub>DD</sub> Max | | | | | Write | | 24 | mA | See Note <sup>2</sup> | | | | I <sub>SB</sub> | Standby V <sub>DD</sub> Current (LPC Interface) | | 100 | μА | LCLK (LPC mode) and Address Input (PP mode)= $V_{ILT}/V_{IHT}$ at f=33 MHz (LPC mode) or $1/_{TRC \ min}$ (PP Mode) LFRAME#=0.9 $V_{DD}$ , f=33 MHz, CE#=0.9 $V_{DD}$ , $V_{DD}=V_{DD}$ Max, All other inputs $\geq$ 0.9 $V_{DD}$ or $\leq$ 0.1 $V_{DD}$ | | | | I <sub>RY</sub> <sup>3</sup> | Ready Mode V <sub>DD</sub> Current (LPC Interface) | | 10 | mA | LCLK (LPC mode) and Address Input (PP mode)= $V_{ILT}/V_{IHT}$ at f=33 MHz (LPC mode) or $1/T_{RC min}$ (PP Mode) LFRAME#= $V_{IL}$ , f=33 MHz, $V_{DD}$ = $V_{DD}$ Max All other inputs $\geq$ 0.9 $V_{DD}$ or $\leq$ 0.1 $V_{DD}$ | | | | II | Input Current for Mode and ID[3:0] pins | | 200 | μΑ | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | | | ILI | Input Leakage Current | | 1 | μΑ | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | | | $I_{LO}$ | Output Leakage Current | | 1 | μΑ | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | | | V <sub>IHI</sub> | INIT# Input High Voltage | 1.1 | V <sub>DD</sub> +0.5 | ٧ | V <sub>DD</sub> =V <sub>DD</sub> Max | | | | $V_{ILI}$ | INIT# Input Low Voltage | -0.5 | 0.4 | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | | | $V_{IL}$ | Input Low Voltage | -0.5 | $0.3 V_{DD}$ | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | | | $V_{\text{IH}}$ | Input High Voltage | 0.5 V <sub>DD</sub> | V <sub>DD</sub> +0.5 | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | | | V <sub>OL</sub> | Output Low Voltage | | 0.1 V <sub>DD</sub> | V | I <sub>OL</sub> =1500 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | | | $V_{OH}$ | Output High Voltage | 0.9 V <sub>DD</sub> | | V | $I_{OH}$ =-500 $\mu$ A, $V_{DD}$ = $V_{DD}$ Min | | | T12.0 1234 - 1. $I_{DD}$ active while a Read or Write (Program or Erase) operation is in progress. - 2. For PP Mode: OE# = WE# = $V_{IH}$ , For LPC Mode: f = $1/T_{RC}$ min, LFRAME# = $V_{IH}$ , CE# = $V_{IL}$ . - 3. The device is in Ready mode when no activity is on the LPC bus. ## **TABLE 13: Recommended System Power-up Timings** | Symbol | Parameter | Minimum | Units | |------------------------------------|-----------------------------|---------|-------| | T <sub>PU-READ</sub> <sup>1</sup> | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> <sup>1</sup> | Power-up to Write Operation | 100 | μs | T13.0 1234 ## TABLE 14: Pin Capacitance (VDD=3.3V, TA=25 °C, f=1 Mhz, other pins open) | Parameter | Description | Test Condition | Maximum | |-------------------------------|---------------------|----------------------|---------| | C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | V <sub>I/O</sub> =0V | 12 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | V <sub>IN</sub> =0V | 12 pF | T14.0 1234 ©2005 Silicon Storage Technology, Inc. S71234-03-EOL 5/06 28 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. **TABLE 15: Reliability Characteristics** | Symbol | Parameter | Minimum<br>Specification | Units | Test Method | |-------------------------------|----------------|--------------------------|--------|---------------------| | N <sub>END</sub> <sup>1</sup> | Endurance | 10,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | T15.0 1234 **TABLE 16: Clock Timing Parameters (LPC Mode)** | Symbol | Parameter | Min | Max | Units | |-------------------|-------------------------------|-----|-----|-------| | T <sub>CYC</sub> | LCLK Cycle Time | 30 | | ns | | T <sub>HIGH</sub> | LCLK High Time | 11 | | ns | | $T_{LOW}$ | LCLK Low Time | 11 | | ns | | - | LCLK Slew Rate (peak-to-peak) | 1 | 4 | V/ns | | - | RST# or INIT# Slew Rate | 50 | | mV/ns | T16.0 1234 FIGURE 13: LCLK Waveform (LPC Mode) <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. TABLE 17: Reset Timing Parameters, V<sub>DD</sub>=3.0-3.6V (LPC Mode) | Symbol | Parameter | Min | Max | Units | |-------------------------------|---------------------------------------------------------|-----|-----|-------| | T <sub>PRST</sub> | V <sub>DD</sub> stable to Reset Low | 1 | | ms | | T <sub>KRST</sub> | Clock Stable to Reset Low | 100 | | μs | | T <sub>RSTP</sub> | RST# Pulse Width | 100 | | ns | | T <sub>RSTF</sub> | RST# Low to Output Float | | 48 | ns | | T <sub>RST</sub> <sup>1</sup> | RST# High to LFRAME# Low | 1 | | μs | | T <sub>RSTE</sub> | RST# Low to reset during Sector-/Block-Erase or Program | | 10 | μs | <sup>1.</sup> There may be additional latency due toT<sub>RSTE</sub> if a reset procedure is performed during a Program or Erase operation. T17.0 1234 FIGURE 14: Reset Timing Diagram (LPC Mode) ## **AC Characteristics** TABLE 18: Read/Write Cycle Timing Parameters, V<sub>DD</sub>=3.0-3.6V (LPC Mode) | Symbol | Parameter | Min | Max | Units | |------------------|--------------------------------------------------|-----|-----|-------| | T <sub>CYC</sub> | Clock Cycle Time | 30 | | ns | | $T_{SU}$ | Data Set Up Time to Clock Rising | 7 | | ns | | $T_DH$ | Clock Rising to Data Hold Time | 0 | | ns | | $T_{VAL}^{1}$ | Clock Rising to Data Valid | 2 | 11 | ns | | $T_{BP}$ | Byte Programming Time | | 20 | μs | | $T_SE$ | Sector-Erase Time | | 25 | ms | | $T_BE$ | Block-Erase Time | | 25 | ms | | $T_{ON}$ | Clock Rising to Active (Float to Active Delay) | 2 | | ns | | T <sub>OFF</sub> | Clock Rising to Inactive (Active to Float Delay) | | 28 | ns | T18.0 1234 1. Minimum and maximum times have different loads. See PCI spec. | TABLE | 19: A | AC Input/ | Output 9 | Specifications | (LPC Mode) | |-------|-------|-----------|----------|----------------|------------| |-------|-------|-----------|----------|----------------|------------| | Symbol | Parameter | Min | Max | Units | Conditions | |----------------------|------------------------|------------------------------------------------|-------------------------|-------|------------------------------------------------------------| | I <sub>OH</sub> (AC) | Switching Current High | -12 V <sub>DD</sub> | | mA | $0 < V_{OUT} \le 0.3 V_{DD}$ | | | | -17.1(V <sub>DD</sub> -V <sub>OUT</sub> ) | | mA | $0.3 \ V_{DD} < V_{OUT} < 0.9 \ V_{DD}$ | | | | | Equation C <sup>1</sup> | | $0.7 V_{DD} < V_{OUT} < V_{DD}$ | | | (Test Point) | | -32 V <sub>DD</sub> | mA | $V_{OUT} = 0.7 V_{DD}$ | | I <sub>OL</sub> (AC) | Switching Current Low | 16 V <sub>DD</sub> | Equation D <sup>1</sup> | mA | $V_{DD} > V_{OUT} \ge 0.6 V_{DD}$ | | | | 26.7 V <sub>OUT</sub> | | mA | $0.6 \text{ V}_{DD} > \text{V}_{OUT} > 0.1 \text{ V}_{DD}$ | | | | | | | $0.18 V_{DD} > V_{OUT} > 0$ | | | (Test Point) | | 38 V <sub>DD</sub> | mA | $V_{OUT} = 0.18 V_{DD}$ | | I <sub>CL</sub> | Low Clamp Current | -25+(V <sub>IN</sub> +1)/0.015 | | mA | -3 < V <sub>IN</sub> ≤-1 | | I <sub>CH</sub> | High Clamp Current | 25+(V <sub>IN</sub> -V <sub>DD</sub> -1)/0.015 | | mA | $V_{DD}\text{+}4 > V_{IN} \ge V_{DD}\text{+}1$ | | slewr <sup>2</sup> | Output Rise Slew Rate | 1 | 4 | V/ns | 0.2 V <sub>DD</sub> -0.6 V <sub>DD</sub> load | | slewf <sup>2</sup> | Output Fall Slew Rate | 1 | 4 | V/ns | 0.6 V <sub>DD</sub> -0.2 V <sub>DD</sub> load | <sup>1.</sup> See PCI spec. T19.0 1234 <sup>2.</sup> PCI specification output load is used. FIGURE 15: Output Timing Parameters (LPC Mode) FIGURE 16: Input Timing Parameters (LPC Mode) **TABLE 20: Interface Measurement Condition Parameters (LPC Mode)** | Symbol | Value | Units | |-------------------------------|---------------------|-------| | V <sub>TH</sub> <sup>1</sup> | 0.6 V <sub>DD</sub> | V | | V <sub>TL</sub> <sup>1</sup> | 0.2 V <sub>DD</sub> | V | | V <sub>TEST</sub> | 0.4 V <sub>DD</sub> | V | | V <sub>MAX</sub> <sup>1</sup> | 0.4 V <sub>DD</sub> | V | | Input Signal Edge Rate | 1 | V/ns | ©2005 Silicon Storage Technology, Inc. S71234-03-EOL 5/06 32 <sup>1.</sup> The input test environment is done with 0.1 V<sub>DD</sub> of overdrive over V<sub>IH</sub> and V<sub>IL</sub>. Timing parameters must be met with no more overdrive than this. V<sub>MAX</sub> specified the maximum peak-to-peak waveform allowed for measuring input timing. Production testing may use different voltage values, but must correlate results back to these parameters TABLE 21: Read Cycle Timing Parameters, V<sub>DD</sub>=3.0-3.6V (PP Mode) | Symbol | Parameter | Min | Max | Units | |------------------|---------------------------------|-----|-----|-------| | T <sub>RC</sub> | Read Cycle Time | 270 | | ns | | T <sub>RST</sub> | RST# High to Row Address Setup | 1 | | μs | | T <sub>AS</sub> | R/C# Address Set-up Time | 45 | | ns | | $T_{AH}$ | R/C# Address Hold Time | 45 | | ns | | T <sub>AA</sub> | Address Access Time | | 120 | ns | | T <sub>OE</sub> | Output Enable Access Time | | 60 | ns | | T <sub>OLZ</sub> | OE# Low to Active Output | 0 | | ns | | T <sub>OHZ</sub> | OE# High to High-Z Output | | 35 | ns | | T <sub>OH</sub> | Output Hold from Address Change | 0 | | ns | T21.0 1234 TABLE 22: Program/Erase Cycle Timing Parameters, V<sub>DD</sub>=3.0-3.6V (PP Mode) | Symbol | Parameter | Min | Max | Units | |------------------|----------------------------------|-----|-----|-------| | T <sub>RST</sub> | RST# High to Row Address Setup | 1 | | μs | | T <sub>AS</sub> | R/C# Address Setup Time | 50 | | ns | | T <sub>AH</sub> | R/C# Address Hold Time | 50 | | ns | | T <sub>CWH</sub> | R/C# to Write Enable High Time | 50 | | ns | | T <sub>OES</sub> | OE# High Setup Time | 20 | | ns | | T <sub>OEH</sub> | OE# High Hold Time | 20 | | ns | | T <sub>OEP</sub> | OE# to Data# Polling Delay | | 40 | ns | | T <sub>OET</sub> | OE# to Toggle Bit Delay | | 40 | ns | | T <sub>WP</sub> | WE# Pulse Width | 100 | | ns | | T <sub>WPH</sub> | WE# Pulse Width High | 100 | | ns | | T <sub>DS</sub> | Data Setup Time | 50 | | ns | | $T_DH$ | Data Hold Time | 5 | | ns | | $T_IDA$ | Software ID Access and Exit Time | | 150 | ns | | T <sub>BP</sub> | Byte Programming Time | | 20 | μs | | T <sub>SE</sub> | Sector-Erase Time | | 25 | ms | | T <sub>BE</sub> | Block-Erase Time | | 25 | ms | | T <sub>SCE</sub> | Chip-Erase Time | | 100 | ms | T22.0 1234 TABLE 23: Reset Timing Parameters, V<sub>DD</sub>=3.0-3.6V (PP Mode) | Symbol | Parameter | Min | Max | Units | |-------------------------------|---------------------------------------------------------|-----|-----|-------| | T <sub>PRST</sub> | V <sub>DD</sub> stable to Reset Low | 1 | | ms | | T <sub>RSTP</sub> | RST# Pulse Width | 100 | | ns | | T <sub>RSTF</sub> | RST# Low to Output Float | | 48 | ns | | T <sub>RST</sub> <sup>1</sup> | RST# High to Row Address Setup | 1 | | μs | | T <sub>RSTE</sub> | RST# Low to reset during Sector-/Block-Erase or Program | | 10 | μs | | T <sub>RSTC</sub> | RST# Low to reset during Chip-Erase | | 50 | μs | T23.0 1234 <sup>1.</sup> There may be additional reset latency due to T<sub>RSTE</sub> or T<sub>RSTC</sub> if a reset procedure is performed during a Program or Erase operation. FIGURE 17: Reset Timing Diagram (PP Mode) FIGURE 18: Read Cycle Timing Diagram (PP Mode) FIGURE 19: Write Cycle Timing Diagram (PP Mode) FIGURE 20: Data# Polling Timing Diagram (PP Mode) FIGURE 21: Toggle Bit Timing Diagram (PP Mode) FIGURE 22: Byte-Program Timing Diagram (PP Mode) FIGURE 23: Sector-Erase Timing Diagram (PP Mode) FIGURE 24: Block-Erase Timing Diagram (PP Mode) FIGURE 25: Chip-Erase Timing Diagram (PP Mode) FIGURE 26: Software ID Entry and Read (PP Mode) FIGURE 27: Software ID Exit (PP Mode) FIGURE 28: AC Input/Output Reference Waveforms FIGURE 29: A Test Load Example FIGURE 30: Read Flowchart (LPC Mode) FIGURE 31: Byte-Program Flowchart (LPC Mode) FIGURE 32: Erase Command Sequences Flowchart (LPC Mode) FIGURE 33: Software Product ID Command Sequences Flowchart (LPC Mode) FIGURE 34: Byte-Program Command Sequences Flowchart (PP Mode) FIGURE 35: Wait Options Flowchart (PP Mode) FIGURE 36: Software Product ID Command Sequences Flowchart (PP Mode) FIGURE 37: Erase Command Sequence Flowchart (PP Mode) #### PRODUCT ORDERING INFORMATION #### Valid combinations for SST49LF030A SST49LF030A-33-4C-WH SST49LF030A-33-4C-NH SST49LF030A-33-4C-WHE SST49LF030A-33-4C-NHE **Note:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. # **PACKAGING DIAGRAMS** Note: 1. Complies with JEDEC publication 95 MS-016 AE dimensions, although some dimensions may be more stringent. - 2. All linear dimensions are in inches (max/min). - 3. Dimensions do not include mold flash. Maximum allowable mold flash is .008 inches. - 4. Coplanarity: 4 mils. 32-plcc-NH-3 FIGURE 38: 32-lead Plastic Lead Chip Carrier (PLCC) SST Package Code: NH FIGURE 39: 32-lead Thin Small Outline Package (TSOP) 8mm x 14mm SST Package Code: WH **TABLE 24: Revision History** | Number | | Description | Date | |--------|---|-------------------------------------------------------------------------------|----------| | 00 | • | Initial release<br>(SST49LF030A was previously released in data sheet S71206) | Apr 2003 | | 01 | • | 2004 Data Book | Dec 2003 | | | • | Added non-Pb MPNs and removed footnote (See page 47) | | | 02 | • | End-of-Life data sheet for all devices in S71213 | Jan 2005 | | | • | Recommended replacement devices are SST49LF003B found in S71232. | | | 03 | • | Updated Table 5 on page 12. | May 2006 | Silicon Storage Technology, Inc. • 1171 Sonora Court • Sunnyvale, CA 94086 • Telephone 408-735-9110 • Fax 408-735-9036 www.SuperFlash.com or www.sst.com