# **USER'S MANUAL** S3C826A/P826A 8-Bit CMOS Microcontroller Revision 1 S3C826A/P826A PRODUCT OVERVIEW 1 # **PRODUCT OVERVIEW** # S3C8-SERIES MICROCONTROLLERS Samsung's S3C8 series of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-programmable ROM sizes. Among the major CPU features are: - Efficient register-oriented architecture - Selectable CPU clock sources - Idle and Stop power-down mode release by interrupt - Built-in basic timer with watchdog function A sophisticated interrupt structure recognizes up to eight interrupt levels. Each level can have one or more interrupt sources and vectors. Fast interrupt processing (within a minimum of four CPU clocks) can be assigned to specific interrupt levels. ## S3C826A MICROCONTROLLER The S3C826A single-chip microcontroller are fabricated using the highly advanced CMOS process. Its design is based on the powerful SAM88RC CPU core. Stop and idle (power-down) modes were implemented to reduce power consumption. The S3C826A is a microcontroller with a 48K-byte mask-programmable ROM embedded. The S3P826A is a microcontroller with a 48K-byte one-time-programmable ROM embedded. Using the SAM88RC modular design approach, the following peripherals were integrated with the SAM88RC CPU core: - Large number of programmable I/O ports (Total 128 pins) - Synchronous SIO module - Three 8-bit timer/counters - One 16-bit timer/counter - LCD controller/driver - A/D converter with 4 selectable input pins ## **OTP** The S3C826A microcontroller is also available in OTP (One Time Programmable) version, S3P826A. The S3P826A microcontroller has an on-chip 48K-byte one-time-programmable EPROM instead of masked ROM. The S3P826A is comparable to S3C826A, both in function and in pin configuration. PRODUCT OVERVIEW S3C826A/P826A ## **FEATURES** ## **CPU** SAM88RC CPU core # Memory - 2064-byte internal register file (including LCD display RAM) - 48K-byte internal program memory area #### Instruction Set - 78 instructions - Idle and Stop instructions #### 128 I/O Pins - 32 normal I/O pins - 96 pins sharing with LCD signals #### Interrupts - 8 interrupt levels and 21 internal sources - Fast interrupt processing feature #### **8-Bit Basic Timer** - Watchdog timer function - 4 kinds of clock source # Timer/Counter 0 - Programmable 8-bit internal timer - External event counter function - PWM and capture function ## **Timer/Counter 1** - One 16-bit timer/counter mode - Two 8-bit timer/counters A/B mode - External event counter function # Timer/Counter 2 - Programmable 8-bit interval timer - External event counter function ## **Timer/Counter 3** - Programmable 8-bit interval timer - External event counter function - · PWM and capture function ## **Watch Timer** - Interval Time: 3.19ms, 0.25s, 0.5s, 1.0s at 32.768 kHz - 0.5/1/2/4 kHz buzzer output selectable # **Analog to Digital Converter** - 4-channel analog input - 8-bit conversion resolution - 25µs conversion time ## Serial I/O Interface - 8-bit transmit/receive mode - 8-bit receive mode - Selectable baud rate or external clock source ## **LCD Controller/Driver** - 80 segments and 16 common terminals - 8, 12, and 16 common selectable - Internal resistor circuit for LCD bias ## **Two Power-Down Modes** - Idle mode: only CPU clock stops - Stop mode: system clock and CPU clock stop #### **Oscillation Source** - Crystal, ceramic, or RC for main clock - Crystal for sub clock (32.768 kHz) # **Instruction Execution Time** - 400 ns at fx=10 MHz (minimum, main clock) - 122μs at fxt=32.768 kHz (sub clock) # **Operating Temperature Range** • -25 °C to +85 °C # **Operating Voltage Range** - 2.0 V to 5.5 V at 4 MHz (main clock) - 2.4 V to 5.5 V at 8 MHz (main clock) - 2.7 V to 5.5 V at 10 MHz (main clock) - 2.0 V to 5.5 V at 32.768 kHz (sub clock) ## **Package Type** Pellet only S3C826A/P826A PRODUCT OVERVIEW ## **BLOCK DIAGRAM** Figure 1-1. Block Diagram PRODUCT OVERVIEW S3C826A/P826A #### PIN ASSIGNMENT Figure 1-2. S3C826A Pin Assignments (144-QFP-2828-AN) S3C826A/P826A PRODUCT OVERVIEW # **PIN DESCRIPTIONS** Table 1-1. S3C826A Pin Descriptions | Pin<br>Names | Pin<br>Type | Pin<br>Description | Circuit<br>Type | Pin<br>Numbers | Share<br>Pins | |--------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------|-----------------------------------------------------------| | P0.0-P0.7 | I/O | 1-bit-programmable I/O port.<br>Schmitt trigger input or push-pull, open-<br>drain output and software assignable pull-<br>ups. | E-4 | 26-33 | INT0-INT7 | | P1.0-1.3 | I/O | 1-bit-programmable I/O port. | F-16A | 34-37 | AD0-AD3 | | P1.4<br>P1.5<br>P1.6<br>P1.7 | | Schmitt trigger input or push-pull, open-<br>drain output and software assignable<br>pull-ups. | E-4 | 38-41 | SCK<br>SO<br>SI<br>BUZ | | P2.0<br>P2.1<br>P2.2<br>P2.3<br>P2.4<br>P2.5<br>P2.6<br>P2.7 | I/O | 1-bit-programmable I/O port.<br>Schmitt trigger input or push-pull, open-<br>drain output and software assignable pull-<br>ups. | E-4 | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | TOCLK TOOUT/TOPWM/TOCAP T1CLK TAOUT TBOUT | | P3.0<br>P3.1<br>P3.2<br>P3.3<br>P3.4<br>P3.5<br>P3.6<br>P3.7 | I/O | 1-bit-programmable I/O port.<br>Schmitt trigger input or push-pull, open-<br>drain output and software assignable pull-<br>ups. | E-4 | 10<br>11<br>12<br>13<br>14<br>15<br>16 | T2CLK T2OUT T3CLK T3OUT/T3PWM/T3CAP INT8 INT9 INT10 INT11 | | P4.0-P4.7 | I/O | 4-bit-programmable I/O port.<br>Input or push-pull, open-drain output and<br>software assignable pull-ups. | H-32 | 48-55 | SEG79-72 | | P5.0-P5.7 | I/O | Same as Port 4 | H-32 | 56-63 | SEG71-64 | | P6.0-P6.7 | I/O | Same as Port 4 | H-32 | 64-71 | SEG63-56 | | P7.0-P7.7 | I/O | Same as Port 4 | H-32 | 72-79 | SEG55-48 | | P8.0–P8.7 | I/O | Same as Port 4 | H-32 | 80-87 | SEG47-40 | | P9.0–P9.7 | I/O | Same as Port 4 | H-32 | 88, 91-97 | SEG39-32 | | P10.0-P10.7 | I/O | Same as Port 4 | H-32 | 98-105 | SEG31-24 | | P11.0-P11.7<br>P12.0-P12.7 | I/O<br>I/O | Same as Port 4 8-bit-programmable I/O port. Input or push-pull, open-drain output and software assignable pull-ups. | H-32<br>H-32 | 106-113<br>114-121 | SEG23-16<br>SEG15-8 | | P13.0-P13.7 | I/O | Same as Port 12 | H-32 | 122-129 | SEG7-0 | | P14.0-P14.7 | I/O | Same as Port 12 | H-32 | 130-137 | SEG80-87/COM15-8 | | P15.0-P15.7 | I/O | Same as Port 12 | H-32 | 138-144, 1 | COM7-0 | PRODUCT OVERVIEW S3C826A/P826A Table 1-1. S3C826A Pin Descriptions (Continued) | Pin<br>Names | Pin<br>Type | Pin<br>Description | Circuit<br>Type | Pin<br>Numbers | Share<br>Pins | |--------------------------------------|-------------|-------------------------------------------------------------------------------|-----------------|----------------|----------------------------| | V <sub>SS1</sub> , V <sub>DD1</sub> | _ | Power input pins for core block | _ | 19, 18 | - | | V <sub>SS2</sub> , V <sub>DD2</sub> | _ | Power input pins for peripheral block | _ | 89, 90 | - | | AV <sub>DD</sub> | - | Power input pins for AD Converter | _ | 47 | _ | | X <sub>IN</sub> , X <sub>OUT</sub> | - | Main oscillator pins | _ | 21, 20 | _ | | XT <sub>IN</sub> , XT <sub>OUT</sub> | _ | Sub oscillator pins | _ | 23, 24 | - | | TEST | - | Chip test input pin Hold GND when the device is operating | _ | 22 | - | | RESET | I | RESET signal input pin. Schmitt trigger input with internal pull-up resistor. | В | 25 | _ | | INT0-INT7, | I/O | External interrupts input with noise filter. | E-4 | 26-33 | P0.0-P0.7, | | INT8-INT11 | | | | 14-17 | P3.4-P3.7 | | T0CLK | I/O | Timer 0 external clock input. | E-4 | 2 | P2.0 | | T0OUT | I/O | Timer 0 clock output | E-4 | 3 | P2.1 | | T0PWM | I/O | Timer 0 PWM output | E-4 | 3 | P2.1 | | T0CAP | I/O | Timer 0 capture input | E-4 | 3 | P2.1 | | T1CLK | I/O | Timer 1/A external clock input. | E-4 | 4 | P2.2 | | TAOUT | I/O | Timer 1/A clock output | E-4 | 5 | P2.3 | | TBOUT | I/O | Timer B clock output | E-4 | 6 | P2.4 | | T2CLK | I/O | Timer 2 external clock input. | E-4 | 10 | P3.0 | | T2OUT | I/O | Timer 2 clock output | E-4 | 11 | P3.1 | | T3CLK | I/O | Timer 3 external clock input. | E-4 | 12 | P3.2 | | T3OUT | I/O | Timer 3 clock output | E-4 | 13 | P3.3 | | T3PWM | I/O | Timer 3 PWM output | E-4 | 13 | P3.3 | | T3CAP | I/O | Timer 3 capture input | E-4 | 13 | P3.3 | | AD0-AD3 | I/O | AD Converter input | F-16A | 34-37 | P1.0-P1.3 | | BUZ | I/O | Buzzer signal output | E-4 | 41 | P1.7 | | SCK, SO, SI | I/O | Serial clock, serial data output, serial data input | E-4 | 38-40 | P1.4-P1.6 | | V <sub>LC1</sub> - V <sub>LC5</sub> | - | LCD bias voltage input pins | _ | 42-46 | _ | | COM0-COM7 | I/O | LCD Common signal output | H-32 | 1, 144-138 | P15.7-P15.0 | | COM8-COM15 | I/O | LCD Common signal output | H-32 | 137-130 | P14.7-P14.0<br>SEG87-SEG80 | | SEG0-SEG79 | I/O | LCD Segment signal output | H-32 | 129-48 | P13.7-P4.0 | | SEG80-SEG87 | I/O | LCD Segment signal output | H-32 | 130-137 | P14.0-P14.7<br>COM15-COM8 | S3C826A/P826A PRODUCT OVERVIEW # **PIN CIRCUITS** Figure 1-3. Pin Circuit Type B (RESET) Figure 1-4. Pin Circuit Type C Figure 1-5. Pin Circuit Type E-4 Figure 1-6. Pin Circuit Type F-16A PRODUCT OVERVIEW S3C826A/P826A Figure 1-7. Pin Circuit Type H-23 Figure 1-8. Pin Circuit Type H-32 2 # **ADDRESS SPACES** # **OVERVIEW** The S3C826A microcontroller has two types of address space: - Internal program memory (ROM) - Internal register file A 16-bit address bus supports program memory operations. A separate 8-bit register bus carries addresses and data between the CPU and the register file. The S3C826A has an internal 48-Kbyte mask-programmable ROM. The 256-byte physical register space is expanded into an addressable area of 320 bytes using addressing modes. An 176-byte LCD display register file is implemented. There are 2,141 mapped registers in the internal register file. Of these, 2,064 are for general-purpose. (This number includes a 16-byte working register common area used as a "scratch area" for data operations, eight 192-byte prime register areas, and eight 64-byte areas (Set 2)). Thirteen 8-bit registers are used for the CPU and the system control, and 64 registers are mapped for peripheral controls and data registers. Three register locations are not mapped. # **PROGRAM MEMORY (ROM)** Program memory (ROM) stores program codes or table data. The S3C826A has 48K bytes internal mask-programmable program memory. The first 256 bytes of the ROM (0H–0FFH) are reserved for interrupt vector addresses. Unused locations in this address range can be used as normal program memory. If you use the vector address area to store a program code, be careful not to overwrite the vector addresses stored in these locations. The ROM address at which a program execution starts after a reset is 0100H. Figure 2-1. Program Memory Address Space # REGISTER ARCHITECTURE In the S3C826A implementation, the upper 64-byte area of register files is expanded two 64-byte areas, called *set 1* and *set 2*. The upper 32-byte area of set 1 is further expanded two 32-byte register banks (bank 0 and bank 1), and the lower 32-byte area is a single 32-byte common area. In case of S3C826A the total number of addressable 8-bit registers is 2,141. Of these 2,141 registers, 13 bytes are for CPU and system control registers, 64 bytes are for peripheral control and data registers, 16 bytes are used as a shared working registers, and 2048 registers are for general-purpose use, page 0-page 7 (including 176 bytes for LCD display registers). You can always address set 1 register locations, regardless of which of the eight register pages is currently selected. Set 1 locations, however, can only be addressed using register addressing modes. The extension of register space into separately addressable areas (sets, banks, and pages) is supported by various addressing mode restrictions, the select bank instructions, SB0 and SB1, and the register page pointer (PP). Specific register types and the area (in bytes) that they occupy in the register file are summarized in Table 2-1. Table 2-1. S3C826A Register Type Summary | Register Type | Number of Bytes | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | General-purpose registers (including the 16-byte common working register area, eight 192-byte prime register area (including LCD data registers), and eight 64-byte set 2 area). | 2,064 | | CPU and system control registers | 13 | | Mapped clock, peripheral, I/O control, and data registers | 64 | | Total Addressable Bytes | 2,141 | Figure 2-2. Internal Register File Organization # **REGISTER PAGE POINTER (PP)** The S3C8-series architecture supports the logical expansion of the physical 256-byte internal register file (using an 8-bit data bus) into as many as 16 separately addressable register pages. Page addressing is controlled by the register page pointer (PP, DFH). In the S3C826A microcontroller, a paged register file expansion is implemented for LCD data registers, and the register page pointer must be changed to address other pages. After a reset, the page pointer's source value (lower nibble) and the destination value (upper nibble) are always "0000", automatically selecting page 0 as the source and destination page for register addressing. Figure 2-3. Register Page Pointer (PP) # PROGRAMMING TIP — Using the Page Pointer for RAM clear (Page 0, Page 1) | | LD<br>SRP | PP,#00H<br>#0C0H | ; | Destination $\leftarrow$ 0, Source $\leftarrow$ 0 | |--------|-------------------|------------------------------|---|---------------------------------------------------| | RAMCL0 | LD<br>CLR<br>DJNZ | R0,#0FFH<br>@R0<br>R0,RAMCL0 | ; | Page 0 RAM clear starts | | | CLR | @R0 | ; | R0 = 00H | | | LD | PP,#10H | : | Destination $\leftarrow$ 1, Source $\leftarrow$ 0 | | RAMCL1 | LD<br>CLR | R0,#0FFH<br>@R0 | ; | Page 1 RAM clear starts | | | DJNZ | R0,RAMCL1 | | | | | CLR | @R0 | : | R0 = 00H | NOTE: You should refer to page 6-39 and use DJNZ instruction properly when DJNZ instruction is used in your program. ## **REGISTER SET 1** The term set 1 refers to the upper 64 bytes of the register file, locations C0H–FFH. The upper 32-byte area of this 64-byte space (E0H–FFH) is expanded two 32-byte register banks, *bank 0* and *bank 1*. The set register bank instructions, SB0 or SB1, are used to address one bank or the other. A hardware reset operation always selects bank 0 addressing. The upper two 32-byte areas (bank 0 and bank 1) of set 1 (E0H–FFH) contains 61 mapped system and peripheral control registers. The lower 32-byte area contains 16 system registers (D0H–DFH) and a 16-byte common working register area (C0H–CFH). You can use the common working register area as a "scratch" area for data operations being performed in other areas of the register file. Registers in set 1 locations are directly accessible at all times using Register addressing mode. The 16-byte working register area can only be accessed using working register addressing (For more information about working register addressing, please refer to Chapter 3, "Addressing Modes.") ## **REGISTER SET 2** The same 64-byte physical space that is used for set 1 locations C0H–FFH is logically duplicated to add another 64 bytes of register space. This expanded area of the register file is called set 2. For the S3C826A, the set 2 address range (C0H–FFH) is accessible on pages 0-7. The logical division of set 1 and set 2 is maintained by means of addressing mode restrictions. You can use only Register addressing mode to access set 1 locations. In order to access registers in set 2, you must use Register Indirect addressing mode or Indexed addressing mode. The set 2 register area of page 0 is commonly used for stack operations. # PRIME REGISTER SPACE The lower 192 bytes (00H–BFH) of the S3C826A's eight 256-byte register pages is called *prime register area*. Prime registers can be accessed using any of the seven addressing modes (see Chapter 3, "Addressing Modes.") The prime register area on page 0 is immediately addressable following a reset. In order to address prime registers on pages 0, 1, 2, 3, 4, 5, 6, or 7, you must set the register page pointer (PP) to the appropriate source and destination values. Figure 2-4. Set 1, Set 2, Prime Area Register, and LCD Data Register Map ## **WORKING REGISTERS** Instructions can access specific 8-bit registers or 16-bit register pairs using either 4-bit or 8-bit address fields. When 4-bit working register addressing is used, the 256-byte register file can be seen by the programmer as one that consists of 32 8-byte register groups or "slices." Each slice comprises of eight 8-bit registers. Using the two 8-bit register pointers, RP1 and RP0, two working register slices can be selected at any one time to form a 16-byte working register block. Using the register pointers, you can move this 16-byte register block anywhere in the addressable register file, except the set 2 area. The terms slice and block are used in this manual to help you visualize the size and relative locations of selected working register spaces: - One working register *slice* is 8 bytes (eight 8-bit working registers, R0–R7 or R8–R15) - One working register block is 16 bytes (sixteen 8-bit working registers, R0–R15) All the registers in an 8-byte working register slice have the same binary value for their five most significant address bits. This makes it possible for each register pointer to point to one of the 24 slices in the register file. The base addresses for the two selected 8-byte register slices are contained in register pointers RP0 and RP1. After a reset, RP0 and RP1 always point to the 16-byte common area in set 1 (C0H-CFH). Figure 2-5. 8-Byte Working Register Areas (Slices) ## **USING THE REGISTER POINTS** Register pointers RP0 and RP1, mapped to addresses D6H and D7H in set 1, are used to select two movable 8-byte working register slices in the register file. After a reset, they point to the working register common area: RP0 points to addresses C0H–C7H, and RP1 points to addresses C8H–CFH. To change a register pointer value, you load a new value to RP0 and/or RP1 using an SRP or LD instruction. (see Figures 2-6 and 2-7). With working register addressing, you can only access those two 8-bit slices of the register file that are currently pointed to by RP0 and RP1. You cannot, however, use the register pointers to select a working register space in set 2, C0H–FFH, because these locations can be accessed only using the Indirect Register or Indexed addressing modes. The selected 16-byte working register block usually consists of two contiguous 8-byte slices. As a general programming guideline, it is recommended that RP0 point to the "lower" slice and RP1 point to the "upper" slice (see Figure 2-6). In some cases, it may be necessary to define working register areas in different (non-contiguous) areas of the register file. In Figure 2-7, RP0 points to the "upper" slice and RP1 to the "lower" slice. Because a register pointer can point to either of the two 8-byte slices in the working register block, you can flexibly define the working register area to support program requirements. # PROGRAMMING TIP — Setting the Register Pointers ``` SRP #70H ; RP0 \leftarrow 70H, RP1 \leftarrow 78H SRP1 #48H ; RP0 \leftarrow no change, RP1 \leftarrow 48H, SRP0 #0A0H ; RP0 \leftarrow A0H, RP1 \leftarrow no change CLR RP0 ; RP0 \leftarrow 00H, RP1 \leftarrow no change LD RP1,#0F8H ; RP0 \leftarrow no change, RP1 \leftarrow 0F8H ``` Figure 2-6. Contiguous 16-Byte Working Register Block Figure 2-7. Non-Contiguous 16-Byte Working Register Block # PROGRAMMING TIP — Using the RPs to Calculate the Sum of a Series of Registers Calculate the sum of registers 80H–85H using the register pointer. The register addresses from 80H through 85H contain the values 10H, 11H, 12H, 13H, 14H, and 15 H, respectively: | SRP0 | #80H | ; RP0 ← 80H | |------|-------|-------------------------------| | ADD | R0,R1 | ; $R0 \leftarrow R0 + R1$ | | ADC | R0,R2 | ; $R0 \leftarrow R0 + R2 + C$ | | ADC | R0,R3 | ; $R0 \leftarrow R0 + R3 + C$ | | ADC | R0,R4 | ; $R0 \leftarrow R0 + R4 + C$ | | ADC | R0,R5 | ; $R0 \leftarrow R0 + R5 + C$ | The sum of these six registers, 6FH, is located in the register R0 (80H). The instruction string used in this example takes 12 bytes of instruction code and its execution time is 36 cycles. If the register pointer is not used to calculate the sum of these registers, the following instruction sequence would have to be used: | ADD | 80H,81H | ; $80H \leftarrow (80H) + (81H)$ | |-----|---------|--------------------------------------| | ADC | 80H,82H | ; $80H \leftarrow (80H) + (82H) + C$ | | ADC | 80H,83H | ; $80H \leftarrow (80H) + (83H) + C$ | | ADC | 80H,84H | ; $80H \leftarrow (80H) + (84H) + C$ | | ADC | 80H,85H | ; $80H \leftarrow (80H) + (85H) + C$ | Now, the sum of the six registers is also located in register 80H. However, this instruction string takes 15 bytes of instruction code rather than 12 bytes, and its execution time is 50 cycles rather than 36 cycles. ## REGISTER ADDRESSING The S3C8-series register architecture provides an efficient method of working register addressing that takes full advantage of shorter instruction formats to reduce execution time. With Register (R) addressing mode, in which the operand value is the content of a specific register or register pair, you can access any location in the register file except for set 2. With working register addressing, you use a register pointer to specify an 8-byte working register space in the register file and an 8-bit register within that space. Registers are addressed either as a single 8-bit register or as a paired 16-bit register space. In a 16-bit register pair, the address of the first 8-bit register is always an even number and the address of the next register is always an odd number. The most significant byte of the 16-bit data is always stored in the even-numbered register, and the least significant byte is always stored in the next (+1) odd-numbered register. Working register addressing differs from Register addressing as it uses a register pointer to identify a specific 8-byte working register space in the internal register file and a specific 8-bit register within that space. Figure 2-8. 16-Bit Register Pair Figure 2-9. Register File Addressing # **COMMON WORKING REGISTER AREA (C0H-CFH)** After a reset, register pointers RP0 and RP1 automatically select two 8-byte register slices in set 1, locations C0H–CFH, as the active 16-byte working register block: $RP0 \rightarrow C0H-C7H$ $RP1 \rightarrow C8H-CFH$ This 16-byte address range is called *common area*. That is, locations in this area can be used as working registers by operations that address any location on any page in the register file. Typically, these working registers serve as temporary buffers for data operations between different pages. Figure 2-10. Common Working Register Area # PROGRAMMING TIP — Addressing the Common Working Register Area As the following examples show, you should access working registers in the common area, locations C0H–CFH, using working register addressing mode only. **Examples** 1. LD 0C2H,40H ; Invalid addressing mode! Use working register addressing instead: SRP #0C0H LD R2,40H ; R2 (C2H) $\leftarrow$ the value in location 40H 2. ADD 0C3H,#45H ; Invalid addressing mode! Use working register addressing instead: SRP #0C0H ADD R3,#45H ; R3 (C3H) $\leftarrow$ R3 + 45H # **4-BIT WORKING REGISTER ADDRESSING** Each register pointer defines a movable 8-byte slice of working register space. The address information stored in a register pointer serves as an addressing "window" that makes it possible for instructions to access working registers very efficiently using short 4-bit addresses. When an instruction addresses a location in the selected working register area, the address bits are concatenated in the following way to form a complete 8-bit address: - The high-order bit of the 4-bit address selects one of the register pointers ("0" selects RP0, "1" selects RP1). - The five high-order bits in the register pointer select an 8-byte slice of the register space. - The three low-order bits of the 4-bit address select one of the eight registers in the slice. As shown in Figure 2-11, the result of this operation is that the five high-order bits from the register pointer are concatenated with the three low-order bits from the instruction address to form the complete address. As long as the address stored in the register pointer remains unchanged, the three bits from the address will always point to an address in the same 8-byte register slice. Figure 2-12 shows a typical example of 4-bit working register addressing. The high-order bit of the instruction "INC R6" is "0", which selects RP0. The five high-order bits stored in RP0 (01110B) are concatenated with the three low-order bits of the instruction's 4-bit address (110B) to produce the register address 76H (01110110B). Figure 2-11. 4-Bit Working Register Addressing Figure 2-12. 4-Bit Working Register Addressing Example ## 8-BIT WORKING REGISTER ADDRESSING You can also use 8-bit working register addressing to access registers in a selected working register area. To initiate 8-bit working register addressing, the upper four bits of the instruction address must contain the value "1100B." This 4-bit value (1100B) indicates that the remaining four bits have the same effect as 4-bit working register addressing. As shown in Figure 2-13, the lower nibble of the 8-bit address is concatenated in much the same way as for 4-bit addressing: Bit 3 selects either RP0 or RP1, which then supplies the five high-order bits of the final address; the three low-order bits of the complete address are provided by the original instruction. Figure 2-14 shows an example of 8-bit working register addressing. The four high-order bits of the instruction address (1100B) specify 8-bit working register addressing. Bit 4 ("1") selects RP1 and the five high-order bits in RP1 (10101B) become the five high-order bits of the register address. The three low-order bits of the register address (011) are provided by the three low-order bits of the 8-bit instruction address. The five address bits from RP1 and the three address bits from the instruction are concatenated to form the complete register address, 0ABH (10101011B). Figure 2-13. 8-Bit Working Register Addressing Figure 2-14. 8-Bit Working Register Addressing Example ## SYSTEM AND USER STACK The S3C8-series microcontrollers use the system stack for data storage, subroutine calls and returns. The PUSH and POP instructions are used to control system stack operations. The S3C826A architecture supports stack operations in the internal register file. ## **Stack Operations** Return addresses for procedure calls, interrupts, and data are stored on the stack. The contents of the PC are saved to stack by a CALL instruction and restored by the RET instruction. When an interrupt occurs, the contents of the PC and the FLAGS register are pushed to the stack. The IRET instruction then pops these values back to their original locations. The stack address value is always decreased by one before a push operation and increased by one *after* a pop operation. The stack pointer (SP) always points to the stack frame stored on the top of the stack, as shown in Figure 2-15. Figure 2-15. Stack Operations ## **User-Defined Stacks** You can freely define stacks in the internal register file as data storage locations. The instructions PUSHUI, PUSHUD, POPUI, and POPUD support user-defined stack operations. #### Stack Pointers (SPL, SPH) Register locations D8H and D9H contain the 16-bit stack pointer (SP) that is used for system stack operations. The most significant byte of the SP address, SP15–SP8, is stored in the SPH register (D8H), and the least significant byte, SP7–SP0, is stored in the SPL register (D9H). After a reset, the SP value is undetermined. Because only internal memory space is implemented in the S3C826A, the SPL must be initialized to an 8-bit value in the range 00H–FFH. The SPH register is not needed and can be used as a general-purpose register, if necessary. When the SPL register contains the only stack pointer value (that is, when it points to a system stack in the register file), you can use the SPH register as a general-purpose data register. However, if an overflow or underflow condition occurs as a result of increasing or decreasing the stack address value in the SPL register during normal stack operations, the value in the SPL register will overflow (or underflow) to the SPH register, overwriting any other data that is currently stored there. To avoid overwriting data in the SPH register, you can initialize the SPL value to "FFH" instead of "00H". # PROGRAMMING TIP — Standard Stack Operations Using PUSH and POP The following example shows you how to perform stack operations in the internal register file using PUSH and POP instructions: | LD | SPL,#0FFH | ; | $SPL \leftarrow FFH$ (Normally, the SPL is set to 0FFH by the initialization routine) | |------|-----------|---|---------------------------------------------------------------------------------------| | • | | | | | • | | | | | • | | | | | PUSH | PP | ; | Stack address 0FEH ← PP | | PUSH | RP0 | ; | Stack address 0FDH ← RP0 | | PUSH | RP1 | ; | Stack address 0FCH ← RP1 | | PUSH | R3 | , | Stack address 0FBH ← R3 | | • | | | | | • | | | | | • | | | | | POP | R3 | ; | R3 ← Stack address 0FBH | | POP | RP1 | | RP1 ← Stack address 0FCH | | POP | RP0 | | RP0 ← Stack address 0FDH | | POP | PP | , | PP ← Stack address 0FEH | # **NOTES** S3C826A/P826A ADDRESSING MODES 3 # **ADDRESSING MODES** # **OVERVIEW** Instructions that are stored in program memory are fetched for execution using the program counter. Instructions indicate the operation to be performed and the data to be operated on. Addressing mode is the method used to determine the location of the data operand. The operands specified in SAM88RC instructions may be condition codes, immediate data, or a location in the register file, program memory, or data memory. The S3C8-series instruction set supports seven explicit addressing modes. Not all of these addressing modes are available for each instruction. The seven addressing modes and their symbols are: - Register (R) - Indirect Register (IR) - Indexed (X) - Direct Address (DA) - Indirect Address (IA) - Relative Address (RA) - Immediate (IM) ADDRESSING MODES S3C826A/P826A # **REGISTER ADDRESSING MODE (R)** In Register addressing mode (R), the operand value is the content of a specified register or register pair (see Figure 3-1). Working register addressing differs from Register addressing in that it uses a register pointer to specify an 8-byte working register space in the register file and an 8-bit register within that space (see Figure 3-2). Figure 3-1. Register Addressing Figure 3-2. Working Register Addressing S3C826A/P826A ADDRESSING MODES # **INDIRECT REGISTER ADDRESSING MODE (IR)** In Indirect Register (IR) addressing mode, the content of the specified register or register pair is the address of the operand. Depending on the instruction used, the actual address may point to a register in the register file, to program memory (ROM), or to an external memory space (see Figures 3-3 through 3-6). You can use any 8-bit register to indirectly address another register. Any 16-bit register pair can be used to indirectly address another memory location. Please note, however, that you cannot access locations C0H–FFH in set 1 using the Indirect Register addressing mode. Figure 3-3. Indirect Register Addressing to Register File ADDRESSING MODES S3C826A/P826A # **INDIRECT REGISTER ADDRESSING MODE (Continued)** Figure 3-4. Indirect Register Addressing to Program Memory S3C826A/P826A ADDRESSING MODES # **INDIRECT REGISTER ADDRESSING MODE (Continued)** Figure 3-5. Indirect Working Register Addressing to Register File ADDRESSING MODES S3C826A/P826A # INDIRECT REGISTER ADDRESSING MODE (Concluded) Figure 3-6. Indirect Working Register Addressing to Program or Data Memory S3C826A/P826A ADDRESSING MODES # **INDEXED ADDRESSING MODE (X)** Indexed (X) addressing mode adds an offset value to a base address during instruction execution in order to calculate the effective operand address (see Figure 3-7). You can use Indexed addressing mode to access locations in the internal register file or in external memory. Please note, however, that you cannot access locations C0H–FFH in set 1 using Indexed addressing mode. In short offset Indexed addressing mode, the 8-bit displacement is treated as a signed integer in the range -128 to +127. This applies to external memory accesses only (see Figure 3-8.) For register file addressing, an 8-bit base address provided by the instruction is added to an 8-bit offset contained in a working register. For external memory accesses, the base address is stored in the working register pair designated in the instruction. The 8-bit or 16-bit offset given in the instruction is then added to that base address (see Figure 3-9). The only instruction that supports Indexed addressing mode for the internal register file is the Load instruction (LD). The LDC and LDE instructions support Indexed addressing mode for internal program memory and for external data memory, when implemented. Figure 3-7. Indexed Addressing to Register File ADDRESSING MODES S3C826A/P826A # **INDEXED ADDRESSING MODE (Continued)** Figure 3-8. Indexed Addressing to Program or Data Memory with Short Offset S3C826A/P826A ADDRESSING MODES # **INDEXED ADDRESSING MODE (Concluded)** Figure 3-9. Indexed Addressing to Program or Data Memory ADDRESSING MODES S3C826A/P826A # **DIRECT ADDRESS MODE (DA)** In Direct Address (DA) mode, the instruction provides the operand's 16-bit memory address. Jump (JP) and Call (CALL) instructions use this addressing mode to specify the 16-bit destination address that is loaded into the PC whenever a JP or CALL instruction is executed. The LDC and LDE instructions can use Direct Address mode to specify the source or destination address for Load operations to program memory (LDC) or to external data memory (LDE), if implemented. Figure 3-10. Direct Addressing for Load Instructions S3C826A/P826A ADDRESSING MODES # **DIRECT ADDRESS MODE (Continued)** Figure 3-11. Direct Addressing for Call and Jump Instructions ADDRESSING MODES S3C826A/P826A # **INDIRECT ADDRESS MODE (IA)** In Indirect Address (IA) mode, the instruction specifies an address located in the lowest 256 bytes of the program memory. The selected pair of memory locations contains the actual address of the next instruction to be executed. Only the CALL instruction can use the Indirect Address mode. Because the Indirect Address mode assumes that the operand is located in the lowest 256 bytes of program memory, only an 8-bit address is supplied in the instruction; the upper bytes of the destination address are assumed to be all zeros. Figure 3-12. Indirect Addressing S3C826A/P826A ADDRESSING MODES # **RELATIVE ADDRESS MODE (RA)** In Relative Address (RA) mode, a twos-complement signed displacement between -128 and +127 is specified in the instruction. The displacement value is then added to the current PC value. The result is the address of the next instruction to be executed. Before this addition occurs, the PC contains the address of the instruction immediately following the current instruction. Several program control instructions use the Relative Address mode to perform conditional jumps. The instructions that support RA addressing are BTJRF, BTJRT, DJNZ, CPIJE, CPIJNE, and JR. Figure 3-13. Relative Addressing ADDRESSING MODES S3C826A/P826A # **IMMEDIATE MODE (IM)** In Immediate (IM) addressing mode, the operand value used in the instruction is the value supplied in the operand field itself. The operand may be one byte or one word in length, depending on the instruction used. Immediate addressing mode is useful for loading constant values into registers. Figure 3-14. Immediate Addressing 4 # **CONTROL REGISTERS** ### **OVERVIEW** In this chapter, detailed descriptions of the S3C826A control registers are presented in an easy-to-read format. You can use this chapter as a quick-reference source when writing application programs. Figure 4-1 illustrates the important features of the standard register description format. Control register descriptions are arranged in alphabetical order according to register mnemonic. More detailed information about control registers is presented in the context of the specific peripheral hardware descriptions in Part II of this manual. Data and counter registers are not described in detail in this reference chapter. More information about all of the registers used by a specific peripheral is presented in the corresponding peripheral descriptions in Part II of this manual. The locations and read/write characteristics of all mapped registers in the S3C826A register file are listed in Table 4-1. The hardware reset value for each mapped register is described in Chapter 8, RESET and Power-Down." Table 4-1. Set 1 Registers Register Name Mnemonic Address R/W RE | Register Name | Register Name Mnemonic Address | | iress | R/W | | RE | SE | T V | alue | es ( | bit) | | |---------------------------------|--------------------------------|---------|-------|-----|---|----|----|-----|------|------|------|---| | | | Decimal | Hex | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Interrupt pending register | INTPND | 208 | D0H | R/W | - | ı | - | 1 | 0 | 0 | 0 | 0 | | STOP control register | STPCON | 209 | D1H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Oscillator control register | OSCCON | 210 | D2H | R/W | - | ı | - | 1 | 0 | 0 | ı | 0 | | Basic timer control register | BTCON | 211 | D3H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | System clock control register | CLKCON | 212 | D4H | R/W | 0 | - | - | 0 | 0 | - | - | - | | System flags register | FLAGS | 213 | D5H | R/W | Х | Х | Х | Х | Х | Х | 0 | 0 | | Register pointer 0 | RP0 | 214 | D6H | R/W | 1 | 1 | 0 | 0 | 0 | - | ı | _ | | Register pointer 1 | RP1 | 215 | D7H | R/W | 1 | 1 | 0 | 0 | 1 | - | ı | _ | | Stack pointer (high byte) | SPH | 216 | D8H | R/W | х | Х | Х | Х | Х | Х | Х | х | | Stack pointer (low byte) | SPL | 217 | D9H | R/W | х | Х | Х | Х | х | Х | Х | х | | Instruction pointer (high byte) | IPH | 218 | DAH | R/W | х | Х | Х | Х | Х | Х | Х | х | | Instruction pointer (low byte) | IPL | 219 | DBH | R/W | х | Х | Х | Х | Х | Х | Х | х | | Interrupt request register | IRQ | 220 | DCH | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Interrupt mask register | IMR | 221 | DDH | R/W | х | Х | Х | Х | Х | Х | Х | х | | System mode register | SYM | 222 | DEH | R/W | 0 | _ | - | Х | Х | Х | 0 | 0 | | Register page pointer | PP | 223 | DFH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 4-2. Set 1, Bank 0 Registers | Register Name | Register Name Mnemonic Address | | R/W | | F | RES | ET \ | /alu | e(bi | t) | | | |--------------------------------|--------------------------------|-------------|------------|-----|---|-----|------|------|------|----|---|---| | | | Decimal | Hex | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SIO Control Register | SIOCON | 224 | E0H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SIO Data Register | SIODATA | 225 | E1H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SIO Prescaler Register | SIOPS | 226 | E2H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 0 Counter Register | T0CNT | 227 | E3H | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 0 Data Register | T0DATA | 228 | E4H | R/W | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer 0 Control Register | T0CON | 229 | E5H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer B Counter Register | TBCNT | 230 | E6H | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer A Counter Register | TACNT | 231 | E7H | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer B Data Register | TBDATA | 232 | E8H | R/W | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer A Data Register | TADATA | 233 | E9H | R/W | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer B Control Register | TBCON | 234 | EAH | R/W | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 1/A Control Register | TACON | 235 | EBH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 2 Counter Register | T2CNT | 236 | ECH | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 2 Data Register | T2DATA | 237 | EDH | R/W | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer 2 Control Register | T2CON | 238 | EEH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | A/D Converter Control Register | ADCON | 239 | EFH | R/W | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | | A/D Converter Data Register | ADDATA | 240 | F0H | R/W | Х | х | х | х | х | х | х | х | | Timer 3 Control Register | T3CON | 241 | F1H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 3 Counter | T3CNT | 242 | F2H | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 3 Data Register | T3DATA | 243 | F3H | R/W | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | LCD Control Register | LCON | 244 | F4H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | LCD Mode Register | LMOD | 245 | F5H | R/W | 0 | 0 | _ | 0 | 0 | 0 | 0 | 0 | | Watch Timer Control Register | WTCON | 246 | F6H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 0 Control Register | PG0CON | 247 | F7H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 1 Control Register | PG1CON | 248 | F8H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 2 Control Register | PG2CON | 249 | F9H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 3 Control Register | PG3CON | 250 | FAH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 4 Control Register | PG4CON | 251 | FBH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Locati | on FCH is r | not mapped | d. | | | | | | | | | | Basic Timer Counter | BTCNT | 253 | FDH | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | on FEH is r | | | ı | ı | ı | 1 | 1 | ı | ı | 1 | | Interrupt Priority Register | IPR | 255 | FFH | R/W | Х | Х | Х | Х | Х | Х | Х | Х | Table 4-3. Set 1, Bank 1 Registers | Register Name | Mnemonic | Addı | ress | R/W | | R | ESI | ET <b>\</b> | /alu | ıe(b | it) | | |------------------------------------------|----------|------------|---------|-----|---|---|-----|-------------|------|------|-----|---| | | | Decimal | Hex | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Port 0 Control Register(High Byte) | P0CONH | 224 | E0H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Control Register(Low Byte) | P0CONL | 225 | E1H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Interrupt Edge Selection Register | P0EDGE | 226 | E2H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Interrupt Control Register | P0INT | 227 | E3H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Interrupt Pending Register | P0PND | 228 | E4H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Pull-up Resistors Enable Register | P1PUR | 229 | E5H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Control Register(High Byte) | P1CONH | 230 | E6H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Control Register(Low Byte) | P1CONL | 231 | E7H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Control Register(High Byte) | P2CONH | 232 | E8H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Control Register(Low Byte) | P2CONL | 233 | E9H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Pull-up Resistors Enable Register | P2PUR | 234 | EAH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Pull-up Resistors Enable Register | P3PUR | 235 | EBH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Control Register(High Byte) | P3CONH | 236 | ECH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Control Register(Low Byte) | P3CONL | 237 | EDH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Interrupt Control Register | P3INT | 238 | EEH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Location | EFH is not | mapped. | | | | | | | | | | | Port 0 Data Register | P0 | 240 | F0H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Data Register | P1 | 241 | F1H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Data Register | P2 | 242 | F2H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Data Register | P3 | 243 | F3H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 4 Data Register | P4 | 244 | F4H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 5 Data Register | P5 | 245 | F5H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 6 Data Register | P6 | 246 | F6H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 7 Data Register | P7 | 247 | F7H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 8 Data Register | P8 | 248 | F8H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 9 Data Register | P9 | 249 | F9H | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 10 Data Register | P10 | 250 | FAH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 11 Data Register | P11 | 251 | FBH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 12 Data Register | P12 | 252 | FCH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 13 Data Register | P13 | 253 | FDH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 14 Data Register | P14 | 254 | FEH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 15 Data Register | P15 | 255 | FFH | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 4-1. Register Description Format # **ADCON** — A/D Converter Control Register EFH Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|-----|-----|----|-----|-----|-----| | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | | _ | _ | R/W | R/W | R | R/W | R/W | R/W | Register addressing mode only .7–.6 Not used for the S3C826A # .5-.4 A/D Input Pin Selection Bits | 0 | 0 | AD0 (P1.0) | |---|---|------------| | 0 | 1 | AD1 (P1.1) | | 1 | 0 | AD2 (P1.2) | | 1 | 1 | AD3 (P1.3) | # .3 End-of-Conversion Bit (read-only) | 0 | Conversion not complete | |---|-------------------------| | 1 | Conversion complete | ### .2-.1 Clock Source Selection Bits | 0 | 0 | fxx/16 | |---|---|--------| | 0 | 1 | fxx/8 | | 1 | 0 | fxx/4 | | 1 | 1 | fxx | ### .0 Start or Enable Bit | 0 | Disable operation | |---|------------------------------------------------------------------------------| | 1 | Start operation (automatically disable operation after conversion complete). | # **BTCON** — Basic Timer Control Register D3H Set 1 **Bit Identifier** RESET Value Read/Write .7-.4 Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W # **Watchdog Timer Function Disable Code (for System Reset)** | 1 | 0 | 1 | 0 | Disable watchdog timer function | |---|-----|-----|---|---------------------------------| | | Oth | ers | | Enable watchdog timer function | ### .3-.2 Basic Timer Input Clock Selection Bits Register addressing mode only | 0 | 0 | fxx/4096 <sup>(3)</sup> | |---|---|-------------------------| | 0 | 1 | fxx/1024 | | 1 | 0 | fxx/128 | | 1 | 1 | fxx/16 | ### Basic Timer Counter Clear Bit (1) | 0 | No effect | |---|-------------------------------------| | 1 | Clear the basic timer counter value | # Clock Frequency Divider Clear Bit for all Timers (2) | 0 | No effect | |---|-------------------------------------| | 1 | Clear both clock frequency dividers | #### NOTES: .1 .0 - 1. When you write a "1" to BTCON.1, the basic timer counter value is cleared to "00H". Immediately following the write operation, the BTCON.1 value is automatically cleared to "0". - 2. When you write a "1" to BTCON.0, the corresponding frequency divider is cleared to "00H". Immediately following the write operation, the BTCON.0 value is automatically cleared to "0". - 3. The fxx is selected clock for system. # CLKCON — System Clock Control Register D4H Set 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|----|----|-----|-----|----|----|----| | 0 | _ | _ | 0 | 0 | _ | _ | _ | | R/W | _ | _ | R/W | R/W | _ | _ | _ | Register addressing mode only # .7 Oscillator IRQ Wake-up Function Bit | 0 | Enable IRQ for main wake-up in power down mode | |---|-------------------------------------------------| | 1 | Disable IRQ for main wake-up in power down mode | **.6–.5** Not used for the S3C826A. # .4–.3 CPU Clock (System Clock) Selection Bits (note) | 0 | 0 | fxx/16 | |---|---|--------| | 0 | 1 | fxx/8 | | 1 | 0 | fxx/2 | | 1 | 1 | fxx | .2-.0 Not used for the S3C826A. **NOTE:** After a reset, the slowest clock (divided by 16) is selected as the system clock. To select faster clock speeds, load the appropriate values to CLKCON.3 and CLKCON.4. | FLAGS — System Flags | Register | |----------------------|----------| |----------------------|----------| D5H Set 1 **Bit Identifier** RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|----|-----| | Х | Х | Х | х | Х | Х | 0 | 0 | | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | Register addressing mode only .7 Carry Flag (C) | 0 | Operation does not generate a carry or borrow condition | |---|-----------------------------------------------------------------| | 1 | Operation generates a carry-out or borrow into high-order bit 7 | .6 Zero Flag (Z) | 0 | Operation result is a non-zero value | | |---|--------------------------------------|--| | 1 | Operation result is zero | | .5 Sign Flag (S) | | On and the second secon | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U | Operation generates a positive number (MSB = "0") | | 1 | Operation generates a negative number (MSB = "1") | .4 Overflow Flag (V) | 0 | Operation result is $\leq$ +127 or $\geq$ -128 | |---|------------------------------------------------| | 1 | Operation result is > +127 or < -128 | .3 Decimal Adjust Flag (D) | 0 | Add operation completed | |---|---------------------------------| | 1 | Subtraction operation completed | .2 Half-Carry Flag (H) | 0 | No carry-out of bit 3 or no borrow into bit 3 by addition or subtraction | | |---|----------------------------------------------------------------------------------|--| | 1 | Addition generated carry-out of bit 3 or subtraction generated borrow into bit 3 | | .1 Fast Interrupt Status Flag (FIS) | 0 | Interrupt return (IRET) in progress (when read) | |---|--------------------------------------------------------| | 1 | Fast interrupt service routine in progress (when read) | Bank Address Selection Flag (BA) | 0 | Bank 0 is selected | |---|--------------------| | 1 | Bank 1 is selected | .0 | IMR — Interrup | t Mask | Regi | ster | | | | DDH | | Set | | |-----------------|--------|---------------------------------------------|------------------------|--------------------------|---------------------------------------|-------------|-------------|------------|----------|--| | Bit Identifier | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | | RESET Value | | х | х | х | Х | х | х | х | х | | | Read/Write | R | /W | R/W | | Addressing Mode | Reg | ister ad | ddressing | mode only | | | | | | | | .7 | Inte | errupt Level 7 (IRQ7) Enable Bit; P0.0-P0.3 | | | | | | | | | | | 0 | Disab | le (mask) | | | | | | | | | | 1 | Enabl | le (unmas | sk) | | | | | | | | .6 | Inte | rrupt L | .evel 6 (IF | RQ6) Enab | le Bit; P0. | 4-P0.7 | | | | | | | 0 | Disab | le (mask) | | | | | | | | | | 1 | Enabl | le (unmas | sk) | | | | | | | | .5 | Inte | rrunt l | evel 5 (IF | RQ5) Fnah | le Bit; P3. | 4-P3 7 | | | | | | | 0 | <del></del> | le (mask) | • | ,,, , , , , , , , , , , , , , , , , , | - 1 011 | | | | | | | 1 | <b> </b> | le (unmas | | | | | | | | | .4 | 0<br>1 | Disab | le (mask)<br>le (unmas | | le Bit; Wa | tch Timer | | | | | | .3 | Inte | rrupt L | evel 3 (IF | RQ3) Enab | le Bit; SIO | ) | | | | | | | 0 | · - | le (mask) | | <u> </u> | | | | | | | | 1 | Enabl | le (unmas | sk) | | | | | | | | .2 | Inte | rrupt L | .evel 2 (IF | RQ2) Enab | le Bit;Tim | er 2, Time | r 3 match/c | capture or | overflow | | | | 0 | Disab | le (mask) | • | <u> </u> | <u> </u> | | • | | | | | 1 | Enabl | le (unmas | sk) | | | | | | | | .1 | Inte | rrupt L | .evel 1 (IF | RQ1) Enab | le Bit; Tim | ner B, Time | er 1/A | | | | | | | | ام (معماد) | <del>-</del> | | | | | | | | | 0 | Disab | ne (mask) | | | | | | | | | | 0 | | le (mask)<br>le (unmas | | | | | | | | | .0 | 1 | Enabl | le (unmas | sk) | le Bit; Tim | ner 0 Matcl | h/Capture | or Overflo | w | | | .0 | 1 | Enabl | le (unmas | k)<br>R <b>Q0) E</b> nab | le Bit; Tim | ner 0 Matcl | h/Capture | or Overflo | w | | **NOTE:** When an interrupt level is masked, any interrupt requests that may be issued are not recognized by the CPU. | INTPND — Inte | errupt l | Pend | ing Regi | ster | | D0H | | | Set 1 | | |-----------------|----------|----------|-------------|--------------|------------|-------------|---------------|-----------|----------|--| | Bit Identifier | <u> </u> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | | RESET Value | | _ | _ | _ | _ | 0 | 0 | 0 | 0 | | | Read/Write | | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | Addressing Mode | Reg | jister a | ddressing | mode only | , | | | | | | | .7–.4 | Not | used 1 | or the S3C | 826A. | | | | | | | | .3 | Tim | er 3 N | latch/Capt | ture Interr | upt Pendir | ng Bit | | | | | | | 0 | Inter | rupt reques | st is not pe | nding (whe | n read), pe | ending bit cl | ear (when | write 0) | | | | 1 | Inter | rupt reques | st is pendir | ng | | | | | | | | | | | | | | | | | | | .2 | Tim | 1 | | | ending bit | | | | | | | | 0 | Inter | rupt reques | st is not pe | nding (whe | n read), pe | ending bit cl | ear (when | write 0) | | | | 1 | Inter | rupt reques | st is pendir | ng | | | | | | | .1 | Tim | er O N | latch/Capt | ture Interr | upt Pendir | ng Bit | | | | | | | 0 | Inter | rupt reques | st is not pe | nding (whe | n read), pe | ending bit cl | ear (when | write 0) | | | | 1 | Inter | rupt reques | st is pendir | ng | | | | | | | .0 | Tim | er 0 C | verflow Ir | nterrupt P | ending bit | | | | | | | | 0 | Inter | rupt reques | st is not pe | nding (whe | n read), pe | ending bit cl | ear (when | write 0) | | | | 1 | Inter | rupt reques | st is pendir | ng | | | | | | | | | • | | | | | | | , | | **NOTE:** Refer to Page 5-15 for clearing any pending bits. # **IPH** — Instruction Pointer (High Byte) DAH Set 1 **Bit Identifier** RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | х | Х | Х | Х | Х | х | Х | Х | | R/W Addressing Mode Register addressing mode only ### .7–.0 Instruction Pointer Address (High Byte) The high-byte instruction pointer value is the upper eight bits of the 16-bit instruction pointer address (IP15–IP8). The lower byte of the IP address is located in the IPL register (DBH). # IPL — Instruction Pointer (Low Byte) **DBH** Set 1 **Bit Identifier** RESET Value Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | х | x | х | X | X | X | х | х | | R/W **Addressing Mode** Register addressing mode only ## .7-.0 Instruction Pointer Address (Low Byte) The low-byte instruction pointer value is the lower eight bits of the 16-bit instruction pointer address (IP7–IP0). The upper byte of the IP address is located in the IPH register (DAH). # **IPR** — Interrupt Priority Register FFH Set 1, Bank 0 **Bit Identifier** **RESET Value** Read/Write **Addressing Mode** | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | X | x | x | X | X | X | Х | x | | R/W Register addressing mode only .7, .4, and .1 # Priority Control Bits for Interrupt Groups A, B, and C (note) | 0 | 0 | 0 | Group priority undefined | |---|---|---|--------------------------| | 0 | 0 | 1 | B > C > A | | 0 | 1 | 0 | A > B > C | | 0 | 1 | 1 | B > A > C | | 1 | 0 | 0 | C > A > B | | 1 | 0 | 1 | C > B > A | | 1 | 1 | 0 | A > C > B | | 1 | 1 | 1 | Group priority undefined | .6 # **Interrupt Subgroup C Priority Control Bit** | 0 | IRQ6 > IRQ7 | |---|-------------| | 1 | IRQ7 > IRQ6 | .5 # **Interrupt Group C Priority Control Bit** | 0 | IRQ5 > (IRQ6, IRQ7) | |---|---------------------| | 1 | (IRQ6, IRQ7) > IRQ5 | .3 # **Interrupt Subgroup B Priority Control Bit** | 0 | IRQ3 > IRQ4 | |---|-------------| | 1 | IRQ4 > IRQ3 | .2 ### **Interrupt Group B Priority Control Bit** | 0 | IRQ2 > (IRQ3, IRQ4) | |---|---------------------| | 1 | (IRQ3, IRQ4) > IRQ2 | .0 ### **Interrupt Group A Priority Control Bit** | 0 | IRQ0 > IRQ1 | |---|-------------| | 1 | IRQ1 > IRQ0 | NOTE: Interrupt Group A - IRQ0, IRQ1 Interrupt Group B - IRQ2, IRQ3, IRQ4 Interrupt Group C - IRQ5, IRQ6, IRQ7 | IRQ — Interrupt | DCH | Set 1 | | | | | | | | | | | | |-----------------|------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-------------|------------|---------------|----|--|--|--|--| | Bit Identifier | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | | | | | RESET Value | L | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Read/Write | | R | R | R | R | R | R | R | R | | | | | | Addressing Mode | Register addressing mode only | | | | | | | | | | | | | | .7 | Level 7 (IRQ7) Request Pending Bit; External Interrupt P0.0-P0.3 | | | | | | | | | | | | | | - | 0 | <del>, `</del> | pending | | <b>g</b> , | | | | | | | | | | | 1 | Pend | ding | | | | | | | | | | | | | | -10 (11 | DO0\ D | ( <b>D</b> ( | | 4 1 1 4 - | | D0.7 | | | | | | | .6 | <b>Lev</b> | · ` | nub) Required in the second | lest Pena | ing Bit; Ex | ternai inte | rrupt P0.4 | -PU. <i>1</i> | | | | | | | | 1 | Pend | | | | | | | | | | | | | | <u>'</u> | 1 0110 | J19 | | | | | | | | | | | | .5 | Lev | el 5 (II | RQ5) Requ | uest Pend | ing Bit; Ex | ternal Inte | rrupt P3.4 | -P3.7 | | | | | | | | 0 | Not p | pending | | | | | | | | | | | | | 1 | Pend | ding | | | | | | | | | | | | 4 | Lave | -L 4 /II | DOA) Doan | reet Dend | in a Dit. Wa | stab Times | | | | | | | | | .4 | 0 | 1 · | nu4) kequ<br>pending | iest Pena | ing Bit; Wa | atch Timer | | | | | | | | | | 1 | Pend | | | | | | | | | | | | | | <u>'</u> | 1 0110 | ,g | | | | | | | | | | | | .3 | Lev | el 3 (II | RQ3) Requ | ıest Pend | ing Bit; SI | 0 | | | | | | | | | | 0 | Not p | pending | | | | | | | | | | | | | 1 | Pend | ding | | | | | | | | | | | | .2 | | el 2 (II<br>erflow | RQ2) Requ | uest Pend | ing Bit; Tir | mer 2, Tim | er 3 Match | /Capture o | or | | | | | | | 0 | Not p | pending | | | | | | | | | | | | | 1 | Pend | ding | | | | | | | | | | | | .1 | Lev | el 1 (II | RQ1) Requ | uest Pend | ing Bit; Tir | ner B, Tim | er 1/A | | | | | | | | | 0 | Not p | pending | | | | | | | | | | | | | 1 | Pend | ding | | | | | | | | | | | | .0 | Lev | el 0 (II | RQ0) Requ | uest Pend | ing Bit; Tir | ner 0 Mato | :h/Capture | or Overflo | ow | | | | | | | 0 | 1 | pending | | | | <u> </u> | | | | | | | | | 1 | Pend | ding | | | | | | | | | | | # LCON — LCD Control Register F4H Set 1, Bank 0 **Bit Identifier** RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only ### LCON.7-.4 # **LCD Contrast Level Control Bits (16 steps)** | 0 | 0 | 0 | 0 | 1/16 step (The dimmest level) | |---|---|---|---|----------------------------------| | 0 | 0 | 0 | 1 | 2/16 step | | 0 | 0 | 1 | 0 | 3/16 step | | • | • | • | • | • | | • | • | • | • | • | | • | • | • | • | • | | 1 | 1 | 1 | 1 | 16/16 step (The brightest level) | **NOTE:** $V_{LCD} = V_{DD} x (n+17)/32$ , where n = 0 - 15 ### LCON.3 ### **Enable/Disable LCD Contrast Control Bit** | 0 | Disable LCD contrast control | |---|------------------------------| | 1 | Enable LCD contrast control | ### LCON.2-.1 # **LCD Duty Selection Bits** | 0 | 0 | 1/8 duty (COM0-COM7, SEG0-SEG87) | |---|---|------------------------------------| | 0 | 1 | 1/12 duty (COM0-COM11, SEG0-SEG83) | | 1 | 0 | 1/16 duty (COM0-COM15, SEG0-SEG79) | ### LCON.0 ### LCD Bias Resistor On/Off Bit | 0 | LCD bias resistors off | |---|------------------------| | 1 | LCD bias resistors on | # ${\color{red}\mathsf{LMOD}}$ — LCD Mode Control Register F5H Set 1, Bank 0 Bit Identifier RESET Value Read/Write **Addressing Mode** | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|----|-----|-----|-----|-----|-----| | 0 | 0 | _ | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | _ | R/W | R/W | R/W | R/W | R/W | Register addressing mode only LMOD.7-.6 # LCD Clock (LCDCK) Frequency Selection Bits | 0 | 0 | When 1/8 duty: fw/2 <sup>7</sup> (256 Hz); when 1/12,1/16 duty: fw/2 <sup>6</sup> (512 Hz) | |---|---|----------------------------------------------------------------------------------------------| | 0 | 1 | When 1/8 duty: fw/2 <sup>6</sup> (512 Hz); when 1/12,1/16 duty: fw/2 <sup>5</sup> (1024 Hz) | | 1 | 0 | When 1/8 duty: fw/2 <sup>5</sup> (1024 Hz); when 1/12,1/16 duty: fw/2 <sup>4</sup> (2048 Hz) | | 1 | 1 | When 1/8 duty: fw/2 <sup>4</sup> (2048 Hz); when 1/12,1/16 duty: fw/2 <sup>3</sup> (4096 Hz) | **NOTE:** LCDCK is supplied only when the watch timer operates. To use the LCD controller, bit 2 in the watch timer mode register WMOD should be set to 1. LMOD.4-.0 LCD Port Selection Bits | LMO | D.40 | ОН | 1H | 2H | 3H | 4H | 5H | 6H | 7H | 8Н | 9Н | ΑН | вн | СН | DH | ΕH | FΗ | 10H | 11H | 12H | 13H | 14H | |----------------------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----| | SEG79-76 | P4.0-P4.3 | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG75-72 | P4.4-P4.7 | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG71-68 | P5.0-P5.3 | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG67-64 | P5.4-P5.7 | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG63-60 | P6.0-P6.3 | L | L | Г | Г | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG59-56 | P6.4-P6.7 | L | L | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG55-52 | P7.0-P7.3 | L | L | L | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG51-48 | P7.4-P7.7 | L | L | L | L | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG47-44 | P8.0-P8.3 | L | L | L | L | L | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG43-40 | P8.4-P8.7 | L | L | L | L | L | L | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG39-36 | P9.0-P9.3 | L | L | L | L | L | L | L | L | Г | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG35-32 | P9.4-P9.7 | L | L | L | L | L | L | L | L | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | Р | | SEG31-28 | P10.0-P10.3 | L | L | L | L | L | L | L | L | Г | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | Р | | SEG27-24 | P10.4-P10.7 | L | L | L | L | L | L | L | L | Г | L | L | L | L | L | Р | Р | Р | Р | Р | Р | Р | | SEG23-20 | P11.0-P11.3 | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | Р | Р | Р | Р | Р | Р | | SEG19-16 | P11.4-P11.7 | L | L | L | L | L | L | L | L | Г | L | L | L | L | L | Г | Г | Р | Р | Р | Р | Р | | SEG15-8 | P12.0-P12.7 | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | Р | Р | Р | Р | | SEG7-0 | P13.0-P13.7 | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | Р | Р | Р | | COM15-8/<br>SEG80-87 | P14.0-P14.7 | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | Р | Р | | COM7-0 | P15.0-P15.7 | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | Р | NOTE: "P" means port, "L" means LCD output. | OSCCON_c | | D2H | Set 1 | | | | | | | | | | |-----------------|-------------------------------|--------|--------------|--------------|------------|-----|-----|----|-----|--|--|--| | Bit Identifier | | 7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | | | | RESET Value | | - | - | - | _ | 0 | 0 | _ | 0 | | | | | Read/Write | | _ | _ | _ | _ | R/W | R/W | _ | R/W | | | | | Addressing Mode | Register addressing mode only | | | | | | | | | | | | | .74 | 4 Not used for S3C826A. | | | | | | | | | | | | | .3 | | | | | | | | | | | | | | | 0 | Main | oscillator | RUN | | | | | | | | | | | 1 | Main | oscillator | STOP | | | | | | | | | | .2 | Sub Oscillator Control Bit | | | | | | | | | | | | | | 0 | Sub | oscillator R | RUN | | | | | | | | | | | 1 | Sub | oscillator S | STOP | | | | | | | | | | .1 | Not | used f | or S3C826 | 6A. | | | | | | | | | | .0 | System Clock Selection Bit | | | | | | | | | | | | | | 0 | Sele | ct main oso | cillator for | system clo | ck | | | | | | | | | | 1 | | | | | | | | | | | Select sub oscillator for system clock # P0CONH = Port 0 Control Register (High Byte) E0H S Set 1, Bank 1 Bit Identifier RESET Value Read/Write Addressing Mode | _ | | | | | | | | | |---|-----|-----|-----|-----|-----|-----|-----|-----| | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W Register addressing mode only # .7-.6 P0.7/INT7 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | ### .5-.4 P0.6/INT6 Mode Selection Bits | | 0 | Input mode | |---|---|------------------------| | U | U | input mode | | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | #### .3-.2 P0.5/INT5 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | ### .1-.0 P0.4/INT4 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | NOTE: Pins configured as input can be used as interrupt input with noise filter. | POCONL — Port 0 Control Register (Low Byte) E1H Set 1, Ban | | | | | | | | | | | |------------------------------------------------------------|------------|------------|-----------|-----|-----|-----|-----|-----|--|--| | Bit Identifier | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | | | RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read/Write | R/W | | | Addressing Mode | Register a | addressing | mode only | | | | | | | | # .7-.6 P0.3/INT3 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | # .5-.4 P0.2/INT2 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | # .3-.2 P0.1/INT1 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | # .1-.0 P0.0/INT0 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input, pull-up mode | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | **NOTE:** Pins configured as input can be used as interrupt input with noise filter. #### **POINT**— Port 0 Interrupt Control Register **E3H** Set 1, Bank 1 **Bit Identifier** .5 .4 .3 .2 .1 .7 .6 .0 0 0 0 0 0 0 0 0 **RESET Value** Read/Write R/W R/W R/W R/W R/W R/W R/W R/W **Addressing Mode** Register addressing mode only .7 P0.7 External Interrupt (INT7) Enable Bit Disable interrupt 1 Enable interrupt P0.6 External Interrupt (INT6) Enable Bit .6 Disable interrupt 1 Enable interrupt .5 P0.5 External Interrupt (INT5) Enable Bit Disable interrupt 1 Enable interrupt P0.4 External Interrupt (INT4) Enable Bit .4 0 Disable interrupt Enable interrupt .3 P0.3 External Interrupt (INT3) Enable Bit Disable interrupt 1 Enable interrupt P0.2 External Interrupt (INT2) Enable Bit .2 Disable interrupt 1 Enable interrupt P0.1 External Interrupt (INT1) Enable Bit .1 Disable interrupt 1 Enable interrupt .0 P0.0 External Interrupt (INT0) Enable Bit 0 Disable interrupt 1 Enable interrupt | POPND — Port | E4H | Set 1, Bank 1 | | | | | | | | |-----------------|------------------------------------------------------------------------------|---------------|-------------|-------------|-------------|-----------|-----|-----|-----| | Bit Identifier | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | RESET Value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | /W | R/W | Addressing Mode | Reg | gister a | ddressing | mode only | , | | | | | | .7 | P0. | 7 Exte | rnal Interr | upt (INT7) | ) Pending I | Bit | | | | | | P0.7 External Interrupt (INT7) Pending Bit 0 Clear pending bit (when write) | | | | | | | | | | | 1 | P0.7 | interrupt r | equest is p | ending (wh | en read) | | | | | _ | | | | | | | | | | | .6 | | 1 | | · ` ` | Pending I | Bit | | | | | | 0 | + | · · | bit (when w | | | | | | | | 1 | P0.6 | interrupt r | equest is p | ending (wh | ien read) | | | | | .5 | P0. | 5 Exte | rnal Interr | upt (INT5) | ) Pending | Bit | | | | | | 0 | Clea | r pending l | bit (when w | vrite) | | | | | | | 1 | P0.5 | interrupt r | equest is p | ending (wh | en read) | | | | | .4 | P0. | 4 Exte | rnal Interr | upt (INT4) | ) Pending I | Bit | | | | | | 0 Clear pending bit (when write) | | | | | | | | | | | 1 | P0.4 | interrupt r | equest is p | ending (wh | en read) | | | | | .3 | P0. | 3 Exte | rnal Interr | upt (INT3) | ) Pending I | Bit | | | | | | 0 | 1 | | bit (when w | | | | | | | | 1 | P0.3 | interrupt r | equest is p | ending (wh | en read) | | | | | .2 | P0. | 2 Exte | rnal Interr | upt (INT2) | ) Pending I | Bit | | | | | | 0 | Clea | r pending l | bit (when w | vrite) | | | | | | | 1 | P0.2 | interrupt r | equest is p | ending (wh | en read) | | | | | .1 | P0. | 1 Exte | rnal Interr | upt (INT1) | ) Pending I | Bit | | | | | | 0 | Clea | r pending l | bit (when w | vrite) | | | | | | | 1 | P0.1 | interrupt r | equest is p | ending (wh | en read) | | | | | .0 | P0. | 0 Exte | rnal Interr | upt (INT0) | ) Pending I | Bit | | | | | | 0 | Clea | r pending l | bit (when w | vrite) | | | | | | | 1 | P0.0 | interrupt r | equest is p | ending (wh | en read) | | | | **NOTE:** Refer to Page 5-15 for clearing any pending bits. | P0EDGE — Po | rt 0 Interrupt Edge Selection Register | | | | | | E2H | Set 1, Bank 1 | | |-----------------|----------------------------------------|--------------|------------|------------|-----------|-----|-----|---------------|-----| | Bit Identifier | | 7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | RESET Value | ( | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | /W | R/W | Addressing Mode | Reg | ister ac | ddressing | mode only | | | | | | | .7 | P0.7 | <b>Exter</b> | nal Interr | upt (INT7) | State Bit | | | | | | | 0 | Falling | g edge de | tection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | | .6 | P0.6 | Exter | nal Interr | upt (INT6) | State Bit | | | | | | | 0 | Falling | g edge de | etection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | | .5 | P0.5 | Exter | nal Interr | upt (INT5) | State Bit | | | | | | | 0 | Falling | g edge de | etection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | | .4 | P0.4 | 1 Exter | nal Interr | upt (INT4) | State Bit | | | | | | | 0 | Falling | g edge de | etection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | | .3 | P0.3 | 8 Exter | nal Interr | upt (INT3) | State Bit | | | | | | | 0 | Falling | g edge de | tection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | | .2 | P0.2 | 2 Exter | nal Interr | upt (INT2) | State Bit | | | | | | | 0 | Falling | g edge de | tection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | | .1 | <b>P0.</b> 1 | Exter | nal Interr | upt (INT1) | State Bit | | | | | | | 0 | Falling | g edge de | etection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | | .0 | P0.0 | ) Exter | nal Interr | upt (INT0) | State Bit | | | | | | | 0 | Falling | g edge de | tection | | | | | | | | 1 | Rising | g edge de | tection | | | | | | # P1CONH — Port 1 Control Register (High Byte) E6H Set 1, Bank 1 Bit Identifier RESET Value Read/Write **Addressing Mode** | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only .7-.6 # P1.7/BUZ | 0 | 0 | Input mode | | | | | | |---|---|----------------------------|--|--|--|--|--| | 0 | 1 | utput mode, open-drain | | | | | | | 1 | 0 | Alternative function (BUZ) | | | | | | | 1 | 1 | Output mode, push-pull | | | | | | .5-.4 ### P1.6/SI | 0 | 0 | Input mode (SI) | | | | | |---|---|------------------------|--|--|--|--| | 0 | 1 | utput mode, open-drain | | | | | | 1 | 0 | Not available | | | | | | 1 | 1 | Output mode, push-pull | | | | | .3-.2 ### P1.5/SO | 0 | 0 | Input mode | | | | | | |---|---|---------------------------|--|--|--|--|--| | 0 | 1 | Output mode, open-drain | | | | | | | 1 | 0 | Alternative function (SO) | | | | | | | 1 | 1 | Output mode, push-pull | | | | | | .1-.0 # P1.4/SCK | 0 | 0 | nput mode (SCK) | | | | | |---|---|----------------------------|--|--|--|--| | 0 | 1 | Output mode, open-drain | | | | | | 1 | 0 | Alternative function (SCK) | | | | | | | | Output mode, push-pull | | | | | # **P1CONL** — Port 1 Control Register (Low Byte) E7H Set 1, Bank 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only # .7-.6 P1.3/AD3 | 0 | 0 | Input mode | | | | | |---|---|--------------------------------|--|--|--|--| | 0 | 1 | utput mode, open-drain | | | | | | 1 | 0 | Iternative function (ADC mode) | | | | | | 1 | 1 | Output mode, push-pull | | | | | ### .5-.4 P1.2/AD2 | 0 | 0 | Input mode | | | | | |---|---------------------------|--------------------------------|--|--|--|--| | 0 | 1 Output mode, open-drain | | | | | | | 1 | 0 | Iternative function (ADC mode) | | | | | | 1 | 1 | Output mode, push-pull | | | | | ### .3-.2 P1.1/AD1 | 0 | 0 | Input mode | | | | | |---|---|--------------------------------|--|--|--|--| | 0 | 1 | tput mode, open-drain | | | | | | 1 | 0 | Iternative function (ADC mode) | | | | | | 1 | 1 | Output mode, push-pull | | | | | ### .1-.0 P1.0/AD0 | 0 | 0 | Input mode | | | | | | |---|---|---------------------------------|--|--|--|--|--| | 0 | 1 | utput mode, open-drain | | | | | | | 1 | 0 | Alternative function (ADC mode) | | | | | | | 1 | 1 | Output mode, push-pull | | | | | | | P1PUR — Port 1 Pull-up Control Register E5H Set 1, Bank | | | | | | | | | | |---------------------------------------------------------|------------|----------|-------------------------|-----------|-----|-----|-----|-----|-----| | Bit Identifier | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | RESET Value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | 2/W | R/W | Addressing Mode | Reg | gister a | ddressing | mode only | | | | | | | .7 | P1. | 7 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | | up disable | | | | | | | | | 1 | | up enable | | | | | | | | .6 | D4 / | e Dull | un Basist | or Enable | D:4 | | | | | | .0 | 0 | | up Kesisi<br>up disable | | Ы | | | | | | | 1 | - | up enable | | | | | | | | | | I | · | | | | | | | | .5 | P1. | 5 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | | .4 | P1. | 4 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | | _ | | | _ | | | | | | | | .3 | <b>P1.</b> | | up Resist<br>up disable | or Enable | Bit | | | | | | | 1 | | up disable<br>up enable | | | | | | | | | | 1 0 | ир спавіс | | | | | | | | .2 | P1.: | 2 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | Pull- | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | | | D4 . | 4 D.J. | Daaiat | <b>F</b> | D:4 | | | | | | .1 | 0 | | up Kesist<br>up disable | or Enable | Bit | | | | 1 | | | 1 | | up disable<br>up enable | | | | | | | | | 1 1 | ' un- | שומטום | | | | | | | | | | | | | | | | | | | .0 | P1. | 0 Pull- | up Resist | or Enable | Bit | | | | | Pull-up enable # **P2CONH** — Port 2 Control Register (High Byte) E8H Set 1, Bank 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only .7–.6 P2.7 | 0 | 0 | Input mode | | | | | |---|---|------------------------|--|--|--|--| | 0 | 1 | tput mode, open-drain | | | | | | 1 | 0 | ot available | | | | | | 1 | 1 | output mode, push-pull | | | | | .5-.4 P2.6 | 0 | 0 | Input mode | |---|---|-------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Not available | | 1 | 1 | Output mode, push-pull | .3-.2 P2.5 | 0 | 0 | 0 Input mode | | | |---|---|-------------------------|--|--| | 0 | 1 | Output mode, open-drain | | | | 1 | 0 | Not available | | | | 1 | 1 | Output mode, push-pull | | | .1–.0 P2.4/TBOUT | 0 | 0 | Input mode | |---|---|------------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Alternative function (TBOUT) | | 1 | 1 | Output mode, push-pull | # P2CONL = Port 2 Control Register (Low Byte) E9H Set 1, Bank 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ode Register addressing mode only # .7–.6 P2.3/TAOUT | 0 | 0 | Input mode | |---|---|------------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Alternative function (TAOUT) | | 1 | 1 | Output mode, push-pull | ### .5-.4 P2.2/T1CLK | 0 | 0 | nput mode (T1CLK) | | |---|---|-------------------------|--| | 0 | 1 | Output mode, open-drain | | | 1 | 0 | Not available | | | 1 | 1 | Output mode, push-pull | | ### .3-.2 P2.1/T0OUT/T0PWM/T0CAP | 0 | 0 | Input mode (T0CAP input) | |---|---|------------------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Alternative function (T0OUT/T0PWM) | | 1 | 1 | Output mode, push-pull | ### .1-.0 P2.0/T0CLK | 0 | 0 | nput mode (T0CLK) | | | | |---|---|-------------------------|--|--|--| | 0 | 1 | Output mode, open-drain | | | | | 1 | 0 | Not available | | | | | 1 | 1 | Output mode, push-pull | | | | #### P2PUR — Port 2 Pull-up Control Register **EAH** Set 1, Bank 1 **Bit Identifier** .7 .6 .5 .4 .3 .2 .1 .0 0 0 0 0 0 0 0 0 **RESET Value** Read/Write R/W R/W R/W R/W R/W R/W R/W R/W **Addressing Mode** Register addressing mode only .7 P2.7 Pull-up Resistor Enable Bit Pull-up disable 1 Pull-up enable P2.6 Pull-up Resistor Enable Bit .6 Pull-up disable Pull-up enable 1 .5 P2.5 Pull-up Resistor Enable Bit Pull-up disable 1 Pull-up enable P2.4 Pull-up Resistor Enable Bit .4 Pull-up disable 1 Pull-up enable .3 P2.3 Pull-up Resistor Enable Bit Pull-up disable Pull-up enable 1 .2 P2.2 Pull-up Resistor Enable Bit Pull-up disable Pull-up enable P2.1 Pull-up Resistor Enable Bit .1 Pull-up disable 1 Pull-up enable .0 P2.0 Pull-up Resistor Enable Bit Pull-up disable Pull-up enable # **P3CONH** — Port 3 Control Register (High Byte) ECH Set 1, Bank 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only # .7–.6 P3.7/INT11 | 0 | 0 | Input mode | |---|---|-------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Not available | | 1 | 1 | Output mode, push-pull | ### .5-.4 P3.6/NT10 | 0 | 0 | Input mode | |---|---|-------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Not available | | 1 | 1 | Output mode, push-pull | ### .3-.2 P3.5/INT9 | 0 | 0 | Input mode | |---|---|-------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Not available | | 1 | 1 | Output mode, push-pull | ### .1-.0 P3.4/INT8 | 0 | 0 | Input mode | | |---|---|-------------------------|--| | 0 | 1 | Output mode, open-drain | | | 1 | 0 | Not available | | | 1 | 1 | Output mode, push-pull | | # **P3CONL** — Port 3 Control Register (Low Byte) EDH Set 1, Bank 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only ## .7-.6 P3.3/T3OUT/T3PWM/T3CAP | 0 | 0 | Input mode (T3CAP input) | | |---|---|------------------------------------|--| | 0 | 1 | Output mode, open-drain | | | 1 | 0 | Alternative function (T3OUT/T3PWM) | | | 1 | 1 | Output mode, push-pull | | ### .5-.4 P3.2/T3CLK | 0 | 0 | Input mode (T3CLK) | | |---|---|-------------------------|--| | 0 | 1 | Output mode, open-drain | | | 1 | 0 | Not available | | | 1 | 1 | Output mode, push-pull | | # .3-.2 P3.1/T2OUT | 0 | 0 | Input mode | | |---|---|------------------------------|--| | 0 | 1 | Output mode, open-drain | | | 1 | 0 | Alternative function (T2OUT) | | | 1 | 1 | Output mode, push-pull | | ### .1-.0 P3.0/T2CLK | 0 | 0 | Input mode (T2CLK) | |---|---|-------------------------| | 0 | 1 | Output mode, open-drain | | 1 | 0 | Not available | | 1 | 1 | Output mode, push-pull | | P3INT — Port 3 | Inte | rrupt | Control | Register | | | EEH | Set | 1, Bank 1 | |----------------------|------|------------|--------------|-----------------------------|-------------------------|-------------------------|-----|-----|-----------| | Bit Identifier | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | RESET Value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | /W | R/W | Addressing Mode | Reg | jister a | addressing | mode only | | | | | | | .7 | Por | 1 | • | quest Pend | <u> </u> | 3.7/INT11) | | | | | | 0 | | | quest pendi | | | | | | | | 0 | _ | · · · | bit (when w | | | | | | | | 1 | Inter | rupt reque | st is pendin | <u>g</u> | | | | | | .6 | Inte | rrupt | Control S | ettings (P3 | 3.7/INT11) | | | | | | | 0 | | ble interru | | <u> </u> | | | | | | | 1 | Enal | ole interrup | ot at falling | edge on P | 3.7 | | | | | _ | | | | | | | | | | | .5 | | | | quest Pend | <u> </u> | <sup>2</sup> 3.6/INT10) | | | | | | 0 | _ | | quest pendi | | | | | | | | 0 | | | bit (when w<br>st is pendin | • | | | | | | .4 | | | • | ettings (P3 | | | | | | | .4 | 0 | | ble interru | | 0.0/11 <b>4</b> 1 1 0 ) | | | | | | | 1 | _ | | ot at falling | edae on Pi | 3.6 | | | | | | | 1 = 1.16.7 | <u></u> | | | | | | | | .3 | Por | t 3 Int | errupt Re | quest Pend | ding Bit (F | 23.5/INT9) | | | | | | 0 | | | quest pendi | | | | | | | | 0 | 1 | | bit (when w | , | | | | | | | 1 | Inter | rupt reque | st is pendin | g | | | | | | .2 | Inte | rrupt | Control S | ettings (P3 | 3.5/INT9) | | | | | | | 0 | - | ble interru | | | | | | | | | 1 | Enal | ole interrup | ot at falling | edge on P | 3.5 | | | | | .1 | Por | t 3 Int | errupt Re | quest Pend | ding Bit (F | 3.4/INT8) | | | | | | 0 | No ir | nterrupt red | quest pendi | ng | | | | | | | 0 | Clea | r pending | bit (when w | rite) | | | | | | | 1 | Inter | rupt reque | st is pendin | g | | | | | | .0 | Inte | rrupt | Control S | ettings (P3 | 3.4/INT8) | | | | | | | 0 | | ble interru | | · | | | | | | | 1 | Enal | ole interrup | ot at falling | edge on P | 3.4 | | | | | NOTE DIVINI DI LEGIS | | | any interrup | | | | | | <u></u> | **NOTE:** Refer to Page 5-15 for clearing any interrupt pending bits. S3C826A/P826A CONTROL REGISTER | P3PUR — Port 3 | 3 Pull | -up C | ontrol F | Register | | | ЕВН | Set ' | I, Bank 1 | |-----------------|--------------|---------|-------------------------|-----------|------------|-----|-----|-------|-----------| | Bit Identifier | | 7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | RESET Value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | /W | R/W | Addressing Mode | Reg | ister a | ddressing | mode only | | | | | | | .7 | P3.7 | 7 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | Pull-ı | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | | .6 | P3.6 | 6 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | Pull-ı | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | | .5 | P3.5 | 5 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | Pull-ı | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | | .4 | P3.4 | 1 Pull- | up Resist | or Enable | Bit | | | | | | | 0 | 1 | up disable | | - | | | | | | | 1 | Pull- | up enable | | | | | | | | .3 | <b>D</b> 3 3 | R Pull- | un Rasist | or Enable | Rit | | | | | | .0 | 0 | 1 | up disable | | <u>Dit</u> | | | | | | | 1 | | up enable | | | | | | | | 2 | D2 ( | D. II | un Deciet | or Frable | D:4 | | | | | | .2 | 0 | 1 | up Kesist<br>up disable | or Enable | DIL | | | | | | | 1 | | up enable | | | | | | | | | | | | | | | | | | | .1 | P3.1 | Pull- | up Resist | or Enable | Bit | | | | | | | 0 | ł | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | | .0 | P3.0 | ) Pull- | up Resist | or Enable | Bit | | | | | | | 0 | Pull- | up disable | | | | | | | | | 1 | Pull- | up enable | | | | | | | # **PG0CON** — Port Group 0 Control Register F7H Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-------------------------------|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Register addressing mode only | | | | | | | | , tada ooomig mode #### P5.4-5.7/SEG67-64 Mode Selection Bits | 0 | 0 | Input mode | | |---|---|------------------------|--| | 0 | 1 | Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | | 1 | 1 | Push-pull output mode | | .5-.4 .7-.6 ### P5.0-5.3/SEG71-68 Mode Selection Bits | 0 | 0 | Input mode | | |---|---|------------------------|--| | 0 | 1 | 1 Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | | 1 | 1 | Push-pull output mode | | .3-.2 #### P4.4-4.7/SEG75-72 Mode Selection Bits | 0 | 0 | Input mode | | |---|---|------------------------|--| | 0 | 1 | Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | | 1 | 1 | Push-pull output mode | | .1-.0 #### P4.0-4.3/SEG79-76 Mode Selection Bits | 0 | 0 | Input mode | | |---|---|------------------------|--| | 0 | 1 | Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | | 1 | 1 | Push-pull output mode | | # **PG1CON** — Port Group 1 Control Register F8H Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W .7-.6 P7.4-7.7/SEG51-48 Mode Selection Bits Register addressing mode only | 0 | 0 | Input mode | | |---|---|------------------------|--| | 0 | 1 | Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | | 1 | 1 | Push-pull output mode | | .5-.4 P7.0-7.3/SEG55-52 Mode Selection Bits | 0 | 0 | Input mode | | |---|---|------------------------|--| | 0 | 1 | 1 Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | | 1 | 1 | Push-pull output mode | | .3-.2 P6.4-6.7/SEG59-56 Mode Selection Bits | 0 | 0 | Input mode | | |---|---|------------------------|--| | 0 | 1 | 1 Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | | 1 | 1 | Push-pull output mode | | .1-.0 P6.0-6.3/SEG63-60 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | # **PG2CON** — Port Group 2 Control Register F9H Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |------------|-------------------------------|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Register a | Register addressing mode only | | | | | | | .7-.6 #### P9.4-9.7/SEG35-32 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | .5-.4 ### P9.0-9.3/SEG39-36 Mode Selection Bits | | 0 | 0 | Input mode | | | | |---|---|---|------------------------|--|--|--| | | 0 | 1 | Input mode, pull-up | | | | | Ī | 1 | 0 | Open-drain output mode | | | | | Ī | 1 | 1 | Push-pull output mode | | | | .3-.2 #### P8.4-8.7/SEG43-40 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | .1-.0 #### P8.0-8.3/SEG47-44 Mode Selection Bits | | 0 | 0 | Input mode | |---|---|---|------------------------| | | 0 | 1 | Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | Ī | 1 | 1 | Push-pull output mode | # **PG3CON** — Port Group 3 Control Register FAH Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only #### .7-.6 P11.4-11.7/SEG19-16 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | ### .5-.4 P11.0-11.3/SEG23-20 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | #### .3-.2 P10.4-10.7/SEG27-24 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | #### .1-.0 P10.0-10.3/SEG31-28 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | # **PG4CON** — Port Group 4 Control Register FBH Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only #### .7-.6 P15.0-15.7/COM7-0 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | ### .5-.4 P14.0-14.7/COM15-8/SEG80-87 Mode Selection Bits | | 0 | 0 | Input mode | |---|---|---|------------------------| | | 0 | 1 | Input mode, pull-up | | | 1 | 0 | Open-drain output mode | | Ī | 1 | 1 | Push-pull output mode | #### .3-.2 P13.0-13.7/SEG7-0 Mode Selection Bits | 0 | 0 | Input mode | |---|---|------------------------| | 0 | 1 | Input mode, pull-up | | 1 | 0 | Open-drain output mode | | 1 | 1 | Push-pull output mode | #### .1-.0 P12.0-12.7/SEG15-8 Mode Selection Bits | 0 | 0 | Input mode | | | | |---|---|-----------------------|--|--|--| | 0 | 1 | Input mode, pull-up | | | | | 1 | 0 | pen-drain output mode | | | | | 1 | 1 | ush-pull output mode | | | | S3C826A/P826A CONTROL REGISTER ## **PP** — Register Page Pointer DFH Set 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only ### .7-.4 Destination Register Page Selection Bits | 0 | 0 | 0 | 0 | Destination: page 0 | |---|---|---|---|---------------------| | 0 | 0 | 0 | 1 | Destination: page 1 | | 0 | 0 | 1 | 0 | Destination: page 2 | | 0 | 0 | 1 | 1 | Destination: page 3 | | 0 | 1 | 0 | 0 | Destination: page 4 | | 0 | 1 | 0 | 1 | Destination: page 5 | | 0 | 1 | 1 | 0 | Destination: page 6 | | 0 | 1 | 1 | 1 | Destination: page 7 | ## .3 – .0 Source Register Page Selection Bits | 0 | 0 | 0 | 0 | Source: page 0 | |---|---|---|---|----------------| | 0 | 0 | 0 | 1 | Source: page 1 | | 0 | 0 | 1 | 0 | Source: page 2 | | 0 | 0 | 1 | 1 | Source: page 3 | | 0 | 1 | 0 | 0 | Source: page 4 | | 0 | 1 | 0 | 1 | Source: page 5 | | 0 | 1 | 1 | 0 | Source: page 6 | | 0 | 1 | 1 | 1 | Source: page 7 | **NOTE:** In the S3C826A microcontroller, the internal register file is configured as eight pages (Pages 0-7). The pages 0-6 are used for general purpose register file, and page 7 is used for LCD data register or general purpose registers. ## **RP0** — Register Pointer 0 D6H Set 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|----|----|----| | 1 | 1 | 0 | 0 | 0 | _ | _ | _ | | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | Register addressing only #### .7–.3 Register Pointer 0 Address Value Register pointer 0 can independently point to one of the 256-byte working register areas in the register file. Using the register pointers RP0 and RP1, you can select two 8-byte register slices at one time as active working register space. After a reset, RP0 points to address C0H in register set 1, selecting the 8-byte working register slice C0H–C7H. .2-.0 Not used for the S3C826A ## **RP1** — Register Pointer 1 D7H Set 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | |------------|--------------------------|-----|-----|-----|----|----|----|--| | 1 | 1 | 0 | 0 | 1 | _ | _ | _ | | | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | | | Register a | Register addressing only | | | | | | | | ### .7 – .3 Register Pointer 1 Address Value Register pointer 1 can independently point to one of the 256-byte working register areas in the register file. Using the register pointers RP0 and RP1, you can select two 8-byte register slices at one time as active working register space. After a reset, RP1 points to address C8H in register set 1, selecting the 8-byte working register slice C8H–CFH. .2 – .0 Not used for the S3C826A # SIOCON - SIO Control Register E0H Set 1, Bank 0 | Bit Ident | tifier | |-----------|----------| | RESET | Value | | Read/Wi | rite | | Address | ing Mode | | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only ## .7 SIO Shift Clock Selection Bit | 0 | Internal clock (P.S clock) | |---|----------------------------| | 1 | External clock (SCK) | #### .6 Data Direction Control Bit | 0 | MSB-first mode | |---|----------------| | 1 | LSB-first mode | ### .5 SIO Mode Selection Bit | 0 | Receive-only mode | |---|-----------------------| | 1 | Transmit/receive mode | ## .4 Shift Clock Edge Selection Bit | 0 | Tx at falling edges, Rx at rising edges | |---|-----------------------------------------| | 1 | Tx at rising edges, Rx at falling edges | ## .3 SIO Counter Clear and Shift Start Bit | 0 | No action | |---|----------------------------------------| | 1 | Clear 3-bit counter and start shifting | ## .2 SIO Shift Operation Enable Bit | 0 | Disable shifter and clock counter | |---|-----------------------------------| | 1 | Enable shifter and clock counter | ## SIO Interrupt Enable Bit | 0 | Disable SIO Interrupt | |---|-----------------------| | 1 | Enable SIO Interrupt | ### SIO Interrupt Pending Bit | 0 | 0 No interrupt pending | | |---|--------------------------------------|--| | 0 | Clear pending condition (when write) | | | 1 | Interrupt is pending | | .1 .0 # **SPH** — Stack Pointer (High Byte) D8H Set 1 Bit Identifier RESET Value Read/Write **Addressing Mode** .7 .6 .5 .4 .3 .2 .1 .0 Х Х Χ Χ Х Χ Χ Х R/W R/W R/W R/W R/W R/W R/W R/W Register addressing mode only #### .7-.0 Stack Pointer Address (High Byte) The high-byte stack pointer value is the upper eight bits of the 16-bit stack pointer address (SP15–SP8). The lower byte of the stack pointer value is located in register SPL (D9H). The SP value is undefined following a reset. # **SPL** — Stack Pointer (Low Byte) D9H Set 1 **Bit Identifier** RESET Value Read/Write Addressing Mode .7 .6 .5 .4 .3 .2 .1 .0 Х Х Х Х Х Х Х Х R/W R/W R/W R/W R/W R/W R/W R/W Register addressing mode only #### .7-.0 Stack Pointer Address (Low Byte) The low-byte stack pointer value is the lower eight bits of the 16-bit stack pointer address (SP7–SP0). The upper byte of the stack pointer value is located in register SPH (D8H). The SP value is undefined following a reset. S3C826A/P826A CONTROL REGISTER # STPCON - Stop Control Register D1H Set 1 Bit Identifier RESET Value Read/Write **Addressing Mode** | .7 | .7 .6 | | .4 | .3 | .2 | .1 | .0 | |-----|-------|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only .7-.0 STOP Control Bits | 10100101 | Enable stop instruction | |--------------|--------------------------| | Other values | Disable stop instruction | **NOTE:** Before execute the STOP instruction, set this STPCON register as "10100101b". Otherwise the STOP instruction will not execute as well as reset will be generated. # **SYM** — System Mode Register **DEH** Set 1 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|----|----|-----|-----|-----|-----|-----| | 0 | _ | _ | Х | х | х | 0 | 0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | Register addressing mode only .7 Not used, But you must keep "0" .6-.5 Not used for the S3C826A .4-.2 ## Fast Interrupt Level Selection Bits (1) | 0 | 0 | 0 | IRQ0 | |---|---|---|------| | 0 | 0 | 1 | IRQ1 | | 0 | 1 | 0 | IRQ2 | | 0 | 1 | 1 | IRQ3 | | 1 | 0 | 0 | IRQ4 | | 1 | 0 | 1 | IRQ5 | | 1 | 1 | 0 | IRQ6 | | 1 | 1 | 1 | IRQ7 | .1 #### Fast Interrupt Enable Bit (2) | 0 | Disable fast interrupt processing | | |---|-----------------------------------|--| | 1 | Enable fast interrupt processing | | .0 ### Global Interrupt Enable Bit (3) | 0 | Disable all interrupt processing | |---|----------------------------------| | 1 | Enable all interrupt processing | #### NOTES: - 1. You can select only one interrupt level at a time for fast interrupt processing. - 2. Setting SYM.1 to "1" enables fast interrupt processing for the interrupt level currently selected by SYM.2-SYM.4. - 3. Following a reset, you must enable global interrupt processing by executing an EI instruction (not by writing a "1" to SYM.0). S3C826A/P826A CONTROL REGISTER ## **TOCON** — Timer 0 Control Register E5H Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only ### .7-.5 Timer 0 Input Clock Selection Bits | 0 | 0 | 0 | fxx/1024 | |---|---|---|-------------------------------------| | 0 | 0 | 1 | fxx/256 | | 0 | 1 | 0 | fxx/64 | | 0 | 1 | 1 | fxx/8 | | 1 | 0 | 0 | fxx | | 1 | 0 | 1 | External clock (T0CLK) falling edge | | 1 | 1 | 0 | External clock (T0CLK) rising edge | | 1 | 1 | 1 | Counter stop | ### .4–.3 Timer 0 Operating Mode Selection Bits | 0 | 0 | Interval mode | |---|---|------------------------------------------------------------------------| | 0 | 1 | Capture mode (capture on rising edge, counter running, OVF can occur) | | 1 | 0 | Capture mode (capture on falling edge, counter running, OVF can occur) | | 1 | 1 | PWM mode (OVF & match interrupt can occur) | ## .2 Timer 0 Counter Clear Bit (note) | 0 | No effect | |---|----------------------------------------| | 1 | Clear the timer 0 counter (when write) | ### .1 Timer 0 Match/Capture Interrupt Enable Bit | 0 | Disable interrupt | |---|-------------------| | 1 | Enable interrupt | ## Timer 0 Overflow Interrupt Enable | 0 | Disable overflow interrupt | |---|----------------------------| | 1 | Enable overflow interrupt | **NOTE:** When you write a "1" to T0CON.2, the timer 0 counter value is cleared to "00H". Immediately following the write operation, the T0CON.2 value is automatically cleared to "0". .0 # **TACON** — Timer 1/A Control Register EBH Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only .7 Timer 1 Operating Mode Selection Bit | 0 | Two 8-bit timers mode (Timer A/B) | | | | |---|-----------------------------------|--|--|--| | 1 | One 16-bit timer mode (Timer 1) | | | | .6-.4 Timer 1/A Clock Selection Bits | 0 | 0 | 0 | fxx/256 | |---|---|---|------------------------------------| | 0 | 0 | 1 | fxx/64 | | 0 | 1 | 0 | fxx/8 | | 0 | 1 | 1 | fxx | | 1 | 1 | 1 | External clock (T1CLK) rising edge | .3 Timer 1/A Counter Clear Bit (NOTE) | 0 | No effect | | |---|------------------------------------------|--| | 1 | Clear the timer 1/A counter (when write) | | .2 Timer 1/A Counter Run Enable Bit | 0 | Disable Counter Running | |---|-------------------------| | 1 | Enable Counter Running | .1 Timer 1/A Interrupt Enable Bit | 0 | Disable interrupt | | |---|-------------------|--| | 1 | Enable interrupt | | .0 Timer 1/A Interrupt Pending Bit | | · · | |---|----------------------------------| | 0 | No interrupt pending (when read) | | 0 | Clear pending bit (when write) | | 1 | Interrupt is pending (when read) | **NOTE:** When you write a "1" to TACON.3, the Timer 1/A counter value is cleared to "00H". Immediately following the write operation, the TACON.3 value is automatically cleared to "0". S3C826A/P826A CONTROL REGISTER # TBCON — Timer B Control Register EAH Set 1, Bank0 Bit Identifier **RESET Value** Read/Write | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |----|----|-----|-----|-----|-----|-----|-----| | _ | - | 0 | 0 | 0 | 0 | 0 | 0 | | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | **Addressing Mode** Register addressing mode only .7 and .6 Not used for the S3C826A .5 and .4 #### **Timer B Clock Selection Bits** | 0 | 0 | fxx/256 | |---|---|---------| | 0 | 1 | fxx/64 | | 1 | 0 | fxx/8 | | 1 | 1 | fxx | .3 ## Timer B Counter Clear Bit (NOTE) | 0 | No effect | |---|----------------------------------------| | 1 | Clear the timer B counter (when write) | .2 ### **Timer B Counter Run Enable Bit** | 0 | Disable Counter Running | |---|-------------------------| | 1 | Enable Counter Running | .1 ### **Timer B Interrupt Enable Bit** | 0 | Disable interrupt | |---|-------------------| | 1 | Enable interrupt | .0 #### **Timer B Interrupt Pending Bit** | | . • | |---|----------------------------------| | 0 | No interrupt pending (when read) | | 0 | Clear pending bit (when write) | | 1 | Interrupt is pending (when read) | **NOTE:** When you write a "1" to TBCON.3, the Timer B counter value is cleared to "00H". Immediately following the write operation, the TBCON.3 value is automatically cleared to "0". # T2CON - Timer 2 Control Register EEH Set 1, Bank 0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only ### .7–.5 Timer 2 Input Clock Selection Bits | 0 | 0 | 0 | fxx/256 | |---|---|---|------------------------------| | 0 | 0 | 1 | fxx/64 | | 0 | 1 | 0 | fxx/8 | | 0 | 1 | 1 | fxx | | 1 | 1 | 1 | External clock (T2CLK) input | .4 Not used for the S3C826A ## .3 Timer 2 Counter Clear Bit (Note) | ( | О | No effect | |---|---|----------------------------------------| | | 1 | Clear the timer 2 counter (when write) | ### .2 Timer 2 Counter Enable Bit | 0 | Disable counting operation | |---|----------------------------| | 1 | Enable counting operation | #### .1 Timer 2 Interrupt Enable Bit | 0 | Disable timer 2 interrupt | |---|---------------------------| | 1 | Enable timer 2 interrupt | ### .0 Timer 2 Interrupt Pending Bit | 0 No timer 2 interrupt pending (when read) | | | |--------------------------------------------|----------------------------------------------------|--| | 0 | 0 Clear timer 2 interrupt pending bit (when write) | | | 1 | 1 T2 interrupt is pending | | **NOTE:** When you write a "1" to T2CON.3, the timer 2 counter value is cleared to "00H". Immediately following the write operation, the T2CON.3 value is automatically cleared to "0". S3C826A/P826A CONTROL REGISTER ## T3CON — Timer 3 Control Register F1H Set 1, Bank0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only ### .7-.5 Timer 3 Input Clock Selection Bits | 0 | 0 | 0 | fxx/1024 | |---|---|---|-------------------------------------| | 0 | 0 | 1 | fxx/256 | | 0 | 1 | 0 | fxx/64 | | 0 | 1 | 1 | fxx/8 | | 1 | 0 | 0 | fxx | | 1 | 0 | 1 | External clock (T3CLK) falling edge | | 1 | 1 | 0 | External clock (T3CLK) rising edge | | 1 | 1 | 1 | Counter stop | ### .4 - .3 Timer 3 Operating Mode Selection Bits | 0 | 0 | Interval mode | |---|---|------------------------------------------------------------------------| | 0 | 1 | Capture mode (capture on rising edge, counter running, OVF can occur) | | 1 | 0 | Capture mode (capture on falling edge, counter running, OVF can occur) | | 1 | 1 | PWM mode (OVF & match interrupt can occur) | ## .2 Timer 3 Counter Clear Bit (NOTE) | 0 | No effect | | |---|----------------------------------------|--| | 1 | Clear the timer 3 counter (when write) | | ### Timer 3 match/capture interrupt enable bit | 0 | Disable interrupt | |---|-------------------| | 1 | Enable interrupt | ## Timer 3 overflow interrupt enable | 0 | Disable overflow interrupt | | |---|-----------------------------|--| | 1 | 1 Enable overflow interrupt | | **NOTE:** When you write a "1" T3CON.2, the timer 3 counter value is cleared to "00H". Immediately following the write operation, the T3CON.2 value is automatically cleared to "0". .1 .0 # WTCON — Watch Timer Control Register F6H Set 1, Bank0 Bit Identifier RESET Value Read/Write Addressing Mode | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Register addressing mode only .7 Watch Timer Clock Selection Bit | ( | ) | Select main clock divided by 2 <sup>7</sup> (fx/128) | |---|---|------------------------------------------------------| | 1 | 1 | Select sub clock(fxt) | .6 Watch Timer Interrupt Enable Bit | 0 | Disable watch timer interrupt | | |---|-------------------------------|--| | 1 | Enable watch timer interrupt | | .5-.4 Buzzer Signal Selection Bits | 0 | 0 | 0.5 kHz | |---|---|---------| | 0 | 1 | 1 kHz | | 1 | 0 | 2 kHz | | 1 | 1 | 4 kHz | .3-.2 Watch Timer Speed Selection Bits | 0 | 0 | Set watch timer interrupt to 1s | |---|---|-------------------------------------| | 0 | 1 | Set watch timer interrupt to 0.5s | | 1 | 0 | Set watch timer interrupt to 0.25s | | 1 | 1 | Set watch timer interrupt to 3.91ms | .1 Watch Timer Enable Bit | 0 | Disable watch timer; Clear frequency dividing circuits | |---|--------------------------------------------------------| | 1 | Enable watch timer | Watch Timer Interrupt Pending Bit | 0 | No interrupt pending (when read) | | |---|----------------------------------|--| | 0 | Clear pending bit (when write) | | | 1 | Interrupt is pending (when read) | | .0 5 ## INTERRUPT STRUCTURE #### **OVERVIEW** The S3C8-series interrupt structure has three basic components: levels, vectors, and sources. The SAM88RC CPU recognizes up to eight interrupt levels and supports up to 128 interrupt vectors. When a specific interrupt level has more than one vector address, the vector priorities are established in hardware. A vector address can be assigned to one or more sources. #### Levels Interrupt levels are the main unit for interrupt priority assignment and recognition. All peripherals and I/O blocks can issue interrupt requests. In other words, peripheral and I/O operations are interrupt-driven. There are eight possible interrupt levels: IRQ0–IRQ7, also called level 0–level 7. Each interrupt level directly corresponds to an interrupt request number (IRQn). The total number of interrupt levels used in the interrupt structure varies from device to device. The S3C826A interrupt structure recognizes eight interrupt levels. The interrupt level numbers 0 through 7 do not necessarily indicate the relative priority of the levels. They are just identifiers for the interrupt levels that are recognized by the CPU. The relative priority of different interrupt levels is determined by settings in the interrupt priority register, IPR. Interrupt group and subgroup logic controlled by IPR settings lets you define more complex priority relationships between different levels. #### **Vectors** Each interrupt level can have one or more interrupt vectors, or it may have no vector address assigned at all. The maximum number of vectors that can be supported for a given level is 128 (The actual number of vectors used for S3C8-series devices is always much smaller). If an interrupt level has more than one vector address, the vector priorities are set in hardware. S3C826A uses twenty one vectors. #### **Sources** A source is any peripheral that generates an interrupt. A source can be an external pin or a counter overflow. Each vector can have several interrupt sources. In the S3C826A interrupt structure, there are twenty one possible interrupt sources. When a service routine starts, the respective pending bit should be either cleared automatically by hardware or cleared "manually" by program software. The characteristics of the source's pending mechanism determine which method would be used to clear its respective pending bit. INTERRUPT STRUCTURE \$3C826A/P826A #### **INTERRUPT TYPES** The three components of the S3C8 interrupt structure described before — levels, vectors, and sources — are combined to determine the interrupt structure of an individual device and to make full use of its available interrupt logic. There are three possible combinations of interrupt structure components, called interrupt types 1, 2, and 3. The types differ in the number of vectors and interrupt sources assigned to each level (see Figure 5-1): Type 1: One level (IRQn) + one vector $(V_1)$ + one source $(S_1)$ Type 2: One level (IRQn) + one vector $(V_1)$ + multiple sources $(S_1 - S_n)$ Type 3: One level (IRQn) + multiple vectors $(V_1 - V_n)$ + multiple sources $(S_1 - S_n, S_{n+1} - S_{n+m})$ In the S3C826A microcontroller, two interrupt types are implemented. Figure 5-1. S3C8-Series Interrupt Types #### S3C826A INTERRUPT STRUCTURE The S3C826A microcontroller supports twenty one interrupt sources. All twenty three of the interrupt sources have a corresponding interrupt vector address. Eight interrupt levels are recognized by the CPU in this device-specific interrupt structure, as shown in Figure 5-2. When multiple interrupt levels are active, the interrupt priority register (IPR) determines the order in which contending interrupts are to be serviced. If multiple interrupts occur within the same interrupt level, the interrupt with the lowest vector address is usually processed first (The relative priorities of multiple interrupts within a single level are fixed in hardware). When the CPU grants an interrupt request, interrupt processing starts. All other interrupts are disabled and the program counter value and status flags are pushed to stack. The starting address of the service routine is fetched from the appropriate vector address (plus the next 8-bit value to concatenate the full 16-bit address) and the service routine is executed. INTERRUPT STRUCTURE S3C826A/P826A Figure 5-2. S3C826A Interrupt Structure #### **INTERRUPT VECTOR ADDRESSES** All interrupt vector addresses for the S3C826A interrupt structure are stored in the vector address area of the first 256 bytes of the program memory (ROM). You can allocate unused locations in the vector address area as normal program memory. If you do so, please be careful not to overwrite any of the stored vector addresses (Table 5-1 lists all vector addresses). The program reset address in the ROM is 0100H. Figure 5-3. ROM Vector Address Area INTERRUPT STRUCTURE S3C826A/P826A **Table 5-1. Interrupt Vectors** | Vector Address | | Interrupt Source | Req | Request | | | |------------------|--------------|-------------------------|--------------------|-------------------|-----------|-----------| | Decimal<br>Value | Hex<br>Value | | Interrupt<br>Level | Priority in Level | H/W | S/W | | 256 | 100H | Basic timer overflow | RESET | _ | $\sqrt{}$ | | | 226 | E2H | Timer 0 overflow | IRQ0 | 1 | V | √ | | 224 | E0H | Timer 0 match/capture | | 0 | | $\sqrt{}$ | | 230 | E6H | Timer 1/A match | IRQ1 | 1 | | √ | | 228 | E4H | Timer B match | | 0 | | $\sqrt{}$ | | 236 | ECH | Timer 3 overflow | IRQ2 | 2 | $\sqrt{}$ | √ | | 234 | EAH | Timer 3 match/capture | | 1 | | $\sqrt{}$ | | 232 | E8H | Timer 2 match | | 0 | | $\sqrt{}$ | | 208 | D0H | SIO interrupt | IRQ3 | _ | | √ | | 210 | D2H | Watch timer | IRQ4 | _ | | √ | | 218 | DAH | P3.7 external interrupt | IRQ5 | 3 | | √ | | 216 | D8H | P3.6 external interrupt | | 2 | | $\sqrt{}$ | | 214 | D6H | P3.5 external interrupt | | 1 | | $\sqrt{}$ | | 212 | D4H | P3.4 external interrupt | | 0 | | $\sqrt{}$ | | 198 | C6H | P0.7 external interrupt | IRQ6 | 3 | | | | 196 | C4H | P0.6 external interrupt | | 2 | | $\sqrt{}$ | | 194 | C2H | P0.5 external interrupt | | 1 | | $\sqrt{}$ | | 192 | C0H | P0.4 external interrupt | | 0 | | $\sqrt{}$ | | 206 | CEH | P0.3 external interrupt | IRQ7 | 3 | | $\sqrt{}$ | | 204 | CCH | P0.2 external interrupt | | 2 | | $\sqrt{}$ | | 202 | CAH | P0.1 external interrupt | | 1 | | | | 200 | C8H | P0.0 external interrupt | | 0 | | $\sqrt{}$ | #### NOTES: - 1. Interrupt priorities are identified in inverse order: "0" is the highest priority, "1" is the next highest, and so on. - 2. If two or more interrupts within the same level contend, the interrupt with the lowest vector address usually has priority over one with a higher vector address. The priorities within a given level are fixed in hardware. #### **ENABLE/DISABLE INTERRUPT INSTRUCTIONS (EI, DI)** Executing the Enable Interrupts (EI) instruction globally enables the interrupt structure. All interrupts are then serviced as they occur according to the established priorities. #### NOTE The system initialization routine executed after a reset must always contain an EI instruction to globally enable the interrupt structure. During the normal operation, you can execute the DI (Disable Interrupt) instruction at any time to globally disable interrupt processing. The EI and DI instructions change the value of bit 0 in the SYM register. #### SYSTEM-LEVEL INTERRUPT CONTROL REGISTERS In addition to the control registers for specific interrupt sources, four system-level registers control interrupt processing: - The interrupt mask register, IMR, enables (un-masks) or disables (masks) interrupt levels. - The interrupt priority register, IPR, controls the relative priorities of interrupt levels. - The interrupt request register, IRQ, contains interrupt pending flags for each interrupt level (as opposed to each interrupt source). - The system mode register, SYM, enables or disables global interrupt processing (SYM settings also enable fast interrupts and control the activity of external interface, if implemented). **Table 5-2. Interrupt Control Register Overview** | Control Register | ID | R/W | Function Description | |-----------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt mask register | IMR | R/W | Bit settings in the IMR register enable or disable interrupt processing for each of the eight interrupt levels: IRQ0–IRQ7. | | Interrupt priority register | IPR | R/W | Controls the relative processing priorities of the interrupt levels. The eight levels of S3C826A are organized into three groups: A, B, and C. Group A is IRQ0 and IRQ1, group B is IRQ2, IRQ3 and IRQ4, and group C is IRQ5, IRQ6, and IRQ7. | | Interrupt request register | IRQ | R | This register contains a request pending bit for each interrupt level. | | System mode register | SYM | R/W | This register enables/disables fast interrupt processing, and dynamic global interrupt processing. | NOTE: Before IMR register is changed to any value, all interrupts must be disable. Using DI instruction is recommended. INTERRUPT STRUCTURE \$3C826A/P826A #### INTERRUPT PROCESSING CONTROL POINTS Interrupt processing can therefore be controlled in two ways: globally or by specific interrupt level and source. The system-level control points in the interrupt structure are: - Global interrupt enable and disable (by EI and DI instructions or by direct manipulation of SYM.0) - Interrupt level enable/disable settings (IMR register) - Interrupt level priority settings (IPR register) - Interrupt source enable/disable settings in the corresponding peripheral control registers #### **NOTE** When writing an application program that handles interrupt processing, be sure to include the necessary register file address (register pointer) information. Figure 5-4. Interrupt Function Diagram ### PERIPHERAL INTERRUPT CONTROL REGISTERS For each interrupt source there is one or more corresponding peripheral control registers that let you control the interrupt generated by the related peripheral (see Table 5-3). Table 5-3. Interrupt Source Control and Data Registers | Interrupt Source | Interrupt Level | Register(s) | Location(s) in Set 1 | | |-------------------------------------------------------------------------------------------------|-----------------|------------------------------------|----------------------------------------------------------|--| | Timer 0 overflow<br>Timer 0 match/capture | IRQ0 | TOCON TOCNT TODATA INTPND | E5H, bank 0<br>E3H, bank 0<br>E4H, bank 0<br>D0H | | | Timer 1/A match | IRQ1 | TACON<br>TACNT<br>TADATA | EBH, bank 0<br>E7H, bank 0<br>E9H, bank0 | | | Timer B match | | TBCON<br>TBCNT<br>TBDATA | EAH, bank 0<br>E6H, bank 0<br>E8H, bank 0 | | | Timer 3 overflow<br>Timer 3 match/capture | IRQ2 | T3CON<br>T3CNT<br>T3DATA<br>INTPND | F1H, bank 0<br>F2H, bank 0<br>F3H, bank 0<br>D0H | | | Timer 2 match | | T2CON<br>T2CNT<br>T2DATA | EEH, bank 0<br>ECH, bank 0<br>EDH, bank 0 | | | SIO interrupt | IRQ3 | SIOCON<br>SIODATA<br>SIOPS | E0H, bank 0<br>E1H, bank 0<br>E2H, bank 0 | | | Watch timer | IRQ4 | WTCON | F6H, bank 0 | | | P3.7 external interrupt P3.6 external interrupt P3.5 external interrupt P3.4 external interrupt | IRQ5 | P3CONH<br>P3INT | ECH, bank 1<br>EEH, bank 1 | | | P0.7 external interrupt P0.6 external interrupt P0.5 external interrupt P0.4 external interrupt | IRQ6 | POCONH<br>POINT<br>POPND<br>POEDGE | E0H, bank 1<br>E3H, bank 1<br>E4H, bank 1<br>E2H, bank 1 | | | P0.3 external interrupt P0.2 external interrupt P0.1 external interrupt P0.0 external interrupt | IRQ7 | POCONL<br>POINT<br>POPND<br>POEDGE | E1H, bank 1<br>E3H, bank 1<br>E4H, bank 1<br>E2H, bank 1 | | INTERRUPT STRUCTURE S3C826A/P826A #### SYSTEM MODE REGISTER (SYM) The system mode register, SYM (set 1, DEH), is used to globally enable and disable interrupt processing and to control fast interrupt processing (see Figure 5-5). A reset clears SYM.1, and SYM.0 to "0". The 3-bit value for fast interrupt level selection, SYM.4–SYM.2, is undetermined. The instructions EI and DI enable and disable global interrupt processing, respectively, by modifying the bit 0 value of the SYM register. In order to enable interrupt processing an Enable Interrupt (EI) instruction must be included in the initialization routine, which follows a reset operation. Although you can manipulate SYM.0 directly to enable and disable interrupts during the normal operation, it is recommended to use the EI and DI instructions for this purpose. Figure 5-5. System Mode Register (SYM) #### **INTERRUPT MASK REGISTER (IMR)** The interrupt mask register, IMR (set 1, DDH) is used to enable or disable interrupt processing for individual interrupt levels. After a reset, all IMR bit values are undetermined and must therefore be written to their required settings by the initialization routine. Each IMR bit corresponds to a specific interrupt level: bit 1 to IRQ1, bit 2 to IRQ2, and so on. When the IMR bit of an interrupt level is cleared to "0", interrupt processing for that level is disabled (masked). When you set a level's IMR bit to "1", interrupt processing for the level is enabled (not masked). The IMR register is mapped to register location DDH in set 1. Bit values can be read and written by instructions using the Register addressing mode. Figure 5-6. Interrupt Mask Register (IMR) INTERRUPT STRUCTURE \$3C826A/P826A #### **INTERRUPT PRIORITY REGISTER (IPR)** The interrupt priority register, IPR (set 1, bank 0, FFH), is used to set the relative priorities of the interrupt levels in the microcontroller's interrupt structure. After a reset, all IPR bit values are undetermined and must therefore be written to their required settings by the initialization routine. When more than one interrupt sources are active, the source with the highest priority level is serviced first. If two sources belong to the same interrupt level, the source with the lower vector address usually has the priority (This priority is fixed in hardware). To support programming of the relative interrupt level priorities, they are organized into groups and subgroups by the interrupt logic. Please note that these groups (and subgroups) are used only by IPR logic for the IPR register priority definitions (see Figure 5-7): Group A IRQ0, IRQ1 Group B IRQ2, IRQ3, IRQ3 Group C IRQ5, IRQ6, IRQ7 Figure 5-7. Interrupt Request Priority Groups As you can see in Figure 5-8, IPR.7, IPR.4, and IPR.1 control the relative priority of interrupt groups A, B, and C. For example, the setting "001B" for these bits would select the group relationship B > C > A. The setting "101B" would select the relationship C > B > A. The functions of the other IPR bit settings are as follows: - IPR.5 controls the relative priorities of group C interrupts. - Interrupt group C includes a subgroup that has an additional priority relationship among the interrupt levels 5, 6, and 7. IPR.6 defines the subgroup C relationship. IPR.5 controls the interrupt group C. - IPR.0 controls the relative priority setting of IRQ0 and IRQ1 interrupts. Figure 5-8. Interrupt Priority Register (IPR) INTERRUPT STRUCTURE S3C826A/P826A #### **INTERRUPT REQUEST REGISTER (IRQ)** You can poll bit values in the interrupt request register, IRQ (set 1, DCH), to monitor interrupt request status for all levels in the microcontroller's interrupt structure. Each bit corresponds to the interrupt level of the same number: bit 0 to IRQ0, bit 1 to IRQ1, and so on. A "0" indicates that no interrupt request is currently being issued for that level. A "1" indicates that an interrupt request has been generated for that level. IRQ bit values are read-only addressable using Register addressing mode. You can read (test) the contents of the IRQ register at any time using bit or byte addressing to determine the current interrupt request status of specific interrupt levels. After a reset, all IRQ status bits are cleared to "0". You can poll IRQ register values even if a DI instruction has been executed (that is, if global interrupt processing is disabled). If an interrupt occurs while the interrupt structure is disabled, the CPU will not service it. You can, however, still detect the interrupt request by polling the IRQ register. In this way, you can determine which events occurred while the interrupt structure was globally disabled. Figure 5-9. Interrupt Request Register (IRQ) #### INTERRUPT PENDING FUNCTION TYPES #### Overview There are two types of interrupt pending bits: one type that is automatically cleared by hardware after the interrupt service routine is acknowledged and executed; the other that must be cleared in the interrupt service routine. #### **Pending Bits Cleared Automatically by Hardware** For interrupt pending bits that are cleared automatically by hardware, interrupt logic sets the corresponding pending bit to "1" when a request occurs. It then issues an IRQ pulse to inform the CPU that an interrupt is waiting to be serviced. The CPU acknowledges the interrupt source by sending an IACK, executes the service routine, and clears the pending bit to "0". This type of pending bit is not mapped and cannot, therefore, be read or written by application software. In the S3C826A interrupt structure, the timer 0 overflow interrupt (IRQ0) and Timer 3 overflow interrupt (IRQ2) belongs to this category of interrupts in which pending condition is cleared automatically by hardware. #### Pending Bits Cleared by the Service Routine The second type of pending bit is the one that should be cleared by program software. The service routine must clear the appropriate pending bit before a return-from-interrupt subroutine (IRET) occurs. To do this, a "0" must be written to the corresponding pending bit location in the source's mode or control register. ## PROGRAMMING TIP — How to Clear an Interrupt Pending Bit As the following examples are shown, a load instruction should be used to clear an interrupt pending bit. #### Examples: | 1. | LD | INTPND,#00001011B | ; | Clear timer 3 overflow interrupt pending bit | |----|------|-------------------|---|----------------------------------------------| | | | | | | | | • | | | | | | IRET | | | | | 2. | LD | P0PND,#11101111B | ; | Clear external interrupt INT4 pending bit | | | | | | | | | • | | | | | | IRET | | | | INTERRUPT STRUCTURE S3C826A/P826A #### INTERRUPT SOURCE POLLING SEQUENCE The interrupt request polling and servicing sequence is as follows: - 1. A source generates an interrupt request by setting the interrupt request bit to "1". - 2. The CPU polling procedure identifies a pending condition for that source. - 3. The CPU checks the source's interrupt level. - 4. The CPU generates an interrupt acknowledge signal. - 5. Interrupt logic determines the interrupt's vector address. - 6. The service routine starts and the source's pending bit is cleared to "0" (by hardware or by software). - 7. The CPU continues polling for interrupt requests. #### INTERRUPT SERVICE ROUTINES Before an interrupt request is serviced, the following conditions must be met: - Interrupt processing must be globally enabled (EI, SYM.0 = "1") - The interrupt level must be enabled (IMR register) - The interrupt level must have the highest priority if more than one levels are currently requesting service - The interrupt must be enabled at the interrupt's source (peripheral control register) When all the above conditions are met, the interrupt request is acknowledged at the end of the instruction cycle. The CPU then initiates an interrupt machine cycle that completes the following processing sequence: - 1. Reset (clear to "0") the interrupt enable bit in the SYM register (SYM.0) to disable all subsequent interrupts. - 2. Save the program counter (PC) and status flags to the system stack. - 3. Branch to the interrupt vector to fetch the address of the service routine. - 4. Pass control to the interrupt service routine. When the interrupt service routine is completed, the CPU issues an Interrupt Return (IRET). The IRET restores the PC and status flags, setting SYM.0 to "1". It allows the CPU to process the next interrupt request. #### **GENERATING INTERRUPT VECTOR ADDRESSES** The interrupt vector area in the ROM (00H–FFH) contains the addresses of interrupt service routines that correspond to each level in the interrupt structure. Vectored interrupt processing follows this sequence: - 1. Push the program counter's low-byte value to the stack. - 2. Push the program counter's high-byte value to the stack. - Push the FLAG register values to the stack. - 4. Fetch the service routine's high-byte address from the vector location. - 5. Fetch the service routine's low-byte address from the vector location. - 6. Branch to the service routine specified by the concatenated 16-bit vector address. #### **NOTE** A 16-bit vector address always begins at an even-numbered ROM address within the range of 00H-FFH. #### **NESTING OF VECTORED INTERRUPTS** It is possible to nest a higher-priority interrupt request while a lower-priority request is being serviced. To do this, you must follow these steps: - 1. Push the current 8-bit interrupt mask register (IMR) value to the stack (PUSH IMR). - 2. Load the IMR register with a new mask value that enables only the higher priority interrupt. - Execute an EI instruction to enable interrupt processing (a higher priority interrupt will be processed if it occurs). - 4. When the lower-priority interrupt service routine ends, restore the IMR to its original value by returning the previous mask value from the stack (POP IMR). - 5. Execute an IRET. Depending on the application, you may be able to simplify the procedure above to some extent. ### **INSTRUCTION POINTER (IP)** The instruction pointer (IP) is adopted by all the S3C8-series microcontrollers to control the optional high-speed interrupt processing feature called *fast interrupts*. The IP consists of register pair DAH and DBH. The names of IP registers are IPH (high byte, IP15–IP8) and IPL (low byte, IP7–IP0). #### **FAST INTERRUPT PROCESSING** The feature called *fast interrupt processing* allows an interrupt within a given level to be completed in approximately 6 clock cycles rather than the usual 16 clock cycles. To select a specific interrupt level for fast interrupt processing, you write the appropriate 3-bit value to SYM.4–SYM.2. Then, to enable fast interrupt processing for the selected level, you set SYM.1 to "1". INTERRUPT STRUCTURE \$3C826A/P826A #### **FAST INTERRUPT PROCESSING (Continued)** Two other system registers support fast interrupt processing: — The instruction pointer (IP) contains the starting address of the service routine (and is later used to swap the program counter values), and When a fast interrupt occurs, the contents of the FLAGS register is stored in an unmapped, dedicated register called FLAGS ("FLAGS prime"). #### NOTE For the S3C826A microcontroller, the service routine for any one of the eight interrupt levels: IRQ0–IRQ7, can be selected for fast interrupt processing. #### **Procedure for Initiating Fast Interrupts** To initiate fast interrupt processing, follow these steps: - 1. Load the start address of the service routine into the instruction pointer (IP). - 2. Load the interrupt level number (IRQn) into the fast interrupt selection field (SYM.4-SYM.2) - 3. Write a "1" to the fast interrupt enable bit in the SYM register. ### **Fast Interrupt Service Routine** When an interrupt occurs in the level selected for fast interrupt processing, the following events occur: - 1. The contents of the instruction pointer and the PC are swapped. - 2. The FLAG register values are written to the FLAGS' ("FLAGS prime") register. - 3. The fast interrupt status bit in the FLAGS register is set. - 4. The interrupt is serviced. - 5. Assuming that the fast interrupt status bit is set, when the fast interrupt service routine ends, the instruction pointer and PC values are swapped back. - The content of FLAGS' ("FLAGS prime") is copied automatically back to the FLAGS register. - 7. The fast interrupt status bit in FLAGS is cleared automatically. ### **Relationship to Interrupt Pending Bit Types** As described previously, there are two types of interrupt pending bits: One type that is automatically cleared by hardware after the interrupt service routine is acknowledged and executed; the other that must be cleared by the application program's interrupt service routine. You can select fast interrupt processing for interrupts with either type of pending condition clear function — by hardware or by software. #### **Programming Guidelines** Remember that the only way to enable/disable a fast interrupt is to set/clear the fast interrupt enable bit in the SYM register, SYM.1. Executing an EI or DI instruction globally enables or disables all interrupt processing, including fast interrupts. If you use fast interrupts, remember to load the IP with a new start address when the fast interrupt service routine ends. ### **INSTRUCTION SET** #### **OVERVIEW** The SAM88RC instruction set is specifically designed to support the large register files that are typical of most SAM8 microcontrollers. There are 78 instructions. The powerful data manipulation capabilities and features of the instruction set include: - A full complement of 8-bit arithmetic and logic operations, including multiply and divide - No special I/O instructions (I/O control/data registers are mapped directly into the register file) - Decimal adjustment included in binary-coded decimal (BCD) operations - 16-bit (word) data can be incremented and decremented - Flexible instructions for bit addressing, rotate, and shift operations #### **DATA TYPES** The SAM8 CPU performs operations on bits, bytes, BCD digits, and two-byte words. Bits in the register file can be set, cleared, complemented, and tested. Bits within a byte are numbered from 7 to 0, where bit 0 is the least significant (right-most) bit. #### **REGISTER ADDRESSING** To access an individual register, an 8-bit address in the range 0-255 or the 4-bit address of a working register is specified. Paired registers can be used to construct 16-bit data or 16-bit program memory or data memory addresses. For detailed information about register addressing, please refer to Section 2, "Address Spaces." ### **ADDRESSING MODES** There are seven explicit addressing modes: Register (R), Indirect Register (IR), Indexed (X), Direct (DA), Relative (RA), Immediate (IM), and Indirect (IA). For detailed descriptions of these addressing modes, please refer to Section 3, "Addressing Modes." **Table 6-1. Instruction Group Summary** | Mnemonic | Operands | Instruction | |-------------------|----------|----------------------------------------------| | | | | | Load Instructions | | | | CLR | dst | Clear | | LD | dst,src | Load | | LDB | dst,src | Load bit | | LDE | dst,src | Load external data memory | | LDC | dst,src | Load program memory | | LDED | dst,src | Load external data memory and decrement | | LDCD | dst,src | Load program memory and decrement | | LDEI | dst,src | Load external data memory and increment | | LDCI | dst,src | Load program memory and increment | | LDEPD | dst,src | Load external data memory with pre-decrement | | LDCPD | dst,src | Load program memory with pre-decrement | | LDEPI | dst,src | Load external data memory with pre-increment | | LDCPI | dst,src | Load program memory with pre-increment | | LDW | dst,src | Load word | | POP | dst | Pop from stack | | POPUD | dst,src | Pop user stack (decrementing) | | POPUI | dst,src | Pop user stack (incrementing) | | PUSH | src | Push to stack | | PUSHUD | dst,src | Push user stack (decrementing) | | PUSHUI | dst,src | Push user stack (incrementing) | **Table 6-1. Instruction Group Summary (Continued)** | Mnemonic | Operands | Instruction | |----------------------------------|----------|----------------------| | A middle manadish langdam and di | | | | Arithmetic Instruction | ons | | | ADC | dst,src | Add with carry | | ADD | dst,src | Add | | CP | dst,src | Compare | | DA | dst | Decimal adjust | | DEC | dst | Decrement | | DECW | dst | Decrement word | | DIV | dst,src | Divide | | INC | dst | Increment | | INCW | dst | Increment word | | MULT | dst,src | Multiply | | SBC | dst,src | Subtract with carry | | SUB | dst,src | Subtract | | | | | | Logic Instructions | | | | AND | dst,src | Logical AND | | COM | dst | Complement | | OR | dst,src | Logical OR | | XOR | dst,src | Logical exclusive OR | **Table 6-1. Instruction Group Summary (Continued)** | Mnemonic | Operands | Instruction | |----------------------|------------|------------------------------------------| | | | | | Program Control In | structions | | | BTJRF | dst,src | Bit test and jump relative on false | | BTJRT | dst,src | Bit test and jump relative on true | | CALL | dst | Call procedure | | CPIJE | dst,src | Compare, increment and jump on equal | | CPIJNE | dst,src | Compare, increment and jump on non-equal | | DJNZ | r,dst | Decrement register and jump on non-zero | | ENTER | | Enter | | EXIT | | Exit | | IRET | | Interrupt return | | JP | cc,dst | Jump on condition code | | JP | dst | Jump unconditional | | JR | cc,dst | Jump relative on condition code | | NEXT | | Next | | RET | | Return | | WFI | | Wait for interrupt | | | | | | Bit Manipulation Ins | structions | | | BAND | dst,src | Bit AND | | BCP | dst,src | Bit compare | | BITC | dst | Bit complement | | BITR | dst | Bit reset | | BITS | dst | Bit set | | BOR | dst,src | Bit OR | | BXOR | dst,src | Bit XOR | | TCM | dst,src | Test complement under mask | | TM | dst,src | Test under mask | | | | | Table 6-1. Instruction Group Summary (Concluded) | Mnemonic | Operands | Instruction | | |---------------------|------------|----------------------------|--| | Rotate and Shift In | structions | | | | RL | dst | Rotate left | | | RLC | dst | Rotate left through carry | | | RR | dst | Rotate right | | | RRC | dst | Rotate right through carry | | | SRA | dst | Shift right arithmetic | | | SWAP | dst | Swap nibbles | | | CPU Control Instru | uctions | | | | CCF | | Complement carry flag | | | DI | | Disable interrupts | | | EI | | Enable interrupts | | | IDLE | | Enter Idle mode | | | NOP | | No operation | | | RCF | | Reset carry flag | | | SB0 | | Set bank 0 | | | SB1 | | Set bank 1 | | | SCF | | Set carry flag | | | SRP | src | Set register pointers | | Set register pointer 0 Set register pointer 1 Enter Stop mode SRP0 SRP1 STOP src src ### **FLAGS REGISTER (FLAGS)** The flags register FLAGS contains eight bits that describe the current status of CPU operations. Four of these bits, FLAGS.7–FLAGS.4, can be tested and used with conditional jump instructions; two others FLAGS.3 and FLAGS.2 are used for BCD arithmetic. The FLAGS register also contains a bit to indicate the status of fast interrupt processing (FLAGS.1) and a bank address status bit (FLAGS.0) to indicate whether bank 0 or bank 1 is currently being addressed. FLAGS register can be set or reset by instructions as long as its outcome does not affect the flags, such as, Load instruction. Logical and Arithmetic instructions such as, AND, OR, XOR, ADD, and SUB can affect the Flags register. For example, the AND instruction updates the Zero, Sign and Overflow flags based on the outcome of the AND instruction. If the AND instruction uses the Flags register as the destination, then simultaneously, two write will occur to the Flags register producing an unpredictable result. Figure 6-1. System Flags Register (FLAGS) #### **FLAG DESCRIPTIONS** ### C Carry Flag (FLAGS.7) The C flag is set to "1" if the result from an arithmetic operation generates a carry-out from or a borrow to the bit 7 position (MSB). After rotate and shift operations, it contains the last value shifted out of the specified register. Program instructions can set, clear, or complement the carry flag. ### Z Zero Flag (FLAGS.6) For arithmetic and logic operations, the Z flag is set to "1" if the result of the operation is zero. For operations that test register bits, and for shift and rotate operations, the Z flag is set to "1" if the result is logic zero. ### Sign Flag (FLAGS.5) Following arithmetic, logic, rotate, or shift operations, the sign bit identifies the state of the MSB of the result. A logic zero indicates a positive number and a logic one indicates a negative number. ### V Overflow Flag (FLAGS.4) The V flag is set to "1" when the result of a two's-complement operation is greater than + 127 or less than – 128. It is also cleared to "0" following logic operations. ### Decimal Adjust Flag (FLAGS.3) The DA bit is used to specify what type of instruction was executed last during BCD operations, so that a subsequent decimal adjust operation can execute correctly. The DA bit is not usually accessed by programmers, and cannot be used as a test condition. ## Half-Carry Flag (FLAGS.2) The H bit is set to "1" whenever an addition generates a carry-out of bit 3, or when a subtraction borrows out of bit 4. It is used by the Decimal Adjust (DA) instruction to convert the binary result of a previous addition or subtraction into the correct decimal (BCD) result. The H flag is seldom accessed directly by a program. ## FIS Fast Interrupt Status Flag (FLAGS.1) The FIS bit is set during a fast interrupt cycle and reset during the IRET following interrupt servicing. When set, it inhibits all interrupts and causes the fast interrupt return to be executed when the IRET instruction is executed. ### BA Bank Address Flag (FLAGS.0) The BA flag indicates which register bank in the set 1 area of the internal register file is currently selected, bank 0 or bank 1. The BA flag is cleared to "0" (select bank 0) when you execute the SB0 instruction and is set to "1" (select bank 1) when you execute the SB1 instruction. ### **INSTRUCTION SET NOTATION** **Table 6-2. Flag Notation Conventions** | Flag | Description | |------|---------------------------------------| | С | Carry flag | | Z | Zero flag | | S | Sign flag | | V | Overflow flag | | D | Decimal-adjust flag | | Н | Half-carry flag | | 0 | Cleared to logic zero | | 1 | Set to logic one | | * | Set or cleared according to operation | | _ | Value is unaffected | | х | Value is undefined | **Table 6-3. Instruction Set Symbols** | Symbol | Description | |--------|----------------------------------------------| | dst | Destination operand | | src | Source operand | | @ | Indirect register address prefix | | PC | Program counter | | IP | Instruction pointer | | FLAGS | Flags register (D5H) | | RP | Register pointer | | # | Immediate operand or register address prefix | | Н | Hexadecimal number suffix | | D | Decimal number suffix | | В | Binary number suffix | | орс | Opcode | **Table 6-4. Instruction Notation Conventions** | Notation | Description | Actual Operand Range | |----------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | СС | Condition code | See list of condition codes in Table 6-6. | | r | Working register only | Rn (n = 0–15) | | rb | Bit (b) of working register | Rn.b (n = 0–15, b = 0–7) | | r0 | Bit 0 (LSB) of working register | Rn (n = 0–15) | | rr | Working register pair | RRp (p = 0, 2, 4,, 14) | | R | Register or working register | reg or Rn (reg = 0-255, n = 0-15) | | Rb | Bit 'b' of register or working register | reg.b (reg = 0-255, b = 0-7) | | RR | Register pair or working register pair | reg or RRp (reg = 0–254, even number only, where $p = 0, 2,, 14$ ) | | IA | Indirect addressing mode | addr (addr = 0-254, even number only) | | Ir | Indirect working register only | @Rn (n = 0–15) | | IR | Indirect register or indirect working register | @Rn or @reg (reg = 0-255, n = 0-15) | | Irr | Indirect working register pair only | @RRp (p = 0, 2,, 14) | | IRR | Indirect register pair or indirect working register pair | @RRp or @reg (reg = 0–254, even only, where p = 0, 2,, 14) | | Х | Indexed addressing mode | #reg [Rn] (reg = 0-255, n = 0-15) | | XS | Indexed (short offset) addressing mode | #addr [RRp] (addr = range -128 to +127, where p = 0, 2,, 14) | | xl | Indexed (long offset) addressing mode | #addr [RRp] (addr = range 0–65535, where p = 0, 2,, 14) | | da | Direct addressing mode | addr (addr = range 0–65535) | | ra | Relative addressing mode | addr (addr = number in the range +127 to -128 that is an offset relative to the address of the next instruction) | | im | Immediate addressing mode | #data (data = 0-255) | | iml | Immediate (long) addressing mode | #data (data = range 0-65535) | **Table 6-5. Opcode Quick Reference** | | OPCODE MAP | | | | | | | | | | |---|-----------------------------------------------------------------------------------|-------------|---------------|---------------------|------------------|----------------|-----------------|----------------|---------------------|--| | | LOWER NIBBLE (HEX) | | | | | | | | | | | | - 0 1 2 3 4 5 6 7 | | | | | | | | | | | U | 0 | DEC<br>R1 | DEC<br>IR1 | ADD<br>r1,r2 | ADD<br>r1,lr2 | ADD<br>R2,R1 | ADD<br>IR2,R1 | ADD<br>R1,IM | BOR<br>r0–Rb | | | Р | 1 | RLC<br>R1 | RLC<br>IR1 | ADC<br>r1,r2 | ADC<br>r1,lr2 | ADC<br>R2,R1 | ADC<br>IR2,R1 | ADC<br>R1,IM | BCP<br>r1.b, R2 | | | Р | 2 | INC<br>R1 | INC<br>IR1 | SUB<br>r1,r2 | SUB<br>r1,lr2 | SUB<br>R2,R1 | SUB<br>IR2,R1 | SUB<br>R1,IM | BXOR<br>r0–Rb | | | E | 3 | JP<br>IRR1 | SRP/0/1<br>IM | SBC<br>r1,r2 | SBC<br>r1,lr2 | SBC<br>R2,R1 | SBC<br>IR2,R1 | SBC<br>R1,IM | BTJR<br>r2.b, RA | | | R | 4 | DA<br>R1 | DA<br>IR1 | OR<br>r1,r2 | OR<br>r1,lr2 | OR<br>R2,R1 | OR<br>IR2,R1 | OR<br>R1,IM | LDB<br>r0–Rb | | | | 5 | POP<br>R1 | POP<br>IR1 | AND<br>r1,r2 | AND<br>r1,lr2 | AND<br>R2,R1 | AND<br>IR2,R1 | AND<br>R1,IM | BITC<br>r1.b | | | N | 6 | COM<br>R1 | COM<br>IR1 | TCM<br>r1,r2 | TCM<br>r1,lr2 | TCM<br>R2,R1 | TCM<br>IR2,R1 | TCM<br>R1,IM | BAND<br>r0–Rb | | | I | 7 | PUSH<br>R2 | PUSH<br>IR2 | TM<br>r1,r2 | TM<br>r1,lr2 | TM<br>R2,R1 | TM<br>IR2,R1 | TM<br>R1,IM | BIT<br>r1.b | | | В | 8 | DECW<br>RR1 | DECW<br>IR1 | PUSHUD<br>IR1,R2 | PUSHUI<br>IR1,R2 | MULT<br>R2,RR1 | MULT<br>IR2,RR1 | MULT<br>IM,RR1 | LD<br>r1, x, r2 | | | В | 9 | RL<br>R1 | RL<br>IR1 | POPUD<br>IR2,R1 | POPUI<br>IR2,R1 | DIV<br>R2,RR1 | DIV<br>IR2,RR1 | DIV<br>IM,RR1 | LD<br>r2, x, r1 | | | L | Α | INCW<br>RR1 | INCW<br>IR1 | CP<br>r1,r2 | CP<br>r1,lr2 | CP<br>R2,R1 | CP<br>IR2,R1 | CP<br>R1,IM | LDC<br>r1, Irr2, xL | | | E | В | CLR<br>R1 | CLR<br>IR1 | XOR<br>r1,r2 | XOR<br>r1,lr2 | XOR<br>R2,R1 | XOR<br>IR2,R1 | XOR<br>R1,IM | LDC<br>r2, Irr2, xL | | | | С | RRC<br>R1 | RRC<br>IR1 | CPIJE<br>Ir,r2,RA | LDC<br>r1,lrr2 | LDW<br>RR2,RR1 | LDW<br>IR2,RR1 | LDW<br>RR1,IML | LD<br>r1, lr2 | | | н | D | SRA<br>R1 | SRA<br>IR1 | CPIJNE<br>Irr,r2,RA | LDC<br>r2,lrr1 | CALL<br>IA1 | | LD<br>IR1,IM | LD<br>lr1, r2 | | | E | E | RR<br>R1 | RR<br>IR1 | LDCD<br>r1,lrr2 | LDCI<br>r1,lrr2 | LD<br>R2,R1 | LD<br>R2,IR1 | LD<br>R1,IM | LDC<br>r1, lrr2, xs | | | x | F | SWAP<br>R1 | SWAP<br>IR1 | LDCPD<br>r2,lrr1 | LDCPI<br>r2,lrr1 | CALL<br>IRR1 | LD<br>IR2,R1 | CALL<br>DA1 | LDC<br>r2, lrr1, xs | | Table 6-5. Opcode Quick Reference (Continued) | | OPCODE MAP | | | | | | | | | | | |---|------------|--------------|--------------|---------------|--------------|--------------|--------------|-----------|-------|--|--| | | | | | LOWER | NIBBLE (H | IEX) | | | | | | | | _ | 8 | 9 | А | В | С | D | Е | F | | | | U | 0 | LD<br>r1,R2 | LD<br>r2,R1 | DJNZ<br>r1,RA | JR<br>cc,RA | LD<br>r1,IM | JP<br>cc,DA | INC<br>r1 | NEXT | | | | Р | 1 | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | <b>\</b> | ENTER | | | | Р | 2 | | | | | | | | EXIT | | | | E | 3 | | | | | | | | WFI | | | | R | 4 | | | | | | | | SB0 | | | | | 5 | | | | | | | | SB1 | | | | N | 6 | | | | | | | | IDLE | | | | ı | 7 | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | <b>\</b> | STOP | | | | В | 8 | | | | | | | | DI | | | | В | 9 | | | | | | | | EI | | | | L | Α | | | | | | | | RET | | | | E | В | | | | | | | | IRET | | | | | С | | | | | | | | RCF | | | | н | D | <b>↓</b> | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | <b>\</b> | SCF | | | | E | Е | | | | | | | | CCF | | | | х | F | LD<br>r1,R2 | LD<br>r2,R1 | DJNZ<br>r1,RA | JR<br>cc,RA | LD<br>r1,IM | JP<br>cc,DA | INC<br>r1 | NOP | | | ### **CONDITION CODES** The opcode of a conditional jump always contains a 4-bit field called the condition code (cc). This specifies under which conditions it is to execute the jump. For example, a conditional jump with the condition code for "equal" after a compare operation only jumps if the two operands are equal. Condition codes are listed in Table 6-6. The carry (C), zero (Z), sign (S), and overflow (V) flags are used to control the operation of conditional jump instructions. **Table 6-6. Condition Codes** | Binary | Mnemonic | Description | Flags Set | |------------------------|----------|--------------------------------|-----------------------| | 0000 | F | Always false | _ | | 1000 | Т | Always true | _ | | 0111 <sup>(note)</sup> | С | Carry | C = 1 | | 1111 <sup>(note)</sup> | NC | No carry | C = 0 | | 0110 <sup>(note)</sup> | Z | Zero | Z = 1 | | 1110 <sup>(note)</sup> | NZ | Not zero | Z = 0 | | 1101 | PL | Plus | S = 0 | | 0101 | MI | Minus | S = 1 | | 0100 | OV | Overflow | V = 1 | | 1100 | NOV | No overflow | V = 0 | | 0110 <sup>(note)</sup> | EQ | Equal | Z = 1 | | 1110 <sup>(note)</sup> | NE | Not equal | Z = 0 | | 1001 | GE | Greater than or equal | (S XOR V) = 0 | | 0001 | LT | Less than | (S XOR V) = 1 | | 1010 | GT | Greater than | (Z OR (S XOR V)) = 0 | | 0010 | LE | Less than or equal | (Z OR (S XOR V)) = 1 | | 1111 <sup>(note)</sup> | UGE | Unsigned greater than or equal | C = 0 | | 0111 <sup>(note)</sup> | ULT | Unsigned less than | C = 1 | | 1011 | UGT | Unsigned greater than | (C = 0 AND Z = 0) = 1 | | 0011 | ULE | Unsigned less than or equal | (C OR Z) = 1 | ### NOTES: 2. For operations involving unsigned numbers, the special condition codes UGE, ULT, UGT, and ULE must be used. <sup>1.</sup> It indicates condition codes that are related to two different mnemonics but which test the same flag. For example, Z and EQ are both true if the zero flag (Z) is set, but after an ADD instruction, Z would probably be used; after a CP instruction, however, EQ would probably be used. ### **INSTRUCTION DESCRIPTIONS** This section contains detailed information and programming examples for each instruction in the SAM8 instruction set. Information is arranged in a consistent format for improved readability and for fast referencing. The following information is included in each instruction description: - Instruction name (mnemonic) - Full instruction name - Source/destination format of the instruction operand - Shorthand notation of the instruction's operation - Textual description of the instruction's effect - Specific flag settings affected by the instruction - Detailed description of the instruction's format, execution time, and addressing mode(s) - Programming example(s) explaining how to use the instruction ## ADC — Add with carry ADC dst,src **Operation:** $dst \leftarrow dst + src + c$ The source operand, along with the setting of the carry flag, is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. Two's-complement addition is performed. In multiple precision arithmetic, this instruction permits the carry from the addition of low-order operands to be carried into the addition of high-order operands. **Flags:** C: Set if there is a carry from the most significant bit of the result; cleared otherwise. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. **V:** Set if arithmetic overflow occurs, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise. D: Always cleared to "0". **H:** Set if there is a carry from the most significant bit of the low-order four bits of the result; cleared otherwise. ### Format: | | | | Bytes | s Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----------|-----|-------|----------|-----------------|--------------------|--------------------| | орс | dst src | | 2 | 4 | 12 | r | r | | | | | | 6 | 13 | r | lr | | орс | src | dst | 3 | 6 | 14 | R | R | | | | | | 6 | 15 | R | IR | | орс | dst | src | 3 | 6 | 16 | R | IM | # **Examples:** Given: R1 = 10H, R2 = 03H, C flag = "1", register 01H = 20H, register 02H = 03H, and register 03H = 0AH: ADC R1,R2 $$\rightarrow$$ R1 = 14H, R2 = 03H ADC R1,@R2 $\rightarrow$ R1 = 1BH, R2 = 03H ADC 01H,02H $\rightarrow$ Register 01H = 24H, register 02H = 03H ADC 01H,@02H $\rightarrow$ Register 01H = 2BH, register 02H = 03H ADC 01H,#11H $\rightarrow$ Register 01H = 32H In the first example, destination register R1 contains the value 10H, the carry flag is set to "1", and the source working register R2 contains the value 03H. The statement "ADC R1,R2" adds 03H and the carry flag value ("1") to the destination value 10H, leaving 14H in register R1. ### ADD — Add ADD dst,src **Operation:** $dst \leftarrow dst + src$ The source operand is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. Two's-complement addition is performed. Flags: C: Set if there is a carry from the most significant bit of the result; cleared otherwise. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. **V:** Set if arithmetic overflow occurred, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise. D: Always cleared to "0". **H:** Set if a carry from the low-order nibble occurred. #### Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----------|-----|-------|--------|-----------------|--------------------|--------------------| | орс | dst src | | 2 | 4 | 02 | r | r | | | | | | 6 | 03 | r | lr | | орс | src | dst | 3 | 6 | 04 | R | R | | | | | | 6 | 05 | R | IR | | орс | dst | src | 3 | 6 | 06 | R | IM | **Examples:** Given: R1 = 12H, R2 = 03H, register 01H = 21H, register 02H = 03H, register 03H = 0AH: ADD R1,R2 $$\rightarrow$$ R1 = 15H, R2 = 03H ADD R1,@R2 $\rightarrow$ R1 = 1CH, R2 = 03H ADD 01H,02H $\rightarrow$ Register 01H = 24H, register 02H = 03H ADD 01H,@02H $\rightarrow$ Register 01H = 2BH, register 02H = 03H ADD 01H,#25H $\rightarrow$ Register 01H = 46H In the first example, destination working register R1 contains 12H and the source working register R2 contains 03H. The statement "ADD R1,R2" adds 03H to 12H, leaving the value 15H in register R1. # AND — Logical AND AND dst,src **Operation:** $dst \leftarrow dst \ AND \ src$ The source operand is logically ANDed with the destination operand. The result is stored in the destination. The AND operation results in a "1" bit being stored whenever the corresponding bits in the two operands are both logic ones; otherwise a "0" bit value is stored. The contents of the source are unaffected. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Always cleared to "0". D: Unaffected.H: Unaffected. #### Format: | | | _ | В | ytes | Cycles | Opcode<br>(Hex) | Addr <br><u>dst</u> | Mode<br><u>src</u> | |-----|-----------|-----|----------|------|--------|-----------------|----------------------|--------------------| | орс | dst src | | | 2 | 4 | 52 | r | r | | | | | | | 6 | 53 | r | lr | | | | | 1 | | | | | | | opc | src | dst | | 3 | 6 | 54 | R | R | | | | | | | 6 | 55 | R | IR | | | | | <b>.</b> | | | | | | | орс | dst | src | | 3 | 6 | 56 | R | IM | **Examples:** Given: R1 = 12H, R2 = 03H, register 01H = 21H, register 02H = 03H, register 03H = 0AH: AND R1,R2 $$\rightarrow$$ R1 = 02H, R2 = 03H AND R1,@R2 $\rightarrow$ R1 = 02H, R2 = 03H AND 01H,02H $\rightarrow$ Register 01H = 01H, register 02H = 03H AND 01H,@02H $\rightarrow$ Register 01H = 00H, register 02H = 03H AND 01H,#25H $\rightarrow$ Register 01H = 21H In the first example, destination working register R1 contains the value 12H and the source working register R2 contains 03H. The statement "AND R1,R2" logically ANDs the source operand 03H with the destination operand value 12H, leaving the value 02H in register R1. ### **BAND** — Bit AND BAND dst,src.b BAND dst.b,src **Operation:** $dst(0) \leftarrow dst(0)$ AND src(b) or $dst(b) \leftarrow dst(b) AND src(0)$ The specified bit of the source (or the destination) is logically ANDed with the zero bit (LSB) of the destination (or source). The resultant bit is stored in the specified bit of the destination. No other bits of the destination are affected. The source is unaffected. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. S: Cleared to "0".V: Undefined.D: Unaffected.H: Unaffected. #### Format: | | | | Bytes | S Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-------------|-----|-------|----------|-----------------|--------------------|--------------------| | орс | dst b 0 | src | 3 | 6 | 67 | r0 | Rb | | орс | src b 1 | dst | 3 | 6 | 67 | Rb | r0 | **NOTE**: In the second byte of the 3-byte instruction formats, the destination (or source) address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Examples:** Given: R1 = 07H and register 01H = 05H: BAND R1,01H.1 $\rightarrow$ R1 = 06H, register 01H = 05H BAND 01H.1,R1 $\rightarrow$ Register 01H = 05H, R1 = 07H In the first example, source register 01H contains the value 05H (00000101B) and destination working register R1 contains 07H (00000111B). The statement "BAND R1,01H.1" ANDs the bit 1 value of the source register ("0") with the bit 0 value of register R1 (destination), leaving the value 06H (00000110B) in register R1. ## **BCP** — Bit Compare BCP dst,src.b **Operation:** dst(0) - src(b) The specified bit of the source is compared to (subtracted from) bit zero (LSB) of the destination. The zero flag is set if the bits are the same; otherwise it is cleared. The contents of both operands are unaffected by the comparison. Flags: C: Unaffected. **Z:** Set if the two bits are the same; cleared otherwise. S: Cleared to "0".V: Undefined.D: Unaffected.H: Unaffected. #### Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-------------|-----|-------|--------|--------|------------|------------| | | | | | | (Hex) | <u>dst</u> | <u>src</u> | | орс | dst b 0 | src | 3 | 6 | 17 | r0 | Rb | **NOTE**: In the second byte of the instruction format, the destination address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Example:** Given: R1 = 07H and register 01H = 01H: BCP R1,01H.1 $\rightarrow$ R1 = 07H, register 01H = 01H If destination working register R1 contains the value 07H (00000111B) and the source register 01H contains the value 01H (00000001B), the statement "BCP R1,01H.1" compares bit one of the source register (01H) and bit zero of the destination register (R1). Because the bit values are not identical, the zero flag bit (Z) is cleared in the FLAGS register (0D5H). # ${f BITC}$ — Bit Complement BITC dst.b **Operation:** $dst(b) \leftarrow NOT dst(b)$ This instruction complements the specified bit within the destination without affecting any other bits in the destination. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise. S: Cleared to "0".V: Undefined.D: Unaffected.H: Unaffected. ### Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-------------|-------|--------|-----------------|-------------------------| | opc | dst b 0 | 2 | 4 | 57 | rb | **NOTE**: In the second byte of the instruction format, the destination address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Example:** Given: R1 = 07H BITC R1.1 $\rightarrow$ R1 = 05H If working register R1 contains the value 07H (00000111B), the statement "BITC R1.1" complements bit one of the destination and leaves the value 05H (00000101B) in register R1. Because the result of the complement is not "0", the zero flag (Z) in the FLAGS register (0D5H) is cleared. ### **BITR** — Bit Reset BITR dst.b **Operation:** $dst(b) \leftarrow 0$ The BITR instruction clears the specified bit within the destination without affecting any other bits in the destination. Flags: No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-------------|-------|--------|-----------------|-------------------------| | орс | dst b 0 | 2 | 4 | 77 | rb | **NOTE**: In the second byte of the instruction format, the destination address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Example:** Given: R1 = 07H: BITR R1.1 $\rightarrow$ R1 = 05H If the value of working register R1 is 07H (00000111B), the statement "BITR R1.1" clears bit one of the destination register R1, leaving the value 05H (00000101B). ### **BITS** — Bit Set BITS dst.b **Operation:** $dst(b) \leftarrow 1$ The BITS instruction sets the specified bit within the destination without affecting any other bits in the destination. **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-------------|-------|--------|-----------------|-------------------------| | орс | dst b 1 | 2 | 4 | 77 | rb | **NOTE**: In the second byte of the instruction format, the destination address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Example:** Given: R1 = 07H: BITS R1.3 $\rightarrow$ R1 = 0FH If working register R1 contains the value 07H (00000111B), the statement "BITS R1.3" sets bit three of the destination register R1 to "1", leaving the value 0FH (00001111B). ### **BOR** — Bit OR BOR dst,src.b dst.b,src **Operation:** $dst(0) \leftarrow dst(0) OR src(b)$ or $dst(b) \leftarrow dst(b) OR src(0)$ The specified bit of the source (or the destination) is logically ORed with bit zero (LSB) of the destination (or the source). The resulting bit value is stored in the specified bit of the destination. No other bits of the destination are affected. The source is unaffected. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. S: Cleared to "0".V: Undefined.D: Unaffected.H: Unaffected. ### Format: | | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |---|-----|-------------|-----|-------|--------|-----------------|--------------------|--------------------| | | opc | dst b 0 | src | 3 | 6 | 07 | r0 | Rb | | _ | | | | | | | | | | L | орс | src b 1 | dst | 3 | 6 | 07 | Rb | r0 | **NOTE**: In the second byte of the 3-byte instruction formats, the destination (or source) address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit. **Examples:** Given: R1 = 07H and register 01H = 03H: BOR R1, 01H.1 $\rightarrow$ R1 = 07H, register 01H = 03H BOR 01H.2, R1 $\rightarrow$ Register 01H = 07H, R1 = 07H In the first example, destination working register R1 contains the value 07H (00000111B) and source register 01H the value 03H (00000011B). The statement "BOR R1,01H.1" logically ORs bit one of register 01H (source) with bit zero of R1 (destination). This leaves the same value (07H) in working register R1. In the second example, destination register 01H contains the value 03H (00000011B) and the source working register R1 the value 07H (00000111B). The statement "BOR 01H.2,R1" logically ORs bit two of register 01H (destination) with bit zero of R1 (source). This leaves the value 07H in register 01H. # **BTJRF** — Bit Test, Jump Relative on False BTJRF dst,src.b **Operation:** If src(b) is a "0", then $PC \leftarrow PC + dst$ The specified bit within the source operand is tested. If it is a "0", the relative address is added to the program counter and control passes to the statement whose address is now in the PC; otherwise, the instruction following the BTJRF instruction is executed. Flags: No flags are affected. Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-------------|-----|-------|--------|--------|------------|------| | | (Note 1) | | | | (Hex) | <u>dst</u> | src | | орс | src b 0 | dst | 3 | 10 | 37 | RA | rb | **NOTE:** In the second byte of the instruction format, the source address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Example:** Given: R1 = 07H: BTJRF SKIP,R1.3 $\rightarrow$ PC jumps to SKIP location If working register R1 contains the value 07H (00000111B), the statement "BTJRF SKIP,R1.3" tests bit 3. Because it is "0", the relative address is added to the PC and the PC jumps to the memory location pointed to by the SKIP. (Remember that the memory location must be within the allowed range of + 127 to - 128.) # **BTJRT** — Bit Test, Jump Relative on True BTJRT dst,src.b **Operation:** If src(b) is a "1", then $PC \leftarrow PC + dst$ The specified bit within the source operand is tested. If it is a "1", the relative address is added to the program counter and control passes to the statement whose address is now in the PC; otherwise, the instruction following the BTJRT instruction is executed. **Flags:** No flags are affected. Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-------------|-----|-------|--------|--------|------------|------| | | (Note 1) | | | | (Hex) | <u>dst</u> | src | | орс | src b 1 | dst | 3 | 10 | 37 | RA | rb | **NOTE:** In the second byte of the instruction format, the source address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Example:** Given: R1 = 07H: BTJRT SKIP,R1.1 If working register R1 contains the value 07H (00000111B), the statement "BTJRT SKIP,R1.1" tests bit one in the source register (R1). Because it is a "1", the relative address is added to the PC and the PC jumps to the memory location pointed to by the SKIP. (Remember that the memory location must be within the allowed range of + 127 to - 128.) ### **BXOR** — Bit XOR BXOR dst,src.b dst.b,src **Operation:** $dst(0) \leftarrow dst(0) XOR src(b)$ or $dst(b) \leftarrow dst(b) XOR src(0)$ The specified bit of the source (or the destination) is logically exclusive-ORed with bit zero (LSB) of the destination (or source). The result bit is stored in the specified bit of the destination. No other bits of the destination are affected. The source is unaffected. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. S: Cleared to "0".V: Undefined.D: Unaffected.H: Unaffected. #### Format: | | | | | Byt | es Cycl | es Opcoo<br>(Hex) | | r Mode<br><u>src</u> | |---|-----|-------------|-----|-----|---------|-------------------|----|----------------------| | | орс | dst b 0 | src | 3 | 6 | 27 | r0 | Rb | | _ | | | | | | | | | | | орс | src b 1 | dst | 3 | 6 | 27 | Rb | r0 | **NOTE**: In the second byte of the 3-byte instruction formats, the destination (or source) address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Examples:** Given: R1 = 07H (00000111B) and register 01H = 03H (00000011B): BXOR R1,01H.1 $\rightarrow$ R1 = 06H, register 01H = 03H BXOR 01H.2,R1 $\rightarrow$ Register 01H = 07H, R1 = 07H In the first example, destination working register R1 has the value 07H (00000111B) and source register 01H has the value 03H (00000011B). The statement "BXOR R1,01H.1" exclusive-ORs bit one of register 01H (source) with bit zero of R1 (destination). The result bit value is stored in bit zero of R1, changing its value from 07H to 06H. The value of source register 01H is unaffected. ## **CALL** — Call Procedure CALL dst **Operation:** SP $\leftarrow$ SP – 1 $\begin{array}{cccc} @SP & \leftarrow & PCL \\ SP & \leftarrow & SP -1 \\ @SP & \leftarrow & PCH \\ PC & \leftarrow & dst \end{array}$ The current contents of the program counter are pushed onto the top of the stack. The program counter value used is the address of the first instruction following the CALL instruction. The specified destination address is then loaded into the program counter and points to the first instruction of a procedure. At the end of the procedure the return instruction (RET) can be used to return to the original program flow. RET pops the top of the stack back into the program counter. **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | opc | dst | ] 3 | 14 | F6 | DA | | opc | dst | 2 | 12 | F4 | IRR | | орс | dst | 2 | 14 | D4 | IA | **Examples:** Given: R0 = 35H, R1 = 21H, PC = 1A47H, and SP = 0002H: CALL 3521H $\rightarrow$ SP = 0000H (Memory locations 0000H = 1AH, 0001H = 4AH, where 4AH is the address that follows the instruction.) CALL @RR0 $\rightarrow$ SP = 0000H (0000H = 1AH, 0001H = 49H) CALL #40H $\rightarrow$ SP = 0000H (0000H = 1AH, 0001H = 49H) In the first example, if the program counter value is 1A47H and the stack pointer contains the value 0002H, the statement "CALL 3521H" pushes the current PC value onto the top of the stack. The stack pointer now points to memory location 0000H. The PC is then loaded with the value 3521H, the address of the first instruction in the program sequence to be executed. If the contents of the program counter and stack pointer are the same as in the first example, the statement "CALL @RR0" produces the same result except that the 49H is stored in stack location 0001H (because the two-byte instruction format was used). The PC is then loaded with the value 3521H, the address of the first instruction in the program sequence to be executed. Assuming that the contents of the program counter and stack pointer are the same as in the first example, if program address 0040H contains 35H and program address 0041H contains 21H, the statement "CALL #40H" produces the same result as in the second example. # **CCF** — Complement Carry Flag **CCF** **Operation:** $C \leftarrow NOT C$ The carry flag (C) is complemented. If C = "1", the value of the carry flag is changed to logic zero; if C = 0, the value of the carry flag is changed to logic one. Flags: C: Complemented. No other flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | орс | 1 | 4 | EF | **Example:** Given: The carry flag = "0": CCF If the carry flag = "0", the CCF instruction complements it in the FLAGS register (0D5H), changing its value from logic zero to logic one. ### CLR — Clear CLR dst **Operation:** $dst \leftarrow "0"$ The destination location is cleared to "0". **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | В0 | R | | | | | 4 | B1 | IR | **Examples:** Given: Register 00H = 4FH, register 01H = 02H, and register 02H = 5EH: CLR 00H $\rightarrow$ Register 00H = 00H CLR @01H $\rightarrow$ Register 01H = 02H, register 02H = 00H In Register (R) addressing mode, the statement "CLR 00H" clears the destination register 00H value to 00H. In the second example, the statement "CLR @01H" uses Indirect Register (IR) addressing mode to clear the 02H register value to 00H. # $\color{red}\textbf{COM} - \textbf{Complement}$ COM dst **Operation:** $dst \leftarrow NOT dst$ The contents of the destination location are complemented (one's complement); all "1s" are changed to "0s", and vice-versa. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Always reset to "0". **D:** Unaffected. H: Unaffected. #### Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | 60 | R | | | | | 4 | 61 | IR | **Examples:** Given: R1 = 07H and register 07H = 0F1H: COM R1 $\rightarrow$ R1 = 0F8H COM @R1 $\rightarrow$ R1 = 07H, register 07H = 0EH In the first example, destination working register R1 contains the value 07H (00000111B). The statement "COM R1" complements all the bits in R1: all logic ones are changed to logic zeros, and vice-versa, leaving the value 0F8H (11111000B). In the second example, Indirect Register (IR) addressing mode is used to complement the value of destination register 07H (11110001B), leaving the new value 0EH (00001110B). ## **CP** — Compare CP dst,src **Operation:** dst – src The source operand is compared to (subtracted from) the destination operand, and the appropriate flags are set accordingly. The contents of both operands are unaffected by the comparison. Compansor Flags: C: Set if a "borrow" occurred (src > dst); cleared otherwise. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred; cleared otherwise. D: Unaffected.H: Unaffected. #### Format: | | | | Byte | s Cycles | Opcode<br>(Hex) | Addı<br><u>dst</u> | Mode<br><u>src</u> | |-----|--------------|-----|------|----------|-----------------|--------------------|--------------------| | орс | dst <br>src | | 2 | 4 | A2 | r | r | | | | | | 6 | А3 | r | lr | | орс | src | dst | 3 | 6 | A4 | R | R | | | | | | 6 | A5 | R | IR | | орс | dst | src | 3 | 6 | A6 | R | IM | ### **Examples:** 1. Given: R1 = 02H and R2 = 03H: CP R1,R2 $\rightarrow$ Set the C and S flags Destination working register R1 contains the value 02H and source register R2 contains the value 03H. The statement "CP R1,R2" subtracts the R2 value (source/subtrahend) from the R1 value (destination/minuend). Because a "borrow" occurs and the difference is negative, C and S are "1". 2. Given: R1 = 05H and R2 = 0AH: CP R1,R2 JP UGE,SKIP INC R1 SKIP LD R3,R1 In this example, destination working register R1 contains the value 05H which is less than the contents of the source working register R2 (0AH). The statement "CP R1,R2" generates C = "1" and the JP instruction does not jump to the SKIP location. After the statement "LD R3,R1" executes, the value 06H remains in working register R3. ## **CPIJE** — Compare, Increment, and Jump on Equal CPIJE dst,src,RA **Operation:** If dst - src = "0", $PC \leftarrow PC + RA$ No flags are affected. $lr \leftarrow lr + 1$ The source operand is compared to (subtracted from) the destination operand. If the result is "0", the relative address is added to the program counter and control passes to the statement whose address is now in the program counter. Otherwise, the instruction immediately following the CPIJE instruction is executed. In either case, the source pointer is incremented by one before the next instruction is executed. Format: Flags: | | | | | E | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----|-----|----|---|-------|--------|--------|------------|------| | | | | | | | | (Hex) | <u>dst</u> | src | | орс | src | dst | RA | | 3 | 12 | C2 | r | Ir | **NOTE:** Execution time is 18 cycles if the jump is taken or 16 cycles if it is not taken. **Example:** Given: R1 = 02H, R2 = 03H, and register 03H = 02H: CPIJE R1,@R2,SKIP $\rightarrow$ R2 = 04H, PC jumps to SKIP location In this example, working register R1 contains the value 02H, working register R2 the value 03H, and register 03 contains 02H. The statement "CPIJE R1,@R2,SKIP" compares the @R2 value 02H (00000010B) to 02H (00000010B). Because the result of the comparison is *equal*, the relative address is added to the PC and the PC then jumps to the memory location pointed to by SKIP. The source register (R2) is incremented by one, leaving a value of 04H. (Remember that the memory location must be within the allowed range of + 127 to - 128.) ### **CPIJNE** — Compare, Increment, and Jump on Non-Equal CPIJNE dst,src,RA **Operation:** If dst - src "0", $PC \leftarrow PC + RA$ $lr \leftarrow lr + 1$ The source operand is compared to (subtracted from) the destination operand. If the result is not "0", the relative address is added to the program counter and control passes to the statement whose address is now in the program counter; otherwise the instruction following the CPIJNE instruction is executed. In either case the source pointer is incremented by one before the next instruction. Flags: No flags are affected. Format: | | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----|-----|----|-------|--------|--------|------------|------------| | | | | | | | (Hex) | <u>dst</u> | <u>src</u> | | орс | src | dst | RA | 3 | 12 | D2 | r | lr | **NOTE:** Execution time is 18 cycles if the jump is taken or 16 cycles if it is not taken. **Example:** Given: R1 = 02H, R2 = 03H, and register 03H = 04H: CPIJNE R1,@R2,SKIP $\rightarrow$ R2 = 04H, PC jumps to SKIP location Working register R1 contains the value 02H, working register R2 (the source pointer) the value 03H, and general register 03 the value 04H. The statement "CPIJNE R1,@R2,SKIP" subtracts 04H (00000100B) from 02H (00000010B). Because the result of the comparison is *non-equal*, the relative address is added to the PC and the PC then jumps to the memory location pointed to by SKIP. The source pointer register (R2) is also incremented by one, leaving a value of 04H. (Remember that the memory location must be within the allowed range of + 127 to - 128.) ### **DA** — Decimal Adjust **DA** dst **Operation:** $dst \leftarrow DA dst$ The destination operand is adjusted to form two 4-bit BCD digits following an addition or subtraction operation. For addition (ADD, ADC) or subtraction (SUB, SBC), the following table indicates the operation performed. (The operation is undefined if the destination operand was not the result of a valid addition or subtraction of BCD digits): | Instruction | Carry<br>Before DA | Bits 4–7<br>Value (Hex) | H Flag<br>Before DA | Bits 0–3<br>Value (Hex) | Number Added to Byte | Carry<br>After DA | |-------------|--------------------|-------------------------|---------------------|-------------------------|----------------------|-------------------| | | 0 | 0–9 | 0 | 0–9 | 00 | 0 | | | 0 | 8–0 | 0 | A-F | 06 | 0 | | | 0 | 0–9 | 1 | 0–3 | 06 | 0 | | ADD | 0 | A-F | 0 | 0–9 | 60 | 1 | | ADC | 0 | 9–F | 0 | A-F | 66 | 1 | | | 0 | A-F | 1 | 0–3 | 66 | 1 | | | 1 | 0–2 | 0 | 0–9 | 60 | 1 | | | 1 | 0–2 | 0 | A-F | 66 | 1 | | | 1 | 0–3 | 1 | 0–3 | 66 | 1 | | | 0 | 0–9 | 0 | 0–9 | 00 = -00 | 0 | | SUB | 0 | 0–8 | 1 | 6-F | FA = -06 | 0 | | SBC | 1 | 7–F | 0 | 0–9 | A0 = -60 | 1 | | | 1 | 6–F | 1 | 6-F | 9A = -66 | 1 | **Flags:** C: Set if there was a carry from the most significant bit; cleared otherwise (see table). Z: Set if result is "0"; cleared otherwise. **S:** Set if result bit 7 is set; cleared otherwise. V: Undefined.D: Unaffected.H: Unaffected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | 40 | R | | | | | 1 | <i>1</i> 1 | IR | ## DA — Decimal Adjust **DA** (Continued) **Example:** Given: Working register R0 contains the value 15 (BCD), working register R1 contains 27 (BCD), and address 27H contains 46 (BCD): ADD R1,R0 ; $C \leftarrow "0"$ , $H \leftarrow "0"$ , Bits 4-7 = 3, bits 0-3 = C, $R1 \leftarrow 3CH$ DA R1 ; $R1 \leftarrow 3CH + 06$ If addition is performed using the BCD values 15 and 27, the result should be 42. The sum is incorrect, however, when the binary representations are added in the destination location using standard binary arithmetic: The DA instruction adjusts this result so that the correct BCD representation is obtained: Assuming the same values given above, the statements SUB 27H,R0; $C \leftarrow$ "0", $H \leftarrow$ "0", Bits 4–7 = 3, bits 0–3 = 1 DA @R1 ; $@R1 \leftarrow 31-0$ leave the value 31 (BCD) in address 27H (@R1). # **DEC** — Decrement **DEC** dst **Operation:** $dst \leftarrow dst - 1$ The contents of the destination operand are decremented by one. Flags: C: Unaffected. Z: Set if the result is "0"; cleared otherwise.S: Set if result is negative; cleared otherwise. V: Set if arithmetic overflow occurred; cleared otherwise. **D:** Unaffected. **H:** Unaffected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | 00 | R | | | | | 4 | 01 | IR | **Examples:** Given: R1 = 03H and register 03H = 10H: DEC R1 $\rightarrow$ R1 = 02H DEC @R1 $\rightarrow$ Register 03H = 0FH In the first example, if working register R1 contains the value 03H, the statement "DEC R1" decrements the hexadecimal value by one, leaving the value 02H. In the second example, the statement "DEC @R1" decrements the value 10H contained in the destination register 03H by one, leaving the value 0FH. ### **DECW** — Decrement Word **DECW** dst **Operation:** $dst \leftarrow dst - 1$ The contents of the destination location (which must be an even address) and the operand following that location are treated as a single 16-bit value that is decremented by one. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred; cleared otherwise. D: Unaffected.H: Unaffected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 8 | 80 | RR | | | | | 8 | 81 | IR | **Examples:** Given: R0 = 12H, R1 = 34H, R2 = 30H, register 30H = 0FH, and register 31H = 21H: DECW RR0 $\rightarrow$ R0 = 12H, R1 = 33H DECW @R2 $\rightarrow$ Register 30H = 0FH, register 31H = 20H In the first example, destination register R0 contains the value 12H and register R1 the value 34H. The statement "DECW RR0" addresses R0 and the following operand R1 as a 16-bit word and decrements the value of R1 by one, leaving the value 33H. **NOTE:** A system malfunction may occur if you use a Zero flag (FLAGS.6) result together with a DECW instruction. To avoid this problem, we recommend that you use DECW as shown in the following example: LOOP: DECW RR0 LD R2,R1 OR R2,R0 JR NZ,LOOP ## **DI** — Disable Interrupts DI **Operation:** SYM $(0) \leftarrow 0$ Bit zero of the system mode control register, SYM.0, is cleared to "0", globally disabling all interrupt processing. Interrupt requests will continue to set their respective interrupt pending bits, but the CPU will not service them while interrupt processing is disabled. Flags: No flags are affected. Format: | | Byte | s Cycle | es Opcode<br>(Hex) | |-----|------|---------|--------------------| | орс | 1 | 4 | 8F | **Example:** Given: SYM = 01H: DI If the value of the SYM register is 01H, the statement "DI" leaves the new value 00H in the register and clears SYM.0 to "0", disabling interrupt processing. Before changing IMR, interrupt pending and interrupt source control register, be sure DI state. ### DIV — Divide (Unsigned) **DIV** dst,src Operation: dst ÷ src $\mathsf{dst} \; (\mathsf{UPPER}) \leftarrow \mathsf{REMAINDER} \\ \mathsf{dst} \; (\mathsf{LOWER}) \leftarrow \mathsf{QUOTIENT} \\$ The destination operand (16 bits) is divided by the source operand (8 bits). The quotient (8 bits) is stored in the lower half of the destination. The remainder (8 bits) is stored in the upper half of the destination. When the quotient is $\geq 2^8$ , the numbers stored in the upper and lower halves of the destination for quotient and remainder are incorrect. Both operands are treated as unsigned integers. Flags: C: Set if the V flag is set and quotient is between $2^8$ and $2^9 - 1$ ; cleared otherwise. Z: Set if divisor or quotient = "0"; cleared otherwise.S: Set if MSB of quotient = "1"; cleared otherwise. **V:** Set if quotient is $\geq 2^8$ or if divisor = "0"; cleared otherwise. **D:** Unaffected. **H:** Unaffected. Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----|-----|-------|--------|--------|------------|------| | | | | | | (Hex) | <u>dst</u> | src | | орс | src | dst | 3 | 26/10 | 94 | RR | R | | | | | | 26/10 | 95 | RR | IR | | | | | | 26/10 | 96 | RR | IM | NOTE: Execution takes 10 cycles if the divide-by-zero is attempted; otherwise it takes 26 cycles. **Examples:** Given: R0 = 10H, R1 = 03H, R2 = 40H, register 40H = 80H: DIV RR0,R2 $\rightarrow$ R0 = 03H, R1 = 40H DIV RR0,@R2 $\rightarrow$ R0 = 03H, R1 = 20H DIV RR0,#20H $\rightarrow$ R0 = 03H, R1 = 80H In the first example, destination working register pair RR0 contains the values 10H (R0) and 03H (R1), and register R2 contains the value 40H. The statement "DIV RR0,R2" divides the 16-bit RR0 value by the 8-bit value of the R2 (source) register. After the DIV instruction, R0 contains the value 03H and R1 contains 40H. The 8-bit remainder is stored in the upper half of the destination register RR0 (R0) and the quotient in the lower half (R1). ## **DJNZ** — Decrement and Jump if Non-Zero **DJNZ** r,dst **Operation:** $r \leftarrow r - 1$ If $r \neq 0$ , PC $\leftarrow$ PC + dst The working register being used as a counter is decremented. If the contents of the register are not logic zero after decrementing, the relative address is added to the program counter and control passes to the statement whose address is now in the PC. The range of the relative address is +127 to -128, and the original value of the PC is taken to be the address of the instruction byte following the DJNZ statement. NOTE: In case of using DJNZ instruction, the working register being used as a counter should be set at the one of location 0C0H to 0CFH with SRP, SRP0, or SRP1 instruction. Flags: No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |---------|-----|-------|----------------|-----------------|-------------------------| | r opc | dst | 2 | 8 (jump taken) | rA | RA | | | | | 8 (no jump) | r = 0 to F | | **Example:** Given: R1 = 02H and LOOP is the label of a relative address: SRP #0C0H DJNZ R1,LOOP DJNZ is typically used to control a "loop" of instructions. In many cases, a label is used as the destination operand instead of a numeric relative address value. In the example, working register R1 contains the value 02H, and LOOP is the label for a relative address. The statement "DJNZ R1, LOOP" decrements register R1 by one, leaving the value 01H. Because the contents of R1 after the decrement are non-zero, the jump is taken to the relative address specified by the LOOP label. ## **EI** — Enable Interrupts ΕI Operation: SYM (0) ← 1 > An EI instruction sets bit zero of the system mode register, SYM.0 to "1". This allows interrupts to be serviced as they occur (assuming they have highest priority). If an interrupt's pending bit was set while interrupt processing was disabled (by executing a DI instruction), it will be serviced when you execute the EI instruction. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | орс | 1 | 4 | 9F | Example: Given: SYM = 00H: ΕI If the SYM register contains the value 00H, that is, if interrupts are currently disabled, the statement "EI" sets the SYM register to 01H, enabling all interrupts. (SYM.0 is the enable bit for global interrupt processing.) ### **ENTER** — Enter ### **ENTER** **Operation:** SP $\leftarrow$ SP -2 $\begin{array}{cccc} @SP & \leftarrow & IP \\ IP & \leftarrow & PC \\ PC & \leftarrow & @IP \\ IP & \leftarrow & IP+2 \end{array}$ This instruction is useful when implementing threaded-code languages. The contents of the instruction pointer are pushed to the stack. The program counter (PC) value is then written to the instruction pointer. The program memory word that is pointed to by the instruction pointer is loaded into the PC, and the instruction pointer is incremented by two. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | орс | 1 | 14 | 1F | **Example:** The diagram below shows one example of how to use an ENTER statement. ### **EXIT** — Exit ### **EXIT** This instruction is useful when implementing threaded-code languages. The stack value is popped and loaded into the instruction pointer. The program memory word that is pointed to by the instruction pointer is then loaded into the program counter, and the instruction pointer is incremented by two. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode (Hex) | |-----|-------|---------------------|--------------| | орс | 1 | 14 (internal stack) | 2F | | | | 16 (internal stack) | | **Example:** The diagram below shows one example of how to use an EXIT statement. # **IDLE** — Idle Operation ### **IDLE** #### Operation: The IDLE instruction stops the CPU clock while allowing system clock oscillation to continue. Idle mode can be released by an interrupt request (IRQ) or an external reset operation. In application programs, a IDLE instruction must be immediately followed by at least three NOP instructions. This ensures an adequate time interval for the clock to stabilize before the next instruction is executed. If three or more NOP instructons are not used after IDLE instruction, leakage current could be flown because of the floating state in the internal bus. Flags: No flags are affected. Format: | | Bytes | s Cycles | Cycles Opcode | | | |-----|-------|----------|---------------|------------|-----| | | | | (Hex) | <u>dst</u> | src | | орс | 1 | 4 | 6F | _ | _ | **Example:** The instruction IDLE ; stops the CPU clock but not the system clock NOP NOP NOP ## **INC** — Increment INC dst **Operation:** $dst \leftarrow dst + 1$ The contents of the destination operand are incremented by one. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred; cleared otherwise. D: Unaffected.H: Unaffected. #### Format: | | | Byt | es Cycle | s Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----------|-----|-----|----------|-------------------|-------------------------| | dst opc | | 1 | 4 | rE | r | | | | | | r = 0 to F | | | | | | | | | | орс | dst | 2 | 2 4 | 20 | R | | | | | 4 | 21 | IR | **Examples:** Given: R0 = 1BH, register 00H = 0CH, and register 1BH = 0FH: INC R0 $\rightarrow$ R0 = 1CH INC 00H $\rightarrow$ Register 00H = 0DH INC @R0 $\rightarrow$ R0 = 1BH, register 01H = 10H In the first example, if destination working register R0 contains the value 1BH, the statement "INC $\,$ R0" leaves the value 1CH in that same register. The next example shows the effect an INC instruction has on register 00H, assuming that it contains the value 0CH. In the third example, INC is used in Indirect Register (IR) addressing mode to increment the value of register 1BH from 0FH to 10H. ### **INCW** — Increment Word **INCW** dst **Operation:** $dst \leftarrow dst + 1$ The contents of the destination (which must be an even address) and the byte following that location are treated as a single 16-bit value that is incremented by one. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred; cleared otherwise. **D:** Unaffected. **H:** Unaffected. Format: | | | Byt | es ( | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-----|------|--------|-----------------|-------------------------| | орс | dst | 2 | | 8 | A0 | RR | | | | | | 8 | A1 | IR | **Examples:** Given: R0 = 1AH, R1 = 02H, register 02H = 0FH, and register 03H = 0FFH: INCW RR0 $\rightarrow$ R0 = 1AH, R1 = 03H INCW @R1 $\rightarrow$ Register 02H = 10H, register 03H = 00H In the first example, the working register pair RR0 contains the value 1AH in register R0 and 02H in register R1. The statement "INCW RR0" increments the 16-bit destination by one, leaving the value 03H in register R1. In the second example, the statement "INCW @R1" uses Indirect Register (IR) addressing mode to increment the contents of general register 03H from 0FH to 00H and register 02H from 0FH to 10H. **NOTE:** A system malfunction may occur if you use a Zero (Z) flag (FLAGS.6) result together with an INCW instruction. To avoid this problem, we recommend that you use INCW as shown in the following example: LOOP: INCW RR0 LD R2,R1 OR R2,R0 JR NZ,LOOP ## IRET — Interrupt Return IRET (Normal) IRET (Fast) **Operation:** $FLAGS \leftarrow @SP \qquad PC \leftrightarrow IP$ $SP \leftarrow SP + 1$ FLAGS $\leftarrow$ FLAGS' $PC \leftarrow @SP \qquad FIS \leftarrow 0$ $SP \leftarrow SP + 2$ $SYM(0) \leftarrow 1$ This instruction is used at the end of an interrupt service routine. It restores the flag register and the program counter. It also re-enables global interrupts. A "normal IRET" is executed only if the fast interrupt status bit (FIS, bit one of the FLAGS register, 0D5H) is cleared (= "0"). If a fast interrupt occurred, IRET clears the FIS bit that was set at the beginning of the service routine. Flags: All flags are restored to their original settings (that is, the settings before the interrupt occurred). #### Format: | IRET<br>(Normal) | Bytes | Cycles | Opcode (Hex) | |------------------|-------|-----------------------------------------|--------------| | орс | 1 | 10 (internal stack) 12 (internal stack) | BF | | IRET<br>(Fast) | Bytes | Cycles | Opcode (Hex) | | орс | 1 | 6 | BF | ### Example: In the figure below, the instruction pointer is initially loaded with 100H in the main program before interrupts are enabled. When an interrupt occurs, the program counter and instruction pointer are swapped. This causes the PC to jump to address 100H and the IP to keep the return address. The last instruction in the service routine normally is a jump to IRET at address FFH. This causes the instruction pointer to be loaded with 100H "again" and the program counter to jump back to the main program. Now, the next interrupt can occur and the IP is still correct at 100H. | 0H | | |------|---------------------------------| | FFH | IRET | | 100H | Interrupt<br>Service<br>Routine | | | JP to FFH | | FFFH | | #### NOTE: In the fast interrupt example above, if the last instruction is not a jump to IRET, you must pay attention to the order of the last two instructions. The IRET cannot be immediately proceeded by a clearing of the interrupt status (as with a reset of the IPR register). ### JP — Jump JP cc,dst (Conditional) JP dst (Unconditional) **Operation:** If cc is true, $PC \leftarrow dst$ The conditional JUMP instruction transfers program control to the destination address if the condition specified by the condition code (cc) is true; otherwise, the instruction following the JP instruction is executed. The unconditional JP simply replaces the contents of the PC with the contents of the specified register pair. Control then passes to the statement addressed by the PC. Flags: No flags are affected. Format: (1) | | (2) | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |---|----------|-----|----|-------|--------|-----------------|-------------------------| | | cc opc | d | st | 3 | 8 | ccD | DA | | - | | | | | | cc = 0 to F | | | | opc | dst | | 2 | 8 | 30 | IRR | #### NOTES: - 1. The 3-byte format is used for a conditional jump and the 2-byte format for an unconditional jump. - 2. In the first byte of the three-byte instruction format (conditional jump), the condition code and the opcode are both four bits. ### **Examples:** Given: The carry flag (C) = "1", register 00 = 01H, and register 01 = 20H: JP C,LABEL\_W $$\rightarrow$$ LABEL\_W = 1000H, PC = 1000H JP @00H $\rightarrow$ PC = 0120H The first example shows a conditional JP. Assuming that the carry flag is set to "1", the statement "JP C,LABEL\_W" replaces the contents of the PC with the value 1000H and transfers control to that location. Had the carry flag not been set, control would then have passed to the statement immediately following the JP instruction. The second example shows an unconditional JP. The statement "JP @00" replaces the contents of the PC with the contents of the register pair 00H and 01H, leaving the value 0120H. ### JR — Jump Relative JR cc,dst **Operation:** If cc is true, $PC \leftarrow PC + dst$ If the condition specified by the condition code (cc) is true, the relative address is added to the program counter and control passes to the statement whose address is now in the program counter; otherwise, the instruction following the JR instruction is executed. (See list of condition codes). The range of the relative address is +127, -128, and the original value of the program counter is taken to be the address of the first instruction byte following the JR statement. Flags: No flags are affected. Format: | (1) | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |----------|-----|---|-------|--------|-----------------|-------------------------| | cc opc | dst | | 2 | 6 | ссВ | RA | | | | - | | | cc = 0 to F | | **NOTE**: In the first byte of the two-byte instruction format, the condition code and the opcode are each four bits. **Example:** Given: The carry flag = "1" and LABEL\_X = 1FF7H: JR $$C,LABEL_X \rightarrow PC = 1FF7H$$ If the carry flag is set (that is, if the condition code is true), the statement "JR C,LABEL\_X" will pass control to the statement whose address is now in the PC. Otherwise, the program instruction following the JR would be executed. ## LD — Load **LD** dst,src **Operation:** $dst \leftarrow src$ The contents of the source are loaded into the destination. The source's contents are unaffected. Flags: No flags are affected. Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----------|-----------|-----|-------|--------|-----------------|--------------------|--------------------| | dst opc | src | | 2 | 4 | rC | r | IM | | | | | | 4 | r8 | r | R | | src opc | dst | | 2 | 4 | r9 | R | r | | | | | | | r = 0 to F | | | | орс | dst src | | 2 | 4 | C7 | r | lr | | | | | | 4 | D7 | lr | r | | орс | src | dst | 3 | 6 | E4 | R | R | | | | | • | 6 | E5 | R | IR | | орс | dst | src | 3 | 6 | E6 | R | IM | | | | | | 6 | D6 | IR | IM | | opc | src | dst | 3 | 6 | F5 | IR | R | | орс | dst src | Х | 3 | 6 | 87 | r | x [r] | | орс | src dst | х | 3 | 6 | 97 | x [r] | r | ### LD — Load LD (Continued) LD $R0,\#LOOP[R1] \rightarrow$ **Examples:** Given: R0 = 01H, R1 = 0AH, register 00H = 01H, register 01H = 20H, register 02H = 02H, LOOP = 30H, and register 3AH = 0FFH: LD R0 = 10HR0,#10H LD R0,01H R0 = 20H, register 01H = 20H $\rightarrow$ Register 01H = 01H, R0 = 01HLD 01H,R0 $\rightarrow$ R1 = 20H, R0 = 01HLD R1,@R0 $\rightarrow$ R0 = 01H, R1 = 0AH, register 01H = 0AHLD @R0,R1 $\rightarrow$ Register 00H = 20H, register 01H = 20H LD 00H,01H $\rightarrow$ LD 02H,@00H $\rightarrow$ Register 02H = 20H, register 00H = 01H LD Register 00H = 0AH 00H,#0AH $\rightarrow$ LD @00H,#10H Register 00H = 01H, register 01H = 10H $\rightarrow$ LD @00H,02H Register 00H = 01H, register 01H = 02, register 02H = 02H $\rightarrow$ R0 = 0FFH, R1 = 0AH LD #LOOP[R0],R1 $\rightarrow$ Register 31H = 0AH, R0 = 01H, R1 = 0AH ### LDB — Load Bit **LDB** dst,src.b LDB dst.b,src **Operation:** $dst(0) \leftarrow src(b)$ or $dst(b) \leftarrow src(0)$ The specified bit of the source is loaded into bit zero (LSB) of the destination, or bit zero of the source is loaded into the specified bit of the destination. No other bits of the destination are affected. The source is unaffected. **Flags:** No flags are affected. Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-------------|-----|-------|--------|--------|------------|------------| | | | | | | (Hex) | <u>dst</u> | <u>src</u> | | орс | dst b 0 | src | 3 | 6 | 47 | r0 | Rb | | | | | | | | | | | орс | src b 1 | dst | 3 | 6 | 47 | Rb | r0 | | opc | SICIDII | นธเ | 3 | U | 47 | Nυ | 10 | **NOTE**: In the second byte of the instruction formats, the destination (or source) address is four bits, the bit address 'b' is three bits, and the LSB address value is one bit in length. **Examples:** Given: R0 = 06H and general register 00H = 05H: LDB R0,00H.2 $\rightarrow$ R0 = 07H, register 00H = 05H LDB 00H.0,R0 $\rightarrow$ R0 = 06H, register 00H = 04H In the first example, destination working register R0 contains the value 06H and the source general register 00H the value 05H. The statement "LD R0,00H.2" loads the bit two value of the 00H register into bit zero of the R0 register, leaving the value 07H in register R0. In the second example, 00H is the destination register. The statement "LD 00H.0,R0" loads bit zero of register R0 to the specified bit (bit zero) of the destination register, leaving 04H in general register 00H. # LDC/LDE — Load Memory LDC/LDE dst,src **Operation:** $dst \leftarrow src$ This instruction loads a byte from program or data memory into a working register or vice-versa. The source values are unaffected. LDC refers to program memory and LDE to data memory. The assembler makes 'Irr' or 'rr' values an even number for program memory and odd an odd number for data memory. Flags: No flags are affected. #### Format: | | | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----|------------|-----------------|-----------------|-------|--------|-----------------|--------------------|--------------------| | 1. | орс | dst src | | | 2 | 10 | C3 | r | Irr | | 2. | орс | src dst | | | 2 | 10 | D3 | Irr | r | | 3. | орс | dst src | XS | ] | 3 | 12 | E7 | r | XS [rr] | | 4. | орс | src dst | XS | ] | 3 | 12 | F7 | XS [rr] | r | | 5. | орс | dst src | $XL_L$ | XL <sub>H</sub> | 4 | 14 | A7 | r | XL [rr] | | 6. | орс | src dst | $XL_L$ | XL <sub>H</sub> | 4 | 14 | В7 | XL [rr] | r | | 7. | орс | dst 0000 | $DA_L$ | DA <sub>H</sub> | 4 | 14 | A7 | r | DA | | 8. | орс | src 0000 | DA <sub>L</sub> | DA <sub>H</sub> | 4 | 14 | В7 | DA | r | | 9. | орс | dst 0001 | DA <sub>L</sub> | DA <sub>H</sub> | 4 | 14 | A7 | r | DA | | 10. | орс | src 0001 | DA <sub>L</sub> | DA <sub>H</sub> | 4 | 14 | В7 | DA | r | #### **NOTES** - 1. The source (src) or working register pair [rr] for formats 5 and 6 cannot use register pair 0-1. - 2. For formats 3 and 4, the destination address 'XS [rr]' and the source address 'XS [rr]' are each one byte. - 3. For formats 5 and 6, the destination address 'XL [rr] and the source address 'XL [rr]' are each two bytes. - 4. The DA and r source values for formats 7 and 8 are used to address program memory; the second set of values, used in formats 9 and 10, are used to address data memory. ## LDC/LDE — Load Memory LDC/LDE (Continued) **Examples:** Given: R0 = 11H, R1 = 34H, R2 = 01H, R3 = 04H; Program memory locations 0103H = 4FH, 0104H = 1A, 0105H = 6DH, and 1104H = 88H. External data memory locations 0103H = 5FH, 0104H = 2AH, 0105H = 7DH, and 1104H = 98H: LDC R0,@RR2 : R0 ← contents of program memory location 0104H ; R0 = 1AH, R2 = 01H, R3 = 04H LDE R0,@RR2 ; R0 ← contents of external data memory location 0104H ; R0 = 2AH, R2 = 01H, R3 = 04H LDC (note) @RR2,R0 ; 11H (contents of R0) is loaded into program memory location 0104H (RR2), ; working registers R0, R2, R3 → no change LDE @RR2,R0 ; 11H (contents of R0) is loaded into external data memory ; location 0104H (RR2), working registers R0, R2, R3 → no change LDC R0,#01H[RR2] : R0 ← contents of program memory location 0105H (01H + RR2). R0 = 6DH, R2 = 01H, R3 = 04H LDE R0,#01H[RR2]; R0 ← contents of external data memory location 0105H (01H + RR2), R0 = 7DH, R2 = 01H, R3 = 04H LDC (note) #01H[RR2],R0 ; 11H (contents of R0) is loaded into program memory location 0105H (01H + 0104H) LDE #01H[RR2],R0 ; 11H (contents of R0) is loaded into external data memory location 0105H (01H + 0104H) LDC R0,#1000H[RR2]; R0 ← contents of program memory location 1104H (1000H + 0104H), R0 = 88H, R2 = 01H, R3 = 04H LDE R0,#1000H[RR2]; R0 ← contents of external data memory location 1104H (1000H + 0104H), R0 = 98H, R2 = 01H, R3 = 04H LDC R0,1104H ; R0 ← contents of program memory location 1104H, R0 = 88H LDE R0,1104H ; R0 ← contents of external data memory location 1104H, R0 = 98H LDC (note) 1105H,R0 ; 11H (contents of R0) is loaded into program memory location $1105H, (1105H) \leftarrow 11H$ LDE 1105H,R0 ; 11H (contents of R0) is loaded into external data memory : location 1105H. (1105H) ← 11H **NOTE:** These instructions are not supported by masked ROM type devices. ## LDCD/LDED — Load Memory and Decrement LDCD/LDED dst,src **Operation:** $dst \leftarrow src$ $rr \leftarrow rr - 1$ These instructions are used for user stacks or block transfers of data from program or data memory to the register file. The address of the memory location is specified by a working register pair. The contents of the source location are loaded into the destination location. The memory address is then decremented. The contents of the source are unaffected. LDCD references program memory and LDED references external data memory. The assembler makes 'Irr' an even number for program memory and an odd number for data memory. **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----------|-------|--------|--------|------------|------| | | | | | (Hex) | <u>dst</u> | src | | орс | dst src | 2 | 10 | E2 | r | Irr | **Examples:** Given: R6 = 10H, R7 = 33H, R8 = 12H, program memory location 1033H = 0CDH, and external data memory location 1033H = 0DDH: LDCD R8,@RR6 ; 0CDH (contents of program memory location 1033H) is loaded ; into R8 and RR6 is decremented by one ; R8 = 0CDH, R6 = 10H, R7 = 32H (RR6 $\leftarrow$ RR6 - 1) LDED R8,@RR6 ; 0DDH (contents of data memory location 1033H) is loaded ; into R8 and RR6 is decremented by one (RR6 $\leftarrow$ RR6 – 1) ; R8 = 0DDH, R6 = 10H, R7 = 32H ### LDCI/LDEI — Load Memory and Increment LDCI/LDEI dst,src **Operation:** $dst \leftarrow src$ $rr \leftarrow rr + 1$ These instructions are used for user stacks or block transfers of data from program or data memory to the register file. The address of the memory location is specified by a working register pair. The contents of the source location are loaded into the destination location. The memory address is then incremented automatically. The contents of the source are unaffected. LDCI refers to program memory and LDEI refers to external data memory. The assembler makes 'Irr' even for program memory and odd for data memory. **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----------|-------|--------|--------|------------|------------| | | | | | (Hex) | <u>dst</u> | <u>src</u> | | орс | dst src | 2 | 10 | E3 | r | Irr | **Examples:** Given: R6 = 10H, R7 = 33H, R8 = 12H, program memory locations 1033H = 0CDH and 1034H = 0C5H; external data memory locations 1033H = 0DDH and 1034H = 0D5H: LDCI R8,@RR6 ; 0CDH (contents of program memory location 1033H) is loaded ; into R8 and RR6 is incremented by one (RR6 $\leftarrow$ RR6 + 1) ; R8 = 0CDH, R6 = 10H, R7 = 34H LDEI R8,@RR6 ; 0DDH (contents of data memory location 1033H) is loaded ; into R8 and RR6 is incremented by one (RR6 $\leftarrow$ RR6 + 1) ; R8 = 0DDH, R6 = 10H, R7 = 34H ### LDCPD/LDEPD — Load Memory with Pre-Decrement LDCPD/ LDEPD dst,src Operation: $rr \leftarrow rr - 1$ $dst \,\leftarrow\, src$ These instructions are used for block transfers of data from program or data memory from the register file. The address of the memory location is specified by a working register pair and is first decremented. The contents of the source location are then loaded into the destination location. The contents of the source are unaffected. LDCPD refers to program memory and LDEPD refers to external data memory. The assembler makes 'Irr' an even number for program memory and an odd number for external data memory. **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----------|-------|--------|--------|------------|------------| | | | | | (Hex) | <u>dst</u> | <u>src</u> | | орс | src dst | 2 | 14 | F2 | Irr | r | **Examples:** Given: R0 = 77H, R6 = 30H, and R7 = 00H: LDCPD @RR6,R0 ; $(RR6 \leftarrow RR6 - 1)$ ; 77H (contents of R0) is loaded into program memory location 2FFFH (3000H – 1H) ; R0 = 77H, R6 = 2FH, R7 = 0FFH LDEPD @RR6,R0 ; $(RR6 \leftarrow RR6 - 1)$ 77H (contents of R0) is loaded into external data memory ; location 2FFFH (3000H – 1H) ; R0 = 77H, R6 = 2FH, R7 = 0FFH # LDCPI/LDEPI — Load Memory with Pre-Increment LDCPI/ LDEPI dst,src Operation: $rr \leftarrow rr + 1$ $dst \,\leftarrow\, src$ These instructions are used for block transfers of data from program or data memory from the register file. The address of the memory location is specified by a working register pair and is first incremented. The contents of the source location are loaded into the destination location. The contents of the source are unaffected. LDCPI refers to program memory and LDEPI refers to external data memory. The assembler makes 'Irr' an even number for program memory and an odd number for data memory. **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----------|-------|--------|--------|------------|------------| | | | | | (Hex) | <u>dst</u> | <u>src</u> | | орс | src dst | 2 | 14 | F3 | Irr | r | **Examples:** Given: R0 = 7FH, R6 = 21H, and R7 = 0FFH: LDCPI @RR6,R0 ; $(RR6 \leftarrow RR6 + 1)$ 7FH (contents of R0) is loaded into program memory ; location 2200H (21FFH + 1H) ; R0 = 7FH, R6 = 22H, R7 = 00H LDEPI @RR6,R0 ; $(RR6 \leftarrow RR6 + 1)$ ; 7FH (contents of R0) is loaded into external data memory ; location 2200H (21FFH + 1H) ; R0 = 7FH, R6 = 22H, R7 = 00H ### LDW — Load Word LDW dst,src **Operation:** $dst \leftarrow src$ The contents of the source (a word) are loaded into the destination. The contents of the source are unaffected. **Flags:** No flags are affected. Format: | | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----|-----|---|-------|--------|-----------------|--------------------|--------------------| | орс | src | dst | | 3 | 8 | C4 | RR | RR | | | | | | | 8 | C5 | RR | IR | | opc | dst | S | С | 4 | 8 | C6 | RR | IML | **Examples:** Given: R4 = 06H, R5 = 1CH, R6 = 05H, R7 = 02H, register regi LDW RR6,RR4 $$\rightarrow$$ R6 = 06H, R7 = 1CH, R4 = 06H, R5 = 1CH LDW 00H,02H $\rightarrow$ Register 00H = 03H, register 01H = 0FH, register 02H = 03H, register 03H = 0FH LDW RR2,@R7 $\rightarrow$ R2 = 03H, R3 = 0FH, LDW 04H,@01H $\rightarrow$ Register 04H = 03H, register 05H = 0FH LDW RR6,#1234H $\rightarrow$ R6 = 12H, R7 = 34H LDW 02H,#0FEDH $\rightarrow$ Register 02H = 0FH, register 03H = 0EDH In the second example, please note that the statement "LDW 00H,02H" loads the contents of the source word 02H, 03H into the destination word 00H, 01H. This leaves the value 03H in general register 00H and the value 0FH in register 01H. The other examples show how to use the LDW instruction with various addressing modes and formats. ### **MULT** — Multiply (Unsigned) MULT dst,src **Operation:** $dst \leftarrow dst \times src$ The 8-bit destination operand (even register of the register pair) is multiplied by the source operand (8 bits) and the product (16 bits) is stored in the register pair specified by the destination address. Both operands are treated as unsigned integers. Flags: C: Set if result is > 255; cleared otherwise. **Z:** Set if the result is "0"; cleared otherwise. S: Set if MSB of the result is a "1"; cleared otherwise. V: Cleared.D: Unaffected.H: Unaffected. #### Format: | | | | Bytes | Cycles | Opcode | | | | |-----|-----|-----|-------|--------|--------|------------|------------|--| | | | | • | | (Hex) | <u>dst</u> | <u>src</u> | | | орс | src | dst | 3 | 22 | 84 | RR | R | | | | | | | 22 | 85 | RR | IR | | | | | | | 22 | 86 | RR | IM | | **Examples:** Given: Register 00H = 20H, register 01H = 03H, register 02H = 09H, register 03H = 06H: MULT 00H, 02H $\rightarrow$ Register 00H = 01H, register 01H = 20H, register 02H = 09H MULT 00H, @01H $\rightarrow$ Register 00H = 00H, register 01H = 0C0H MULT 00H, #30H $\rightarrow$ Register 00H = 06H, register 01H = 00H In the first example, the statement "MULT 00H,02H" multiplies the 8-bit destination operand (in the register 00H of the register pair 00H, 01H) by the source register 02H operand (09H). The 16-bit product, 0120H, is stored in the register pair 00H, 01H. ### **NEXT** — Next **NEXT** **Operation:** $PC \leftarrow @ IP$ $IP \leftarrow IP + 2$ The NEXT instruction is useful when implementing threaded-code languages. The program memory word that is pointed to by the instruction pointer is loaded into the program counter. The instruction pointer is then incremented by two. **Flags:** No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | орс | 1 | 10 | 0F | **Example:** The following diagram shows one example of how to use the NEXT instruction. # NOP — No Operation NOP Operation: No action is performed when the CPU executes this instruction. Typically, one or more NOPs are executed in sequence in order to effect a timing delay of variable duration. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | орс | 1 | 4 | FF | **Example:** When the instruction NOP is encountered in a program, no operation occurs. Instead, there is a delay in instruction execution time. ## **OR** — Logical OR OR dst,src **Operation:** $dst \leftarrow dst \ OR \ src$ The source operand is logically ORed with the destination operand and the result is stored in the destination. The contents of the source are unaffected. The OR operation results in a "1" being stored whenever either of the corresponding bits in the two operands is a "1"; otherwise a "0" is stored. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Always cleared to "0". D: Unaffected.H: Unaffected. #### Format: | | | | Byt | es Cycle | s Opcod<br>(Hex) | | lr Mode<br><u>src</u> | |-----|-----------|-----|-----|----------|------------------|---|-----------------------| | орс | dst src | | 2 | 4 | 42 | r | r | | | | | | 6 | 43 | r | lr | | | | | 7 | | | | | | орс | src | dst | 3 | 6 | 44 | R | R | | | | | | 6 | 45 | R | IR | | | | | _ | | | | | | орс | dst | src | 3 | 6 | 46 | R | IM | #### **Examples:** Given: R0 = 15H, R1 = 2AH, R2 = 01H, register 00H = 08H, register 01H = 37H, and register 08H = 8AH: OR R0,R1 $$\rightarrow$$ R0 = 3FH, R1 = 2AH OR R0,@R2 $\rightarrow$ R0 = 37H, R2 = 01H, register 01H = 37H OR 00H,01H $\rightarrow$ Register 00H = 3FH, register 01H = 37H OR 01H,@00H $\rightarrow$ Register 00H = 08H, register 01H = 0BFH OR 00H,#02H $\rightarrow$ Register 00H = 0AH In the first example, if working register R0 contains the value 15H and register R1 the value 2AH, the statement "OR R0,R1" logical-ORs the R0 and R1 register contents and stores the result (3FH) in destination register R0. The other examples show the use of the logical OR instruction with the various addressing modes and formats. ## POP — Pop From Stack POP dst **Operation:** $dst \leftarrow @SP$ $SP \leftarrow SP + 1$ The contents of the location addressed by the stack pointer are loaded into the destination. The stack pointer is then incremented by one. Flags: No flags affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 8 | 50 | R | | | | | 8 | 51 | IR | **Examples:** Given: Register 00H = 01H, register 01H = 1BH, SPH (0D8H) = 00H, SPL (0D9H) = 0FBH, and stack register 0FBH = 55H: POP 00H $\rightarrow$ Register 00H = 55H, SP = 00FCH POP @00H $\rightarrow$ Register 00H = 01H, register 01H = 55H, SP = 00FCH In the first example, general register 00H contains the value 01H. The statement "POP 00H" loads the contents of location 00FBH (55H) into destination register 00H and then increments the stack pointer by one. Register 00H then contains the value 55H and the SP points to location 00FCH. # **POPUD** — Pop User Stack (Decrementing) POPUD dst,src **Operation:** $dst \leftarrow src$ $IR \leftarrow IR - 1$ This instruction is used for user-defined stacks in the register file. The contents of the register file location addressed by the user stack pointer are loaded into the destination. The user stack pointer is then decremented. **Flags:** No flags are affected. Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----|-----|-------|--------|--------|------------|------------| | | | | | | (Hex) | <u>dst</u> | <u>src</u> | | орс | src | dst | 3 | 8 | 92 | R | IR | **Example:** Given: Register 00H = 42H (user stack pointer register), register 42H = 6FH, and register 02H = 70H: POPUD 02H,@00H → Register 00H = 41H, register 02H = 6FH, register 42H = 6FH If general register 00H contains the value 42H and register 42H the value 6FH, the statement "POPUD 02H,@00H" loads the contents of register 42H into the destination register 02H. The user stack pointer is then decremented by one, leaving the value 41H. # **POPUI** — Pop User Stack (Incrementing) POPUI dst,src **Operation:** $dst \leftarrow src$ $IR \leftarrow IR + 1$ The POPUI instruction is used for user-defined stacks in the register file. The contents of the register file location addressed by the user stack pointer are loaded into the destination. The user stack pointer is then incremented. **Flags:** No flags are affected. Format: | | | | Bytes | Cycles | Opcode | | | |-----|-----|-----|-------|--------|--------|------------|-----| | | | | | | (Hex) | <u>dst</u> | src | | орс | src | dst | 3 | 8 | 93 | R | IR | **Example:** Given: Register 00H = 01H and register 01H = 70H: POPUI 02H,@00H $\rightarrow$ Register 00H = 02H, register 01H = 70H, register 02H = 70H If general register 00H contains the value 01H and register 01H the value 70H, the statement "POPUI 02H,@00H" loads the value 70H into the destination general register 02H. The user stack pointer (register 00H) is then incremented by one, changing its value from 01H to 02H. ### **PUSH** — Push To Stack PUSH src **Operation:** $SP \leftarrow SP - 1$ @SP ← src A PUSH instruction decrements the stack pointer value and loads the contents of the source (src) into the location addressed by the decremented stack pointer. The operation then adds the new value to the top of the stack. **Flags:** No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------------------|-----------------|-------------------------| | орс | src | 2 | 8 (internal clock) | 70 | R | | | | | 8 (external clock) | | | | | | | 8 (internal clock) | | | | | | | 8 (external clock) | 71 | IR | **Examples:** Given: Register 40H = 4FH, register 4FH = 0AAH, SPH = 00H, and SPL = 00H: PUSH 40H $$\rightarrow$$ Register 40H = 4FH, stack register 0FFH = 4FH, SPH = 0FFH, SPL = 0FFH PUSH @40H $$\rightarrow$$ Register 40H = 4FH, register 4FH = 0AAH, stack register 0FFH = 0AAH, SPH = 0FFH, SPL = 0FFH In the first example, if the stack pointer contains the value 0000H, and general register 40H the value 4FH, the statement "PUSH 40H" decrements the stack pointer from 0000 to 0FFFFH. It then loads the contents of register 40H into location 0FFFFH and adds this new value to the top of the stack. # **PUSHUD** — Push User Stack (Decrementing) PUSHUD dst,src **Operation:** $IR \leftarrow IR - 1$ $dst \,\leftarrow\, src$ This instruction is used to address user-defined stacks in the register file. PUSHUD decrements the user stack pointer and loads the contents of the source into the register addressed by the decremented stack pointer. **Flags:** No flags are affected. Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----|-----|-------|--------|--------|------------|------| | | | | | | (Hex) | <u>dst</u> | src | | орс | dst | src | 3 | 8 | 82 | IR | R | **Example:** Given: Register 00H = 03H, register 01H = 05H, and register 02H = 1AH: PUSHUD @00H,01H $\rightarrow$ Register 00H = 02H, register 01H = 05H, register 02H = 05H If the user stack pointer (register 00H, for example) contains the value 03H, the statement "PUSHUD @00H,01H" decrements the user stack pointer by one, leaving the value 02H. The 01H register value, 05H, is then loaded into the register addressed by the decremented user stack pointer. # **PUSHUI** — Push User Stack (Incrementing) PUSHUI dst,src Operation: $IR \leftarrow IR + 1$ $dst \, \leftarrow \, src$ This instruction is used for user-defined stacks in the register file. PUSHUI increments the user stack pointer and then loads the contents of the source into the register location addressed by the incremented user stack pointer. **Flags:** No flags are affected. Format: | | | | Bytes | Cycles | Opcode | Addr | Mode | |-----|-----|-----|-------|--------|--------|------------|------| | | | | | | (Hex) | <u>dst</u> | src | | орс | dst | src | 3 | 8 | 83 | IR | R | **Example:** Given: Register 00H = 03H, register 01H = 05H, and register 04H = 2AH: PUSHUI @00H,01H $\rightarrow$ Register 00H = 04H, register 01H = 05H, register 04H = 05H If the user stack pointer (register 00H, for example) contains the value 03H, the statement "PUSHUI @00H,01H" increments the user stack pointer by one, leaving the value 04H. The 01H register value, 05H, is then loaded into the location addressed by the incremented user stack pointer. # RCF — Reset Carry Flag RCF RCF **Operation:** $C \leftarrow 0$ The carry flag is cleared to logic zero, regardless of its previous value. Flags: C: Cleared to "0". No other flags are affected. Format: Bytes Cycles Opcode (Hex) opc 1 4 CF **Example:** Given: C = "1" or "0": The instruction RCF clears the carry flag (C) to logic zero. ## **RET** — Return **RET** **Operation:** $PC \leftarrow @SP$ $SP \leftarrow SP + 2$ The RET instruction is normally used to return to the previously executing procedure at the end of a procedure entered by a CALL instruction. The contents of the location addressed by the stack pointer are popped into the program counter. The next statement that is executed is the one that is addressed by the new program counter value. **Flags:** No flags are affected. Format: | | Bytes | Cycles | Opcode (Hex) | |-----|-------|---------------------|--------------| | орс | 1 | 8 (internal stack) | AF | | | | 10 (internal stack) | | **Example:** Given: SP = 00FCH, (SP) = 101AH, and PC = 1234: RET $\rightarrow$ PC = 101AH, SP = 00FEH The statement "RET" pops the contents of stack pointer location 00FCH (10H) into the high byte of the program counter. The stack pointer then pops the value in location 00FEH (1AH) into the PC's low byte and the instruction at location 101AH is executed. The stack pointer now points to memory location 00FEH. ### **RL** — Rotate Left RL dst **Operation:** $C \leftarrow dst(7)$ $dst(0) \leftarrow dst(7)$ $dst(n + 1) \leftarrow dst(n), n = 0-6$ The contents of the destination operand are rotated left one bit position. The initial value of bit 7 is moved to the bit zero (LSB) position and also replaces the carry flag. Flags: C: Set if the bit rotated from the most significant bit position (bit 7) was "1". **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Set if arithmetic overflow occurred; cleared otherwise. D: Unaffected.H: Unaffected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | 90 | R | | | | | 4 | 91 | IR | **Examples:** Given: Register 00H = 0AAH, register 01H = 02H and register 02H = 17H: RL 00H $\rightarrow$ Register 00H = 55H, C = "1" RL @01H $\rightarrow$ Register 01H = 02H, register 02H = 2EH, C = "0" In the first example, if general register 00H contains the value 0AAH (10101010B), the statement "RL 00H" rotates the 0AAH value left one bit position, leaving the new value 55H (01010101B) and setting the carry and overflow flags. # RLC — Rotate Left Through Carry RLC dst Operation: $dst(0) \leftarrow C$ $C \leftarrow dst(7)$ $dst(n + 1) \leftarrow dst(n), n = 0-6$ The contents of the destination operand with the carry flag are rotated left one bit position. The initial value of bit 7 replaces the carry flag (C); the initial value of the carry flag replaces bit zero. Flags: - C: Set if the bit rotated from the most significant bit position (bit 7) was "1". - **Z:** Set if the result is "0"; cleared otherwise. - **S:** Set if the result bit 7 is set; cleared otherwise. - V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise. - D: Unaffected. - H: Unaffected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | 10 | R | | | | | 4 | 11 | IR | **Examples:** Given: Register 00H = 0AAH, register 01H = 02H, and register 02H = 17H, C = "0": RLC 00H $\rightarrow$ Register 00H = 54H, C = "1" RLC @01H $\rightarrow$ Register 01H = 02H, register 02H = 2EH, C = "0" In the first example, if general register 00H has the value 0AAH (10101010B), the statement "RLC 00H" rotates 0AAH one bit position to the left. The initial value of bit 7 sets the carry flag and the initial value of the C flag replaces bit zero of register 00H, leaving the value 55H (01010101B). The MSB of register 00H resets the carry flag to "1" and sets the overflow flag. # RR — Rotate Right RR dst **Operation:** $C \leftarrow dst(0)$ $dst(7) \leftarrow dst(0)$ $dst(n) \leftarrow dst(n + 1), n = 0-6$ The contents of the destination operand are rotated right one bit position. The initial value of bit zero (LSB) is moved to bit 7 (MSB) and also replaces the carry flag (C). Flags: - C: Set if the bit rotated from the least significant bit position (bit zero) was "1". - **Z:** Set if the result is "0"; cleared otherwise. - **S:** Set if the result bit 7 is set; cleared otherwise. - **V:** Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise. - D: Unaffected. - H: Unaffected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | E0 | R | | | | | 4 | <b>F</b> 1 | IR | **Examples:** Given: Register 00H = 31H, register 01H = 02H, and register 02H = 17H: RR 00H $\rightarrow$ Register 00H = 98H, C = "1" RR @01H $\rightarrow$ Register 01H = 02H, register 02H = 8BH, C = "1" In the first example, if general register 00H contains the value 31H (00110001B), the statement "RR 00H" rotates this value one bit position to the right. The initial value of bit zero is moved to bit 7, leaving the new value 98H (10011000B) in the destination register. The initial bit zero also resets the C flag to "1" and the sign flag and overflow flag are also set to "1". # RRC — Rotate Right Through Carry RRC dst **Operation:** $dst(7) \leftarrow C$ $C \leftarrow dst(0)$ $dst(n) \leftarrow dst(n + 1), n = 0-6$ The contents of the destination operand and the carry flag are rotated right one bit position. The initial value of bit zero (LSB) replaces the carry flag; the initial value of the carry flag replaces bit 7 (MSB). Flags: - C: Set if the bit rotated from the least significant bit position (bit zero) was "1". - Z: Set if the result is "0" cleared otherwise. - **S:** Set if the result bit 7 is set; cleared otherwise. - V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed during rotation; cleared otherwise. - **D:** Unaffected. - H: Unaffected. ## Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | C0 | R | | | | | 4 | C1 | IR | **Examples:** Given: Register 00H = 55H, register 01H = 02H, register 02H = 17H, and C = "0": RRC 00H $\rightarrow$ Register 00H = 2AH, C = "1" RRC @01H $\rightarrow$ Register 01H = 02H, register 02H = 0BH, C = "1" In the first example, if general register 00H contains the value 55H (01010101B), the statement "RRC 00H" rotates this value one bit position to the right. The initial value of bit zero ("1") replaces the carry flag and the initial value of the C flag ("1") replaces bit 7. This leaves the new value 2AH (00101010B) in destination register 00H. The sign flag and overflow flag are both cleared to "0". # SB0 — Select Bank 0 SB0 **Operation:** BANK $\leftarrow$ 0 The SB0 instruction clears the bank address flag in the FLAGS register (FLAGS.0) to logic zero, selecting bank 0 register addressing in the set 1 area of the register file. Flags: No flags are affected. Format: Bytes Cycles Opcode (Hex) opc 1 4 4F **Example:** The statement SB0 clears FLAGS.0 to "0", selecting bank 0 register addressing. # SB1 — Select Bank 1 SB1 Operation: $\mathsf{BANK} \,\leftarrow\, 1$ The SB1 instruction sets the bank address flag in the FLAGS register (FLAGS.0) to logic one, selecting bank 1 register addressing in the set 1 area of the register file. (Bank 1 is not implemented in some S3C8-series microcontrollers.) No flags are affected. Flags: Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | орс | 1 | 4 | 5F | Example: The statement SB1 sets FLAGS.0 to "1", selecting bank 1 register addressing, if implemented. # **SBC** — Subtract with Carry SBC dst,src **Operation:** $dst \leftarrow dst - src - c$ The source operand, along with the current value of the carry flag, is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected. Subtraction is performed by adding the two's-complement of the source operand to the destination operand. In multiple precision arithmetic, this instruction permits the carry ("borrow") from the subtraction of the low-order operands to be subtracted from the subtraction of high-order operands. **Flags:** C: Set if a borrow occurred (src > dst); cleared otherwise. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. **V:** Set if arithmetic overflow occurred, that is, if the operands were of opposite sign and the sign of the result is the same as the sign of the source; cleared otherwise. **D:** Always set to "1". **H:** Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise, indicating a "borrow". ## Format: | | | | Bytes | s Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----------|-----|-------|----------|-----------------|--------------------|--------------------| | орс | dst src | | 2 | 4 | 32 | r | r | | | | | | 6 | 33 | r | lr | | орс | src | dst | 3 | 6 | 34 | R | R | | | | | | 6 | 35 | R | IR | | орс | dst | src | 3 | 6 | 36 | R | IM | ### **Examples:** Given: R1 = 10H, R2 = 03H, C = "1", register 01H = 20H, register 02H = 03H, and register 03H = 0AH: SBC R1,R2 $$\rightarrow$$ R1 = 0CH, R2 = 03H SBC R1,@R2 $\rightarrow$ R1 = 05H, R2 = 03H, register 03H = 0AH SBC 01H,02H $\rightarrow$ Register 01H = 1CH, register 02H = 03H SBC 01H,@02H $\rightarrow$ Register 01H = 15H,register 02H = 03H, register 03H = 0AH SBC 01H,#8AH $\rightarrow$ Register 01H = 95H; C, S, and V = "1" In the first example, if working register R1 contains the value 10H and register R2 the value 03H, the statement "SBC R1,R2" subtracts the source value (03H) and the C flag value ("1") from the destination (10H) and then stores the result (0CH) in register R1. # **SCF** — Set Carry Flag SCF **Operation:** $C \leftarrow 1$ The carry flag (C) is set to logic one, regardless of its previous value. Flags: C: Set to "1". No other flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | |-----|-------|--------|-----------------| | орс | 1 | 4 | DF | **Example:** The statement SCF sets the carry flag to logic one. # **SRA** — Shift Right Arithmetic SRA dst **Operation:** $dst(7) \leftarrow dst(7)$ $C \leftarrow dst(0)$ $dst(n) \leftarrow dst(n + 1), n = 0-6$ An arithmetic shift-right of one bit position is performed on the destination operand. Bit zero (the LSB) replaces the carry flag. The value of bit 7 (the sign bit) is unchanged and is shifted into bit position 6. Flags: C: Set if the bit shifted from the LSB position (bit zero) was "1". **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. V: Always cleared to "0". **D:** Unaffected. H: Unaffected. Format: | | | Byte | es | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|------|----|--------|-----------------|-------------------------| | орс | dst | 2 | | 4 | D0 | R | | | | • | | 4 | D1 | IR | **Examples:** Given: Register 00H = 9AH, register 02H = 03H, register 03H = 0BCH, and C = "1": SRA 00H $\rightarrow$ Register 00H = 0CD, C = "0" SRA @02H $\rightarrow$ Register 02H = 03H, register 03H = 0DEH, C = "0" In the first example, if general register 00H contains the value 9AH (10011010B), the statement "SRA 00H" shifts the bit values in register 00H right one bit position. Bit zero ("0") clears the C flag and bit 7 ("1") is then shifted into the bit 6 position (bit 7 remains unchanged). This leaves the value 0CDH (11001101B) in destination register 00H. # SRP/SRP0/SRP1 — Set Register Pointer **SRP** src SRP0 src SRP1 src **Operation:** If src(1) = 1 and src(0) = 0 then: RP0 (3–7) $\leftarrow$ src(3–7) If src(1) = 0 and src(0) = 1 then: RP1 (3-7) $\leftarrow$ src(3-7) If src(1) = 0 and src(0) = 0 then: RP0 (4–7) $\leftarrow$ src(4–7), RP0 (3) $\leftarrow$ 0 $\mathsf{RP1}\ (4\text{--}7)\quad \leftarrow\quad \mathsf{src}\ (4\text{--}7),$ RP1 (3) $\leftarrow$ 1 The source data bits one and zero (LSB) determine whether to write one or both of the register pointers, RP0 and RP1. Bits 3–7 of the selected register pointer are written unless both register pointers are selected. RP0.3 is then cleared to logic zero and RP1.3 is set to logic one. Flags: No flags are affected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>src</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | src | 2 | 4 | 31 | IM | ### **Examples:** The statement SRP #40H sets register pointer 0 (RP0) at location 0D6H to 40H and register pointer 1 (RP1) at location 0D7H to 48H. The statement "SRP0 #50H" sets RP0 to 50H, and the statement "SRP1 #68H" sets RP1 to 68H. # **STOP** — Stop Operation ## **STOP** ## Operation: The STOP instruction stops the both the CPU clock and system clock and causes the microcontroller to enter Stop mode. During Stop mode, the contents of on-chip CPU registers, peripheral registers, and I/O port control and data registers are retained. Stop mode can be released by an external reset operation or by external interrupts. For the reset operation, the RESET pin must be held to Low level until the required oscillation stabilization interval has elapsed In application programs, a STOP instruction must be immediately followed by at least three NOP instructions. This ensures an adequate time interval for the clock to stabilize before the next instruction is executed. If three or more NOP instructions are not used after STOP instruction, leakage current could be flown because of the floating state in the internal bus. Flags: No flags are affected. Format: | | Bytes | Cycles | Opcode<br>(Hex) | | | |-----|-------|--------|-----------------|---|---| | орс | 1 | 4 | 7F | _ | _ | **Example:** The statement STOP ; halts all microcontroller operations NOP NOP # SUB — Subtract SUB dst,src **Operation:** $dst \leftarrow dst - src$ The source operand is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected. Subtraction is performed by adding the two's complement of the source operand to the destination operand. Flags: C: Set if a "borrow" occurred; cleared otherwise. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result is negative; cleared otherwise. V: Set if arithmetic overflow occurred, that is, if the operands were of opposite signs and the sign of the result is of the same as the sign of the source operand; cleared otherwise. D: Always set to "1". **H:** Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise indicating a "borrow". ## Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|--------------|-----|-------|--------|-----------------|--------------------|--------------------| | орс | dst <br>src | | 2 | 4 | 22 | r | r | | | | | | 6 | 23 | r | lr | | орс | src | dst | 3 | 6 | 24 | R | R | | | | | | 6 | 25 | R | IR | | орс | dst | src | 3 | 6 | 26 | R | IM | ### **Examples:** Given: R1 = 12H, R2 = 03H, register 01H = 21H, register 02H = 03H, register 03H = 0AH: | SUB | R1,R2 | $\rightarrow$ | R1 = 0FH, R2 = 03H | |-----|----------|---------------|-----------------------------------------------| | SUB | R1,@R2 | $\rightarrow$ | R1 = 08H, R2 = 03H | | SUB | 01H,02H | $\rightarrow$ | Register 01H = 1EH, register 02H = 03H | | SUB | 01H,@02H | $\rightarrow$ | Register 01H = 17H, register 02H = 03H | | SUB | 01H,#90H | $\rightarrow$ | Register 01H = 91H; C, S, and $V = "1"$ | | SUB | 01H,#65H | $\rightarrow$ | Register 01H = 0BCH; C and S = "1", $V = "0"$ | In the first example, if working register R1 contains the value 12H and if register R2 contains the value 03H, the statement "SUB R1,R2" subtracts the source value (03H) from the destination value (12H) and stores the result (0FH) in destination register R1. # **SWAP** — Swap Nibbles SWAP dst **Operation:** $dst (0 - 3) \leftrightarrow dst (4 - 7)$ The contents of the lower four bits and upper four bits of the destination operand are swapped. Flags: C: Undefined. Z: Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Undefined.D: Unaffected.H: Unaffected. Format: | | | Bytes | Cycles | Opcode<br>(Hex) | Addr Mode<br><u>dst</u> | |-----|-----|-------|--------|-----------------|-------------------------| | орс | dst | 2 | 4 | F0 | R | | | | | 4 | F1 | IR | **Examples:** Given: Register 00H = 3EH, register 02H = 03H, and register 03H = 0A4H: SWAP 00H $\rightarrow$ Register 00H = 0E3H SWAP @02H $\rightarrow$ Register 02H = 03H, register 03H = 4AH In the first example, if general register 00H contains the value 3EH (00111110B), the statement "SWAP 00H" swaps the lower and upper four bits (nibbles) in the 00H register, leaving the value 0E3H (11100011B). # **TCM** — Test Complement Under Mask TCM dst,src **Operation:** (NOT dst) AND src This instruction tests selected bits in the destination operand for a logic one value. The bits to be tested are specified by setting a "1" bit in the corresponding position of the source operand (mask). The TCM statement complements the destination operand, which is then ANDed with the source mask. The zero (Z) flag can then be checked to determine the result. The destination and source operands are unaffected. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Always cleared to "0". D: Unaffected.H: Unaffected. #### Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----------|-----|-------|--------|-----------------|--------------------|--------------------| | орс | dst src | | 2 | 4 | 62 | r | r | | | | | | 6 | 63 | r | Ir | | орс | src | dst | 3 | 6 | 64 | R | R | | | | | | 6 | 65 | R | IR | | opc | dst | src | 3 | 6 | 66 | R | IM | # **Examples:** Given: R0 = 0C7H, R1 = 02H, R2 = 12H, register 00H = 2BH, register 01H = 02H, and register 02H = 23H: TCM R0,R1 $$\rightarrow$$ R0 = 0C7H, R1 = 02H, Z = "1" TCM R0,@R1 $\rightarrow$ R0 = 0C7H, R1 = 02H, register 02H = 23H, Z = "0" TCM 00H,01H $\rightarrow$ Register 00H = 2BH, register 01H = 02H, Z = "1" TCM 00H,@01H $\rightarrow$ Register 00H = 2BH, register 01H = 02H, register 02H = 23H, Z = "1" TCM 00H,#34 $\rightarrow$ Register 00H = 2BH, Z = "0" In the first example, if working register R0 contains the value 0C7H (11000111B) and register R1 the value 02H (00000010B), the statement "TCM R0,R1" tests bit one in the destination register for a "1" value. Because the mask value corresponds to the test bit, the Z flag is set to logic one and can be tested to determine the result of the TCM operation. # TM — Test Under Mask TM dst,src Operation: dst AND src This instruction tests selected bits in the destination operand for a logic zero value. The bits to be tested are specified by setting a "1" bit in the corresponding position of the source operand (mask), which is ANDed with the destination operand. The zero (Z) flag can then be checked to determine the result. The destination and source operands are unaffected. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Always reset to "0". D: Unaffected.H: Unaffected. #### Format: | | | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |----|---|-----------|-----|---|-------|--------|-----------------|--------------------|--------------------| | ор | С | dst src | | | 2 | 4 | 72 | r | r | | | | | | | | 6 | 73 | r | lr | | | | 1 | T | 1 | | | | | | | ор | С | src | dst | | 3 | 6 | 74 | R | R | | | | | | | | 6 | 75 | R | IR | | | | | | - | | | | | | | ор | С | dst | src | | 3 | 6 | 76 | R | IM | # **Examples:** Given: R0 = 0C7H, R1 = 02H, R2 = 18H, register 00H = 2BH, register 01H = 02H, and register 02H = 23H: TM R0,R1 $$\rightarrow$$ R0 = 0C7H, R1 = 02H, Z = "0" TM R0,@R1 $\rightarrow$ R0 = 0C7H, R1 = 02H, register 02H = 23H, Z = "0" TM 00H,01H $\rightarrow$ Register 00H = 2BH, register 01H = 02H, Z = "0" TM 00H,@01H $\rightarrow$ Register 00H = 2BH, register 01H = 02H, register 02H = 23H, Z = "0" TM 00H,#54H $\rightarrow$ Register 00H = 2BH, Z = "1" In the first example, if working register R0 contains the value 0C7H (11000111B) and register R1 the value 02H (00000010B), the statement "TM R0,R1" tests bit one in the destination register for a "0" value. Because the mask value does not match the test bit, the Z flag is cleared to logic zero and can be tested to determine the result of the TM operation. # WFI — Wait for Interrupt WFI Operation: The CPU is effectively halted until an interrupt occurs, except that DMA transfers can still take place during this wait state. The WFI status can be released by an internal interrupt, including a fast interrupt . Flags: No flags are affected. Format: | | Bytes | Cycles | (Hex) | |-----|-------|---------------|-------| | орс | 1 | 4n | 3F | | | | (n = 1, 2, 3) | 3, ) | **Example:** The following sample program structure shows the sequence of operations that follow a "WFI" statement: # **XOR** — Logical Exclusive OR XOR dst,src **Operation:** $dst \leftarrow dst XOR src$ The source operand is logically exclusive-ORed with the destination operand and the result is stored in the destination. The exclusive-OR operation results in a "1" bit being stored whenever the corresponding bits in the operands are different; otherwise, a "0" bit is stored. Flags: C: Unaffected. **Z:** Set if the result is "0"; cleared otherwise. **S:** Set if the result bit 7 is set; cleared otherwise. V: Always reset to "0". D: Unaffected.H: Unaffected. ### Format: | | | | Bytes | Cycles | Opcode<br>(Hex) | Addr<br><u>dst</u> | Mode<br><u>src</u> | |-----|-----------|-----|-------|--------|-----------------|--------------------|--------------------| | орс | dst src | | 2 | 4 | B2 | r | r | | | | | | 6 | В3 | r | lr | | орс | src | dst | 3 | 6 | B4 | R | R | | | | | | 6 | B5 | R | IR | | орс | dst | src | 3 | 6 | В6 | R | IM | # **Examples:** Given: R0 = 0C7H, R1 = 02H, R2 = 18H, register 00H = 2BH, register 01H = 02H, and register 02H = 23H: XOR R0,R1 $$\rightarrow$$ R0 = 0C5H, R1 = 02H XOR R0,@R1 $\rightarrow$ R0 = 0E4H, R1 = 02H, register 02H = 23H XOR 00H,01H $\rightarrow$ Register 00H = 29H, register 01H = 02H XOR 00H,@01H $\rightarrow$ Register 00H = 08H, register 01H = 02H, register 02H = 23H XOR 00H,#54H $\rightarrow$ Register 00H = 7FH In the first example, if working register R0 contains the value 0C7H and if register R1 contains the value 02H, the statement "XOR R0,R1" logically exclusive-ORs the R1 value with the R0 value and stores the result (0C5H) in the destination register R0. # **NOTES** S3C826A/P826A CLOCK CIRCUIT # 7 # **CLOCK CIRCUIT** ## **OVERVIEW** The S3C826A microcontroller has two oscillator circuits: a main clock and a sub clock circuit. The CPU and peripheral hardware operate on the system clock frequency supplied through these circuits. The maximum CPU clock frequency of S3C826A is determined by CLKCON register settings. # SYSTEM CLOCK CIRCUIT The system clock circuit has the following components: - External crystal, ceramic resonator, RC oscillation source, or an external clock source - Oscillator stop and wake-up functions - Programmable frequency divider for the CPU clock (fxx divided by 1, 2, 8, or 16) - System clock control register, CLKCON - STOP control register, STPCON ## **CPU Clock Notation** In this document, the following notation is used for descriptions of the CPU clock; fx: main clock fxt: sub clock fxx: selected system clock CLOCK CIRCUIT S3C826A/P826A # MAIN OSCILLATOR CIRCUITS Figure 7-1. Crystal/Ceramic Oscillator (fx) Figure 7-2. External Oscillator (fx) Figure 7-3. RC Oscillator (fx) # **SUB OSCILLATOR CIRCUITS** Figure 7-4. Crystal/Ceramic Oscillator (fxt) Figure 7-5. External Oscillator (fxt) S3C826A/P826A CLOCK CIRCUIT ### **CLOCK STATUS DURING POWER-DOWN MODES** The two power-down modes, Stop mode and Idle mode, affect the system clock as follows: — In Stop mode, the main oscillator is halted. Stop mode is released, and the oscillator is started, by a reset operation or an external interrupt (with RC delay noise filter). — In Idle mode, the internal clock signal is gated to the CPU, but not to interrupt structure, timers, timer/counters, and watch timer. Idle mode is released by a reset or by an external or internal interrupt. Figure 7-6. System Clock Circuit Diagram CLOCK CIRCUIT S3C826A/P826A # SYSTEM CLOCK CONTROL REGISTER (CLKCON) The system clock control register, CLKCON, is located in the set 1, address D4H. It is read/write addressable and has the following functions: Oscillator frequency divide-by value After the main oscillator is activated, and the fxx/16 (the slowest clock speed) is selected as the CPU clock. If necessary, you can then increase the CPU clock speed fxx/8, fxx/2, or fxx/1. Figure 7-7. System Clock Control Register (CLKCON) S3C826A/P826A CLOCK CIRCUIT # **OSCILLATOR CONTROL REGISTER (OSCCON)** The oscillator control register, OSCCON, is located in set 1, at address D2H. It is read/write addressable and has the following functions: - System clock selection - Main oscillator control - Sub oscillator control OSCCON.0 register settings select Main clock or Sub clock as system clock. After a reset, Main clock is selected for system clock because the reset value of OSCCON.0 is "0". The main oscillator can be stopped or run by setting OSCCON.3. The sub oscillator can be stopped or run by setting OSCCON.2. Figure 7-8. Oscillator Control Register (OSCCON) CLOCK CIRCUIT S3C826A/P826A ### **SWITCHING THE CPU CLOCK** Data loading in the oscillator control register, OSCCON, determine whether a main or a sub clock is selected as the CPU clock, and also how this frequency is to be divided by setting CLKCON. This makes it possible to switch dynamically between main and sub clocks and to modify operating frequencies. OSCCON.0 select the main clock (fx) or the sub clock (fxt) for the CPU clock. OSCCON .3 start or stop main clock oscillation, and OSCCON.2 start or stop sub clock oscillation. CLKCON.4–.3 control the frequency divider circuit, and divide the selected fxx clock by 1, 2, 8, 16. If fxt is selected for system clock, the CLKCON.4–.3 must be set to "11". For example, you are using the default CPU clock (normal operating mode and a main clock of fx/16) and you want to switch from the fx clock to a sub clock and to stop the main clock. To do this, you need to set CLKCON.4-.3 to "11", OSCCON.0 to "1", and OSCCON.3 to "1" by turns. This switches the clock from fx to fxt and stops main clock oscillation. The following steps must be taken to switch from a sub clock to the main clock: first, set OSCCON.3 to "0" to enable main clock oscillation. Then, after a certain number of machine cycles has elapsed, select the main clock by setting OSCCON.0 to "0". # PROGRAMMING TIP — Switching the CPU clock RET 1. This example shows how to change from the main clock to the sub clock: MA2SUB OR CLKCON,#18H ; Non-divided clock for system clock LD OSCCON,#01H ; Switches to the sub clock CALL DLY16 ; Delay 16ms OR OSCCON,#08H ; Stop the main clock oscillation RET 2. This example shows how to change from sub clock to main clock: SUB2MA AND OSCCON,#07H Start the main clock oscillation CALL DLY16 Delay 16 ms AND OSCCON.#06H Switch to the main clock RET DLY16 SRP #0C0H LD R0,#20H **DEL** NOP DJNZ R0,DEL S3C826A/P826A CLOCK CIRCUIT Figure 7-9. STOP Control Register (STPCON) CLOCK CIRCUIT S3C826A/P826A # **NOTES** 8 # **RFSFT and POWER-DOWN** ## SYSTEM RESET #### **OVERVIEW** During a power-on reset, the voltage at $V_{DD}$ goes to High level and the RESET pin is forced to Low level. The RESET signal is input through a schmitt trigger circuit where it is then synchronized with the CPU clock. This procedure brings the S3C826A into a known operating status. To allow time for internal CPU clock oscillation to stabilize, the RESET pin must be held to Low level for a minimum time interval after the power supply comes within tolerance. The minimum required time of a reset operation for oscillation stabilization is 1 millisecond. Whenever a reset occurs during normal operation (that is, when both $V_{DD}$ and RESET are High level), the RESET pin is forced Low level and the reset operation starts. All system and peripheral control registers are then reset to their default hardware values In summary, the following sequence of events occurs during a reset operation: - All interrupt is disabled. - The watchdog function (basic timer) is enabled. - Ports 0-15 are set to input mode, and all pull-up resistors are disabled for the I/O port. - Peripheral control and data register settings are disabled and reset to their default hardware values. - The program counter (PC) is loaded with the program reset address in the ROM, 0100H. - When the programmed oscillation stabilization time interval has elapsed, the instruction stored in ROM location 0100H (and 0101H) is fetched and executed. ## NORMAL MODE RESET OPERATION In normal (masked ROM) mode, the Test pin is tied to $V_{SS}$ . A reset enables access to the 48-Kbyte on-chip ROM. ### **NOTE** To program the duration of the oscillation stabilization interval, you make the appropriate settings to the basic timer control register, BTCON, *before* entering Stop mode. Also, if you do not want to use the basic timer watchdog function (which causes a system reset if a basic timer counter overflow occurs), you can disable it by writing "1010B" to the upper nibble of BTCON. RESET and POWER-DOWN \$3C826A/P826A # **HARDWARE RESET VALUES** Table 8-1, 8-2, 8-3 list the reset values for CPU and system registers, peripheral control registers, and peripheral data registers following a reset operation. The following notation is used to represent reset values: - A "1" or a "0" shows the reset bit value as logic one or logic zero, respectively. - An "x" means that the bit value is undefined after a reset. - A dash ("-") means that the bit is either not used or not mapped, but read 0 is the bit value. Table 8-1. S3C826A Set 1 Register and Values after RESET | Register Name | Mnemonic | Add | ress | Bit Values after RESET | | | | | | | | | |---------------------------------|----------|-----|------|------------------------|---|---|---|---|---|---|---|--| | | | Dec | Hex | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Interrupt Pending Register | INTPND | 208 | D0H | _ | _ | _ | _ | 0 | 0 | 0 | 0 | | | STOP Control Register | STPCON | 209 | D1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Oscillator Control Register | OSCCON | 210 | D2H | _ | _ | _ | _ | 0 | 0 | _ | 0 | | | Basic Timer Control Register | BTCON | 211 | D3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Clock Control Register | CLKCON | 212 | D4H | 0 | _ | _ | 0 | 0 | _ | _ | _ | | | System Flags Register | FLAGS | 213 | D5H | х | х | х | Х | Х | Х | 0 | 0 | | | Register Pointer (High Byte) | RP0 | 214 | D6H | 1 | 1 | 0 | 0 | 0 | _ | _ | _ | | | Register Pointer (Low Byte) | RP1 | 215 | D7H | 1 | 1 | 0 | 0 | 1 | _ | _ | _ | | | Stack Pointer (High Byte) | SPH | 216 | D8H | х | х | х | Х | х | х | х | Х | | | Stack Pointer (Low Byte) | SPL | 217 | D9H | х | х | х | Х | х | х | х | Х | | | Instruction Pointer (High Byte) | IPH | 218 | DAH | х | х | х | Х | Х | Х | х | Х | | | Instruction Pointer (Low Byte) | IPL | 219 | DBH | х | х | х | Х | Х | Х | х | х | | | Interrupt Request Register | IRQ | 220 | DCH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Mask Register | IMR | 221 | DDH | х | х | х | Х | Х | Х | х | х | | | System Mode Register | SYM | 222 | DEH | 0 | _ | _ | Х | Х | Х | 0 | 0 | | | Register Page Pointer | PP | 223 | DFH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S3C826A/P826A RESET and POWER-DOWN Table 8-2. S3C826A Set 1, Bank 0 Register Values after RESET | Register Name | Mnemonic | Address | | | В | it Val | ues a | after I | RESE | | | |--------------------------------|-------------|----------|-------|-----------|---|--------|-------|---------|------|---|---| | | | Dec | Hex | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SIO Control Register | SIOCON | 224 | E0H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SIO Data Register | SIODATA | 225 | E1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SIO Prescaler Register | SIOPS | 226 | E2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 0 Counter Register | T0CNT | 227 | E3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 0 Data Register | T0DATA | 228 | E4H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer 0 Control Register | T0CON | 229 | E5H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer B Counter Register | TBCNT | 230 | E6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer A Counter Register | TACNT | 231 | E7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer B Data Register | TBDATA | 232 | E8H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer A Data Register | TADATA | 233 | E9H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer B Control Register | TBCON | 234 | EAH | - | ı | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 1/A Control Register | TACON | 235 | EBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 2 Counter Register | T2CNT | 236 | ECH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 2 Data Register | T2DATA | 237 | EDH | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Timer 2 Control Register | T2CON | 238 | EEH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | A/D Converter Control Register | ADCON | 239 | EFH | _ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | A/D Converter Data Register | ADDATA | 240 | F0H | х | х | х | Х | х | Х | х | х | | Timer 3 Control Register | T3CON | 241 | F1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 3 Counter | T3CNT | 242 | F2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer 3 Data Register | T3DATA | 243 | F3H | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | LCD Control Register | LCON | 244 | F4H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | LCD Mode Register | LMOD | 245 | F5H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | Watch Timer Control Register | WTCON | 246 | F6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 0 Control Register | PG0CON | 247 | F7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 1 Control Register | PG1CON | 248 | F8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 2 Control Register | PG2CON | 249 | F9H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 3 Control Register | PG3CON | 250 | FAH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port Group 4 Control Register | PG4CON | 251 | FBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Location FC | H is not | mappe | <u>.</u> | 1 | 1 | | | 1 | | | | Basic Timer Counter | BTCNT | 253 | FDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Location FE | | 1 | <u>d.</u> | | | | I | I | T | | | Interrupt Priority Register | IPR | 255 | FFH | Х | Х | Х | Х | Х | Х | Х | Х | RESET and POWER-DOWN S3C826A/P826A Table 8-3. S3C826A Set 1, Bank 1 Register Values after RESET | Register Name | Mnemonic | Add | ress | ess Bit Values after RI | | | | RESE | SET | | | |------------------------------------------|-------------|----------|-------|-------------------------|---|---|---|------|-----|---|---| | | | Dec | Hex | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Port 0 Control Register(High Byte) | P0CONH | 224 | E0H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Control Register(Low Byte) | P0CONL | 225 | E1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Interrupt Edge Selection Register | P0EDGE | 226 | E2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Interrupt Control Register | P0INT | 227 | E3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 0 Interrupt Pending Register | P0PND | 228 | E4H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Pull-up Resistors Enable Register | P1PUR | 229 | E5H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Control Register(High Byte) | P1CONH | 230 | E6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Control Register(Low Byte) | P1CONL | 231 | E7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Control Register(High Byte) | P2CONH | 232 | E8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Control Register(Low Byte) | P2CONL | 233 | E9H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Pull-up Resistors Enable Register | P2PUR | 234 | EAH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Pull-up Resistors Enable Register | P3PUR | 235 | EBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Control Register(High Byte) | P3CONH | 236 | ECH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Control Register(Low Byte) | P3CONL | 237 | EDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Interrupt Control Register | P3INT | 238 | EEH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Location EF | H is not | mappe | d. | | | | | | | | | Port 0 Data Register | P0 | 240 | F0H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 1 Data Register | P1 | 241 | F1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 2 Data Register | P2 | 242 | F2H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 3 Data Register | P3 | 243 | F3H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 4 Data Register | P4 | 244 | F4H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 5 Data Register | P5 | 245 | F5H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 6 Data Register | P6 | 246 | F6H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 7 Data Register | P7 | 247 | F7H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 8 Data Register | P8 | 248 | F8H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 9 Data Register | P9 | 249 | F9H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 10 Data Register | P10 | 250 | FAH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 11 Data Register | P11 | 251 | FBH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 12 Data Register | P12 | 252 | FCH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 13 Data Register | P13 | 253 | FDH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 14 Data Register | P14 | 254 | FEH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Port 15 Data Register | P15 | 255 | FFH | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | S3C826A/P826A RESET and POWER-DOWN ## **POWER-DOWN MODES** # **STOP MODE** Stop mode is invoked by the instruction STOP (opcode 7FH). In Stop mode, the operation of the CPU and all peripherals is halted. That is, the on-chip oscillator for system clock stops and the supply current is reduced to less than 3 $\mu$ A. All system functions stop when the clock "freezes", but data stored in the internal register file is retained. Stop mode can be released in one of two ways: by a reset or by external interrupts, for more details see Figure 7-3. #### NOTE Do not use stop mode if you are using an external clock source because $X_{IN}$ or $XT_{IN}$ input must be restricted internally to $V_{SS}$ to reduce current leakage. ## Using RESET to Release Stop Mode Stop mode is released when the RESET signal is released and returns to high level: all system and peripheral control registers are reset to their default hardware values and the contents of all data registers are retained. A reset operation automatically selects a slow clock fxx/16 because CLKCON.3 and CLKCON.4 are cleared to '00B'. After the programmed oscillation stabilization interval has elapsed, the CPU starts the system initialization routine by fetching the program instruction stored in ROM location 0100H. ## Using an External Interrupt to Release Stop Mode External interrupts with an RC-delay noise filter circuit can be used to release Stop mode. Which interrupt you can use to release Stop mode in a given situation depends on the microcontroller's current internal operating mode. The external interrupts in the S3C826A interrupt structure that can be used to release Stop mode are: External interrupts P0.0–P0.7 (INT0–INT7) and P3.4–P3.7 (INT8–INT11) Please note the following conditions for Stop mode release: - If you release Stop mode using an external interrupt, the current values in system and peripheral control registers are unchanged except STPCON register. - If you use an internal or external interrupt for stop mode release, you can also program the duration of the oscillation stabilization interval. To do this, you must make the appropriate control and clock settings before entering stop mode. - When the Stop mode is released by external interrupt, the CLKCON.4 and CLKCON.3 bit-pair setting remains unchanged and the currently selected clock value is used. - The external interrupt is serviced when the Stop mode release occurs. Following the IRET from the service routine, the instruction immediately following the one that initiated Stop mode is executed. ## **How to Enter into Stop Mode** Handling STPCON register then writing Stop instruction (keep the order). LD STPCON, #10100101B STOP NOP NOP RESET and POWER-DOWN S3C826A/P826A ### **IDLE MODE** Idle mode is invoked by the instruction IDLE (opcode 6FH). In idle mode, CPU operations are halted while some peripherals remain active. During idle mode, the internal clock signal is gated away from the CPU, but all peripherals remain active. Port pins retain the mode (input or output) they had at the time idle mode was entered. There are two ways to release idle mode: - 1. Execute a reset. All system and peripheral control registers are reset to their default values and the contents of all data registers are retained. The reset automatically selects the slow clock fxx/16 because CLKCON.4 and CLKCON.3 are cleared to '00B'. If interrupts are masked, a reset is the only way to release idle mode. - 2. Activate any enabled interrupt, causing idle mode to be released. When you use an interrupt to release idle mode, the CLKCON.4 and CLKCON.3 register values remain unchanged, and the currently selected clock value is used. The interrupt is then serviced. When the return-from-interrupt (IRET) occurs, the instruction immediately following the one that initiated idle mode is executed. S3C826A/P826A I/O PORTS 9 # I/O PORTS # **OVERVIEW** The S3C826A microcontroller has four bit-programmable, eight nibble-programmable, and four byte-programmable I/O ports, P0–P15. All ports are 8-bit ports. This gives a total of 128 I/O pins. Each port can be flexibly configured to meet application design requirements. The CPU accesses ports by directly writing or reading port registers. No special I/O instructions are required. All ports of the S3C826A can be configured to input or output mode and P4–P15 are shared with LCD signals. Table 9-1 gives you a general overview of the S3C826A I/O port functions. Table 9-1. S3C826A Port Configuration Overview | Port | Configuration Options | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1-bit programmable I/O port. Schmitt trigger input or push-pull, open-drain output mode selected by software; software assignable pull-ups. P0.0–P0.7 can alternately be used as inputs for external interrupts INT0–INT7 (with noise filter and interrupt control). | | 1 | 1-bit programmable I/O port. Schmitt trigger input or push-pull, open-drain output mode selected by software; software assignable pull-ups. P1.0–P1.7 can alternately be used as AD0–AD3, SCK, SO, SI, and BUZ. | | 2 | 1-bit programmable I/O port. Schmitt trigger input or push-pull, open-drain output mode selected by software; software assignable pull-ups. P2.0–P2.4 can alternately be used as T0CLK, T0OUT, T0PWM, T0CAP, T1CLK, TAOUT, and TBOUT. | | 3 | 1-bit programmable I/O port. Schmitt trigger input or push-pull, open-drain output mode selected by software; software assignable pull-ups. Alternately P3.0–P3.3 can be used as T2CLK, T2OUT, T3CLK, and T3OUT/T3PWM/T3CAP. P3.4–P3.7 can alternately be used as inputs for external interrupts INT8–INT11 (with noise filter and interrupt control). | | 4–11 | 4-bit programmable I/O port. Input or push-pull, open-drain output mode selected by software; software assignable pull-ups. P4.0–P11.7 can alternately be used as outputs for LCD signals. | | 12–15 | 8-bit programmable I/O port. Input or push-pull, open-drain output mode selected by software; software assignable pull-ups. P12.0–P15.7 can alternately be used as outputs for LCD signals. | I/O PORTS S3C826A/P826A # **PORT DATA REGISTERS** Table 9-2 gives you an overview of the register locations of all nine S3C826A I/O port data registers. Data registers for ports 0–15 have the general format shown in Figure 9-1. **Table 9-2. Port Data Register Summary** | Register Name | Mnemonic | Decimal | Hex | Location | R/W | |-----------------------|----------|---------|-----|---------------|-----| | Port 0 data register | P0 | 240 | F0H | Set 1, Bank 1 | R/W | | Port 1 data register | P1 | 241 | F1H | Set 1, Bank 1 | R/W | | Port 2 data register | P2 | 242 | F2H | Set 1, Bank 1 | R/W | | Port 3 data register | P3 | 243 | F3H | Set 1, Bank 1 | R/W | | Port 4 data register | P4 | 244 | F4H | Set 1, Bank 1 | R/W | | Port 5 data register | P5 | 245 | F5H | Set 1, Bank 1 | R/W | | Port 6 data register | P6 | 246 | F6H | Set 1, Bank 1 | R/W | | Port 7 data register | P7 | 247 | F7H | Set 1, Bank 1 | R/W | | Port 8 data register | P8 | 248 | F8H | Set 1, Bank 1 | R/W | | Port 9 data register | P9 | 249 | F9H | Set 1, Bank 1 | R/W | | Port 10 data register | P10 | 250 | FAH | Set 1, Bank 1 | R/W | | Port 11 data register | P11 | 251 | FBH | Set 1, Bank 1 | R/W | | Port 12 data register | P12 | 252 | FCH | Set 1, Bank 1 | R/W | | Port 13 data register | P13 | 253 | FDH | Set 1, Bank 1 | R/W | | Port 14 data register | P14 | 254 | FEH | Set 1, Bank 1 | R/W | | Port 15 data register | P15 | 255 | FFH | Set 1, Bank 1 | R/W | S3C826A/P826A I/O PORTS #### PORT 0 Port 0 is an 8-bit I/O port with individually configurable pins. Port 0 pins are accessed directly by writing or reading the port 0 data register, P0 at location F0H in set 1, bank 1. P0.0–P0.7 can serve as inputs (with or without pull-up), as outputs (push-pull or open-drain) or you can be configured the following functions. - Low-nibble pins (P0.0–P0.3): INT0–INT3 - High-nibble pins (P0.4–P0.7): INT4–INT7 ## Port 0 Control Registers (P0CONH, P0CONL) Port 0 has two 8-bit control registers: P0CONH for P0.4–P0.7 and P0CONL for P0.0–P0.3. A reset clears the P0CONH and P0CONL registers to "00H", configuring pins to input mode. You use control registers setting to select input or output mode(push-pull or open-drain). ## Port 0 Interrupt Enable, Pending, and Edge Selection Registers (P0INT, P0PND, P0EDGE) To process external interrupts at the port 0 pins, three additional control registers are provided: the port 0 interrupt enable register P0INT (E3H, set 1, bank 1), the port 0 interrupt pending register P0PND (E4H, set 1, bank 1), and the port 0 interrupt edge selection register P0EDGE (E2H, set 1, bank 1). The port 0 interrupt pending register P0PND lets you check for interrupt pending conditions and clear the pending condition when the interrupt service routine has been initiated. The application program detects interrupt requests by polling the P0PND register at regular intervals. When the interrupt enable bit of any port 0 pin is "1", a rising or falling edge at that pin will generate an interrupt request. The corresponding P0PND bit is then automatically set to "1" and the IRQ level goes low to signal the CPU that an interrupt request is waiting. When the CPU acknowledges the interrupt request, application software must the clear the pending condition by writing a "0" to the corresponding P0PND bit. Figure 9-1. Port 0 High-Byte Control Register (P0CONH) I/O PORTS S3C826A/P826A Figure 9-2. Port 0 Low-Byte Control Register (P0CONL) Figure 9-3. Port 0 Interrupt Control Register (P0INT) S3C826A/P826A I/O PORTS Figure 9-4. Port 0 Interrupt Pending Control Register (P0PND) Figure 9-5. Port 0 Interrupt Edge Selection Register (P0EDGE) I/O PORTS \$3C826A/P826A #### PORT 1 Port 1 is an 8-bit I/O port with individually configurable pins. Port 1 pins are accessed directly by writing or reading the Port 1 data register, P1 at location F1H in set 1, bank 1. P1.0–P1.7 can serve as inputs, as outputs (push pull or open-drain) or you can configure the following alternative functions: - Low-nibble pins (P1.0-P1.3): AD0–AD3 - High-nibble pins (P1.4-P1.7): SCK, SI, SO, BUZ ## Port 1 Control Registers (P1CONH, P1CONL) Port 1 has two 8-bit control registers: P1CONH for P1.4–P1.7 and P1CONL for P1.0–P1.3. A reset clears the P1CONH and P1CONL registers to "00H", configuring all pins to input mode. You use control registers settings to select input or output mode (push-pull or open drain) and enable the alternative functions. When programming the port, please remember that any alternative peripheral I/O function you configure using the port 1 control registers must also be enabled in the associated peripheral module. #### Port 1 Pull-up Resistor Control Register (P1PUR) Using the port 1 pull-up resistor control register, P1PUR (E5H, set 1, bank 1), you can configure pull-up resistors to individual port 1 pins. Figure 9-6. Port 1 High-Byte Control Register (P1CONH) S3C826A/P826A I/O PORTS Figure 9-7. Port 1 Low-Byte Control Register (P1CONL) Figure 9-8. Port 1 Pull-up Control Register (P1PUR) I/O PORTS S3C826A/P826A #### PORT 2 Port 2 is an 8-bit I/O port with individually configurable pins. Port 2 pins are accessed directly by writing or reading the Port 2 data register, P2 at location F2H in set 1, bank 1. P2.0–P2.7 can serve as inputs, as outputs (push pull or open-drain) or you can configure the following alternative functions: - Low-nibble pins (P2.0-P2.3): T0CLK, T0OUT/T0PWM/T0CAP. T1CLK, TAOUT - High-nibble pins (P2.4-P2.7): TBOUT ## Port 2 Control Registers (P2CONH, P2CONL) Port 2 has two 8-bit control registers: P2CONH for P2.4–P2.7 and P2CONL for P2.0–P2.3. A reset clears the P2CONH and P2CONL registers to "00H", configuring all pins to input mode. You use control registers settings to select input or output mode (push-pull or open drain) and enable the alternative functions. When programming the port, please remember that any alternative peripheral I/O function you configure using the port 2 control registers must also be enabled in the associated peripheral module. #### Port 2 Pull-up Resistor Control Register (P2PUR) Using the port 2 pull-up resistor control register, P2PUR (EAH, set 1, bank 1), you can configure pull-up resistors to individual port 2 pins. Figure 9-9. Port 2 High-Byte Control Register (P2CONH) S3C826A/P826A I/O PORTS Figure 9-10. Port 2 Low-Byte Control Register (P2CONL) Figure 9-11. Port 2 Pull-up Control Register (P2PUR) I/O PORTS \$3C826A/P826A #### PORT 3 Port 3 is an 8-bit I/O port with individually configurable pins. Port 3 pins are accessed directly by writing or reading the port 3 data register, P3 at location F3H in set 1, bank 1. P3.0–P3.7 can serve as inputs, as outputs (push-pull or open-drain) or it can be configured the following functions. - Low-nibble pins (P3.0–P3.3): T2CLK, T2OUT, T3CLK, T3OUT/T3PWM/T3CAP - High-nibble pins (P3.4-P3.7): INT8-INT11 ## Port 3 Control Registers (P3CONH, P3CONL) Port 3 has two 8-bit control registers: P3CONH for P3.4–P3.7 and P3CONL for P3.0–P3.3. A reset clears the P3CONH and P3CONL registers to "00H", configuring P3.0–P3.7 pins to input mode. You use control registers setting to select input or output mode(push-pull or open-drain) and enable the alternative functions. When programming the port, please remember that any alternative peripheral I/O function you configure using the port 3 control registers must also be enabled in the associated peripheral module. ### Port 3 Pull-Up Resistor Control Register (P3PUR) Using the port 3 pull-up resistor control register, P3PUR (EBH, set 1, bank 1), you can configure pull-up resistors to individual port 3 pins. ## Port 3 Interrupt Control Registers (P3INT) To process external interrupts at the port 3 pins, an additional control register is provided: the port 3 interrupt control register P3INT (EEH, set 1, bank 1). The port 3 interrupt control register P3INT lets you check for interrupt pending conditions and clear the pending condition when the interrupt service routine has been initiated. The application program detects interrupt requests by polling the P3INT register at regular intervals. When the interrupt enable bit of any port 3 pin is "1", a falling edge at that pin will generate an interrupt request. The corresponding pending bit is then automatically set to "1" and the IRQ level goes low to signal the CPU that an interrupt request is waiting. When the CPU acknowledges the interrupt request, application software must the clear the pending condition by writing a "0" to the corresponding P3INT bit. S3C826A/P826A I/O PORTS Figure 9-12. Port 3 High-Byte Control Register (P3CONH) Figure 9-13. Port 3 Low-Byte Control Register (P3CONL) I/O PORTS \$3C826A/P826A Figure 9-14. Port 3 Pull-up Control Register (P3PUR) Figure 9-15. Port 3 Interrupt Control Register (P3INT) S3C826A/P826A I/O PORTS #### **PORT 4, 5** Port 4 and 5 are 8-bit I/O ports with nibble configurable pins, respectively. Port 4 and 5 pins are accessed directly by writing or reading the Port 4 and 5 data registers, P4 at location F4H and P5 at location F5H in set 1, bank 1. P4.0–P4.7 and P5.0–P5.7 can serve as inputs (with or without pull-ups), as output (open drain or push-pull). And they can serve as segment pins for LCD, also. ## Port Group 0 Control Register (PG0CON) Port 4 and 5 have a 8-bit control register: PG0CON.0–.3 for P4.0–P4.7 and PG0CON.4–.7 for P5.0–P5.7. A reset clears the PG0CON register to "00H", configuring all pins to input mode. Figure 9-16. Port Group 0 Control Register (PG0CON) I/O PORTS \$3C826A/P826A #### **PORT 6, 7** Port 6 and 7 are 8-bit I/O ports with nibble configurable pins, respectively. Port 6 and 7 pins are accessed directly by writing or reading the Port 6 and 7 data registers, P6 at location F6H and P7 at location F7H in set 1, bank 1. P6.0–P6.7 and P7.0–P7.7 can serve as inputs (with or without pull-ups), as output (open drain or push-pull). And they can serve as segment pins for LCD, also. #### Port Group 1 Control Register (PG1CON) Port 6 and 7 have a 8-bit control register: PG1CON.0–.3 for P6.0–P6.7 and PG1CON.4–.7 for P7.0–P7.7. A reset clears the PG1CON register to "00H", configuring all pins to input mode. Figure 9-17. Port Group 1 Control Register (PG1CON) S3C826A/P826A I/O PORTS #### **PORT 8, 9** Port 8 and 9 are 8-bit I/O ports with nibble configurable pins, respectively. Port 8 and 9 pins are accessed directly by writing or reading the Port 8 and 9 data registers, P8 at location F8H and P9 at location F9H in set 1, bank 1. P8.0–P8.7 and P9.0–P9.7 can serve as inputs (with or without pull-ups), as output (open drain or push-pull). And they can serve as segment pins for LCD, also. #### Port Group 2 Control Register (PG2CON) Port 8 and 9 have a 8-bit control register: PG2CON.0–.3 for P8.0–P8.7 and PG2CON.4–.7 for P9.0–P9.7. A reset clears the PG2CON register to "00H", configuring all pins to input mode. Figure 9-18. Port Group 2 Control Register (PG2CON) I/O PORTS \$3C826A/P826A #### **PORT 10, 11** Port 10 and 11 are 8-bit I/O ports with nibble configurable pins, respectively. Port 10 and 11 pins are accessed directly by writing or reading the Port 10 and 11 data registers, P10 at location FAH and P11 at location FBH in set 1, bank 1. P10.0–P10.7 and P11.0–P11.7 can serve as inputs (with or without pull-ups), as output (open drain or push-pull). And they can serve as segment pins for LCD, also. #### Port Group 3 Control Register (PG3CON) Port 10 and 11 have a 8-bit control register: PG3CON.0–.3 for P10.0–P10.7 and PG3CON.4–.7 for P11.0–P11.7. A reset clears the PG3CON register to "00H", configuring all pins to input mode. Figure 9-19. Port Group 3 Control Register (PG3CON) S3C826A/P826A I/O PORTS #### PORT 12, 13, 14, 15 Port 12,13,14 and 15 are 8-bit I/O port with byte configurable pins, respectively. Port 12,13,14 and 15 pins are accessed directly by writing or reading the Port 12,13,14 and 15 data registers, P12 at location FCH, P13 at location FDH, P14 at location FEH, and P15 at location FFH in set 1, bank 1. P12.0–P12.7, P13.0–P13.7, P14.0–P14.7, and P15.0–P15.7 can serve as inputs (with or without pull-ups), as output (open drain or push-pull). And they can serve as segment or common pins for LCD also. ## Port Group 4 Control Register (PG4CON) Port 12,13,14 and 15 have an 8-bit control register: PG4CON.0–.1 for P12.0–P12.7, PG4CON.2–.3 for P13.0–P13.7, PG4CON.4–.5 for P14.0–P14.7, and PG4CON.6–.7 for P15.0–P15.7. A reset clears the PG4CON register to "00H", configuring all pins to input mode. Figure 9-20. Port Group 4 Control Register (PG4CON) I/O PORTS S3C826A/P826A # **NOTES** S3C826A/P826A BASIC TIMER and TIMER 0 # 10 BASIC TIMER and TIMER 0 ## **OVERVIEW** The S3C826A has two default timers: an 8-bit *basic timer* and one 8-bit general-purpose timer/counter. The 8-bit timer/counter is called *timer 0*. ## **BASIC TIMER (BT)** You can use the basic timer (BT) in two different ways: - As a watchdog timer to provide an automatic reset mechanism in the event of a system malfunction. - To signal the end of the required oscillation stabilization interval after a reset or a stop mode release. The functional components of the basic timer block are: - Clock frequency divider (fxx divided by 4096, 1024, 128, or 16) with multiplexer - 8-bit basic timer counter, BTCNT (set 1, bank 0, FDH, read-only) - Basic timer control register, BTCON (set 1, D3H, read/write) BASIC TIMER and TIMER 0 S3C826A/P826A ## **BASIC TIMER CONTROL REGISTER (BTCON)** The basic timer control register, BTCON, is used to select the input clock frequency, to clear the basic timer counter and frequency dividers, and to enable or disable the watchdog timer function. It is located in set 1, address D3H, and is read/write addressable using Register addressing mode. A reset clears BTCON to "00H". This enables the watchdog function and selects a basic timer clock frequency of fxx/4096. To disable the watchdog function, you must write the signature code "1010B" to the basic timer register control bits BTCON.7–BTCON.4. The 8-bit basic timer counter, BTCNT (set 1, bank 0, FDH), can be cleared at any time during normal operation by writing a "1" to BTCON.1. To clear the frequency dividers for all timers input clock, you write a "1" to BTCON.0. Figure 10-1. Basic Timer Control Register (BTCON) S3C826A/P826A BASIC TIMER and TIMER 0 #### **BASIC TIMER FUNCTION DESCRIPTION** #### **Watchdog Timer Function** You can program the basic timer overflow signal (BTOVF) to generate a reset by setting BTCON.7–BTCON.4 to any value other than "1010B". (The "1010B" value disables the watchdog function.) A reset clears BTCON to "00H", automatically enabling the watchdog timer function. A reset also selects the CPU clock (as determined by the current CLKCON register setting), divided by 4096, as the BT clock. A reset whenever a basic timer counter overflow occurs. During normal operation, the application program must prevent the overflow, and the accompanying reset operation, from occurring. To do this, the BTCNT value must be cleared (by writing a "1" to BTCON.1) at regular intervals. If a system malfunction occurs due to circuit noise or some other error condition, the BT counter clear operation will not be executed and a basic timer overflow will occur, initiating a reset. In other words, during normal operation, the basic timer overflow loop (a bit 7 overflow of the 8-bit basic timer counter, BTCNT) is always broken by a BTCNT clear instruction. If a malfunction does occur, a reset is triggered automatically. #### **Oscillation Stabilization Interval Timer Function** You can also use the basic timer to program a specific oscillation stabilization interval following a reset or when stop mode has been released by an external interrupt. In stop mode, whenever a reset or an internal and an external interrupt occurs, the oscillator starts. The BTCNT value then starts increasing at the rate of fxx/4096 (for reset), or at the rate of the preset clock source (for an internal and an external interrupt). When BTCNT.3 overflows, a signal is generated to indicate that the stabilization interval has elapsed and to gate the clock signal off to the CPU so that it can resume normal operation. In summary, the following events occur when stop mode is released: - 1. During stop mode, a power-on reset or an internal and an external interrupt occurs to trigger the stop mode release and oscillation starts. - 2. If a power-on reset occurred, the basic timer counter will increase at the rate of fxx/4096. If an internal and an external interrupt is used to release stop mode, the BTCNT value increases at the rate of the preset clock source. - 3. Clock oscillation stabilization interval begins and continues until bit 3 of the basic timer counter overflows. - 4. When a BTCNT.3 overflow occurs, normal CPU operation resumes. BASIC TIMER and TIMER 0 S3C826A/P826A Figure 10-2. Basic Timer Block Diagram S3C826A/P826A BASIC TIMER and TIMER 0 #### 8-BIT TIMER/COUNTER 0 Timer/counter 0 has three operating modes, one of which you select using the appropriate T0CON setting: - Interval timer mode - Capture input mode with a rising or falling edge trigger at the P2.1 pin - PWM mode Timer/counter 0 has the following functional components: - Clock frequency divider (fxx divided by 1024, 256, 64, 8, or 1) with multiplexer - External clock input (P2.0, T0CLK) - 8-bit counter (T0CNT), 8-bit comparator, and 8-bit reference data register (T0DATA) - I/O pins for capture input, match output, or PWM output (P2.1/T0CAP, P2.1/T0OUT, P2.1/T0PWM) - Timer 0 overflow interrupt (IRQ0, vector E2H) and match/capture interrupt (IRQ0, vector E0H) generation - Timer 0 control register, T0CON (set 1, E5H, bank 0, read/write) ## **TIMER/COUNTER 0 CONTROL REGISTER (T0CON)** You use the timer 0 control register, T0CON, to - Select the timer 0 operating mode (interval timer, capture mode, or PWM mode) - Select the timer 0 input clock frequency - Clear the timer 0 counter, T0CNT - Enable the timer 0 overflow interrupt or timer 0 match/capture interrupt - Clear timer 0 match/capture interrupt pending condition BASIC TIMER and TIMER 0 S3C826A/P826A T0CON is located in set 1, bank 0, at address E5H, and is read/write addressable using Register addressing mode. A reset clears T0CON to "00H". This sets timer 0 to normal interval timer mode, selects an input clock frequency of fxx/1024, and disables all timer 0 interrupts. You can clear the timer 0 counter at any time during normal operation by writing a "1" to T0CON.2. The timer 0 overflow interrupt (T0OVF) is interrupt level IRQ0 and has the vector address E2H. When a timer 0 overflow interrupt occurs and is serviced by the CPU, the pending condition is cleared automatically by hardware or must be cleared by software. To enable the timer 0 match/capture interrupt (IRQ0, vector E0H), you must write T0CON.1 to "1". To detect a match/capture interrupt pending condition, the application program polls INTPND.1. When a "1" is detected, a timer 0 match or capture interrupt is pending. When the interrupt request has been serviced, the pending condition must be cleared by software by writing a "0" to the timer 0 match/capture interrupt pending bit, INTPND.1. Figure 10-3. Timer 0 Control Register (T0CON) S3C826A/P826A BASIC TIMER and TIMER 0 Figure 10-4. Interrupt Pending Register (INTPND) BASIC TIMER and TIMER 0 S3C826A/P826A #### **TIMER 0 FUNCTION DESCRIPTION** #### Timer 0 Interrupts (IRQ0, Vectors E0H and E2H) The timer 0 can generate two interrupts: the timer 0 overflow interrupt (T0OVF), and the timer 0 match/ capture interrupt (T0INT). T0OVF is belongs to interrupt level IRQ0, vector E2H. T0INT also belongs to interrupt level IRQ0, but is assigned the separate vector address, E0H. A timer 0 overflow interrupt pending condition is automatically cleared by hardware when it has been serviced or should be cleared by software in the interrupt service routine by writing a "0" to the INTPND.0 interrupt pending bit. However, the timer 0 match/capture interrupt pending condition must be cleared by the application's interrupt service routine by writing a "0" to the INTPND.1 interrupt pending bit. #### **Interval Timer Mode** In interval timer mode, a match signal is generated when the counter value is identical to the value written to the timer 0 reference data register, T0DATA. The match signal generates a timer 0 match interrupt (T0INT, vector E0H) and clears the counter. If, for example, you write the value "10H" to T0DATA, the counter will increment until it reaches "10H". At this point, the timer 0 interrupt request is generated, the counter value is reset, and counting resumes. With each match, the level of the signal at the timer 0 output pin is inverted (see Figure 10-5). Figure 10-5. Simplified Timer 0 Function Diagram: Interval Timer Mode S3C826A/P826A BASIC TIMER and TIMER 0 #### **Pulse Width Modulation Mode** Pulse width modulation (PWM) mode lets you program the width (duration) of the pulse that is output at the T0PWM (P2.1) pin. As in interval timer mode, a match signal is generated when the counter value is identical to the value written to the timer 0 data register. In PWM mode, however, the match signal does not clear the counter. Instead, it runs continuously, overflowing at "FFH", and then continues incrementing from "00H". Although you can use the match signal to generate a timer 0 overflow interrupt, interrupts are not typically used in PWM-type applications. Instead, the pulse at the T0PWM (P2.1) pin is held to Low level as long as the reference data value is *less than or equal to* ( $\leq$ ) the counter value and then the pulse is held to High level for as long as the data value is *greater than* (>) the counter value. One pulse width is equal to $t_{CLK} \times 256$ (see Figure 10-6). Figure 10-6. Simplified Timer 0 Function Diagram: PWM Mode BASIC TIMER and TIMER 0 S3C826A/P826A #### **Capture Mode** In capture mode, a signal edge that is detected at the T0CAP (P2.1) pin opens a gate and loads the current counter value into the timer 0 data register. You can select rising or falling edges to trigger this operation. Timer 0 also gives you capture input source: the signal edge at the T0CAP (P2.1) pin. You select the capture input by setting the values of the timer 0 capture input selection bits in the port 2 control register, P2CONL.3–.2, (set 1, bank 1, E9H). When P2CONL.3–.2 is "00", the T0CAP input is selected. Both kinds of timer 0 interrupts can be used in capture mode: the timer 0 overflow interrupt is generated whenever a counter overflow occurs; the timer 0 match/capture interrupt is generated whenever the counter value is loaded into the timer 0 data register. By reading the captured data value in T0DATA, and assuming a specific value for the timer 0 clock frequency, you can calculate the pulse width (duration) of the signal that is being input at the T0CAP pin (see Figure 10-7). Figure 10-7. Simplified Timer 0 Function Diagram: Capture Mode S3C826A/P826A BASIC TIMER and TIMER 0 Figure 10-8. Timer 0 Block Diagram BASIC TIMER and TIMER 0 S3C826A/P826A # **NOTES** S3C826A/P826A TIMER 1 **11** TIMER 1 ## **ONE 16-BIT TIMER MODE (TIMER 1)** The 16-bit timer 1 is used in one 16-bit timer or two 8-bit timers mode. When TACON.7 is set to "1", it is in one 16-bit timer mode. When TACON.7 is set to "0", the timer 1 is used as two 8-bit timers. - One 16-bit timer mode (Timer 1) - Two 8-bit timers mode (Timer A and B) #### **OVERVIEW** The 16-bit timer 1 is an 16-bit general-purpose timer. Timer 1 includes interval timer mode using appropriate TACON setting. Timer 1 has the following functional components: - Clock frequency divider (fxx divided by 256, 64, 8, or 1 and T1CLK: External clock) with multiplexer - 16-bit counter (TACNT, TBCNT), 16-bit comparator, and 16-bit reference data register (TADATA, TBDATA) - Timer 1 match interrupt (IRQ1, vector E6H) generation - Timer 1 control register, TACON (set 1, bank 0,EBH, read/write) ## **FUNCTION DESCRIPTION** #### **Interval Timer Function** The timer 1 module can generate an interrupt, the timer 1 match interrupt (T1INT). T1INT belongs to the interrupt level IRQ1, and is assigned a separate vector address, E6H. The T1INT pending condition should be cleared by software after IRQ1 is serviced. The T1INT pending bit must be cleared by the application sub-routine by writing a "0" to the TACON.0 pending bit. In interval timer mode, a match signal is generated when the counter value is identical to the values written to the T1 reference data registers, TADATA and TBDATA. The match signal generates a timer 1 match interrupt (T1INT, vector E6H) and clears the counter. If, for example, you write the value 10H and 32H to TADATA and TBDATA, respectively, and 8EH to TACON, the counter will increment until it reaches 3210H. At this point, the T1 interrupt request is generated, the counter value is reset, and counting resumes. TIMER 1 S3C826A/P826A ## **Timer 1 Control Register (TACON)** You use the timer 1 control register, TACON, to - Enable the timer 1 operating (interval timer) - Select the timer 1 input clock frequency - Clear the timer 1 counter, TACNT and TBCNT - Enable the timer 1 interrupt - Clear timer 1 interrupt pending conditions TACON is located in set 1, bank 0, at address EBH, and is read/write addressable using register addressing mode. A reset clears TACON to "00H". This sets timer 1 to disable interval timer mode, selects an input clock frequency of fxx/256, and disables timer 1 interrupt. You can clear the timer 1 counter at any time during the normal operation by writing a "1" to TACON.3. To enable the timer 1 interrupt (IRQ1, vector E6H), you must write TACON.7, TACON.2, and TACON.1 to "1". To generate the exact time interval, you should set TACON.3 and TACON.0 to "10B", which clear counter and interrupt pending bit. When the T1INT sub-routine is serviced, the pending condition must be cleared by software by writing a "0" to the timer 1 interrupt pending bit, TACON.0. Figure 11-1. Timer 1 Control Register (TACON) S3C826A/P826A TIMER 1 ## **BLOCK DIAGRAM** Figure 11-2. Timer 1 Functional Block Diagram TIMER 1 S3C826A/P826A ## TWO 8-BIT TIMERS MODE (TIMER A and B) #### **OVERVIEW** The 8-bit timer A and B are the 8-bit general-purpose timers. Timer A and B support interval timer mode using appropriate TACON and TBCON setting, respectively. Timer A and B have the following functional components: - Clock frequency divider with multiplexer - fxx divided by 256, 64, 8, or 1 and T1CLK (External clock) for timer A - fxx divided by 256, 64, 8, or 1 for timer B - 8-bit counter (TACNT, TBCNT), 8-bit comparator, and 8-bit reference data register (TADATA, TBDATA) - Timer A match interrupt (IRQ1, vector E6H) generation - Timer A control register, TACON (set 1, bank 0, EBH, read/write) - Timer B match interrupt (IRQ1, vector E4H) generation - Timer B control register, TBCON (set 1, bank 0, EAH, read/write) #### **FUNCTION DESCRIPTION** #### **Interval Timer Function** The timer A and B module can generate an interrupt: the timer A match interrupt (TAINT) and the timer B match interrupt (TBINT). TAINT belongs to the interrupt level IRQ1, and is assigned a separate vector address, E6H. TBINT belongs to the interrupt level IRQ1 and is assigned a separate vector address, E4H. The TAINT and TBINT pending condition should be cleared by software after they are serviced. In interval timer mode, a match signal is generated when the counter value is identical to the values written to the TA or TB reference data registers, TADATA or TBDATA. The match signal generates corresponding match interrupt (TAINT, vector E6H; TBINT, vector E4H) and clears the counter. If, for example, you write the value 10H to TBDATA, "0" to TACON.7, and 0EH to TBCON, the counter will increment until it reaches 10H. At this point, the TB interrupt request is generated, the counter value is reset, and counting resumes. ## Timer A and B Control Register (TACON, TBCON) You use the timer A and B control register, TACON and TBCON, to - Enable the timer A and B operating (interval timer) - Select the timer A and B input clock frequency - Clear the timer A and B counter, TACNT and TBCNT - Enable the timer A and B interrupt - Clear timer A and B interrupt pending conditions S3C826A/P826A TIMER 1 TACON and TBCON are located in set 1, bank 0, at address EBH and EAH, and is read/write addressable using register addressing mode. A reset clears TACON and TBCON to "00H". This sets timer A and B to disable interval timer mode, selects an input clock frequency of fxx/256, and disables timer A and B interrupt. You can clear the timer A and B counter at any time during normal operation by writing a "1" to TACON.3 and TBCON.3. To enable the timer A and B interrupt (IRQ1, vector E6H, E4H), you must write TACON.7 to "0", TACON.2 (TBCON.2) and TACON.1 (TBCON.1) to "1". To generate the exact time interval, you should set TACON.3 (TBCON.3) and TACON.0 (TBCON.0) to "10B", which clear counter and interrupt pending bit, respectively. When the TAINT or TBINT sub-routine is serviced, the pending condition must be cleared by software by writing a "0" to the timer A or B interrupt pending bits, TACON.0 or TBCON.0. Figure 11-3. Timer A Control Register (TACON) TIMER 1 S3C826A/P826A Figure 11-4. Timer B Control Register (TBCON) S3C826A/P826A TIMER 1 Figure 11-5. Timer A and B Function Block Diagram TIMER 1 S3C826A/P826A # **NOTES** S3C826A/P826A 8-BIT TIMER 2 **12** 8-BIT TIMER 2 #### **OVERVIEW** The 8-bit timer 2 is an 8-bit general-purpose timer. Timer 2 has the interval timer mode by using the appropriate T2CON setting. Timer 2 has the following functional components: - Clock frequency divider (fxx divided by 256, 64, 8 or 1) with multiplexer - External clock input (P3.0/T2CLK) - 8-bit counter (T2CNT), 8-bit comparator, and 8-bit reference data register (T2DATA) - Timer 2 interrupt (IRQ2, vector E8H) generation - Timer 2 control register, T2CON (set 1, Bank 0, EEH, read/write) #### **FUNCTION DESCRIPTION** #### **Interval Timer Function** The timer 2 can generate an interrupt, the timer 2 match interrupt (T2INT). T2INT belongs to interrupt level IRQ2, and is assigned the separate vector address, E8H. The T2INT pending condition should be cleared by software when it has been serviced. Even though T2INT is disabled, the application's service routine can detect a pending condition of T2INT by the software and execute it's sub-routine. When this case is used, the T2INT pending bit must be cleared by the application subroutine by writing a "0" to the T2CON.0 pending bit. In interval timer mode, a match signal is generated when the counter value is identical to the values written to the Timer 2 reference data registers, T2DATA. The match signal generates a timer 2 match interrupt (T2INT, vector E8H) and clears the counter. If, for example, you write the value 10H to T2DATA and 0EH to T2CON, the counter will increment until it reaches 10H. At this point, the Timer 2 interrupt request is generated, the counter value is reset, and counting resumes. 8-BIT TIMER 2 S3C826A/P826A #### **TIMER 2 CONTROL REGISTER (T2CON)** You use the timer 2 control register, T2CON, to - Enable the timer 2 operating (interval timer) - Select the timer 2 input clock frequency - Clear the timer 2 counter, T2CNT - Enable the timer 2 interrupt and clear timer 2 interrupt pending condition T2CON is located in set 1, bank 0, at address EEH, and is read/write addressable using register addressing mode. A reset clears T2CON to "00H". This sets timer 2 to disable interval timer mode, and disables timer 2 interrupt. You can clear the timer 2 counter at any time during normal operation by writing a "1" to T2CON.3 To enable the timer 2 interrupt (IRQ2, vector E8H), you must write T2CON.2, and T2CON.1 to "1". To detect an interrupt pending condition when T2INT is disabled, the application program polls pending bit, T2CON.0. When a "1" is detected, a timer 2 interrupt is pending. When the T2INT sub-routine has been serviced, the pending condition must be cleared by software by writing a "0" to the timer 2 interrupt pending bit, T2CON.0. Figure 12-1. Timer 2 Control Register (T2CON) S3C826A/P826A 8-BIT TIMER 2 ## **BLOCK DIAGRAM** Figure 12-2. Timer 2 Functional Block Diagram 8-BIT TIMER 2 S3C826A/P826A ## **NOTES** S3C826A/P826A 8-BIT TIMER 3 # **13** 8-BIT TIMER 3 #### **OVERVIEW** Timer/counter 3 has three operating modes, one of which you select using the appropriate T3CON setting: - Interval timer mode - Capture input mode with a rising or falling edge trigger at the P3.3 pin - PWM mode Timer/counter 3 has the following functional components: - Clock frequency divider (fxx divided by 1024, 256, 64, 8, or 1) with multiplexer - External clock input (P3.2, T3CLK) - 8-bit counter(T3CNT), 8-bit comparator, and 8-bit reference data register(T3DATA) - I/O pins for capture input, match output, or PWM output (P3.3/T3CAP, P3.3/T3OUT, P3.3/T3PWM) - Timer 3 overflow interrupt (IRQ2, vector ECH) and match/capture interrupt (IRQ2, vector EAH) generation - Timer 3 control register, T3CON (set 1, F1H, bank 0, read/write) ## **TIMER/COUNTER 3 CONTROL REGISTER (T3CON)** You use the timer 3 control register, T3CON, to - Select the timer 3 operating mode (interval timer, capture mode, or PWM mode) - Select the timer 3 input clock frequency - Clear the timer 3 counter, T3CNT - Enable the timer 3 overflow interrupt or timer 3 match/capture interrupt - Clear timer 3 match/capture interrupt pending condition 8-BIT TIMER 3 S3C826A/P826A T3CON is located in set 1, bank 0, at address F1H, and is read/write addressable using Register addressing mode. A reset clears T3CON to "00H". This sets timer 3 to normal interval timer mode, selects an input clock frequency of fxx/1024, and disables all timer 3 interrupts. You can clear the timer 3 counter at any time during normal operation by writing a "1" to T3CON.2. The timer 3 overflow interrupt (T3OVF) is interrupt level IRQ2 and has the vector address ECH. When a timer 3 overflow interrupt occurs and is serviced by the CPU, the pending condition is cleared automatically by hardware or must be cleared by software. To enable the timer 3 match/capture interrupt (IRQ2, vector EAH), you must write T3CON.1 to "1". To detect a match/capture interrupt pending condition, the application program polls INTPND.3. When a "1" is detected, a timer 3 match or capture interrupt is pending. When the interrupt request has been serviced, the pending condition must be cleared by software by writing a "0" to the timer 3 match/capture interrupt pending bit, INTPND.3. Figure 13-1. Timer 3 Control Register (T3CON) S3C826A/P826A 8-BIT TIMER 3 Figure 13-2. Interrupt Pending Register (INTPND) 8-BIT TIMER 3 S3C826A/P826A #### TIMER 3 FUNCTION DESCRIPTION #### Timer 3 Interrupts (IRQ2, Vectors EAH and ECH) The timer 3 can generate two interrupts: the timer 3 overflow interrupt (T3OVF), and the timer 3 match/ capture interrupt (T3INT). T3OVF is belongs to interrupt level IRQ2, vector ECH. T3INT also belongs to interrupt level IRQ2, but is assigned the separate vector address, EAH. A timer 3 overflow interrupt pending condition is automatically cleared by hardware when it has been serviced or should be cleared by software in the interrupt service routine by writing a "0" to the INTPND.2 interrupt pending bit. However, the timer 3 match/capture interrupt pending condition must be cleared by the application's interrupt service routine by writing a "0" to the INTPND.3 interrupt pending bit. #### **Interval Timer Mode** In interval timer mode, a match signal is generated when the counter value is identical to the value written to the timer 3 reference data register, T3DATA. The match signal generates a timer 3 match interrupt (T3INT, vector EAH) and clears the counter. If, for example, you write the value "10H" to T3DATA, the counter will increment until it reaches "10H". At this point, the timer 3 interrupt request is generated, the counter value is reset, and counting resumes. With each match, the level of the signal at the timer 3 output pin is inverted (see Figure 13-3). Figure 13-3. Simplified Timer 3 Function Diagram: Interval Timer Mode S3C826A/P826A 8-BIT TIMER 3 #### **Pulse Width Modulation Mode** Pulse width modulation (PWM) mode lets you program the width (duration) of the pulse that is output at the T3PWM (P3.3) pin. As in interval timer mode, a match signal is generated when the counter value is identical to the value written to the timer 3 data register. In PWM mode, however, the match signal does not clear the counter. Instead, it runs continuously, overflowing at "FFH", and then continues incrementing from "00H". Although you can use the match signal to generate a timer 3 overflow interrupt, interrupts are not typically used in PWM-type applications. Instead, the pulse at the T3PWM (P3.3) pin is held to Low level as long as the reference data value is *less than or equal to* ( $\leq$ ) the counter value and then the pulse is held to High level for as long as the data value is *greater than* (>) the counter value. One pulse width is equal to $t_{CLK} \times 256$ (see Figure 13-4). Figure 13-4. Simplified Timer 3 Function Diagram: PWM Mode 8-BIT TIMER 3 S3C826A/P826A #### **Capture Mode** In capture mode, a signal edge that is detected at the T3CAP (P3.3) pin opens a gate and loads the current counter value into the timer 3 data register. You can select rising or falling edges to trigger this operation. Timer 3 also gives you capture input source: the signal edge at the T3CAP (P3.3) pin. You select the capture input by setting the values of the timer 3 capture input selection bits in the port 3 control register, P3CONL.7–.6, (set 1, bank 1, EDH). When P3CONL.7–.6 is "00", the T3CAP input is selected. Both kinds of timer 3 interrupts can be used in capture mode: the timer 3 overflow interrupt is generated whenever a counter overflow occurs; the timer 3 match/capture interrupt is generated whenever the counter value is loaded into the timer 3 data register. By reading the captured data value in T3DATA, and assuming a specific value for the timer 3 clock frequency, you can calculate the pulse width (duration) of the signal that is being input at the T3CAP pin (see Figure 13-5). Figure 13-5. Simplified Timer 3 Function Diagram: Capture Mode S3C826A/P826A 8-BIT TIMER 3 Figure 13-6. Timer 3 Block Diagram 8-BIT TIMER 3 S3C826A/P826A ## **NOTES** S3C826A/P826A WATCH TIMER 14 # **WATCH TIMER** #### **OVERVIEW** Watch timer functions include real-time and watch-time measurement and interval timing for the system clock. To start watch timer operation, set bit 1 of the watch timer control register, WTCON.1 to "1". And if you want to service watch timer overflow interrupt (IRQ4, vector D2H), then set the WTCON.6 to "1". The watch timer overflow interrupt pending condition (WTCON.0) must be cleared by software in the application's interrupt service routine by means of writing a "0" to the WTCON.0 interrupt pending bit. After the watch timer starts and elapses a time, the watch timer interrupt pending bit (WTCON.0) is automatically set to "1", and interrupt requests commence in 3.91 ms, 0.25, 0.5 and 1-second intervals by setting Watch timer speed selection bits (WTCON.3 - .2). The watch timer can generate a steady 0.5 kHz, 1 kHz, 2 kHz, or 4 kHz signal to BUZ output pin for Buzzer. By setting WTCON.3 and WTCON.2 to "11b", the watch timer will function in high-speed mode, generating an interrupt every 3.91 ms. High-speed mode is useful for timing events for program debugging sequences. The watch timer supplies the clock frequency for the LCD controller ( $f_{LCD}$ ). Therefore, if the watch timer is disabled, the LCD controller does not operate. Watch timer has the following functional components: - Real Time and Watch-Time Measurement - Using a Main Clock Source or Sub clock - Clock Source Generation for LCD Controller (f<sub>I CD</sub>) - I/O pin for Buzzer Output Frequency Generator (P1.7, BUZ) - Timing Tests in High-Speed Mode - Watch timer overflow interrupt (IRQ4, vector D2H) generation - Watch timer control register, WTCON (set 1, bank 0, F6H, read/write) WATCH TIMER S3C826A/P826A #### WATCH TIMER CONTROL REGISTER (WTCON) The watch timer control register, WTCON is used to select the watch timer interrupt time and Buzzer signal, to enable or disable the watch timer function. It is located in set 1, bank 0 at address F6H, and is read/write addressable using register addressing mode. A reset clears WTCON to "00H". This disable the watch timer. So, if you want to use the watch timer, you must write appropriate value to WTCON. Figure 14-1. Watch Timer Control Register (WTCON) S3C826A/P826A WATCH TIMER #### WATCH TIMER CIRCUIT DIAGRAM Figure 14-2. Watch Timer Circuit Diagram WATCH TIMER S3C826A/P826A ## **NOTES** # **15** # LCD CONTROLLER/DRIVER #### **OVERVIEW** The S3C826A microcontroller can directly drive an up-to-1280-dot (80 segments x 16 commons) LCD panel. Its LCD block has the following components: - LCD controller/driver - Display RAM for storing display data - 80 segment output pins (SEG0–SEG79) - 16 common output pins (COM0–COM15) - Five LCD operating power supply pins (V<sub>LC1</sub>-V<sub>LC5</sub>) - Internal resistors circuit for LCD bias - LCD contrast control circuit by software (16 steps) To use the LCD controller/driver, the watch timer must be enabled by setting WMOD.1 to "1" because fLCD for LCD controller/driver clock source is supplied by the watch timer. When a sub clock is selected as the watch timer clock source and watch timer is enabled, the LCD display can be enabled even during main clock stop and idle modes. The LCD duty, LCD contrast level, and LCD display on or off, are determined by bit settings in the LCD control register, LCON, at address F4H of bank 0 in set 1. The LCD clock source speed and selecting LCD signal or normal I/O are determined by the LCD mode control register, LMOD, at address F5H of bank 0 in set 1. Data written to the LCD display RAM can be transferred to the segment signal pins automatically without program control. Figure 15-1. LCD Function Diagram LCD CONTROLLER/DRIVER S3C826A/P826A #### **LCD CIRCUIT DIAGRAM** Figure 15-2. LCD Circuit Diagram S3C826A/P826A LCD CONTROLLER/DRIVER #### **LCD RAM ADDRESS AREA** Ram addresses of page 7 is used as LCD data memory. These locations can be addressed by 1-bit or 8-bit instructions. When the bit value of a display segment is "1", the LCD display is turned on; when the bit value is "0", the display is turned off. Display RAM data are sent out through segment pins SEG0-SEG87 using a direct memory access (DMA) method that is synchronized with the f<sub>LCD</sub> signal. RAM addresses in this location that are not used for LCD display can be allocated to general-purpose use. Figure 15-3. LCD Display Data RAM Organization LCD CONTROLLER/DRIVER S3C826A/P826A ## **LCD CONTROL REGISTER (LCON)** The LCD control register for the LCD controller/driver is called LCON, F4H of bank 0 in set 1, and is read/write addressable using register addressing mode. It has the following control functions: - LCD duty selection - LCD display control - LCD contrast control and contrast level control The LCD control register, LCON is used to turn the LCD display on/off, to select duty, and to select LCD contrast level. Following a RESET, all LCON values are cleared to "0". This turns off the LCD display, select 1/8 duty, and disable LCD contrast control. Figure 15-4. LCD Control Register (LCON) #### LCD MODE CONTROL REGISTER (LMOD) The LCD mode control register, LMOD, is located at address F5H of bank 0 in set 1 and is read/write addressable using register addressing mode. The LMOD is used to select LCD clock speed and to select LCD signal pins or normal I/O pins. Following a RESET, all LMOD values are cleared to "0". This select 256Hz LCD clock for 1/8 duty or 512Hz LCD clock for the other duty and select all LCD signal pins (SEG0–SEG79, SEG80–SEG87/COM15–COM8). The LCD clock signal determines the frequency of COM signal scanning of each segment output. This is also referred as the frame frequency. Since the LCD clock signal is generated by the watch timer clock (fw), the watch timer must be enabled when the LCD display is turned on. Figure 15-5. LCD Mode Control Register (LMOD) LCD CONTROLLER/DRIVER S3C826A/P826A #### **COMMON (COM) SIGNALS** The common signal output pin selection (COM pin selection) varies according to the selected duty cycle. - In 1/8 duty mode, COM0–COM7 pins are selected. - In 1/12 duty mode, COM0–COM11 pins are selected. - In 1/16 duty mode, COM0–COM15 pins are selected. When 1/8 duty is selected by setting LCON.2–.1 to "00", COM8–COM15 (P14.7–P14.0/SEG87–SEG80) can be used for LCD segment signal or I/O ports, and when 1/12 duty is selected by setting LCON.2–.1 to "01", COM12–COM15 (P14.3–P14.0/SEG83–SEG80) can be used for LCD segment signals or I/O ports. #### **SEGMENT (SEG) SIGNALS** The 88 LCD segment signal pins are connected to corresponding display RAM locations at page 7. Bits of the display RAM are synchronized with the common signal output pins. When the bit value of a display RAM location is "1", a 'select' signal (Display ON) is sent to the corresponding segment pin. When the display bit is "0", a 'non-select' signal (Display Off) is sent to the corresponding segment pin. Figure 15-6. LCD Voltage Dividing Resistors Connection Figure 15-7. Application with External Contrast Control LCD CONTROLLER/DRIVER S3C826A/P826A Figure 15-8. LCD Signal Waveforms (1/16 Duty, 1/5 Bias) S3C826A/P826A LCD CONTROLLER/DRIVER Figure 15-8. LCD Signal Waveforms (1/16 Duty, 1/5 Bias) (Continued) LCD CONTROLLER/DRIVER S3C826A/P826A Figure 15-9. LCD Signal Waveforms (1/8 Duty, 1/4 Bias) S3C826A/P826A 8-BIT A/D CONVERTER 16 # **8-BIT ANALOG-TO-DIGITAL CONVERTER** #### **OVERVIEW** The 8-bit A/D converter (ADC) module uses successive approximation logic to convert analog levels entering at one of the four input channels to equivalent 8-bit digital values. The analog input level must lie between the $AV_{DD}$ and $V_{SS}$ values. The A/D converter has the following components: - Analog comparator with successive approximation logic - D/A converter logic (resistor string type) - ADC control register (ADCON) - Four multiplexed analog data input pins (AD0–AD3) - 8-bit A/D conversion data output register (ADDATA) - 4-bit digital input port (Alternately, I/O port) ## **FUNCTION DESCRIPTION** To initiate an analog-to-digital conversion procedure, at first you must set with alternative function for ADC input enable at port 1, the pin set with alternative function can be used for ADC analog input. And you write the channel selection data in the A/D converter control register ADCON.4–.5 to select one of the four analog input pins (AD0–3) and set the conversion start or enable bit, ADCON.0. The read-write ADCON register is located in set 1, bank 0, at address EFH. The pins which are not used for ADC can be used for normal I/O. During a normal conversion, ADC logic initially sets the successive approximation register to 80H (the approximate half-way point of an 8-bit register). This register is then updated automatically during each conversion step. The successive approximation block performs 8-bit conversions for one input channel at a time. You can dynamically select different channels by manipulating the channel selection bit value (ADCON.5–4) in the ADCON register. To start the A/D conversion, you should set the enable bit, ADCON.0. When a conversion is completed, ADCON.3, the end-of-conversion(EOC) bit is automatically set to 1 and the result is dumped into the ADDATA register where it can be read. The A/D converter then enters an idle state. Remember to read the contents of ADDATA before another conversion starts. Otherwise, the previous result will be overwritten by the next conversion result. #### NOTE Because the A/D converter has no sample-and-hold circuitry, it is very important that fluctuation in the analog level at the AD0–AD3 input pins during a conversion procedure be kept to an absolute minimum. Any change in the input level, perhaps due to noise, will invalidate the result. If the chip enters to STOP or IDLE mode in conversion process, there will be a leakage current path in A/D block. You must use STOP or IDLE mode after ADC operation is finished. 8-BIT A/D CONVERTER S3C826A/P826A #### **CONVERSION TIMING** The A/D conversion process requires 5 steps (5 clock edges) to convert each bit and 10 clocks to set-up A/D conversion. Therefore, total of 50 clocks are required to complete an 8-bit conversion: When fxx/8 is selected for conversion clock with an 4.5 MHz fxx clock frequency, one clock cycle is 1.78 us. Each bit conversion requires 5 clocks, the conversion rate is calculated as follows: ``` 5 clocks/bit \times 8-bit + set-up time = 50 clocks, 50 clock \times 1.78 us = 89 us at 0.56 MHz (4.5 MHz/8) ``` Note that A/D converter needs at least 25µs for conversion time. #### A/D CONVERTER CONTROL REGISTER (ADCON) The A/D converter control register, ADCON, is located at address EFH in set 1, bank 0. It has three functions: - Analog input pin selection (bits 4 and 5) - End-of-conversion status detection (bit 3) - ADC clock selection (bits 2 and 1) - A/D operation start or enable (bit 0 ) After a reset, the start bit is turned off. You can select only one analog input channel at a time. Other analog input pins (AD0–AD3) can be selected dynamically by manipulating the ADCON.4–5 bits. And the pins not used for analog input can be used for normal I/O function. Figure 16-1. A/D Converter Control Register (ADCON) S3C826A/P826A 8-BIT A/D CONVERTER Figure 16-2. A/D Converter Data Register (ADDATA) #### **INTERNAL REFERENCE VOLTAGE LEVELS** In the ADC function block, the analog input voltage level is compared to the reference voltage. The analog input level must remain within the range $V_{SS}$ to $AV_{DD}$ . Different reference voltage levels are generated internally along the resistor tree during the analog conversion process for each conversion step. The reference voltage level for the first conversion bit is always $1/2 \text{ AV}_{DD}$ . #### **BLOCK DIAGRAM** Figure 16-3. A/D Converter Functional Block Diagram 8-BIT A/D CONVERTER S3C826A/P826A Figure 16-4. Recommended A/D Converter Circuit for Highest Absolute Accuracy S3C826A/P826A SERIAL I/O INTERFACE **17** # **SERIAL I/O INTERFACE** #### **OVERVIEW** Serial I/O modules, SIO can interface with various types of external device that require serial data transfer. The components of SIO function block are: - 8-bit control register (SIOCON) - Clock selector logic - 8-bit data buffer (SIODATA) - 8-bit prescaler (SIOPS) - 3-bit serial clock counter - Serial data I/O pins (SI, SO) - External clock input/output pin (SCK) The SIO module can transmit or receive 8-bit serial data at a frequency determined by its corresponding control register settings. To ensure flexible data transmission rates, you can select an internal or external clock source. #### PROGRAMMING PROCEDURE To program the SIO module, follow these basic steps: - 1. Configure the I/O pins at port (SCK/SI/SO) by loading the appropriate value to the P1CONH register if necessary. - 2. Load an 8-bit value to the SIOCON control register to properly configure the serial I/O module. In this operation, SIOCON.2 must be set to "1" to enable the data shifter. - 3. For interrupt generation, set the serial I/O interrupt enable bit (SIOCON) to "1". - 4. When you transmit data to the serial buffer, write data to SIODATA and set SIOCON.3 to 1, the shift operation starts. - 5. When the shift operation (transmit/receive) is completed, the SIO pending bit (SIOCON.0) are set to "1" and SIO interrupt request is generated. SERIAL I/O INTERFACE S3C826A/P826A #### SIO CONTROL REGISTERS (SIOCON) The control register for serial I/O interface module, SIOCON, is located at E0H in set 1, bank 0. It has the control setting for SIO module. - Clock source selection (internal or external) for shift clock - Interrupt enable - Edge selection for shift operation - Clear 3-bit counter and start shift operation - Shift operation (transmit) enable - Mode selection (transmit/receive or receive-only) - Data direction selection (MSB first or LSB first) A reset clears the SIOCON value to "00H". This configures the corresponding module with an internal clock source at the SCK, selects receive-only operating mode, and clears the 3-bit counter. The data shift operation and the interrupt are disabled. The selected data direction is MSB-first. Figure 17-1. Serial I/O Module Control Register (SIOCON) S3C826A/P826A SERIAL I/O INTERFACE #### SIO PRE-SCALER REGISTER (SIOPS) The prescaler register for serial I/O interface module, SIOPS, are located at E2H in set 1, bank 0. The value stored in the SIO pre-scale register, SIOPS, lets you determine the SIO clock rate (baud rate) as follows: Baud rate = Input clock (fxx/4)/(Prescaler value + 1), or SCK input clock. Figure 17-2. SIO Prescaler Register (SIOPS) ## SIO BLOCK DIAGRAM Figure 17-3. SIO Functional Block Diagram SERIAL I/O INTERFACE S3C826A/P826A ## **SERIAL I/O TIMING DIAGRAM (SIO)** Figure 17-4. Serial I/O Timing in Transmit/Receive Mode (Tx at falling, SIOCON.4 = 0) Figure 17-5. Serial I/O Timing in Transmit/Receive Mode (Tx at rising, SIOCON.4 = 1) S3C826A/P826A ELECTRICAL DATA # 18 ELECTRICAL DATA #### **OVERVIEW** In this chapter, S3C826A electrical characteristics are presented in tables and graphs. The information is arranged in the following order: - Absolute maximum ratings - D.C. electrical characteristics - A.C. electrical characteristics - Input/output capacitance - Oscillation characteristics - Oscillation stabilization time - Data retention supply voltage in stop mode - Serial I/O timing characteristics - A/D converter electrical characteristics ELECTRICAL DATA S3C826A/P826A **Table 18-1. Absolute Maximum Ratings** $(T_A = 25 \,^{\circ}C)$ | Parameter | Symbol | Conditions | Rating | Unit | |-----------------------|------------------|----------------------------|--------------------------|------| | Supply voltage | V <sub>DD</sub> | _ | -0.3 to +6.5 | V | | Input voltage | V <sub>I</sub> | Ports 0 – 15 | $-0.3$ to $V_{DD} + 0.3$ | | | Output voltage | Vo | _ | $-0.3$ to $V_{DD} + 0.3$ | | | Output current high | I <sub>OH</sub> | One I/O pin active | <b>– 15</b> | mA | | | | All I/O pins active | - 60 | | | Output current low | I <sub>OL</sub> | One I/O pin active | + 30 | | | | | Total pin current for port | + 100 | | | Operating temperature | T <sub>A</sub> | | - 25 to + 85 | °C | | Storage temperature | T <sub>STG</sub> | | -65 to +150 | | ## **Table 18-2. D.C. Electrical Characteristics** $(T_A = -25 \,^{\circ}\text{C to} + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.0 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------|------------------|----------------------------------------------------------------------------------------------|----------------------|------|---------------------|------| | Operating voltage | $V_{DD}$ | fx = 0.4-4 MHz, 32.8 kHz | | _ | 5.5 | V | | | | fx = 0.4–8 MHz | 2.4 | _ | 5.5 | | | | | fx = 0.4-10MHz | 2.7 | - | 5.5 | | | Input high voltage | $V_{\rm IH1}$ | Ports 0–15 | 0.8 V <sub>DD</sub> | _ | V <sub>DD</sub> | | | | $V_{\rm IH2}$ | RESET | 0.8 V <sub>DD</sub> | | $V_{DD}$ | | | | V <sub>IH3</sub> | $X_{IN}, X_{OUT}, XT_{IN}, XT_{OUT}$ | V <sub>DD</sub> -0.1 | | $V_{DD}$ | | | Input low voltage | V <sub>IL1</sub> | Ports 0–15 | | | 0.2 V <sub>DD</sub> | | | | V <sub>IL2</sub> | RESET | _ | _ | 0.2 V <sub>DD</sub> | | | | V <sub>IL3</sub> | X <sub>IN</sub> , X <sub>OUT</sub> , XT <sub>IN</sub> , XT <sub>OUT</sub> | | | 0.1 | | | Output high voltage | V <sub>OH</sub> | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$ All output ports; $I_{OH} = -1 \text{ mA}$ | | _ | V <sub>DD</sub> | | | Output low voltage V <sub>OL1</sub> | | V <sub>DD</sub> = 4.5 V to 5.5 V<br>All output except ports 2,3;<br>I <sub>OL1</sub> = 10 mA | - | _ | 2.0 | | | | V <sub>OL2</sub> | V <sub>DD</sub> = 3.0 V to 5.5 V<br>Ports 2,3;<br>I <sub>OL2</sub> = 10 mA | - | _ | 1.0 | | S3C826A/P826A ELECTRICAL DATA Table 18-2. D.C. Electrical Characteristics (Continued) (T<sub>A</sub> = -25 $^{\circ}$ C to + 85 $^{\circ}$ C, V<sub>DD</sub> = 2.0 V to 5.5 V) | Parameter | Symbol | C | Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------|--------------------|-------------------------|------| | Input high leakage current | I <sub>LIH1</sub> | $V_{IN} = V_{DD}$ All input pins except $X_{IN}, X_{OUT}, XT_{IN}, XT_{OUT}$ | | _ | _ | 3 | uA | | | I <sub>LIH2</sub> | $V_{IN} = V_{DD}, X_{I}$ | N, X <sub>OUT,</sub> XT <sub>IN</sub> , XT <sub>OUT</sub> | | | 20 | | | Input low leakage current | I <sub>LIL1</sub> | $V_{IN} = 0 V$<br>All input pins except RESET, $X_{IN}$ , $X_{OUT}$ , $XT_{IN}$ , $XT_{OUT}$ | | _ | _ | -3 | | | | I <sub>LIL2</sub> | $V_{IN} = 0 V, X_{II}$ | $X_{OUT,}$ $XT_{IN,}$ $XT_{OUT}$ | | | -20 | | | Output high leakage current | I <sub>LOH</sub> | $V_{OUT} = V_{DD}$<br>All output pin | s | _ | _ | 3 | | | Output low leakage current | I <sub>LOL</sub> | V <sub>OUT</sub> = 0 V<br>All output pin | s | _ | _ | -3 | | | Pull-up resistor | R <sub>L1</sub> | $V_{IN} = 0 V$<br>$T_A = 25 ^{\circ}C$ | V <sub>DD</sub> = 5 V | 25 | 47 | 100 | kΩ | | | | Port 0-15 | V <sub>DD</sub> = 3 V | 50 | 90 | 150 | | | | R <sub>L2</sub> | $V_{IN} = 0 V$<br>$T_A = 25 ^{\circ}C$ | V <sub>DD</sub> = 5 V | 150 | 250 | 400 | | | | | RESET | $V_{DD} = 3 V$ | 300 | 500 | 700 | | | Oscillator feed back resistors | R <sub>OSC1</sub> | $V_{DD} = 5 \text{ V}, T_{A} = 25 \text{ °C}$<br>$X_{IN} = V_{DD}, X_{OUT} = 0 \text{ V}$ | | 300 | 600 | 1500 | kΩ | | | R <sub>OSC2</sub> | $V_{DD} = 5 \text{ V}, T_A = 25 ^{\circ}\text{C}$<br>$XT_{IN} = V_{DD}, XT_{OUT} = 0 \text{ V}$ | | 1500 | 3000 | 4500 | | | LCD voltage dividing resistor | R <sub>LCD</sub> | T <sub>A</sub> = 25 °C | | 40 | 60 | 80 | kΩ | | V <sub>LCD</sub> – COMi <br>voltage drop<br>(I = 0–15) | V <sub>DC</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>– 15 μA per common pin | | _ | _ | 120 | mV | | V <sub>LCD</sub> – SEGx <br>voltage drop<br>(x = 0–79) | V <sub>DS</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>– 15 μA per common pin | | _ | _ | 120 | mV | | Middle output | V <sub>LC2</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V | | 0.8V <sub>DD</sub> -0.2 | 0.8V <sub>DD</sub> | 0.8V <sub>DD</sub> +0.2 | V | | voltage | V <sub>LC3</sub> | LCD clock = | 0 Hz | 0.6V <sub>DD</sub> -0.2 | 0.6V <sub>DD</sub> | 0.6V <sub>DD</sub> +0.2 | | | | V <sub>LC4</sub> | $V_{LC1} = V_{DD}$ | | 0.4V <sub>DD</sub> -0.2 | 0.4V <sub>DD</sub> | 0.4V <sub>DD</sub> +0.2 | | | | V <sub>LC5</sub> | | | 0.2V <sub>DD</sub> -0.2 | 0.2V <sub>DD</sub> | 0.2V <sub>DD</sub> +0.2 | | ELECTRICAL DATA S3C826A/P826A Table 18-2. D.C. Electrical Characteristics (Concluded) $(T_A = -25 \,^{\circ}\text{C to} + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.0 \,\,\text{V to} \,\, 5.5 \,\,\text{V})$ | Parameter | Symbol | Condition | Min | Тур | Max | Units | | |----------------------------------|------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-------|----| | Supply<br>Current <sup>(1)</sup> | | | 10.0 MHz | - | 7.0 | 14.0 | mA | | | | C1 = C2 = 22pF | 4.19 MHz | | 3.0 | 6.0 | | | | | V <sub>DD</sub> = 3 V ± 10% | 10.0 MHz | | 3.5 | 7.0 | | | | | | 4.19 MHz | | 1.6 | 3.2 | | | | I <sub>DD2</sub> | Idle mode :<br>V <sub>DD</sub> = 5 V ± 10%<br>Crystal oscillator | 10.0 MHz | | 1.5 | 3.0 | | | | | C1 = C2 = 22pF | 4.19 MHz | | 1.0 | 2.0 | | | | | $V_{DD} = 3 V \pm 10\%$ | 10.0 MHz | | 1.0 | 2.0 | | | | | | 4.19 MHz | | 0.4 | 0.8 | | | | I <sub>DD3</sub> | | Run mode : V <sub>DD</sub> = 3 V ± 10%<br>32kHz Crystal oscillator | | | 30 | uA | | | I <sub>DD4</sub> | Idle mode : V <sub>DD</sub> = 3 V ± 10%<br>32kHz Crystal oscillator | | | 6 | 15 | | | | I <sub>DD5</sub> | Stop mode : $V_{DD} = 5^{\circ}$<br>$T_A = 25^{\circ}$ C | | 0.5 | 3 | | | | | | Stop mode : $V_{DD} = 3^{\circ}$<br>$T_A = 25^{\circ}$ C | | 0.3 | 2 | | | ## NOTES: - 1. Supply current does not include current drawn through internal pull-up resistors, LCD voltage dividing resistors, and - 2. $I_{DD1}$ and $I_{DD2}$ include power consumption for sub clock oscillation. - 3. $I_{DD3}$ and $I_{DD4}$ are current when main clock oscillation stops and the sub clock is used. - 4. I<sub>DD5</sub> is current when main clock and sub clock oscillation stops. - 5. Every values in this table is measured when bits 4–3 of the system clock control register (CLKCON.4–.3) is set to "11B". S3C826A/P826A ELECTRICAL DATA **Table 18-3. A.C. Electrical Characteristics** (T<sub>A</sub> = -25 °C to +85 °C, $V_{DD}$ = 2.0 V to 5.5 V) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|------------------------------------------|-----------------------|-----|-----|-----|------| | Interrupt input high, low width (P0.0–P0.7, P3.4–P3.7) | t <sub>INTH</sub> ,<br>t <sub>INTL</sub> | $V_{DD} = 5 V$ | 200 | - | - | ns | | RESET input low width | t <sub>RSL</sub> | V <sub>DD</sub> = 5 V | 10 | 1 | 1 | us | Figure 18-1. Input Timing for External Interrupts (P0, P3.4–P3.7) Figure 18-2. Input Timing for RESET ELECTRICAL DATA S3C826A/P826A #### **Table 18-4. Input/Output Capacitance** $$(T_A = -25 \,^{\circ}C \text{ to } +85 \,^{\circ}C, \, V_{DD} = 0 \, \text{V})$$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------|------------------|-------------------------------------------------------|-----|-----|-----|------| | Input capacitance | C <sub>IN</sub> | $f = 1$ MHz; unmeasured pins are returned to $V_{SS}$ | - | - | 10 | pF | | Output capacitance | C <sub>OUT</sub> | | | | | | | I/O capacitance | C <sub>IO</sub> | | | | | | Table 18-5. Data Retention Supply Voltage in Stop Mode $$(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C)$$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------|-------------------|---------------------------------------------------|-----|-----|-----|------| | Data retention supply voltage | V <sub>DDDR</sub> | | 2.0 | | 5.5 | V | | Data retention supply current | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 2 V (TA = 25 °C)<br>Stop mode | - | - | 1 | uA | Figure 18-3. Stop Mode Release Timing Initiated by RESET S3C826A/P826A ELECTRICAL DATA Figure 18-4. Stop Mode Release Timing Initiated by Interrupts **ELECTRICAL DATA** S3C826A/P826A #### Table 18-6. A/D Converter Electrical Characteristics $(T_A = -25 \,^{\circ}\text{C to} + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.7 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V}, \, V_{SS} = 0 \,^{\circ}\text{V})$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------|-------------------|-------------------------------------------------|----------|------|---------|------| | Resolution | | | _ | 8 | - | bit | | Total Accuracy | | $V_{DD} = 5.12V$ , fxx = 8MHz $f_{CON} = fxx/4$ | - | - | ± 2 | LSB | | Conversion Time (1) | t <sub>CON</sub> | 8-bit resolution<br>50 x fxx/4, fxx = 8 MHz | 25 | ı | 1 | μS | | Analog Input Voltage | V <sub>IAN</sub> | _ | $V_{SS}$ | - | $AV_DD$ | V | | Analog Input Impedance | R <sub>AN</sub> | _ | 2 | 1000 | - | MΩ | | Analog Input Current | I <sub>ADIN</sub> | $AV_{DD} = V_{DD} = 5V$ | | _ | 10 | μΑ | | Analog Block Current (2) | I <sub>ADC</sub> | $AV_{DD} = V_{DD} = 5V$ | _ | 1 | 3 | mA | | | | $AV_{DD} = V_{DD} = 3V$ | | 0.5 | 1.5 | | | | | $AV_{DD} = V_{DD} = 5V$<br>When power down mode | | 100 | 500 | nA | 'Conversion time' is the time required from the moment a conversion operation starts until it ends. I<sub>ADC</sub> is an operating current of A/D converter. #### **Table 18-7. LCD Contrast Controller Electrical Characteristics** $(T_A = -25 \,^{\circ}\text{C to} + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.7 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------|------------------|-------------------------------------------|-----|-----|------------------|------| | Resolution | _ | | | _ | 4 | Bits | | Linearity | R <sub>LIN</sub> | V <sub>DD</sub> = 5.0V | - | _ | ± 150 | mV | | Max Output Voltage | V <sub>LPP</sub> | $V_{LC1} = V_{DD} = 5V$<br>(LCON = #0FDH) | 4.9 | - | V <sub>LC1</sub> | V | S3C826A/P826A ELECTRICAL DATA Table 18-8. Synchronous SIO Electrical Characteristics $(T_A = -25~^{\circ}C$ to +85 $^{\circ}C$ , $V_{DD} = 2.0~V$ to 5.5 V) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------|---------------------|--------------------------|----------------------------|-----|-----|------| | SCK cycle time | t <sub>CKY</sub> | External SCK source | 1000 | _ | 1 | ns | | | | Internal SCK source 1000 | | | | | | SCK high, low width | $t_{KH}$ , $t_{KL}$ | External SCK source | 500 | _ | 1 | | | | | Internal SCK source | t <sub>KCY</sub> /2-<br>50 | | | | | SI setup time to | t <sub>SIK</sub> | External SCK source | 250 | _ | - | | | SCK high | | Internal SCK source | 250 | | | | | SI hold time to | t <sub>KSI</sub> | External SCK source | 400 | _ | 1 | | | SCK high | | Internal SCK source | 400 | | | | | Output delay for | t <sub>KSO</sub> | External SCK source | source – | | 300 | | | SCK to SO | | Internal SCK source | | | 250 | | Figure 18-5. Serial Data Transfer Timing ELECTRICAL DATA S3C826A/P826A **Table 18-9. Main Oscillator Characteristics** $$(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C)$$ | Oscillator | Clock Circuit | Parameter | Condition (V <sub>DD</sub> ) | Min | Тур | Max | Unit | |----------------|---------------|------------------------------------|------------------------------|-----|-----|-----|------| | Crystal | C1 XIN | Main oscillation frequency | 2.7 V – 5.5 V | 0.4 | _ | 10 | MHz | | | Xout | | 2.4 V – 5.5 V | 0.4 | _ | 8 | | | | | | 2.0 V – 5.5 V | 0.4 | _ | 4 | | | Ceramic | C1 XIN | Main oscillation frequency | 2.7 V – 5.5 V | 0.4 | _ | 10 | | | | Xout | | 2.4 V – 5.5 V | 0.4 | _ | 8 | | | | | | 2.0 V – 5.5 V | 0.4 | _ | 4 | | | External clock | XIN | X <sub>IN</sub> input<br>frequency | 2.7 V – 5.5 V | 0.4 | _ | 10 | | | | Xout | | 2.4 V – 5.5 V | 0.4 | _ | 8 | | | | 7.66 | | 2.0 V – 5.5 V | 0.4 | _ | 4 | | | RC | R XIN XOUT | Frequency | 5.0 V | 0.4 | - | 2 | MHz | | | | Frequency | 3.0 V | 0.4 | _ | 1 | | **Table 18-10. Sub Oscillator Characteristics** $$(T_A = -25 \,^{\circ}C \text{ to } + 85 \,^{\circ}C)$$ | Oscillator | Clock Circuit | Parameter | Condition (V <sub>DD</sub> ) | Min | Тур | Max | Unit | |----------------|---------------|-------------------------------------|------------------------------|-----|--------|-----|------| | Crystal | C1 XTIN XTOUT | Sub oscillation frequency | 2.0 V-5.5 V | 32 | 32.768 | 35 | kHz | | External clock | XTIN | XT <sub>IN</sub> input<br>frequency | 2.0 V-5.5 V | 32 | - | 100 | kHz | S3C826A/P826A ELECTRICAL DATA **Table 18-11. Main Oscillator Stabilization Time** $(T_A = -25~^{\circ}C \text{ to } + 85~^{\circ}C, V_{DD} = 2.0 \text{ V to } 5.5 \text{ V})$ | Oscillator | Test Condition | | Тур | Max | Unit | |----------------|-----------------------------------------------------------------------------------|----|-----|------|------| | Crystal | fx > 400 kHz | _ | _ | 40 | ms | | Ceramic | Oscillation stabilization occurs when $V_{\mbox{\scriptsize DD}}$ is equal to the | - | - | 10 | ms | | | minimum oscillator voltage range. | | | | | | External clock | $X_{IN}$ input high and low level width $(t_{XH}, t_{XL})$ | 50 | _ | 1250 | ns | Figure 18-6. Clock Timing Measurement at $X_{\rm IN}$ #### Table 18-12. Sub Oscillator Stabilization Time $$(T_A = -25 \,^{\circ}\text{C to} + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.0 \,\,\text{V to} \,\,5.5 \,\,\text{V})$$ | Oscillator | Test Condition | | Тур | Max | Unit | |----------------|----------------------------------------------------------------------------------------|---|-----|-----|------| | Crystal | - | _ | _ | 10 | S | | External clock | XT <sub>IN</sub> input high and low level width (t <sub>XTL</sub> , t <sub>XTH</sub> ) | 5 | _ | 15 | μs | Figure 18-7. Clock Timing Measurement at $\mathrm{XT}_{\mathrm{IN}}$ ELECTRICAL DATA S3C826A/P826A Figure 18-8. Operating Voltage Range S3C826A/P826A MECHANICAL DATA # 19 MECHANICAL DATA #### **OVERVIEW** The S3C826A microcontroller is currently available in 144-pin QFP-2828-AN package. Figure 19-1. Package Dimensions (144-QFP-2828-AN) MECHANICAL DATA S3C826A/P826A #### **NOTES** S3C826A/P826A S3P826A OTP **20** ## **S3P826A OTP** #### **OVERVIEW** The S3P826A single-chip CMOS microcontroller is the OTP (One Time Programmable) version of the S3C826A microcontroller. It has an on-chip OTP ROM instead of a masked ROM. The EPROM is accessed by serial data format. The S3P826A is fully compatible with the S3C826A, both in function in D.C. electrical characteristics and in pin configuration. Because of its simple programming requirements, the S3P826A is ideal as an evaluation chip for the S3C826A. S3P826A OTP S3C826A/P826A Figure 20-1. S3P826A Pin Assignments (144-Pin QFP-2828-AN Package) S3C826A/P826A OTP Table 20-1. Descriptions of Pins Used to Read/Write the EPROM | Main Chip | | | During | g Programming | |------------------------------------|----------------------------------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | Pin Name | Pin No. | I/O | Function | | P3.6 | SDAT | 16 | I/O | Serial data pin. Output port when reading and input port when writing. Can be assigned as a Input/push-pull output port. | | P3.7 | SCLK | 17 | I | Serial clock pin. Input only pin. | | TEST | V <sub>PP</sub> | 22 | I | Power supply pin for EPROM cell writing (indicates that OTP enters into the writing mode). When 12.5 V is applied, OTP is in writing mode and when 5 V is applied, OTP is in reading mode. (Option) | | RESET | RESET | 25 | ı | Chip Initialization | | V <sub>DD1</sub> /V <sub>SS1</sub> | V <sub>DD</sub> /V <sub>SS</sub> | 18/19 | _ | Logic power supply pin. V <sub>DD</sub> should be tied to +5 V during programming. | Table 20-2. Comparison of S3P826A and S3C826A Features | Characteristic | S3P826A | S3C826A | |--------------------------------------|--------------------------------------------------------|---------------------------| | Program Memory | 48-Kbyte EPROM | 48-Kbyte mask ROM | | Operating Voltage (V <sub>DD</sub> ) | 2.0 V to 5.5 V | 2.0 V to 5.5 V | | OTP Programming Mode | V <sub>DD</sub> = 5 V, V <sub>PP</sub> (TEST) = 12.5 V | | | Pin Configuration | Pellet only | Pellet only | | EPROM Programmability | User Program 1 time | Programmed at the factory | S3P826A OTP S3C826A/P826A #### **OPERATING MODE CHARACTERISTICS** When 12.5 V is supplied to the $V_{PP}$ (TEST) pin of the S3P826A, the EPROM programming mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 20-3 below. **Table 20-3. Operating Mode Selection Criteria** | VDD | VPP (TEST) | REG/MEM | Address(A15-A0) | R/W | Mode | |-----|------------|---------|-----------------|-----|-----------------------| | 5 V | 5 V | 0 | 0000H | 1 | EPROM read | | | 12.5 V | 0 | 0000H | 0 | EPROM program | | | 12.5 V | 0 | H0000 | 1 | EPROM verify | | | 12.5 V | 1 | 0E3FH | 0 | EPROM read protection | NOTE: "0" means Low level; "1" means High level. Figure 20-2. Operating Voltage Range S3C826A/P826A DEVELOPMENT TOOLS 21 ### **DEVELOPMENT TOOLS** #### **OVERVIEW** Samsung provides a powerful and easy-to-use development support system in turnkey form. The development support system is configured with a host system, debugging tools, and support software. For the host system, any standard computer that operates with MS-DOS as its operating system can be used. One type of debugging tool including hardware and software is provided: the sophisticated and powerful in-circuit emulator, SMDS2+, for S3C7, S3C6, S3C8 families of microcontrollers. The SMDS2+ is a new and improved version of SMDS2. Samsung also offers support software that includes debugger, assembler, and a program for setting options. #### SHINE Samsung Host Interface for In-Circuit Emulator, SHINE, is a multi-window based debugger for SMDS2+. SHINE provides pull-down and pop-up menus, mouse support, function/hot keys, and context-sensitive hyper-linked help. It has an advanced, multiple-windowed user interface that emphasizes ease of use. Each window can be sized, moved, scrolled, highlighted, added, or removed completely. #### **SAMA ASSEMBLER** The Samsung Arrangeable Microcontroller (SAM) Assembler, SAMA, is a universal assembler, and generates object code in standard hexadecimal format. Assembled program code includes the object code that is used for ROM data and required SMDS program control data. To assemble programs, SAMA requires a source file and an auxiliary definition (DEF) file with device specific information. #### SASM88 The SASM88 is a relocatable assembler for Samsung's S3C8-series microcontrollers. The SASM88 takes a source file containing assembly language statements and translates into a corresponding source code, object code and comments. The SASM88 supports macros and conditional assembly. It runs on the MS-DOS operating system. It produces the relocatable object code only, so the user should link object file. Object files can be linked with other object files and loaded into memory. #### **HEX2ROM** HEX2ROM file generates ROM code from HEX file which has been produced by assembler. ROM code must be needed to fabricate a microcontroller which has a mask ROM. When generating the ROM code (.OBJ file) by HEX2ROM, the value "FF" is filled into the unused ROM area up to the maximum ROM size of the target device automatically. #### **TARGET BOARDS** Target boards are available for all S3C8-series microcontrollers. All required target system cables and adapters are included with the device-specific target board. DEVELOPMENT TOOLS S3C826A/P826A Figure 21-1. SMDS Product Configuration (SMDS2+) S3C826A/P826A DEVELOPMENT TOOLS #### **TB826A TARGET BOARD** The TB826A target board is used for the S3C826A microcontroller. It is supported with the SMDS2+. Figure 21-2. TB826A Target Board Configuration DEVELOPMENT TOOLS S3C826A/P826A "To User\_V<sub>CC</sub>" Settings **Operating Mode Comments** The SMDS2/SMDS2+ To User\_Vcc supplies V<sub>CC</sub> to the target TB826A Target Vcc board (evaluation chip) and System the target system. Vcc SMDS2/SMDS2+ The SMDS2/SMDS2+ To User\_Vcc supplies V<sub>CC</sub> only to the External TB826A **Target** Vcc target board (evaluation System chip). The target system must have its own power supply. Vcc SMDS2/SMDS2+ Table 21-1. Power Selection Settings for TB826A **NOTE**: The following symbol in the "To User\_Vcc" Setting column indicates the electrical short (off) configuration: #### SMDS2+ Selection (SAM8) In order to write data into program memory that is available in SMDS2+, the target board should be selected to be for SMDS2+ through a switch as follows. Otherwise, the program memory writing function is not available. "SW1" Setting Operating Mode R/W R/W Target Board Table 21-2. The SMDS2+ Tool Selection Setting #### **IDLE LED** The Yellow LED is ON when the evaluation chip (S3E8260) is in idle mode. #### **STOP LED** The Red LED is ON when the evaluation chip (S3E8260) is in stop mode. S3C826A/P826A DEVELOPMENT TOOLS Figure 21-3. 50-Pin Connectors (J101, J102, J103) for TB826A DEVELOPMENT TOOLS S3C826A/P826A Figure 21-4. S3C826A Cables for 144-QFP Package