# 8-bit Proprietary Microcontroller cmos # F<sup>2</sup>MC-8L MB89560A Series ## MB89567A/567AC/P568/PV560 #### **■ DESCRIPTION** The MB89560A series has been developed as a general-purpose version of the F<sup>2</sup>MC\*<sup>1</sup>-8L family consisting of proprietary 8-bit, single-chip microcontrollers. In addition to a compact instruction set, the microcontroller contains a variety of peripheral functions such as I<sup>2</sup>C interface\*<sup>2</sup>, timers, 2 ch 8-bit PWM timers, 8/16-bit timer, 21-bit timebase timer, 8-bit PWC timer, 17-bit Watch prescaler, Watch-dog timer, High speed UART, 8-bit SIO, UART/SIO, LCD controller/driver (optional booster), Two type Programmable Pulse Generators (PPG), an A/D converter, and external interrupt. - \*1 : F2MC stands for FUJITSU Flexible Microcontroller. - \*2 : I<sup>2</sup>C of this product is complied to Intel Corp. System Management Bus Rev. 1.0 specification and to the Philips I<sup>2</sup>C specification. #### **■ FEATURES** - F<sup>2</sup>MC-8L family CPU core - Low-voltage operation (when an A/D converter is not used) - Low current consumption (applicable to the dual-clock system) - Minimum execution time: 0.32 μs at 12.5 MHz /3.5 V to 5.5 V (Continued) #### PACKAGES #### (Continued) - I2C interface circuit - LCD controller/driver: 24 segments x 4 commons (Max 96 pixels, duty LCD mode and Static LCD mode) - LCD booster function (option) - Wild register (Max 6 different address locations) - 10-bit A/D converter: 8 channels - Three types of Serial Interface: High Speed UART (Transfer rate from 300 bps to 192000 bps /10 MHz main clock) 8-bit Serial I/O (SIO) **UART/SIO** - Two type of Programmable Pulse Generator(PPG): 6-bit PPG and 12-bit PPG - · Six types of timer 8-bit PWM 2 channels timers 8/16-bit timer/counter (8 bits x 2 channels or 16 bits x 1 channel) 21-bit timebase timer 8-bit PWC timer operation 17-bit Watch prescaler Watch-dog timer - I/O ports: Max 50 channels - External interrupt 1: 8 channels - External interrupt 2 (wake-up function): 4 channels - Low-power consumption modes (stop mode, sleep mode, and watch mode) - LQFP-80 and QFP-80 package - CMOS technology ### **■ PRODUCT LINEUP** | Part number | MB89567A | MB89567AC | MB89P568 | MB89PV560 | | | | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------|--|--|--| | Parameter | 2000171 | 20001710 | 200. 000 | 2001 7000 | | | | | Classification | | ction products<br>M products) | ОТР | Piggy-back | | | | | ROM size | | x 8-bit<br>nask ROM) | 48 K x 8-bit<br>(internal PROM) | 56 K x 8-bit<br>(external ROM) | | | | | RAM size | | 1 K x 8-bit | | 1 K x 8-bit | | | | | CPU functions | Number of instructions<br>Instruction bit length<br>Instruction length<br>Data bit length<br>Minimum execution tim<br>Minimum interrupt prod | : 8-b<br>: 1 to<br>: 1-,<br>ne : 0.3 | | | | | | | Ports | | General-purpose I/O ports (N-channel open drain): 20 pins (2 shared with I <sup>2</sup> C inputs, 16 shared with LCD, 2 shared with other resources) General-purpose I/O ports (CMOS) : 30 pins (shared with resources) | | | | | | | 21-bit timebase timer | 21-bit<br>Interrupt cycle: (2 <sup>13</sup> , 2 <sup>15</sup> | <sup>5</sup> , 2 <sup>18</sup> or 2 <sup>22</sup> )/Fсн* <sup>7</sup> | | | | | | | Watchdog timer | Reset generate cycle: Min 2 <sup>21</sup> /FcH*7 for main clock, Min 2 <sup>14</sup> /FcL*7 for sub clock | | | | | | | | Watch prescaler | 17-bit Interrupt cycle: 31.25 ms, 0.25 s, 0.50 s, 1.00 s, 2.00 s, 4.00 s/32.768 kHz for subclock | | | | | | | | 8/16-bit timer/<br>counter | Can be operated either as a 2-channel 8-bit timer/counter (Timer 1 and Timer 2, each with its own independent operating clock cycle), or as one 16-bit timer/counter In Timer 1 or 16-bit timer/counter operation, event counter operation (external clock-triggered) and square wave output capable | | | | | | | | 8-bit PWM 2 ch<br>timer | 8-bit interval timer operation (square wave output capable, operating clock cycle: 1 t <sub>inst</sub> , 8 t <sub>inst</sub> , 16 t <sub>inst</sub> , 64 t <sub>inst</sub> ) 8-bit resolution PWM operation (conversion cycle: 128 x 1 t <sub>inst</sub> to 256 x 64 t <sub>inst</sub> ) 8/16-bit timer/counter output for counter clock selectability | | | | | | | | PWC timer | 8-bit timer operation (count clock cycle: 1 t <sub>inst</sub> , 4 t <sub>inst</sub> , 32 t <sub>inst</sub> ) 8-bit reload timer operation (toggle output possible, operating clock cycle: 1 to 32 t <sub>inst</sub> ) 8-bit pulse width measurement (continuous measurement possible: H-width, L-width, rising edge to rising edge, falling edge to falling edge, and rising edge to falling edge) | | | | | | | | 10-bit A/D converter *2 | 10-bit resolution × 8 channels A/D conversion function (conversion time: 60 t <sub>inst</sub> ) Continuous activation by an 8/16-bit timer/counter output or a timebase timer output capable. | | | | | | | | 6-bit PPG | Internal 6-bit counter Pulse width and cycle are program selectable | | | | | | | | 12-bit PPG | Internal 12-bit counter<br>Pulse width and cycle | are program selectable | | | | | | | | | | | (Continued) | | | | | Part number | 140000074 | MDOOFOTAO | MDOODEOO | MD00DEC0 MD00DVEC0 | | |-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------|------------------------------|--| | Parameter | MB89567A | MB89567AC | MB89P568 | MB89PV560 | | | I <sup>2</sup> C interface* <sup>4</sup> | Not<br>Available | | 1 channel | | | | High speed UART | Transfer data length: 4<br>Transfer rate (300 bps<br>support sub-clock mod | to 192000 bps /9.216 M | ЛНz main clock) | | | | UART/SIO | | ′-, 8-bit for UART, 8-bit<br>s to 78125 bps / 10 MH<br>le | | | | | 8-bit serial I/O | 8-bit, LSB first/MSB first<br>Transfer clocks (one ex | | e internal shift clocks: 2 t | tinst, 8 tinst, 32 tinst) *5 | | | LCD | Common output: 4 (Max) Segment output: 24 (Max) LCD driving power (bias) pins: 4 LCD display RAM size: 12 bytes (24 x 4 bits, Max 96 pixels) Duty LCD mode and Static LCD mode Booster for LCD driving: option*1 Dividing resistor for LCD driving: option | | | | | | Wild register | Maximum of 6-byte data can be assigned in 6 different address. Used to replace any data in the ROM when specific address and data are assigned in Wild register. Wild register can be set up by using different communication methods through the device. | | | | | | External interrupt<br>1 (wake-up<br>function) | 8 independent channels (interrupt vector, request flag, request output enable) Edge selectability (rising/falling) Used also for wake-up from stop/sleep mode. (edge detection is also permitted in stop mode.) | | | | | | External interrupt<br>2 (wake-up<br>function) | 4 channels ("L" level interrupts, independent input enable). Used also for wake-up from stop/sleep mode. (Low-level detection is also permitted in stop mode.) | | | | | | Standby mode | Sub clock mode, sleep mode, stop mode and clock mode | | | | | | Process | | CM | IOS | | | | Operating voltage *6 | 2.2 V t | o 5.5 V | 2.7 V to 5.5 V | 2.7 V to 5.5 V*3 | | <sup>\*1 :</sup> When booster is used, the bias is reduced by 1/3. It can be selected by mask option. <sup>\*2 :</sup> Voltage varies with product. <sup>\*3:</sup> When external ROM is used, EPROM: MBM27C512-20 should be used, the operating voltage: 4.5 V to 5.5 V. <sup>\*4:</sup> I<sup>2</sup>C is complied to Intel Corp. System Management Bus Rev. 1.0 specification and to the Philips I<sup>2</sup>C specification. <sup>\*5 : 1</sup> t<sub>inst</sub> = one instruction cycle (execution time) which can be selected as 1/4, 1/8, 1/16, or 1/64 of main clock if main clock mode is selected, or 1/2 of the subclock if subclock mode is selected. <sup>\*6 :</sup> Varies with conditions such as the operating frequency. (See "■ELECTRICAL CHARACTERISTICS.") <sup>\*7 :</sup> Fch : main clock source oscillation, FcL : sub clock source oscillation #### ■ PACKAGE AND CORRESPONDING PRODUCTS | Package | MB89567A<br>MB89567AC | MB89P568-101<br>MB89P568-102 | MB89PV560-101<br>MB89PV560-102 | |-------------|-----------------------|------------------------------|--------------------------------| | FPT-80P-M05 | 0 | 0 | X | | FPT-80P-M06 | 0 | 0 | X | | FPT-80P-M11 | 0 | 0 | X | | MQP-80C-P01 | X | × | 0 | #### **■ DIFFERENCES AMONG PRODUCTS** #### 1. Memory Size Before evaluating using the OTPROM (one-time PROM) products, verify its differences from the product that will actually be used. Take particular care on the following points: • The stack area, etc., is set at the upper limit of the RAM. #### 2. Current Consumption - For the MB89PV560, add the current consumed by the EPROM mounted in the piggy-back socket. - When operating at low speed, the current consumed by the one-time PROM product is greater than that for the mask ROM product. However, the current consumption is roughly the same in sleep or stop mode. - For more information, see "■ ELECTRICAL CHARACTERISTICS." #### 3. Mask Options The functions available as options and the method of specifying options differ between products. Before using options check " MASK OPTIONS." #### 4. Wild register function The Wild Register can be used in the following address spaces. | Device | Address Space | |----------------|----------------| | MB89PV560 | 4000н to FFFFн | | MB89P568 | 4000н to FFFFн | | MB89567A/567AC | 8000н to FFFFн | #### 5. P40, P41 It will take about 64 count clock of external oscillation to initialize P40 and P41 pins in MB89PV560/P568. Therefore, these ports will be unstable for a while during power-on. For MB89567A/567AC, these ports will be in High-Z during power-on. #### **■ PIN ASSIGNMENT** (IVIQF-00C - \*1: Main clock divided by two output - \*2: For built-in LCD booster only - \*3: Pin assignment on package top (MB89PV560 only) | Pin no. | Pin | Pin no. | Pin | Pin no. | Pin | Pin no. | Pin | |---------|------|---------|------|---------|------|---------|------| | 81 | N.C. | 89 | AD2 | 97 | N.C. | 105 | ŌĒ | | 82 | A15 | 90 | AD1 | 98 | 04 | 106 | N.C. | | 83 | A12 | 91 | AD0 | 99 | O5 | 107 | A11 | | 84 | AD7 | 92 | N.C. | 100 | O6 | 108 | A9 | | 85 | AD6 | 93 | O1 | 101 | 07 | 109 | A8 | | 86 | AD5 | 94 | O2 | 102 | O8 | 110 | A13 | | 87 | AD4 | 95 | O3 | 103 | CE | 111 | A14 | | 88 | AD3 | 96 | VSS | 104 | A10 | 112 | VCC | N.C.: Internally connected. Do not use. Note: For mask option of \*2, please refer to "■ MASK OPTIONS". ### **■ PIN DESCRIPTION** | Pin | no. | | | | |------------------|-----------------|------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LQFP*1<br>LQFP*2 | MQFP*3<br>QFP*4 | Pin name | I/O circuit<br>type | Function | | 43 | 45 | X0 | _ | Crystal or other resonator connector pins for the main clock. | | 44 | 46 | X1 | А | The external clock can be connected to X0. When this is done, be sure to leave X1 open. | | 42 | 44 | MODA | С | Memory access mode setting pins. Connect directly to VSS. Hysteresis input type. | | 39 | 41 | RST | D | Reset I/O pin This pin is a CMOS output type with a pull-up resistor, and a hysteresis input type. "L" is output from this pin by an internal reset request (optional). The internal circuit is initialized by the input of "L". | | 49 to 52 | 51 to 54 | P24/INT20<br>to<br>P27/INT23 | E | General-purpose CMOS I/O ports Also serve as an external interrupt 2 input (wake-up function). External interrupt 2 input is hysteresis input. Selectable pull-up resistor. | | 30 to 36,<br>38 | 32 to 38,<br>40 | P10/INT10<br>to<br>P17/INT17 | E | General-purpose CMOS I/O ports Also serve as input for external interrupt 1 input. External interrupt 1 input is hysteresis input. Selectable pull-up resistor. | | 60 | 62 | P44/UCK/<br>SCK1 | E | General-purpose CMOS I/O ports Also serve as the clock I/O for the High-speed UART and Serial I/O. The peripheral is a hysteresis input type. Selectable pull-up resistor. | | 61 | 63 | P45/UO/<br>SO1 | F | General-purpose CMOS I/O ports Also serves as the data output for the High-speed UART and Serial I/O. | | 62 | 64 | P46/UI/SI1 | G | N-ch open drain general-purpose I/O ports Also serves as the data input for the High-speed UART and Serial I/O. The peripheral is a hysteresis input type. | | 63 | 65 | P47/PWC | G | N-ch open drain general-purpose I/O port Also serve as the external clock input for PWC. The peripheral is a hysteresis input. | | 56 | 58 | P40/WTO/<br>TO11 | F | General-purpose CMOS I/O port<br>Also serves as an 8/16-bit timer/counter output and PWC output. | | Pin | Pin no. | | | | | |------------------|-----------------|--------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | LQFP*1<br>LQFP*2 | MQFP*3<br>QFP*4 | Pin name | I/O circuit<br>type | Function | | | 57 | 59 | P41/HCK/<br>TO12 | F | General-purpose CMOS I/O port Also serves as an 8/16-bit timer/counter output. and half of main clock output Selectable pull-up resistor. | | | 45 | 47 | P20/SI | E | General-purpose CMOS I/O port Also serves as the data input for the serial I/O. The peripheral is a hysteresis input type. Selectable pull-up resistor. | | | 46 | 48 | P21/SO | F | General-purpose CMOS I/O port Also serves as the data output for the serial I/O. Selectable pull-up resistor. | | | 47 | 49 | P22/SCK | E | General-purpose CMOS I/O port Also serves as the clock I/O for the serial I/O. The peripheral is a hysteresis input type. Selectable pull-up resistor. | | | 48 | 50 | P23/PPG1 | F | General-purpose CMOS I/O port Also serves as the 6 bit PPG output pin. Selectable pull-up resistor. | | | 54 | 56 | P30/SCL | G | N-ch open-drain general-purpose I/O port<br>Clock I/O pin for I <sup>2</sup> C interface | | | 55 | 57 | P31/SDA | G | N-ch open-drain general-purpose I/O port<br>Data I/O pin for I <sup>2</sup> C interface | | | 65 | 67 | C0 | _ | Function as capacitor connection pin in the products with a | | | 64 | 66 | C1 | | booster. | | | 59 | 61 | P43/<br>PWM2/<br>PPG2 | F | General-purpose CMOS I/O port Also serves PWM wave output for the 8-bit PWM timer 1 and as 12 bit programmable pulse generator output. Selectable pull-up resistor. | | | 58 | 60 | P42/<br>PWM1/<br>EC1 | E | General-purpose CMOS I/O port Also serves as the PWM wave output and external clock for the 8/16 bit timer counter. Selectable pull-up resistor. | | | 21 to 28 | 23 to 30 | P00/AN0<br>to<br>P07/AN7 | J | General-purpose CMOS I/O ports Also serve as the analog input for the A/D converter. Selectable pull-up resistor. | | | Pin no. | | I/O circuit | | | |----------------------|----------------------|-----------------------------------|----------------------|--------------------------------------------------------------------------------------------------------| | LQFP*1<br>LQFP*2 | MQFP*3<br>QFP*4 | Pin name | n name type Function | | | 10 to 12<br>14 to 18 | 12 to 14<br>16 to 20 | P60/<br>SEG16 to<br>P67/<br>SEG23 | н | N-ch open-drain general-purpose output ports<br>Also serve as an LCD controller/driver segment output. | | 2 to 9 | 4 to 11 | P50/SEG8<br>to<br>P57/<br>SEG15 | Н | N-ch open-drain general-purpose output ports Also serve as an LCD controller/driver segment output. | | 74 to 80, 1 | 1 to 3<br>76 to 80 | SEG0 to<br>SEG7 | I | LCD controller/driver segment output-only pins | | 70 to 73 | 72 to 75 | COM0<br>to<br>COM3 | I | LCD controller/driver common output-only pins | | 66 to 69 | 68 to 71 | V0 to V3 | _ | LCD driving power supply pins. | | 40 | 42 | X0A | Ъ | Crystal or other resonator connector pins for the subclock | | 41 | 43 | X1A | В | (Subclock: 32.768 kHz) | | 53 | 55 | Vcc | _ | Power supply pin | | 37 | 39 | С | _ | Capacitor connection pin *5 | | 13 | 15 | Vss | _ | Power supply (GND) pin | | 20 | 22 | AVcc | _ | A/D converter power supply pin | | 19 | 21 | AVR | _ | A/D converter reference voltage input pin | | 29 | 31 | AVss | _ | A/D converter power supply pin Use this pin at the same voltage as Vss. | <sup>\*1:</sup> FPT-80P-M05 <sup>\*2:</sup> FPT-80P-M11 <sup>\*3:</sup> MQP-80C-P01 <sup>\*4:</sup> FPT-80P-M06 <sup>\*5:</sup> When MB89567A / MB89567AC / MB89PV560-101 / MB89PV560-102 is used, this pin will become NC pin without internal connection. There is no problem to leave pins open, to fix pins at Vcc and to fix pins at Vss. When MB89P568-101 or MB89P568-102 is used, this pin must be connected to Vss. #### • For External EPROM Socket (MB89PV560 ONLY) | Pin no. | Pin name | 1/0 | Function | |----------------------------------------------------|------------------------------------------------------|-----|-------------------------------------------------------| | 82<br>83<br>84<br>85<br>86<br>87<br>88<br>89<br>90 | A15<br>A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1 | O | Address output pins | | 93<br>94<br>95 | O1<br>O2<br>O3 | I | Data input pins | | 96 | Vss | 0 | Power supply (GND) pin | | 98<br>99<br>100<br>101<br>102 | O4<br>O5<br>O6<br>O7<br>O8 | I | Data input pins | | 103 | CE | 0 | ROM chip enable pin Outputs "H" during standby. | | 104 | A10 | 0 | Address output pin | | 105 | OE/V <sub>pp</sub> | 0 | ROM output enable pin Outputs "L" at all times. | | 107<br>108<br>109 | A11<br>A9<br>A8 | 0 | Address output pins | | 110 | A13 | 0 | | | 111 | A14 | 0 | | | 112 | Vcc | 0 | EPROM power supply pin | | 81<br>92<br>97<br>106 | N.C. | _ | Internally connected pins Be sure to leave them open. | ### ■ I/O CIRCUIT TYPE | Туре | Circuit | Remarks | |------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | А | X1 Nch Pch X0 Nch Pch | <ul> <li>Main clock (main clock crystal oscillator)</li> <li>At an oscillation feedback resistor of approximately 1 MΩ/5.0 V</li> </ul> | | В | X1A Nch Pch X0A Nch Nch Nch Sub clock control signal | Subclock (subclock crystal oscillator) • At an oscillation feedback resistor of approximately 4.5 MΩ/5.0 V | | С | | Hysteresis input | | D | R Pch Nch | <ul> <li>CMOS output</li> <li>Hysteresis input</li> <li>At an output pull-up resistor (P-ch) of approximately 50 kΩ/5.0 V</li> </ul> | | Е | Pull-up control register Port Port Peripheral | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>The peripheral is a hysteresis input type.</li> <li>Selectable pull-up resistor (P-ch) of approximately 50 kΩ/5.0 V</li> </ul> | #### **■ HANDLING DEVICES** #### 1. Preventing Latchup Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- to high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in "ELECTRICAL CHARACTERISTICS" is applied between Vcc and Vss. When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings. Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off. #### 2. Treatment of Unused Input Pins Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor. #### 3. Treatment of Power Supply Pins on Microcontrollers with A/D and D/A Converters Connect to be AVcc = DVcc = Vcc and AVss = AVR = Vss even if the A/D and D/A converters are not in use. #### 4. Treatment of N.C. Pins Be sure to leave (internally connected) N.C. pins open. #### 5. Power Supply Voltage Fluctuations Although Vcc power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that Vcc ripple fluctuations (P-P value) will be less than 10% of the standard Vcc value at the commercial frequency (50 Hz to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched. #### 6. Precautions when Using an External Clock Even when an external clock is used, oscillation stabilization time is required for power-on reset and wake-up from stop mode. #### 7. Unused LCD dedicated pins When LCD dedicated pins are not in use, keep it open. #### 8. Ports shared with SEG pin When using port shared with SEG pin, be sure that the input voltage to port does not exceed the voltage of V3 (SEG driving voltage). This is particularly important to those devices with booster. When power-on or reset, SEG pin will output an initial value of "L". #### 9. LCD not in use When LCD is not in use, connect the V3 pin to Vcc and keep other LCD dedicated pins open. #### 10. Wild Register function In MB89PV560, wild register function cannot be evaluated. To evaluate the wild register function, use MB89P568. #### 11. Programming operation on RAM Program operation debugging at RAM is not possible even when using MB89PV560. #### 12. Note to Noise in the External Reset Pin (RST) If the reset pulse applied to the external reset pin $(\overline{RST})$ does not meet the specifications, it may cause malfunctions. Use caution so that the reset pulse less than the specifications will not be fed to the external reset pin $(\overline{RST})$ . #### ■ PROGRAMMING TO THE EPROM ON THE MB89P568 The MB89P568 is an OTPROM version of the MB89567A and MB89567AC. #### 1. Features - 48-Kbyte PROM on chip - Equivalency to the MBM27C1001 in EPROM mode (when programmed with the EPROM programmer) #### 2. Memory Space Memory space in EPROM mode is diagrammed below. #### 3. Programming to the EPROM In EPROM mode, the MB89P568 functions equivalent to the MBM27C1001. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter. - Programming procedure - (1) Set the EPROM programmer to the MBM27C1001. - (2) Load program data into the EPROM programmer at 4000H to FFFFH - (3) Program with the EPROM programmer. #### 4. Recommended Screening Conditions High-temperature aging is recommended as the pre-assembly screening procedure. #### 5. Programming Yield All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times. #### 6. EPROM Programmer Socket Adapter | Package | Compatible socket adapter | |-------------|---------------------------| | FPT-80P-M05 | ROM-80SQF-32DP-8LA | | FPT-80P-M06 | ROM-80QF-32DP-8LA2 | | FPT-80P-M11 | ROM-80QF2-32DP-8LA2 | Inquiry: San Hayato Co., Ltd.: FAX +81-3-5396-9106 (Tokyo) #### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE #### 1. EPROM for Use MBM27C512-20TV #### 2. Programming Socket Adapter To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer: Sun Hayato Co., Ltd.) listed below. | Package | Adapter socket part number | |--------------------|----------------------------| | LCC-32 (Rectangle) | ROM-32LC-28DP-YG | Inquiry: San Hayato Co., Ltd.: FAX +81-3-5396-9106 (Tokyo) #### 3. Memory Space #### 4. Programming to EPROM - (1) Set the EPROM programmer to the MBM27C512. - (2) Load program data into the EPROM programmer at 2000H to FFFFH. - (3) Program to 2000H to FFFFH with the EPROM programmer. #### **■ BLOCK DIAGRAM** #### **■ CPU CORE** #### 1. Memory Space The microcontrollers of the MB89560A series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is located the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. The memory space of the MB89560A series is structured as illustrated below. #### 2. Registers The F<sup>2</sup>MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following registers are provided: Program counter (PC) : A 16-bit register for indicating specifies instruction storage positions. Accumulator (A) : A 16-bit temporary register for storing arithmetic operations, etc. When the instruction is an 8-bit data processing instruction, the lower byte is used. Temporary accumulator (T): A 16-bit register which performs arithmetic operations with the accumulator when the instruction is an 8-bit data processing instruction, the lower byte is used. Index register (IX) : A 16-bit register for index modification Extra pointer (EP) : A 16-bit pointer for indicating a memory address Stack pointer (SP) : A 16-bit register for indicating a stack area Program status (PS) : A 16-bit register for storing a register pointer, a condition code The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.) The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below. The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt. H-flag: Set when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared otherwise. This flag is for decimal adjustment instructions. I-flag: Interrupt is allowed when this flag is set to 1. Interrupt is prohibited when the flag is set to 0. Set to 0 when reset. IL1, 0 : Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit. | IL1 | IL0 | Interrupt level | High-low | |-----|-----|-----------------|--------------------| | 0 | 0 | 1 | High | | 0 | 1 | 1 | <b>†</b> | | 1 | 0 | 2 | <b> </b> | | 1 | 1 | 3 | Low = no interrupt | N-flag: Set if the MSB is set to 1 as the result of an arithmetic operation. Cleared when the bit is set to 0. Z-flag: Set when an arithmetic operation results in 0. Cleared otherwise. V-flag: Set if the complement on 2 overflows as a result of an arithmetic operation. Reset if the overflow does not occur. C-flag: Set when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared otherwise. Set to the shift-out value in the case of a shift instruction. The following general-purpose registers are provided: General-purpose registers: An 8-bit resister for storing data The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers. Up to a total of 32 banks can be used. The bank currently in use is indicated by the register bank pointer (RP). ### ■ I/O MAP | Address | Register name | Register Description | Read/Write | Initial value | |------------|---------------|------------------------------------|------------|-----------------------| | 00н | PDR0 | Port 0 data register | R/W | XXXXXXXX | | 01н | DDR0 | Port 0 data direction register | W | 0000000в | | 02н | PDR1 | Port 1 data register | R/W | XXXXXXXX | | 03н | DDR1 | Port 1 data direction register | W | 0000000в | | 04н to 06н | | (Vacancy) | | | | 07н | SYCC | System clock control register | R/W | XXXMM100 <sub>B</sub> | | 08н | STBC | Standby control register | R/W | 00010XXX <sub>B</sub> | | 09н | WDTC | Watchdog timer control register | W | 0XXXXXXXB | | ОАн | TBTC | Timebase timer control register | R/W | 00ХХХ000в | | 0Вн | WPCR | Watch prescaler control register | R/W | 00ХХ0000в | | 0Сн | PDR2 | Port 2 data register | R/W | XXXXXXXX | | 0Дн | DDR2 | Port 2 data direction register | R/W | 0000000в | | 0Ен | PDR3 | Port 3 data register | R/W | XXXXXX11 <sub>B</sub> | | 0Гн | PDR4 | Port 4 data register | R/W | XXXXXXXX | | 10н | DDR4 | Port 4 direction register | R/W | ХХ000000в | | 11н | PDR5 | Port 5 data register | R/W | 0000000 | | 12н | | (Vacancy) | | | | 13н | PDR6 | Port 6 data register | R/W | 0000000 | | 14н to 19н | | (Vacancy) | | | | 1Ан | T2CR | Timer2 control register | R/W | Х00000Х0в | | 1Вн | T2DR | Timer2 data register | R/W | XXXXXXXX | | 1Сн | T1CR | Timer1 control register | R/W | Х00000Х0в | | 1Dн | T1DR | Timer1 data register | R/W | XXXXXXXX | | 1Ен to 21н | | (Vacancy) | | | | 22н | SMC11 | UART1 mode control register 1 | R/W | 0000000в | | 23н | SRC1 | UART1 mode data register | R/W | ХХ011000в | | 24н | SSD1 | UART1 status/data register | R/W | 00100Х1Хв | | 25н | SIDR1/SODR1 | UART1 data register | R/W | XXXXXXXX | | 26н | SMC12 | UART1 mode control register 2 | R/W | ХХ100001в | | 27н | CNTR1 | PWM control register 1 | R/W | 0000000 | | 28н | CNTR2 | PWM control register 2 | R/W | 000Х0000в | | 29н | CNTR3 | PWM control register 3 | R/W | X000XXXX <sub>B</sub> | | 2Ан | COMR1 | PWM compare register 1 | W | XXXXXXXX | | 2Вн | COMR2 | PWM compare register 2 | W | XXXXXXXX | | 2Сн | PCR1 | PWC pulse width control register 1 | R/W | 000ХХ000в | | Address | Register name | Register Description | Read/Write | Initial value | |------------|---------------|------------------------------------------|------------|-----------------------| | 2Dн | PCR2 | PWC pulse width control register 2 | R/W | 0000000в | | 2Ен | RLBR | PWC reload buffer register | R/W | XXXXXXXXB | | 2Fн | SMC21 | UART2/SIO mode control register | R/W | 0000000в | | 30н | SMC22 | UART2/SIO mode control register 2 | R/W | 0000000в | | 31н | SSD2 | UART2/SIO status/data register | R/W | 00001XXXв | | 32н | SIDR2/SODR2 | UART2/SIO data register | R/W | XXXXXXXX | | 33н | SRC2 | UART2/SIO rate control register | R/W | XXXXXXXXB | | 34н | ADC1 | A/D control register 1 | R/W | Х00000Х0в | | 35н | ADC2 | A/D control register 2 | R/W | Х000001в | | 36н | ADDL | A/D data register L | R/W | XXXXXXXX | | 37н | ADDH | A/D data register H | R/W | XXXXXXXX | | 38н | RCR21 | PPG control register 1(PPG2) | R/W | 0000000в | | 39н | RCR23 | PPG control register 3(PPG2) | R/W | 0Х000000в | | ЗАн | RCR22 | PPG control register 2(PPG2) | R/W | ХХ000000в | | 3Вн | RCR24 | PPG control register 4(PPG2) | R/W | ХХ000000в | | 3Cн to 3Eн | | (Vacancy) | | | | 3Fн | EIC1 | External interrupt 1 control register 1 | R/W | 0000000в | | 40н | EIC2 | External interrupt 1 control register 2 | R/W | 0000000в | | 41н | EIC3 | External interrupt 1 control register 3 | R/W | 0000000в | | 42н | EIC4 | External interrupt 1 control register 4 | R/W | 0000000в | | 43н to 50н | | (Vacancy) | | | | 51н | IBSR | I <sup>2</sup> C bus status register | R | 0000000в | | 52н | IBCR | I <sup>2</sup> C bus control register | R/W | 0000000в | | 53н | ICCR | I <sup>2</sup> C clock control register | R/W | 000XXXXXB | | 54н | IADR | I <sup>2</sup> C address register | R/W | XXXXXXXX | | 55н | IDAR | I <sup>2</sup> C data register | R/W | XXXXXXXX | | 56н | EIE2 | External interrupt 2 enable register | R/W | XXXX0000 <sub>B</sub> | | 57н | EIF2 | External interrupt 2 flag register | R/W | XXXXXXX0 <sub>B</sub> | | 58н | RCR1 | PPG control register 1(PPG1) | R/W | 0000000в | | 59н | RCR2 | PPG control register 2(PPG1) | R/W | 0Х00000в | | 5Ан | CKR | Clock Output control register | R/W | 0000000в | | 5Вн | LCR1 | LCD controller/driver control register 1 | R/W | 00010000в | | 5Сн | LCR2 | LCD controller/driver control register 2 | R/W | 0000000в | | 5Dн | LCR3 | LCD controller/driver control register 3 | R/W | ХХ000000в | | 5Ен | LDR1 | LCD data register 1 | R/W | XXXXXXXXB | #### (Continued) | Address | Register name | Register Description | Read/Write | Initial value | | | | |-------------|---------------|------------------------------------|----------------------|---------------|--|--|--| | <b>5</b> Fн | | (Vacancy) | | | | | | | 60н to 6Вн | VRAM | Display RAM | R/W | XXXXXXXXB | | | | | 6Cн to 6Fн | | (Vacancy) | | | | | | | 70н | SMR | Serial I/O mode register | R/W | 0000000в | | | | | 71н | SDR | Serial I/O data register | R/W | XXXXXXXXB | | | | | 72н | PURR0 | Pull-up resistor register 0 | R/W | 11111111В | | | | | 73н | PURR1 | Pull-up resistor register 1 | R/W | 11111111в | | | | | 74н | PURR2 | Pull-up resistor register 2 | R/W | 11111111в | | | | | 75н | PURR4 | Pull-up resistor register 4 | R/W | ХХ111111в | | | | | 76н | | (Vacancy) | | | | | | | 77н | WREN | Wild register enable register | R/W | ХХ000000в | | | | | 78н | WROR | Wild register data test register | R/W | ХХ000000в | | | | | 79н | ADEN | A/D port input enable register | R/W | 11111111в | | | | | 7Ан | | (Vacancy) | | | | | | | 7Вн | ILR1 | Interrupt level setting register 1 | W | 11111111В | | | | | 7Сн | ILR2 | Interrupt level setting register 2 | W | 11111111в | | | | | 7Dн | ILR3 | Interrupt level setting register 3 | W | 11111111в | | | | | <b>7Е</b> н | ILR4 | Interrupt level setting register 4 | W | 11111111В | | | | | <b>7</b> Fн | ITR | Interrupt test register | Access<br>Prohibited | 11111111в | | | | #### Read/write access symbols R/W: Readable and writable R : Read-only W : Write-only ### Initial value symbols 0 : The initial value of this bit is "0".1 : The initial value of this bit is "1". X: The initial value of this bit is undefined. M: The initial value of this bit is determined by mask option. Note: Do not use vacancies. #### ■ WILD REGISTER I/O MAP | Address | Register name | Register description | Read/Write | Initial value | |---------------|---------------|-------------------------------------------|------------|---------------| | 480н | WRARH1 | Wild register high-byte address register1 | R/W | XXXXXXXXB | | 481н | WRARL1 | Wild register low-byte address register1 | R/W | XXXXXXXXB | | 482н | WRDR1 | Wild register data register1 | R/W | XXXXXXXXB | | 483н | WRARH2 | Wild register high-byte address register2 | R/W | XXXXXXXXB | | 484н | WRARL2 | Wild register low-byte address register2 | R/W | XXXXXXXXB | | 485н | WRDR2 | Wild register data register2 | R/W | XXXXXXXX | | 486н | WRARH3 | Wild register high-byte address register3 | R/W | XXXXXXXXB | | 487н | WRARL3 | Wild register low-byte address register3 | R/W | XXXXXXXXB | | 488н | WRDR3 | Wild register data register3 | R/W | XXXXXXXXB | | 489н | WRARH4 | Wild register high-byte address register4 | R/W | XXXXXXXX | | 48Ан | WRARL4 | Wild register low-byte address register4 | R/W | XXXXXXXXB | | 48Вн | WRDR4 | Wild register data register4 | R/W | XXXXXXXX | | 48Сн | WRARH5 | Wild register high-byte address register5 | R/W | XXXXXXXXB | | 48Dн | WRARL5 | Wild register low-byte address register5 | R/W | XXXXXXXXB | | 48Ен | WRDR5 | Wild register data register5 | R/W | XXXXXXXX | | 48 <b>F</b> н | WRARH6 | Wild register high-byte address register6 | R/W | XXXXXXXXB | | 490н | WRARL6 | Wild register low-byte address register6 | R/W | XXXXXXXX | | 491н | WRDR6 | Wild register data register6 | R/W | XXXXXXXX | #### Read/write access symbols R/W: Readable and writable R : Read-only W : Write-only #### Initial value symbols 0 : The initial value of this bit is "0".1 : The initial value of this bit is "1". X: The initial value of this bit is undefined. M : The initial value of this bit is determined by mask option. Note: Do not use vacancies. ### **■ ELECTRICAL CHARACTERISTICS** ### 1. Absolute Maximum Ratings (AVss = Vss = 0.0 V) | Domester. | Cumbal | Rat | ting | 11:4:4 | Domonico | |----------------------------------------|-----------------|-----------|-------------|--------|----------------------------------------------------------------------------| | Parameter | Symbol | Min | Max | Unit | Remarks | | Power supply voltage | Vcc<br>AVcc | Vss - 0.3 | Vss + 6.0 | ٧ | MB89567A, MB89567AC,<br>MB89P568 and MB89PV560*1 | | | AVR | Vss - 0.3 | Vss + 6.0 | ٧ | AVR must not exceed "AVcc + 0.3V". | | LCD power voltage | V0 to V3 | Vss - 0.3 | Vss + 6.0 | V | V0 to V3 should not exceed Vcc<br>Without booster | | Program voltage | V <sub>PP</sub> | Vss - 0.6 | Vss+13.0 | V | Only for the MB89P568 | | | | Vss - 0.3 | Vcc + 0.3 | V | For pins other than P30, P31, P46, P47, P50 to P57 and P60 to P67 | | Input voltage | Vı | Vss - 0.3 | Vcc + 0.3 | V | P50 to P57, P60 to P67<br>Resister Ladder option | | | | Vss - 0.3 | V3 | V | P50 to P57, P60 to P67<br>LCD booster option | | | | Vss - 0.3 | Vss + 6.0 | V | For P30, P31, P46, P47 | | | Vo | Vss - 0.3 | Vcc + 0.3 | ٧ | For pins other than P30, P31, P46, P47, P50 to P57 and P60 to P67 | | Output voltage | | Vss - 0.3 | Vcc + 0.3 | ٧ | P50 to P57, P60 to P67<br>Resister Ladder option | | | | Vss - 0.3 | V3 | ٧ | P50 to P57, P60 to P67<br>LCD booster option | | | | Vss - 0.3 | Vss + 6.0 | V | For P30, P31, P46, P47 | | "L" level maximum output current | lol | | 15 | mA | For pins other than P20 to P27 | | L levermaximum output current | IOL | | 30 | mA | For P20 to P27 only | | "L" level average output current | lolav | | 4 | mΑ | For pins other than P20 to P27*2 | | L level average output current | IOLAV | | 15 | mΑ | For P20 to P27 only*2 | | "L" level total maximum output current | ∑lo∟ | _ | 100 | mA | | | "L" level total average output current | ΣIOLAV | _ | 60 | mA | *2 | | "H" level maximum output current | Іон | _ | - 15 | mA | For pins other than P20 to P27, P30, P31, P46, P47, P50 to P57, P60 to P67 | | | | | - 30 | mA | For P20 to P27 only | | "H" level average output current | Iohav | | - 4 | mA | For pins other than P20 to P27*2 | | The love average output our ent | IOHAV | | <b>– 15</b> | шл | For P20 to P27 only*2 | #### (Continued) (AVss = Vss = 0.0 V) | Parameter | Symbol | Rat | ing | Unit | Remarks | |----------------------------------------|----------|-------------|-------|-------|---------| | Farameter | Syllibol | Min | Max | Oilit | Kemarks | | "H" level total maximum output current | ∑Іон | _ | - 50 | mA | | | "H" level total average output current | ΣIOHAV | _ | - 30 | mA | *2 | | Power consumption | P□ | | 300 | mW | | | Operating temperature | TA | - 40 | + 85 | °C | | | Storage temperature | Tstg | <b>- 55</b> | + 150 | °C | | <sup>\*1 :</sup> Use AVcc and Vcc set at the same voltage. Take care so that AVR does not exceed AV $_{\rm CC}$ + 0.3 V, such as when power is turned on. Take care so that AV $_{\rm CC}$ does not exceed V $_{\rm CC}$ , such as when power is turned on. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. <sup>\*2 :</sup> Average value (operating current × operating rate) ### 2. Recommended Operating Conditions (AVss = Vss = 0.0 V) | Parameter | Symbol | Va | lue | Unit | Remarks | |---------------------------------------|----------|------|------|------|--------------------------------------------------------------------------------------------------------------------| | Faranietei | Symbol | Min | Max | Onit | Remarks | | | | 2.2* | 5.5* | V | For MB89567A and MB89567AC | | Power supply veltage | Vcc | 1.5 | 5.5 | V | Retains the RAM state in stop mode for MB89567A and MB89567AC | | Power supply voltage | AVcc | 2.7* | 5.5* | V | For MB89PV560 and MB89P568 | | | | 1.5 | 5.5 | V | Retains the RAM state in stop mode for MB89PV560 and MB89P568 | | LCD power voltage | V0 to V3 | Vss | Vcc | V | Liquid crystal power supply range: without booster (The best value is according to the specification of LCD used.) | | A/D converter reference input voltage | AVR | 3.5 | AVcc | V | | | Operating temperature | TA | - 40 | + 85 | °C | | <sup>\*:</sup> These values depend on the operating conditions and the analog assurance range. See Figure "Operating Voltage vs. Main Clock Operating Frequency (MB89567A, MB89567AC)", "Operating Voltage vs. Main Clock Operating Frequency (MB89P568/MB89PV560)" and "6. A/D Converter Electrical Characteristics." "Operating Voltage vs. Main Clock Operating Frequency (MB89567A, MB89567AC) and "Operating Voltage vs. Main Clock Operating Frequency (MB89P568/MB89PV560) indicate the operating frequency of the external oscillator at an instruction cycle of 4/Fch Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. | - | | ъ. | • "" | | Value | | | | |----------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------|-----------------------------|-----------|-------|-----------|------|-------------------------------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | | Vıн | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P31,<br>P40 to P45,<br>P50 to P57,<br>P60 to P67 | _ | 0.7 Vcc | _ | Vcc+0.3 | V | CMOS | | "H" level input voltage | Vihs | RST, MODA,<br>INT10 to INT17,<br>INT20 to INT23,<br>SI,SCK,EC1,UCK,<br>SCK1,UI,SI1,PWC | _ | 0.8 Vcc | _ | Vcc+0.3 | V | Hysteresis | | | VIHSMB | SCL, SDA | _ | Vss +1.4 | _ | Vss + 5.5 | V | SMB input buffer selected | | | V <sub>IHI2C</sub> | | _ | 0.7 Vcc | _ | Vss + 5.5 | V | I <sup>2</sup> C input buffer<br>selected | | | VıL | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P31,<br>P40 to P45,<br>P50 to P57,<br>P60 to P67 | | Vss-0.3 | _ | 0.3 Vcc | ٧ | CMOS | | "L" level<br>input voltage | VILS | RST, MODA,<br>INT10 to INT17,<br>INT20 to INT23,<br>SI,SCK,EC1,UCK,<br>SCK1,UI,SI1,PWC | _ | Vss-0.3 | _ | 0.2 Vcc | V | Hysteresis | | | VILSMB | SCL, SDA | _ | Vss - 0.3 | _ | Vss + 0.6 | V | SMB input buffer selected | | | V <sub>ILI2C</sub> | GOL, GDA | _ | Vss - 0.3 | _ | 0.3 Vcc | V | I <sup>2</sup> C input buffer<br>selected | | Open-drain<br>output pin<br>application<br>voltage | | P60 to P67,<br>P50 to P57 | _ | Vss-0.3 | _ | Vcc + 0.3 | V | Resister<br>Ladder option | | | VD | P60 to P67,<br>P50 to P57 | _ | Vss-0.3 | _ | V3 | ٧ | LCD booster option | | | | P46, P47, P30,<br>P31 | _ | Vss-0.3 | _ | Vss + 5.5 | V | | | "H" level | Vон | P00 to P07,<br>P10 to P17,<br>P40 to P45 | Iон = -2.0 mA | 4.0 | _ | _ | V | | | voltage | | P20 to P27 | $I_{OH} = -15.0 \text{ mA}$ | 4.0 | _ | _ | | | $(AVcc = Vcc = 5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40 ^{\circ}C \text{ to } +85 ^{\circ}C)$ | _ | | | , | · · · · · · · · · · · · · · · · | Value | O.O V, | | 0 °C to +85 °C) | | |----------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------|-------|--------|--------------------------------|----------------------------------------------------|------------------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | | "L" level<br>output<br>voltage | VoL | P00 to P07,<br>P10 to P17,<br>P30, P31,<br>P40 to P47,<br>P50 to P57,<br>P60 to P67,<br>RST | IoL = 4.0 mA | ı | _ | 0.4 | V | | | | | | | P20 to P27 | $I_{OL} = 15.0 \text{ mA}$ | _ | _ | 0.4 | | | | Input leakage current (High-Z output leakage | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P45 | 0.0 V < V <sub>I</sub> < V <sub>CC</sub> | - 5 | _ | +5 | μА | Without<br>pull-up<br>Resistor | | | | | P50 to P57,<br>P60 to P67 | | - 5 | _ | +5 | μА | Resistor<br>Ladder<br>option | | | | current) | | P50 to P57,<br>P60 to P67 | 0.0 V < Vı < V3 | -5 | _ | +5 | μА | LCD booster option | | | | MODA | 0.0 V < Vı < Vcc | <b>- 10</b> | _ | +10 | μА | MB89PV560<br>MB89P568 | | | | ıeaкage | • | | P50 to P57,<br>P60 to P67 | 0.0 V < Vı < Vcc | _ | _ | +5 | μА | Resistor<br>Ladder<br>option | | | ILIOD | P50 to P57,<br>P60 to P67 | 0.0 V < Vı < V3 | _ | _ | +5 | μА | LCD booster option | | | current | | P30, P31,<br>P46, P47 | 0.0 V < V <sub>I</sub> < V <sub>ss</sub><br>+ 5.5 V | _ | _ | +5 | μА | | | | Pull-up<br>resistance | Rpull | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P45,<br>RST | Vı = 0.0 V | 25 | 50 | 100 | kΩ | When pull-up<br>resistor<br>selected<br>except RST | | | Pull-down resistance | RMODA | MODA | Vı = 3.0 V | 50 | 100 | 200 | kΩ | MB89567A/<br>MB89567AC | | | | lan | | FcH = 10 MHz,<br>$t_{inst}^{*2}$ = 0.4 $\mu$ s, | _ | 15 | 20 | m Λ | MB89PV560<br>MB89P568 | | | | Icc1 | | Main clock run mode | _ | 8 | 13 | ⊣ mA | MB89567A<br>MB89567AC | | | Powersupply | Icc2 | Vcc | FcH = 10 MHz,<br>$t_{inst}^{*2}$ = 6.4 µs, | _ | 5 | 8.5 | mA | MB89PV560<br>MB89P568 | | | current *1 | 1002 | Vcc | Main clock run mode | _ | 1 | 3 | IIIA | MB89567A<br>MB89567AC | | | | Iccs1 | F <sub>CH</sub> = 10 MHz,<br>$t_{inst}^{*2}$ = 0.4 µs, | _ | 5 | 7 | mA | MB89PV560<br>MB89P568 | | | | | | Iccs <sub>1</sub> | | Main clock sleep mode | _ | 2.5 | 5 | 111/5 | MB89567A<br>MB89567AC | (Continued) (AVcc = Vcc = 5.0 V, , AVss = Vss = 0.0 V, TA = $-40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ ) | Parameter | Symbol | Pin | Condition | | Value | | Unit | Remarks | |----------------------------------------------|-------------------|---------------------------------------------|--------------------------------------------------------------------|------------|-------|-----|-----------------------|-----------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | | Iccs <sub>2</sub> | | F <sub>CH</sub> = 10 MHz,<br>$t_{inst}^{*2}$ = 6.4 $\mu$ s, | _ | 1.5 | 3 | mA | MB89PV560<br>MB89P568 | | | ICCS2 | | Sleep mode | _ | 0.7 | 2 | IIIA | MB89567A<br>MB89567AC | | | Iccl | | FcL = 32.768<br>kHz, | _ | 3 | 7 | mA | MB89PV560<br>MB89P568 | | | ICCL | Subclock mode,<br>T <sub>A</sub> = +25 °C | _ | 50 | 85 | μΑ | MB89567A<br>MB89567AC | | | Power supply current *1 | | Vcc | FcL = 32.768<br>kHz, | _ | 30 | 50 | | MB89PV560<br>MB89P568 | | | Iccus | ! | Subclock sleep<br>mode,<br>T <sub>A</sub> = +25 °C | _ | 15 | 30 | μΑ | MB89567A<br>MB89567AC | | | | | Fcl = 32.768<br>kHz, | | 5 | 15 | μΑ | MB89PV560<br>MB89P568 | | | Ісст | | T <sub>A</sub> = +25 °C,<br>Watch mode,<br>Main clock stop<br>mode | _ | 1.6 | 15 | μА | MB89567A<br>MB89567AC | | Power supply | Іссн | Vcc | T <sub>A</sub> = +25 °C,<br>Subclock stop | | 3 | 10 | μΑ | MB89PV560<br>MB89P568 | | current *1 | ICCH | VCC | mode | | 1 | 10 | μΑ | MB89567A<br>MB89567AC | | LCD divided resistance | RLCD | _ | Between<br>Vcc and Vss | 300 | 500 | 750 | kΩ | | | COM0 to COM3<br>output<br>impedance | Rvсом | COM0 to COM3 | V1 to V3 = 5.0 V | _ | _ | 5 | kΩ | | | SEG0 to SEG23<br>output<br>impedance | Rvseg | SEG0 to SEG23 | V 1 to V 3 = 3.0 V | _ | _ | 15 | kΩ | | | LCD controller/<br>driver leakage<br>current | ILCDL | V0 to V3,<br>COM0 to COM3,<br>SEG0 to SEG23 | _ | <b>–</b> 1 | _ | 1 | μА | | | Input capacitance | Cin | Other than AVcc,<br>AVss, Vcc, and<br>Vss | f = 1 MHz | _ | 10 | _ | pF | | <sup>\*1 :</sup> The power supply current is measured at the external clock Note: For LCD and port multiplex pin (P50 to P57, P60 to P67), please refer to LCD specification when the port is used, and refer to LCD specification when used as LCD pin. <sup>\*2 :</sup> For information on tinst, see "5. AC Characteristics (4) Instruction Cycle." | | | | _ | Value | | | | | |--------------------------------------|--------------------|------------------------------------------------------------------------------------------------------|---------------|-----------|-----|-----------|------|----------------------------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | | Vıн | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P31,<br>P40 to P45,<br>P50 to P57,<br>P60 to P67 | _ | 0.7 Vcc | _ | Vcc + 0.3 | V | CMOS | | "H" level<br>input voltage | Vihs | RST, MODA,<br>INT10 to INT17,<br>INT20 to INT23,<br>SI,SCK,EC1,UCK,<br>SCK1,UI,SI1,PWC | _ | 0.8 Vcc | _ | Vcc + 0.3 | V | Hysteresis | | | VIHSMB | SCL, SDA | _ | Vss +1.4 | _ | Vss + 5.5 | V | SMB input buffer selected | | | V <sub>IHI2C</sub> | | | 0.7 Vcc | _ | Vss + 5.5 | ٧ | I <sup>2</sup> C input buffer selected | | | VıL | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P31,<br>P40 to P45,<br>P50 to P57,<br>P60 to P67 | | Vss-0.3 | _ | 0.3 Vcc | ٧ | CMOS | | "L" level<br>input voltage | VILS | RST, MODA,<br>INT10 to INT17,<br>INT20 to INT23,<br>SI,SCK,EC1,UCK,<br>SCK1,UI,SI1,PWC | _ | Vss-0.3 | _ | 0.2 Vcc | V | Hysteresis | | | VILSMB | COL CDA | _ | Vss - 0.3 | _ | Vss + 0.6 | ٧ | SMB input buffer selected | | | V <sub>ILI2C</sub> | SCL, SDA | _ | Vss - 0.3 | _ | 0.3 Vcc | V | I <sup>2</sup> C input buffer selected | | Open-drain | | P60 to P67,<br>P50 to P57 | _ | Vss-0.3 | _ | Vcc + 0.3 | V | Resistor<br>Ladder option | | output pin<br>application<br>voltage | VD | P60 to P67,<br>P50 to P57 | _ | Vss-0.3 | _ | V3 | ٧ | LCD booster option | | | | P46, P47, P30,<br>P31 | _ | Vss-0.3 | _ | Vss + 5.5 | ٧ | | | "H" level | Vон | P00 to P07,<br>P10 to P17,<br>P40 to P45 | Iон = -2.0 mA | 2.4 | _ | _ | V | | | voltage | | P20 to P27 | Iон = −10 mA | 2.4 | _ | _ | | | (AVcc = Vcc = 3.0V, AVss = Vss = 0.0 V, $T_A = -40$ °C to +85 °C) | D | 0 | ol Pin | , | | Value | , | | ) °C to +85 °C) | |------------------------------------|---------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|-------|-----|--------------------|-------------------------------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | "L" level<br>output<br>voltage | Vol | P00 to P07,<br>P10 to P17,<br>P30, P31,<br>P40 to P47,<br>P50 to P57,<br>P60 to P67,<br>RST | IoL = 4.0 mA | _ | _ | 0.4 | V | | | | | P20 to P27 | IoL = 10 mA | _ | _ | 0.4 | | | | Inputleakage | | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P45 | 0.0 V < Vı < Vcc | -5 | _ | +5 | μА | Without<br>pull-up<br>Resister | | current<br>(Hi-z output<br>leakage | lu | P50 to P57,<br>P60 to P67 | | -5 | _ | +5 | μА | Resister<br>Ladder<br>option | | current) | P50 to P57,<br>P60 to P67 | 0.0 V < Vı < V3 | -5 | _ | +5 | μА | LCD booster option | | | | | MODA | 0.0 V < Vı < Vcc | -10 | _ | +10 | μА | MB89PV560<br>MB89P568 | | Open-drain | Іпор | P50 to P57,<br>P60 to P67 | 0.0 V < V1 < Vcc | _ | _ | +5 | μА | Resister<br>Ladder<br>option | | output<br>leakage<br>current | | P50 to P57,<br>P60 to P67 | 0.0 V < Vı < V3 | _ | _ | +5 | μА | LCD booster option | | Carroni | | P30, P31,<br>P46, P47 | 0.0 V < V <sub>I</sub> < V <sub>ss</sub><br>+ 5.5 V | _ | _ | +5 | μА | | | Pull-up<br>resistance | Rpull | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P45,<br>RST | Vı = 0.0 V | 50 | 100 | 200 | kΩ | When pull-up resistor selected except RST | | Pull-down resistance | RMODA | MODA | Vı = 5.0 V | 25 | 50 | 100 | kΩ | MB89567A<br>MB89567AC | | | Icc1 | | FcH = 10 MHz,<br>$t_{inst}^{*2}$ = 0.4 $\mu$ s, | _ | 6 | 10 | mA | MB89PV560<br>MB89P568 | | Powersupply | ICC1 | · Vcc | Main clock run mode | _ | 4 | 9 | IIIA | MB89567A<br>MB89567AC | | current *1 | la | V CC | FcH = 10 MHz,<br>$t_{inst}^{*2}$ = 6.4 µs, | _ | 1.5 | 3 | m ^ | MB89PV560<br>MB89P568 | | | Icc2 | | Main clock run mode | _ | 0.4 | 2 | – mA | MB89567A<br>MB89567AC | (Continued) (AVcc = Vcc = 3.0 V, AVss = Vss = 0.0 V, T<sub>A</sub> = -40 °C to +85 °C) | Doromotor | Cumbal | Pin | Condition | • | Value | • | Unit | Remarks | |----------------------------------------------|-------------------|---------------------------------------------|--------------------------------------------------------------------------------|-----------|-------|-----|------|-----------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | | Iccs <sub>1</sub> | | $F_{CH} = 10 \text{ MHz},$<br>$t_{inst}^{*2} = 0.4 \mu s,$ | | 2 | 4 | mA. | MB89PV560<br>MB89P568 | | | ICCST | | Main clock<br>sleep mode | _ | 1 | 3 | | MB89567A<br>MB89567AC | | | Iccs <sub>2</sub> | | $F_{CH} = 10 \text{ MHz},$<br>$t_{inst}^{*2} = 6.4 \mu s,$ | _ | 1 | 2 | - mA | MB89PV560<br>MB89P568 | | | ICCS2 | | Main clock<br>sleep mode | _ | 0.3 | 1.5 | IIIA | MB89567A<br>MB89567AC | | | _ | | FcL = 32.768<br>kHz, | _ | 1 | 3 | mA | MB89PV560<br>MB89P568 | | Power supply | ICCL | | Subclock<br>mode,<br>T <sub>A</sub> = +25 °C | _ | 25 | 60 | μА | MB89567A<br>MB89567AC | | current *1 | | Vcc | FcL = 32.768<br>kHz, | _ | 15 | 30 | | MB89PV560<br>MB89P568 | | | Iccis | | Subclock sleep<br>mode ,<br>T <sub>A</sub> = +25 °C | _ | 8 | 25 | μΑ | MB89567A<br>MB89567AC | | | | | FcL = 32.768<br>kHz,<br>TA = +25 °C,<br>Watch mode,<br>Main clock stop<br>mode | | 5 | 15 | μА | MB89PV560<br>MB89P568 | | | Ісст | | | _ | 1 | 14 | μΑ | MB89567A<br>MB89567AC | | | Іссн | | T <sub>A</sub> = +25 °C,<br>Subclock stop<br>mode | _ | 1 | 5 | μА | | | LCD divided resistance | RLCD | _ | Between Vcc<br>and Vss | 300 | 500 | 750 | kΩ | | | COM0 to COM3 output impedance | Rvсом | COM0 to COM3 | V1 to V3 = 3.0 V | _ | _ | 5 | kΩ | | | SEG0 to 23 output impedance | Rvseg | SEG0 to SEG23 | V 1 to VO = 0.0 V | _ | _ | 15 | kΩ | | | LCD controller/<br>driver leakage<br>current | ILCDL | V0 to V3,<br>COM0 to COM3,<br>SEG0 to SEG23 | _ | <b>–1</b> | _ | 1 | μΑ | | | Input capacitance | Cin | Other than AVcc,<br>AVss, Vcc, and<br>Vss | f = 1 MHz | _ | 10 | _ | pF | | <sup>\*1 :</sup> The power supply current is measured at the external clock Note: For LCD and port multiplex pin (P50 to P57, P60 to P67), please refer to LCD specification when the port is used, and refer to LCD specification when used as LCD pin. <sup>\*2 :</sup> For information on tinst, see "5. AC Characteristics (4) Instruction Cycle." #### 5. AC Characteristics #### (1) Reset Timing $(Vcc = 5.0 \text{ V}, \text{AVss} = \text{Vss} = 0.0 \text{ V}, \text{T}_A = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C})$ | Parameter | Symbol | Condition | Valu | ıe | Unit | Remarks | |---------------------|---------------|-----------|----------|-----|------|---------| | Parameter | Syllibol | Condition | Min | Max | Onit | Remarks | | RST "L" pulse width | <b>t</b> zlzh | _ | 48 thcyl | _ | ns | | Notes: • theore is the oscillation cycle (1/Fch) to input to the X0 pin. • If the reset pulse applied to the external reset pin (RST) does not meet the specifications, it may cause malfunctions. Use caution so that the reset pulse less than the specifications will not be fed to the external reset pin (RST). #### (2) Power-on Reset $(AVss = Vss = 0.0 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ | Parameter | Symbol | Condition | Val | lue | Unit | Remarks | | |---------------------------|--------------|-----------|-----|-----|-------|----------------------------|--| | rarameter | Syllibol | Condition | Min | Max | Oilit | iveillai v2 | | | Power supply rising time | t⊓ | | 0.5 | 50 | ms | | | | Power supply cut-off time | <b>t</b> off | | 1 | | ms | Due to repeated operations | | Note: Make sure that power supply rises within the selected oscillation stabilization time. For example, when the main clock is operating at 10 MHz (FcH) and the oscillation stabilization time select option has been set to 2<sup>18</sup>/FcH, the oscillation stabilization delay time is 26.2 ms. Therefore, the maximum value of power supply rising time is about 26.2 ms. Rapid changes in power supply voltage may cause a power-on reset. If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended. ### (3) Clock Timing (AVss = Vss = 0.0 V, $T_A = -40$ °C to +85 °C) | Parameter | Symbol | Pin | | Value | | Unit | Remarks | |---------------------------------|---------------|----------|-----|--------|------|-------|----------------| | Parameter | Syllibol | FIII | Min | Тур | Max | Oilit | Remarks | | Clock frequency | Fcн | X0, X1 | 1 | _ | 12.5 | MHz | Main clock | | Clock frequency | FcL | X0A, X1A | _ | 32.768 | _ | kHz | Subclock | | Clock cycle time | <b>t</b> HCYL | X0, X1 | 80 | _ | 1000 | ns | Main clock | | Clock cycle time | <b>t</b> LCYL | X0A, X1A | _ | 30.5 | _ | μs | Subclock | | Input clock pulse width | Pwh<br>PwL | X0 | 20 | _ | _ | ns | External clock | | Input clock rising/falling time | tcr<br>tcr | X0 | _ | _ | 10 | ns | External clock | ### Main Clock Conditions When using a crystal oscillator or ceramic oscillator When using an external clock ### (4) Instruction Cycle (AVss = Vss = 0.0 V, $T_A = -40$ °C to +85 °C) | Parameter | Symbol | Value | Unit | Remarks | |--------------------------------------------|---------------|------------------------------|------|-----------------------------------------------------------------------| | Instruction cycle (minimum execution time) | | 4/Fсн, 8/Fсн, 16/Fсн, 64/Fсн | μs | $t_{inst}$ = 0.32 $\mu s$ when operating at FcH = 12.5 MHz (4/FcH) | | | <b>t</b> inst | 2/FcL | μs | $t_{\text{inst}}$ = 61.036 $\mu s$ when operating at FcL = 32.768 kHz | ### (5) Serial I/O Timing (Vcc = 5.0V, AVss = Vss= 0.0 V, $T_A = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ ) | Dougnator | Cumbal | Din | Condition | Val | ue | l lmi4 | Domorko | |-----------------------------------------------|---------------|--------------------------------|----------------|----------|------|--------|---------| | Parameter | Symbol | Pin | Condition | Min | Max | Unit | Remarks | | Serial clock cycle time | tscyc | SCK, SCK1, UCK | | 2 tinst* | _ | μs | | | $SCK \downarrow \to SO$ time | <b>t</b> sLOV | SCK, SO, SCK1,<br>SO1, UCK, UO | Internal shift | -200 | +200 | ns | | | Valid SI → SCK ↑ | <b>t</b> ıvsh | SI, SCK, SI1,<br>SCK1, UI, UCK | clock mode | 200 | _ | ns | | | SCK $\uparrow \rightarrow$ valid SI hold time | <b>t</b> shix | SCK, SI, SCK1,<br>SI1, UCK, UI | | 200 | _ | ns | | | Serial clock "H" pulse width | <b>t</b> shsl | SCK, SCK1, UCK | | 1 tinst* | _ | μs | | | Serial clock "L" pulse width | <b>t</b> slsh | SCK, SCK1, UCK | | 1 tinst* | _ | μs | | | $SCK \downarrow \to SO$ time | tsLov | SCK, SO, SCK1,<br>SO1, UCK, UO | External shift | 0 | 200 | ns | | | Valid SI → SCK ↑ | <b>t</b> ıvsh | SI, SCK, SI1,<br>SCK1, UI, UCK | clock mode | 200 | _ | ns | | | SCK $\uparrow \rightarrow$ valid SI hold time | <b>t</b> sнıx | SCK, SI, SCK1,<br>SI1, UCK, UI | | 200 | _ | ns | | <sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle." #### (6) Peripheral Input Timing $(Vcc = 5.0V, AVss = Vss = 0.0 V, T_A = -40 °C to +85 °C)$ | Parameter | Symbol | Pin | Condition | Value | | Unit | Remarks | |------------------------------------|--------------------|----------------------------|-----------|----------|-----|-------|-------------| | Parameter | Syllibol | FIII | Condition | Min | Max | Oiiit | IVEIIIai KS | | Peripheral input "H" pulse width 1 | t <sub>ILIH1</sub> | INT10 to INT17, | | 2 tinst* | _ | μs | | | Peripheral input "L" pulse width 1 | t <sub>IHIL1</sub> | INT20 to INT23,<br>EC, PWC | _ | 2 tinst* | _ | μs | | <sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle." ### (7) I2C timing (Vcc = 5.0 V, AVss = Vss = 0.0 V, $T_A = -40$ °C to +85 °C) | Parameter | Symbol | Pin | Condition | | lue | Unit | Remarks | |---------------------------------------|----------------|------------|-----------|-----------------------------------------------------------------------------------|---------------------------------------------------------------|------|----------------| | Parameter | Syllibol | PIII | Condition | Min | Max | Oill | Remarks | | Start condition output | <b>t</b> sta | SCL<br>SDA | _ | $1/4 t_{inst}^{*1} \times M^{*2} \times N^{*3} - 20$ | $1/4 t_{inst} \times M^{*2} \times N^{*3} + 20$ | ns | Master<br>mode | | Stop condition output | <b>t</b> sto | SCL<br>SDA | _ | | | ns | Master mode | | Start condition detect | <b>t</b> sta | SCL<br>SDA | _ | 1/4 t <sub>inst</sub> × 6 + 40 | 1/4 t <sub>inst</sub> × 6 + 40 — | | | | Stop condition detect | <b>t</b> sto | SCL<br>SDA | _ | 1/4 t <sub>inst</sub> × 6 + 40 | _ | ns | | | Re-start condition output | <b>t</b> stasu | SCL<br>SDA | _ | $1/4 t_{inst} \times (M^{*2} \times N^{*3} + 8) - 20$ | $1/4 t_{inst} \times (M^{*2} \times N^{*3} + 8) + 20$ | ns | Master<br>mode | | Re-start condition detect | <b>t</b> stasu | SCL<br>SDA | _ | 1/4 t <sub>inst</sub> × 4 + 40 | _ | ns | | | SCL output LOW width | <b>t</b> LOW | SCL | _ | $\begin{array}{c} 1/4 \ t_{inst} \times \\ M^{*2} \times N^{*3} - 20 \end{array}$ | $1/4 t_{inst} \times M^{*2} \times N^{*3} + 20$ | ns | Master mode | | SCL output HIGH width | <b>t</b> HIGH | SCL | _ | $1/4 t_{inst} \times (M^{*2} \times N^{*3} + 8) - 20$ | $1/4 \text{ t}_{inst} \times (M^{*2} \times N^{*3} + 8) + 20$ | ns | Master<br>mode | | SDA output delay | t₀o | SDA | _ | $1/4 t_{\text{inst}} \times 4 - 20$ | $1/4 t_{inst} \times 4 + 20$ | ns | | | SDA output setup time after interrupt | <b>t</b> DOSU | SDA | _ | $1/4 t_{inst} \times 4 - 20$ | _ | ns | *4 | | SCL input LOW pulse width | <b>t</b> LOW | SCL | _ | $1/4 \text{ tinst} \times 6 + 40$ | _ | ns | | | SCL input HIGH pulse width | <b>t</b> HIGH | SCL | _ | 1/4 t <sub>inst</sub> × 2 + 40 | _ | ns | | | SDA input setup time | <b>t</b> su | SDA | _ | 40 | _ | ns | | | SDA hold time | <b>t</b> HO | SDA | _ | 0 | _ | ns | | <sup>\*1 :</sup> For information in t<sub>inst</sub>, see " (4) Instruction Cycle". <sup>\*2 :</sup> M is defined in the ICCR CS4 and CS3 (bit 4 to bit 3) . For details, please refer to the H/W manual register explanation. <sup>\*3:</sup> N is defined in the ICCR CS2 to CS0 (bit 2 to bit 0). <sup>\*4 :</sup> When the interrupt period is greater than SCL "L" width, SDA and SCL output (Standard) value is based on hypothesis when rising time is 0 ns. #### 6. A/D Converter Electrical Characteristics ### (1) For MB89567A/AC A/D Converter $(AVcc = 2.7 \text{ V to } 5.5 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ | Parameter | Symbol | Pin | Condition | | Value | | Unit | = -40 °C to +85 °C) Remarks | |-------------------------------|------------------|--------------|-------------------------|-------------------|-------------------------|-------------------|------|----------------------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | Resolution | | | _ | _ | _ | 10 | bit | | | Total error | | | | _ | _ | ±3.0 | LSB | | | Non-linearity error | _ | | | _ | | ±2.5 | LSB | 1LSB = AVR/1024 | | Differential linearity error | | | | _ | _ | ±1.9 | LSB | | | Zero transition voltage | Vот | | AVR=AVcc | AVss –<br>1.5 LSB | AVss +<br>0.5 LSB | AVss +<br>2.5 LSB | mV | | | Full-scale transition voltage | V <sub>FST</sub> | | | AVR –<br>3.5 LSB | AVR –<br>1.5 LSB | AVR +<br>1.5 LSB | mV | | | Interchannel disparity | | | | _ | _ | 4 | LSB | 1LSB = AVR/1024 | | A/D mode conversion time *3 | _ | | | _ | 60 t <sub>inst</sub> *1 | _ | | | | A/D Sampling time | | | | _ | 16 t <sub>inst</sub> *1 | _ | μѕ | | | Analog port input current | lain | AN0<br>to | _ | _ | _ | 10 | μА | | | Analog input voltage | Vain | AN7 | | AVss | | AVR | V | | | Power supply | IA | <b>AV</b> cc | _ | _ | 4 | 6 | mA | when A/D conversion is activated | | Current I <sub>AH</sub> | | AVCC | T <sub>A</sub> = +25 °C | _ | 1 | 5 | μΑ | when A/D conversion is stopped | | Reference voltage | _ | | _ | AVss+3.5 | _ | AVcc | V | | | Reference | | | A/D is Activated | _ | 200 | _ | μΑ | | | voltage supply current | IRH | | A/D is Stopped | _ | 1 | 5 | μА | *2 | <sup>\*1 :</sup> For information on tinst, see "(4) Instruction Cycle" in "5. AC Characteristics." <sup>\*2 :</sup> When A/D conversion is not in operation, and the CPU is in STOP mode. <sup>\*3:</sup> Included sampling time ### (2) For MB89P568/PV560 A/D Converter (AVcc=3.5 V to 5.5 V, AVss = Vss = 0.0 V, $T_A = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ ) | Parameter | Symbol | Pin | Condition | 0.5 V to 5.5 V, A | Value | | Unit | Remarks | | |--------------------------------|--------|--------|-------------------------|-------------------|-------------------|-------------------|------------------|----------------------------------|--| | Parameter | Symbol | PIII | Condition | Min | Тур | Max | Unit | Remarks | | | Resolution | | | _ | _ | _ | 10 | bit | | | | Total error | | | | _ | _ | ±3.0 | LSB | 1LSB = | | | Non-linearity error | _ | | | _ | _ | ±2.5 | LSB | AVR/1024 | | | Differential linearity error | | | | _ | _ | ±1.9 | LSB | | | | Zero transition voltage | Vот | _ | AVR=AVcc | AVss – 1.5<br>LSB | AVss +<br>0.5 LSB | AVss +<br>2.5 LSB | mV | | | | Full-scale transition voltage | VFST | | | | AVR – 3.5<br>LSB | AVR –<br>1.5 LSB | AVR +<br>1.5 LSB | mV | | | Interchannel disparity | | | | _ | _ | 4 | LSB | 1LSB =<br>AVR/1024 | | | A/D mode conversion time *3 | | | | _ | 60 tinst*1 | _ | μs | | | | A/D Sampling time | | | | _ | 16 tinst*1 | _ | | | | | Analog port input cur-<br>rent | lain | AN0 to | | _ | _ | 10 | μА | | | | Analog input voltage | Vain | AIN | | AVss | _ | AVR | V | | | | Power supply current | la | AVcc | _ | _ | 4 | 6 | mA | when A/D conversion is activated | | | r ower supply current | Іан | AVCC | T <sub>A</sub> = +25 °C | _ | 1 | 5 | μА | when A/D conversion is stopped | | | Reference voltage | _ | | _ | AVss + 3.5 | _ | AVcc | V | | | | Reference voltage | lR | AVR | A/D is<br>Activated | _ | 400 | _ | μΑ | | | | supply current | Ігн | | A/D is<br>Stopped | _ | _ | 5 | μА | *2 | | <sup>\*1 :</sup> For information on t<sub>inst</sub>, see "(4) Instruction Cycle" in "5. AC Characteristics." <sup>\*2 :</sup> When A/D conversion is not in operation, and the CPU is in STOP mode. <sup>\*3:</sup> Included sampling time #### (3) A/D Converter Glossary Resolution Analog changes that are identifiable with the A/D converter. Linearity error The deviation of the straight line connecting the zero transition point ("00 0000 0000" $\leftrightarrow$ "00 0000 0001") with the full-scale transition point ("11 1111 1110" $\leftrightarrow$ "11 1111 1111") from actual conversion characteristics • Differential linearity error The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value • Total error (unit: LSB) The difference between theoretical and actual conversion values caused by the zero transition error, full-scale transition error, linearity error, quantization error, and noise #### (4) Precautions - The smaller the | AVR-AVss | is, the greater the error would become relatively. - The output impedance of the external circuit for the analog input must satisfy the following conditions : Output impedance of the external circuit < Approx. 10 k $\Omega$ - If the output impedance of the external circuit is too high, an analog voltage sampling time might be insufficient. \*: The value of R and C at the sample hold circuit depends on the following. MB89567A/MB89567AC : R $\doteqdot$ 2.2 k $\Omega$ , C $\doteqdot$ 45 pF MB89P568/MB89PV560 : R $\doteqdot$ 1.4 k $\Omega$ , C $\doteqdot$ 64 pF ### **■ EXAMPLE CHARACTERISTICS** ### (1) "L" Level Output Voltage ### (2) "H" Level Output Voltage ### (3) "H" Level Input Voltage / "L" Level Input Voltage ### ■ MASK OPTIONS | No. | Model | MB89567A<br>MB89567AC | MB89P568 | MB89PV560 | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------| | NO. | Specification method | Specify when ordering mask. | Setting unavailable. | Setting unavailable. | | 1 | Main clock oscillation stabilization delay time initial value* selection (FcH = 10 MHz) • 01: 2 <sup>14</sup> /FcH (Approx. 1.6 ms) • 10: 2 <sup>17</sup> /FcH (Approx. 13.1 ms) • 11: 2 <sup>18</sup> /FcH (Approx. 26.2 ms) | Selectable | 2 <sup>18</sup> /Fcн (Арргох.<br>26.2 ms) | 2 <sup>18</sup> /Fcн (арргох.<br>26.2 ms) | | 2 | LCD driving power supply • On-chip voltage booster • Internal voltage divider (external divider resistors can be used) | Selectable | -101<br>Internal voltage<br>divider<br>-102<br>On-chip voltage<br>booster | -101<br>Internal voltage<br>divider<br>-102<br>On-chip voltage<br>booster | ### **■** ORDERING INFORMATION | Part number | Package | Remarks | |------------------------------------------------|--------------------------------------|-------------------------------------| | MB89567APFV<br>MB89567ACPFV<br>MB89P568PFV-101 | 80-pin Plastic LQFP<br>(FPT-80P-M05) | Without Booster<br>Resistor divider | | MB89567APFV<br>MB89567ACPFV<br>MB89P568PFV-102 | | With Booster | | MB89567APF<br>MB89567ACPF<br>MB89P568PF-101 | 80-pin Plastic QFP<br>(FPT-80P-M06) | Without Booster<br>Resistor divider | | MB89567APF<br>MB89567ACPF<br>MB89P568PF-102 | | With Booster | | MB89567APFM<br>MB89567ACPFM<br>MB89P568PFM-101 | 80-pin Plastic LQFP<br>(FPT-80P-M11) | Without Booster<br>Resistor divider | | MB89567APFM<br>MB89567ACPFM<br>MB89P568PFM-102 | | With Booster | | MB89PV560CF-101 | 80-pin Ceramic MQFP<br>(MQP-80C-P01) | Without Booster<br>Resistor divider | | MB89PV560CF-102 | | With Booster | ### **■ PACKAGE DIMENSIONS** ### **FUJITSU LIMITED** All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan. F0208 © FUJITSU LIMITED Printed in Japan