# **ASSP** For Power Supply Applications (General Purpose DC/DC Converter) # 2-Channel DC/DC Converter IC with Overcurrent Protection Symmetrical-Phase Type # **MB3886** ### **■ DESCRIPTION** The MB3886 is a symmetrical-phase type of two-channel, DC/DC converter IC using pulse width modulation (PWM), incorporating an overcurrent protection circuit (requiring no current sense resistor) and an overvoltage protection circuit. Providing high output driving capabilities, the MB3886 is suitable for down-conversion. The MB3886 adopts both synchronous rectification to provide high efficiency and symmetrical phasing (two antiphase triangular waves) which contributes to making the input capacitor small. The MB3886 contains a 5-volt regulator resulting in a reduced number of components used. It also contains a variety of protection features which output the protection status upon detection of an overvoltage or overcurrent while reducing the number of external protective devices required. The result is an ideal built-in power supply for driving products with high speed CPU's such as home TV game devices and notebook PC's. This product is covered by US Patent Number 6,147,477. #### **■ FEATURES** - · Overcurrent protection circuit (requiring no current sense resistor) and overvoltage protection circuit - Power-supply voltage range: 5.5 V to 18 V - Synchronous rectification system providing high efficiency - PSIG pins (open-drain) to output the protection status Continued) ### (Continued) - Symmetrical-phase system reducing the input capacitor loss - Built-in channel control function - Reference voltage : 3.5 V $\pm$ 1% - Error amplifier threshold voltage : 1.25 V $\pm$ 1% (0 °C to 85 °C) - Oscillator frequency range: 10 kHz to 500 kHz - Built-in circuit for load-independent soft-start and discharge control - Totem-pole type output for N-ch MOSFET ### **■ PIN ASSIGNMENT** # **■ PIN DESCRIPTION** | Pin No. | Pin name | I/O | Description | | | | |---------|----------|-----|-----------------------------------------------------------------------------------------------------------|--|--|--| | 1 | PSIG1 | 0 | CH1 protection status output terminal | | | | | 2 | CTL1 | I | CH1 control terminal<br>'H" level : CH1 ON state<br>'L" level : CH1 OFF state and protection status reset | | | | | 3 | ILIM1 | ı | CH1 overcurrent detection resistor connection terminal | | | | | 4 | СТ | _ | Triangular waveform oscillation frequency setting capacitor connection terminal | | | | | 5 | RT | _ | Triangular waveform oscillation frequency setting resistor connection terminal | | | | | 6 | SGND | _ | Ground terminal | | | | | 7 | CS1 | | CH1 soft-start capacitor connection terminal | | | | | 8 | -INE1 | I | CH1 error amp. inverting input terminal | | | | | 9 | FB1 | 0 | CH1 error amp. output terminal | | | | | 10 | +INC1 | I | CH1 overvoltage comparator noninverting input terminal | | | | | 11 | OUT1-1 | 0 | CH1 totem-pole output terminal (External main-side FET gate drive) | | | | | 12 | VS1 | _ | CH1 external main-side FET source connection terminal | | | | | 13 | CB1 | | CH1 boot capacitor connection terminal Connect a capacitor between the CB1 and VS1 terminals. | | | | | 14 | OUT2-1 | 0 | CH1 totem-pole output terminal (External synchronous-rectification-side FET gate drive) | | | | | 15 | PGND | | Ground terminal | | | | | 16 | VB | 0 | Output circuit bias output terminal | | | | | 17 | OUT2-2 | 0 | CH2 totem-pole output terminal (External synchronous-rectification-side FET gate drive) | | | | | 18 | CB2 | | CH2 boot capacitor connection terminal Connect a capacitor between the CB2 and VS2 terminals. | | | | | 19 | VS2 | _ | CH2 external main-side FET source connection terminal | | | | | 20 | OUT1-2 | 0 | CH2 totem-pole output terminal (External main-side FET gate drive) | | | | | 21 | +INC2 | _ | CH2 overvoltage comparator noninverting input terminal | | | | | 22 | FB2 | 0 | CH2 error amp. output terminal | | | | | 23 | -INE2 | I | CH2 error amp. inverting input terminal | | | | | 24 | CS2 | | CH2 soft-start capacitor connection terminal | | | | | 25 | CSCP | | Timer-latch short-circuit protection capacitor connection terminal | | | | | 26 | VCC | | Reference voltage, control circuit power supply terminal | | | | | 27 | VREF | 0 | Reference voltage output terminal | | | | | 28 | ILIM2 | I | CH2 overcurrent detection resistor connection terminal | | | | | 29 | CTL2 | I | CH2 control terminal "H" level : CH2 ON state "L" level : CH2 OFF state and protection status reset | | | | | 30 | PSIG2 | 0 | CH2 protection status output terminal | | | | # **■ BLOCK DIAGRAM** # ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Symbol Conditions | | Rating | | | |----------------------|--------|-------------------|------------|--------|------|--| | Parameter | Symbol | | | Max | Unit | | | Power-supply voltage | Vcc | _ | _ | 20 | V | | | Boot voltage | Vсв | CB terminal | _ | 25 | V | | | Output current | lo | _ | _ | 120 | mA | | | Peak output current | Іор | | _ | 800 | mA | | | Power dissipation | Po | Ta ≤ +25 °C | _ | 770* | mW | | | Storage temperature | Tstg | _ | <b>-55</b> | +125 | °C | | <sup>\*:</sup> The packages are mounted on the dual-sided epoxy board (10 cm $\times$ 10 cm) . WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. # ■ RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Conditions | | Value | | Unit | |----------------------------------------|-------------------|---------------|------|-------|------------------|------| | rai ametei | Syllibol | Conditions | Min | Тур | Max | Onit | | Power-supply voltage | Vcc | Vcc — | | 12 | 18 | V | | Boot voltage | Vcв | CB terminal | _ | _ | 23 | V | | Reference voltage output current | lor | VREF terminal | -1 | _ | 0 | mA | | Bias output current | Іов | VB terminal | -1 | _ | 0 | mA | | | Vin | -INE terminal | 0 | _ | Vcc – 1.8 | V | | Input voltage | VINC | +INC terminal | 0 | _ | Vcc | V | | | Vctl | CTL terminal | 0 | _ | V <sub>REF</sub> | V | | Output voltage | V <sub>PSIG</sub> | PSIG terminal | 0 | _ | 15 | V | | Output current | lo | _ | -100 | | 100 | mA | | Peak output current | ЮР | | -700 | _ | 700 | mA | | Oscillator frequency | fosc | _ | 10 | 290 | 500 | kHz | | Timing resistor | R⊤ | _ | 6.8 | 9.1 | 12 | kΩ | | Timing capacitor | Ст | _ | 150 | 330 | 15000 | pF | | Boot capacitor | Св | _ | | 0.1 | 1.0 | μF | | Reference voltage output capacitor | Cref | VREF terminal | | 0.1 | 1.0 | μF | | Bias output capacitor | Сув | VB terminal | 1.0 | 4.7 | 10 | μF | | Soft-start capacitor | Cs | _ | | 0.1 | 1 | μF | | Short-circuit detection capacitor | CSCP | _ | _ | 0.01 | 1 | μF | | Overcurrent detection setting resistor | RLIM | _ | 0.1 | 1 | 10 | kΩ | | Operating ambient temperature | Та | _ | -30 | +25 | +85 | °C | WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. > Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. > No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. # **■ ELECTRICAL CHARACTERISTICS** $(VCC = 12 \text{ V}, VB = 0 \text{ mA}, VREF = 0 \text{ mA}, Ta = +25 ^{\circ}C)$ | Domes | 4 | Sym- | Pin | (VCC = 12 V, VB | • | Values | , | | |----------------------------------------------|----------------------------------------|---------------------|--------|----------------------------------------------------|-------|-------------------|-------|------| | Parameter | | bol | No. | Conditions | Min | Тур | Max | Unit | | | | V <sub>REF</sub> | 27 | Ta = +25 °C | 3.465 | 3.500 | 3.535 | V | | 1. Reference | Output voltage | ΔV <sub>REF</sub> / | 27 | 27 Ta = 0 °C to +85 °C | | 0.5* | _ | % | | Voltage | Input stability | Line | 27 | VCC = 5.5 V to 18 V | | 1 | 10 | mV | | Block [Ref] | Load stability | Load | 27 | VREF = 0 mA to -1 mA | _ | 3 | 10 | mV | | | Short-circuit output current | los | 27 | VREF = 2 V | -28 | -14 | -7 | mA | | 2. Bias Voltage<br>Block [VB] | Output voltage | VB | 16 | _ | 5.0 | 5.1 | 5.2 | V | | 3. Triangular<br>Waveform | Oscillator frequency | fosc | 4 | RT = $9.1 \text{ k}\Omega$ , CT = $330 \text{ pF}$ | 260 | 290 | 320 | kHz | | Oscillator<br>Block [OSC] | Frequency/<br>temperature<br>variation | Δfosc/<br>fosc | 4 | Ta = 0 °C to 85 °C | _ | 1* | _ | % | | 4. Undervolt- | Threshold voltage | Vтн | 26 | 26 VCC = | | 4.9 | 5.1 | V | | age (VCC)<br>Lockout Circuit<br>Block [UVLO] | Hysteresis width | Vн | 26 | _ | | 0.35 <sup>*</sup> | _ | V | | Blook [OVEO] | Reset voltage | Vrst | 26 | _ | 1.7 | 2.1 | 2.5 | V | | 5. Short-circuit<br>Protection | Threshold voltage | Vтн | 25 | _ | 0.63 | 0.68 | 0.73 | V | | Circuit Block<br>[SCP] | Input source current | Icscp | 25 | _ | -14 | -10 | -6 | μА | | 6. Overcurrent Protection | ILIM terminal input current | Іым | 3, 28 | $RT = 9.1 \text{ k}\Omega$ | 106 | 118 | 130 | μА | | Circuit Block<br>[OCP] | Offset voltage | Vio | 3, 28 | _ | | 1* | | mV | | 7. Overvoltage<br>Protection | Threshold voltage | Vтн | 10, 21 | +INC = ¯ | 1.44 | 1.47 | 1.50 | V | | Circuit Block<br>[OVP] | Input bias current | lв | 10, 21 | +INC = 0 V | -200 | -30 | _ | nA | | 8. Latches<br>Block [Latch1<br>to Latch3] | Reset voltage | Vrst | 2, 29 | CTL = 7 | 0.8 | 1.4 | 2 | V | | 9. Protection<br>Status Output | Output leakage current | ILEAK | 1, 30 | PSIG = 5 V | _ | _ | 40 | μА | | Circuit Block<br>[PSIG] | Output low-<br>level voltage | Vol | 1, 30 | PSIG = 1 mA | | 0.1 | 0.4 | V | <sup>\*:</sup> Typical design value (Continued) $(VCC = 12 \text{ V}, \text{ VB} = 0 \text{ mA}, \text{ VREF} = 0 \text{ mA}, \text{ Ta} = +25 ^{\circ}\text{C})$ | (VCC = 12 V, VE | | | | | - O IIIA, VE | <b>Values</b> | n, 1a = +2 | | |--------------------------------------------------|----------------------------------|------------------|--------|-------------------------------------------|-----------------------|-----------------------|------------|------| | Parar | meter | bol | No. | Conditions | Min | Тур | Max | Unit | | 10. Soft-start Circuit Block [CS] Charge current | | Ics | 7, 24 | _ | -14 | -10 | -6 | μΑ | | | Threshold | V <sub>TH1</sub> | 8, 23 | FB = 1.7 V,<br>Ta = +25 °C | 1.241 | 1.2500 | 1.259 | V | | | voltage | V <sub>TH2</sub> | 8, 23 | FB = 1.7 V,<br>Ta = 0 °C to 85 °C | 1.2375 | 1.2500 | 1.2625 | V | | | Input bias current | Ів | 8, 23 | -INE = 0 V | -200 | -20 | _ | nA | | 11. Error | Voltage gain | A٧ | 9, 22 | DC | 60 | 100 | _ | dB | | Amp. Block<br>[Error Amp.] | Frequency bandwidth | BW | 9, 22 | $A_V = 0 dB$ | | 1500 <sup>*</sup> | | kHz | | | Output voltage | V <sub>FВН</sub> | 9, 22 | _ | 2.4 | 2.7 | — | V | | | Output voltage | V <sub>FBL</sub> | 9, 22 | _ | | 0.8 | 1.0 | V | | | Output source current | Isource | 9, 22 | FB = 1.7 V | _ | -100 | -45 | μА | | | Output sink current | İsink | 9, 22 | FB = 1.7 V | 1.5 | 9.0 | | mA | | 12. PWM | | VTL | 9, 22 | Duty cycle = 0% | 1.2 | 1.3 | | V | | Comparator<br>Block<br>[PWM Comp.] | Threshold voltage | Vтн | 9, 22 | Duty cycle = Dtr | _ | 2.02 | 2.2 | V | | 13. Dead Time<br>Control Block<br>[DTC] | Maximum duty cycle | Dtr | 11, 20 | RT = 9.1 k $\Omega$ , CT = 330 pF | 73 | 78 | 83 | % | | | Output current | ISOURCE1 | 11, 20 | | _ | -700* | _ | mA | | | (main side) | Isink1 | 11, 20 | | | 900 <sup>*</sup> | _ | mA | | | Output voltage | Vон1 | 11, 20 | OUT1 = -100 mA,<br>CB = 13.5 V, VS = 12 V | V <sub>CB</sub> – 2.5 | V <sub>CB</sub> - 0.9 | _ | V | | 14. Output<br>Block [Drive] | (main side) | V <sub>OL1</sub> | 11, 20 | OUT1 = 100 mA,<br>CB = 13.5 V, VS = 12 V | | Vs + 0.9 | Vs + 1.4 | V | | | Output current (synchronous | SOURCE2 | 14, 17 | | _ | -750 <sup>*</sup> | _ | mA | | | rectification side) | Isink2 | 14, 17 | | | 900 <sup>*</sup> | _ | mA | | | Output voltage | V <sub>OH2</sub> | 14, 17 | OUT2 = -100 mA | 2.5 | 4.1 | | V | | | (synchronous rectification side) | V <sub>OL2</sub> | 14, 17 | OUT2 = 100 mA | _ | 1.0 | 1.4 | V | <sup>\*:</sup> Typical design value # (Continued) (VCC = 12 V, VB = 0 mA, VREF = 0 mA, Ta = +25 °C) | Para | Parameter | | Pin | Conditions | | Values | | Unit | |------------------------|----------------------|------------|--------|---------------------------------|-----|--------|------|-------| | Fair | | | No. | Conditions | Min | Тур | Max | Oilit | | 14. Output | Diode voltage | VD | 13, 18 | VB = 10 mA | _ | 0.9 | 1.1 | V | | Block [Drive] | Dead time | <b>t</b> D | | OUT1 = OUT2 = OPEN,<br>VS = 0 V | 30 | 100 | 170 | ns | | 15. Channel | Output ON condition | Von | 2, 29 | Output ON state | 2 | _ | VREF | ٧ | | control Block<br>[CTL] | Output OFF condition | Voff | 2, 29 | Output OFF state | 0 | _ | 0.8 | ٧ | | | Input current | Ictl | 2, 29 | _ | -14 | -10 | -6 | μΑ | | 16. General | Power-supply current | Icc | 26 | _ | | 15 | 23 | mA | ### **■ TYPICAL CHARACTERISTICS** Reference Voltage vs. Ambient Temperature Triangular Waveform Oscillation Frequency VS. Triangular waveform oscillation frequency **Timing Capacitor** 1000 Ta = +25 °C VCC = 12 V $RT = 9.1 \text{ k}\Omega$ fosc (kHz) 10 1 10 100 1000 10000 100000 Timing capacitor C<sub>T</sub> (pF) (Continued) #### **■ FUNCTIONAL DESCRIPTION** #### 1. DC/DC Converter Functions ### (1) Reference voltage Block The reference voltage circuit generates a temperature-compensated reference voltage (typically 3.5 V) using the voltage supplied from the power supply terminal (pin 26). The voltage is used as the reference voltage for the IC's internal circuitry. The reference voltage can be used to supply a load current of up to 1 mA to an external device through the VREF terminal (pin 27). ### (2) Triangular waveform oscillator Block The triangular waveform oscillator incorporates a timing capacitor and a timing resistor connected respectively to the CT terminal (pin 4) and RT terminal (pin 5) to generate oscillating triangular waveforms CT1 (amplitude of 1.3 V to 2.1 V) and CT2 (amplitude of 1.3 V to 2.1 V in antiphase with CT1). The symmetrical-phase system using the two opposite-phase triangular waves reduces the input ripple current, resulting in a smaller input capacitor. The oscillating triangular waveforms are input to the IC's internal PWM comparator and can be output to an external device through the CT terminal. ### (3) Error Amp. Block (Error Amp.) The error amplifier detects the DC/DC converter output voltage and outputs PWM control signals. It supports a wide range of in-phase input voltages from 0 V to "Vcc – 1.8 V", allowing easy setting from the external power supply. In addition, an arbitrary loop gain can be set by connecting a feedback resistor and capacitor from the output terminal to inverting input terminal of the error amplifier, enabling stable phase compensation to be provided for the system. ### (4) PWM comparator Block (PWM Comp.) The PWM comparator is a voltage-pulse width modulator that controls the output duty depending on the input voltage. Main side: Turns the output transistor on in the intervals in which the error amplifier output voltage is higher than the triangular wave voltage. Synchronous rectification sides: Turns the output transistor on in the intervals in which the error amplifier output voltage is lower than the triangular wave valtage. #### (5) Output Block The output circuits on the main side and on the synchronous rectification side are both in the totem pole configuration, capable of driving an external N-ch MOS FET. In addition, because the output drive ability (700 mA Max : Duty $\leq 5\%$ ) is high, the gate – source capacity is large and the FET of low ON resistor can be used. #### 2. Channel Control Function Channels are turned on and off depending on the voltage levels at the CTL1 terminal (pin 2) and CTL2 terminal (pin 29). | Channel | On/Off | Setting | Conditions | |---------|--------|-----------|------------| | CHAIIIE | | Settillia | Conditions | | CTL terminal | voltage level | Channel output state | | | |--------------|---------------|----------------------|-----|--| | CTL1 | CTL2 | CH1 | CH2 | | | L | L | OFF | OFF | | | Н | L | ON | OFF | | | L | Н | OFF | ON | | | Н | Н | ON | ON | | ### 3. Protective Functions ### (1) Timer-Latch Short-Circuit Protection Circuit Block The short-circuit detection comparator (SCP Comp.) provided for the two channels detects the output voltage level and, if either channel output voltage falls below the short-circuit detection voltage, the timer circuit is actuated to start charging the external capacitor Cscp connected to the CSCP terminal (pin 25). When the capacitor voltage reaches about 0.68 V, the circuit turns off the output transistor and sets the dead time to 100%. Once the protection circuit is actuated, it can be reset by turning the power supply off and on again. (See "SETTING THE TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT".) #### (2) Undervoltage Lockout Circuit Block The transient state or a momentary drops in supply voltage, which occurs when the power supply is turned on, may cause the control IC to malfunction, resulting in breakdown or degradation of the system. To prevent such malfunctions, the undervoltage lockout circuit detects the internal reference voltage level with respect to the power supply voltage, turns off the output transistor, and sets the dead time to 100% while holding the CSCP terminal (pin 25) at the "L" level. System operation is restored when the supply voltage reaches the threshold voltage of the undervoltage lockout circuit. # (3) Overcurrent Protection Circuit The overcurrent protection circuit is actuated upon completion of the soft-start period. When an overcurrent flows, the circuit detects the increase in the voltage between the main-side FET's drain and source by the main-side FET ON resistor and sets the latch to fix the main and synchronous rectification outputs of the relevant channel at the "L" level. The detection current value can be set by resistor R<sub>LIM1</sub> connected between the main-side FET's drain and the ILIM1 terminal (pin 3) and resistor R<sub>LIM2</sub> connected between the drain and the ILIM2 pin (pin 28). (See "SETTING THE OVERCURRENT DETECTION CURRENT".) ### (4) Overvoltage Protection Circuit (OVP) When the overvoltage detection comparator (OVP Comp.) provided for each channel detects the output voltage level exceeding its threshold voltage, the overvoltage protection circuit sets the latch to fix only the main output of the relevant channel at the "L" level and the synchronous-rectification output at the "H" level. (See "SETTING THE OVERVOLTAGE DETECTION VOLTAGE".) # **■ SETTING THE OUTPUT VOLTAGE** CH1, 2 # ■ SETTING THE OSCILLATION FREQUENCY The oscillation frequency can be set by connecting the timing capacitor $(C_T)$ to the CT terminal (pin 4) and timing resistor $(R_T)$ to the RT terminal (pin 5). Oscillation frequency: fosc $$\mathsf{fosc}\left(\mathsf{kHz}\right) \doteqdot \frac{870000}{\mathsf{C}_{\mathsf{T}}\left(\mathsf{pF}\right) \bullet \mathsf{R}_{\mathsf{T}}\left(\mathsf{k}\Omega\right)}$$ ### ■ SETTING THE SOFT-START AND DISCHARGE TIMES To prevent surge currents when the IC is turned on, you can set a soft-start by connecting soft-start capacitors (Cs1 and Cs2) to the CS1 terminal (pin 7) for channel 1 and the CS2 terminal (pin 24) for channel 2, respectively. Setting the each control terminals (CTL1 and CTL2) from "L" to "OPEN" switches SW1 and SW2 from B to A to charge the external soft-start capacitors ( $C_{S1}$ and $C_{S2}$ ) connected to the CS1 and CS2 terminals at 10 $\mu$ A. The error amplifier output (FB1 or FB2) is determined by comparison between the lower one of the potentials at two noninverting input terminals (1.25 V CS terminal voltages) and the inverting input terminal voltage (–INE) . The FB terminal voltage during the soft-start period is therefore determined by comparison between the –INE terminal and CS terminal voltages. The DC/DC converter output voltage rises in proportion to the CS terminal voltage as the soft-start capacitor connected to the CS terminal is charged. The soft-start time is obtained from the following equation : Soft-start time : ts (time to output 100%) ts (s) $$\Rightarrow$$ 0.125 $\times$ Cs ( $\mu$ F) Setting the each control terminals (CTL1 and CTL2) from "OPEN" to "L" switches SW1 and SW2 from A to B. Then the IC discharges the soft-start capacitors ( $C_{S1}$ and $C_{S2}$ ) charged at about 3.4 V using the internally set discharge resistor ( $Rs = 3.8 \text{ k}\Omega$ ) and lowers the output voltage with a time constant of about 1/10 of the soft-start time regardless of the DC/DC converter load current. The discharge time is obtained from the following equation : Discharge time: toff (time to output 10%) toff (s) $$\neq$$ 0.0126 $\times$ Cs ( $\mu$ F) < Soft-start circuit > # **■ TREATMENT OF UNUSED CS PINS** When the soft-start function is not used, the CS1 terminal (pin 7) and CS2 terminal (pin 22) should be left open. < Operation Without Soft-Start Setting > ### ■ SETTING THE OVERCURRENT DETECTION CURRENT The overcurrent protection circuit is actuated upon completion of the soft-start period. If an overcurrent flows, the circuit detects the increase in the voltage between the main-side FET's drain and source by the main-side FET ON resistor (RON) and sets the latch to fix the main and synchronous rectification outputs of the relevant channel at the "L" level. At the same time, the circuit fixes the PSIG1 terminal (pin 1) at the "L" level when the overcurrent is detected on CH1 or the PSIG2 terminal (pin 30) at the "L" level when it is detected on CH2. The detection current value can be set by the resistors (RLIM1 and RLIM2) connected between the main-side FET's drain and the ILIM1 terminal (pin 3) /ILIM2 terminal (pin 28) , respectively. Note that the overcurrent protection circuit works for each channel separately. Detection current value: locp $$\mathsf{locp} \; (\mathsf{A}) \; \displayline \; \frac{\mathsf{I}_{\mathsf{LIM}} \; (\mathsf{A}) \; \times \mathsf{R}_{\mathsf{LIM}} \; (\Omega)}{\mathsf{Ron} \; (\Omega)} \; \; - \; \; \frac{ \left( \mathsf{Vin} \; (\mathsf{V}) \; - \mathsf{Vo} \; (\mathsf{V}) \; \right) \; \times \mathsf{Vo} \; (\mathsf{V}) }{2 \times \mathsf{Vin} \; (\mathsf{V}) \; \times \mathsf{fosc} \; (\mathsf{Hz}) \; \times \mathsf{L} \; (\mathsf{H}) }$$ RON: Main-side FET ON resistor, Vin: Input voltage, Vo: DC/DC converter output voltage fosc: Oscillation frequency, L: Coil inductance ### **■ TREATMENT OF UNUSED ILIM PINS** When the overcurrent protection circuit is not used, the ILIM1 terminal (pin 3) and ILIM2 terminal (pin 28) should be shorted to the SGND terminal (pin 6) using the shortest possible connection. < Operation Without Using the ILIM Terminals > # **■ TREATMENT OF UNUSED PSIG PINS** When the PSIG terminals are not used, the PSIG1 terminal (pin 1) and PSIG2 terminal (pin 30) should be shorted or open to the SGND terminal (pin 6). < Operation Without Using the PSIG Terminals > # ■ SETTING THE TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT Each channel uses the short-circuit detection comparator (SCP Comp.) to always compare the error amplifier's output level to the reference voltage. While the DC/DC converter load conditions are stable on both channels, the short-circuit detection comparator keeps its output at the "H" level and the CSCP terminal (pin 25) remains at the input standby voltage ( $V_{STB} \neq 50$ mV). If a load condition changes rapidly due to a short circuit of the load, causing the output voltage to drop, the short-circuit detection comparator changes its output to the "L" level. This causes the external short-circuit protection capacitor Cscp connected to the CSCP terminal to be charged at $10 \, \mu A$ . Short-circuit detection time: tscp $tscp(s) \neq 0.068 \times Cscp(\mu F)$ When the capacitor Cscp is charged to the threshold voltage ( $V_{TH} ightharpoonup 0.68 V$ ), the protection circuit sets the latch and turns off the external FET (setting the dead time to 100%). At this time, the latch input is closed and the CSCP terminal is held at the input latch voltage ( $V_{I} ightharpoonup 50 mV$ ). The protection circuit shuts off both channels even when a short circuit is detected on only either. # ■ PROCESSING WITHOUT USING THE CSCP TERMINAL When the timer-latch short-circuit protection circuit is not used, the CSCP terminal (pin 25) should be shorted to SGND using the shortest possible connection. < Operation Without Using the CSCP Terminal > ### ■ SETTING THE OVERVOLTAGE DETECTION VOLTAGE An overvoltage output from the DC/DC converter can be detected by connecting external resistors from the DC/DC converter output voltage to the +INC1 terminal (pin 10) and +INC2 terminal (pin 21) of the overvoltage comparators (OVP Comp. 1 and 2). When the DC/DC converter output voltage rises and the detection voltage exceeds the setting voltage, the output of the overvoltage comparator (OVP Comp. 1, 2) becomes the "H" level and the latch is set to fix only the main output of the relevant channel at the "L" level and the synchronous-rectification output at the "H" level. At the same time, the overvoltage protection circuit fixes the PSIG1 terminal (pin 1) at the "L" level when the overvoltage is detected on CH1 or the PSIG2 terminal (pin 30) at the "L" level when it is detected on CH2. Note that the overvoltage protection circuit works for each channel separately. Overvoltage detection voltage: Vovp VovP (V) $$\Rightarrow$$ 1.47 $\times$ (R3 ( $\Omega$ ) + R4 ( $\Omega$ )) / R4 ( $\Omega$ ) To reset the actuated protection circuit, either set the CTL1 terminal (pin 2) or CTL2 terminal (pin 29) to the "L" level, or decrease the Vcc voltage to the reset voltage (1.7 V Min) or less. ### ■ OUTPUT STATES DURING PROTECTION CIRCUIT OPERATION The table below lists the output states with individual protection circuits actuated. | Output terminal | | | CH1 | | CH2 | | | | |--------------------|--------------------|--------|--------|-------|--------|--------|-------|--| | Protection circuit | Protection circuit | | OUT2-1 | PSIG1 | OUT1-2 | OUT2-2 | PSIG2 | | | Overcurrent | CH1 | L | L | L | Active | Active | Н | | | protection circuit | CH2 | Active | Active | Н | L | L | L | | | Overvoltage | CH1 | L | Н | L | Active | Active | Н | | | protection circuit | CH2 | Active | Active | Н | L | Н | L | | | Short-circuit | CH1 | L | L | Н | L | L | Н | | | protection circuit | CH2 | L | L | Н | L | L | Н | | ### ■ RESETTING THE LATCH OF EACH PROTECTION CIRCUIT When each protection circuit (overvoltage, overcurrent, or short-circuit protection circuit) detects an abnormal state or event, it sets the latch to fix the output at the "L" level. The PSIG1 terminal (pin 1) or PSIG2 terminal (pin 30) is fixed at the "L" level when the overvoltage or overcurrent protection circuit detects an overvoltage or overcurrent. When a protection circuit operates, the latch can be released by reentering the power supply or setting the CTL1 terminal (pin 2) or CTL2 terminal (pin 29) to the "L" level. The overvoltage and overcurrent protection circuits work for each channel separately. Use the CTL1 and CTL2 terminals to unlatch CH1 and CH2, respectively. The short-circuit protection circuit fixes the outputs of both channels upon detection of a short circuit even on either. Set both of the CTL1 and CTL2 terminals to the "L" level to unlatch the two channels. **Unlatching Conditions** | Operation circuit | CTL1 | CTL2 | Channels | unlatched | |--------------------------------|------|------|----------|-----------| | Operation circuit | CILI | CILZ | CH1 | CH2 | | Overcurrent protection | OPEN | OPEN | × | × | | circuit | L | OPEN | 0 | × | | Overvoltage protection circuit | OPEN | L | × | 0 | | Circuit | L | L | 0 | 0 | | | OPEN | OPEN | × | | | Short-circuit protection | L | OPEN | × | | | circuit | OPEN | L | × | | | | L | L | | ) | ○ : Unlatched, × : Not unlatched ### ■ NOTE ON IC'S INTERNAL POWER CONSUMPTION The oscillation frequency of an IC and the total gate charge of FETs largely affects the internal dissipation of the IC. Pay attention to the following point with respect to the internal power consumption of the IC when applications are used. $l_B$ (mean current) is obtained from the following equation, assuming Qg1 and Qg2 as the total gate charges applied to the gate capacitors (Ciss<sub>1</sub>, Ciss<sub>2</sub>, Crss<sub>1</sub>, Crss<sub>2</sub>) of external FETs Q1 and Q2. Current per channel $$\begin{array}{l} I_{B}\left(A\right) \ = I_{1} + I_{2} \\ \\ \doteqdot Ibias_{1} \times \frac{t1}{t} \ + \frac{Qg_{1}}{t} \ + Ibias_{2} \times \frac{t2}{t} \ + \frac{Qg_{2}}{t} \end{array} \qquad \text{(Ibias}_{1} = Ibias_{2} \doteqdot 3 \text{ mA)} \end{array}$$ As the current consumption by the IC, excluding $I_B$ , is about 15 mA, the power consumption is obtained from the following equation : Power consumption : Pc $$Pc (W) = 0.015 \times Vcc (V) + 2 \times Vcc (V) \bullet IB (A) - VB (V) \bullet IB (A)$$ See "Power Consumption vs. Input Voltage" on the next page as a reference and use the above method of obtaining the power consumption to design your application of the IC taking account of the "Power Dissipation vs. Ambient Temperature" characteristic in the "TYPICAL CHARACTERISTICS" section. # **■ SAMPLE CIRCUIT** # **■ PARTS LIST** | COMPONENT | ITEM | SPECIF | ICATION | VENDOR | PARTS No. | |----------------|--------------------|------------------------|------------------|----------------|---------------------------| | Q1, Q3 | FET | | g = 17 nC (Max) | IR | IRF7807 | | Q2, Q4 | FETKY™ | VDS = 30 V, QQ | g = 14 nC (Max) | IR | IRF7807D1 | | D1, D3 | Diode | VF = 0.3 V (N | /lax) , IF = 1 A | ROHM | RB495D | | L1 | Coil | 12 μΗ | 3.5 A, 21 mΩ | SUMIDA | CDRH125-120<br>SLF12555T- | | L2 | Coil | 15 μΗ | 2.8 A, 25.9 mΩ | TDK | 150M2R8 | | C2 | OS-CON™ | 82 μF | 16 V | SANYO | 16SVP82M | | C3, C5, C6, C8 | Ceramics Condenser | 0.1 μF | 16 V | KYOCERA | CM21W5R104K16 | | C4 | OS-CON™ | $82 \mu F \times 3$ | 6.3 V | SANYO | 6SVP82M | | C7 | OS-CON™ | $82 \mu F \times 2$ | 6.3 V | SANYO | 6SVP82M | | C9 | Ceramics Condenser | 4.7 μF | 10 V | MURATA | GRM42-6B475K10 | | C10 | Ceramics Condenser | 0.022 μF | 25 V | MURATA | GRM39B473K25 | | C11, C13, C16 | Ceramics Condenser | 0.1 μF | 16 V | <b>KYOCERA</b> | CM21W5R104K16 | | C12 | Ceramics Condenser | 0.022 μF | 25 V | MURATA | GRM39B223K25 | | C14 | Ceramics Condenser | 0.01 μF | 50 V | MURATA | GRM39B103K50 | | C15 | Ceramics Condenser | 330 pF | 50 V | MURATA | GRM39R331K50 | | C17 | Ceramics Condenser | 0.1 μF | 25 V | MURATA | GRM39F104Z25 | | C18, C19 | Ceramics Condenser | 1 μF | 16 V | MURATA | GRM40B105K16 | | R1 | Resistor | 1 kΩ | 1/16 W | KOA | RK73G1J102D | | R5 | Resistor | $820~\Omega$ | 1/16 W | KOA | RK73G1J821D | | R9 | Resistor | 12 kΩ | 1/16 W | KOA | RK73G1J123D | | R10, R11 | Resistor | $9.1~\mathrm{k}\Omega$ | 1/16 W | KOA | RK73G1J912D | | R12, R13 | Resistor | $5.6~\mathrm{k}\Omega$ | 1/16 W | KOA | RK73G1J562D | | R14 | Resistor | 13 kΩ | 1/16 W | KOA | RK73G1J223D | | R15, R16 | Resistor | 10 kΩ | 1/8 W | KYOCERA | CR21-103F | | R17, R18 | Resistor | $3.3~\mathrm{k}\Omega$ | 1/16 W | KOA | RK73G1J332D | | R19 | Resistor | 9.1 kΩ | 1/16 W | KOA | RK73G1J912D | Note: IR: International Rectifier Corp. ROHM: ROHM CO., LTD. SUMIDA: Sumida Electric Co., Ltd. TDK: TDK Corporation SANYO: SANYO Electric Co., Ltd. KYOCERA: Kyocera Corporation MURATA: Murata Manufacturing Co., Ltd. KOA: KOA Corporation FETKY is a trademark of International Rectifier Corp. OS-CON is a trademark of SANYO Electric Co., Ltd. # **■** REFERENCE DATA # Conversion Efficiency vs. Load Current (CH2) # ■ NOTES ON USE - Take account of common impedance when designing the earth line on a printed wiring board. - Take measures against static electricity. - For semiconductors, use antistatic or conductive containers. - When storing or carrying a printed circuit board after chip mounting, put it in a conductive bag or container. - The work table, tools, and measuring instruments must be grounded. - The worker must put on a grounding device containing 250 k $\Omega$ to 1 M $\Omega$ resistors in series. - Do not apply a negative voltage. - Applying a negative voltage of -0.3 V or less to an LSI may generate a parasitic transistor, resulting in malfunction. # **■** ORDERING INFORMATION | Model name | Package | Remarks | |------------|--------------------------------------|---------| | MB3886PFV | 30-pin plastic SSOP<br>(FPT-30P-M02) | | # **■ PACKAGE DIMENSION** # **FUJITSU LIMITED** All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan. #### F0209 © FUJITSU LIMITED Printed in Japan