OBSOLETE PRODUCT POSSIBLE SUBSTITUTE PR August 2000 File Number 3036.3 # Radiation Hardened 8-Bit CMOS Microprocessor The HS-80C85RH is an 8-bit CMOS microprocessor fabricated using the Intersil radiation hardened self-aligned junction isolated (SAJI) silicon gate technology. Latch-up free operation is achieved by the use of epitaxial starting material to eliminate the parasitic SCR effect seen in conventional bulk CMOS devices. The HS-80C85RH is a functional logic emulation of the HMOS 8085 and its instruction set is 100% software compatible with the HMOS device. The HS80C85RH is designed for operation with a single 5 volt power supply. Its high level of integration allows the construction of a radiation hardened microcomputer system with as few as three ICs (HS-80C85RH CPU, HS83C55RH ROM I/O, and the HS-81C55/56RH RAM I/O. Specifications for Rad Hard QML devices are controlled by the Defense Supply Center in Columbus (DSCC). The SMD numbers listed here must be used when ordering. Detailed Electrical Specifications for these devices are contained in SMD 5962-95824. A "hot-link" is provided on our homepage for downloading. www.intersil.com/spacedefense/space.asp # **Features** - Electrically Screened to SMD # 5962-95824 - QML Qualified per MIL-PRF-38535 Requirements - Radiation Hardened EPI-CMOS - Low Standby Current . . . . . . . . . . . . . . . . . 500μA Max - Low Operating Current..... 5.0mA/MHz (X<sub>1</sub> Input) - Electrically Equivalent to Sandia SA 3000 - 100% Software Compatible with INTEL 8085 - · Operation from DC to 2MHz, Post Radiation - Single 5V Power Supply - On-Chip Clock Generator and System Controller - · Four Vectored Interrupt Inputs - · Completely Static Design - · Self Aligned Junction Isolated (SAJI) Process - Military Temperature Range.....-55°C to 125°C # Ordering Information | ORDERING NUMBER | INTERNAL<br>MKT. NUMBER | TEMP. RANGE<br>(°C) | |-------------------|-------------------------|---------------------| | 5962R9582401QQC | HS1-80C85RH-8 | -55 to 125 | | 5962R9582401QXC | HS9-80C85RH-8 | -55 to 125 | | 5962R9582401VQC | HS1-80C85RH-Q | -55 to 125 | | 5962R9582401VXC | HS9-80C85RH-Q | -55 to 125 | | HS9-80C85RH/Proto | HS9-80C85RH/Proto | -55 to 125 | # **Pinouts** #### 40 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE 42 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE (SBDIP) MIL-STD-1835, CDIP2-T40 (FLATPACK) INTERSIL OUTLINE K42.A TOP VIEW TOP VIEW 40 VDD X1 1 X1 → VDD طٍ′ 42 X2 2 39 HOLD X2 🗀 41 ☐ HOLD 38 HLDA RESET OUT 3 RESET \_ 40 □ HLDA 37 CLOCK OUT SOD OUT = CLOCK sop ⊏ 39 SID 36 RESET IN SID \_ □ RESET 38 35 READY TRAP 6 TRAP 37 RST 7.5 7 34 IO/ M RST 7.5 □ 36 **□** 10/ M 33 S1 RST 6.5 8 RST 6.5 = 35 RST 5.5 32 RD RST 5.5 = 34 = RD 31 WR INTR 10 INTR = 33 **□** WR INTA 11 30 ALE INTA \_ 32 29 S0 AD0 12 AD0 = 12 31 □ S0 AD1 13 28 A15 AD1 □ **A15** 13 30 **→** A14 AD2 14 27 A14 AD2 = 29 AD3 15 26 A13 AD3 🗀 15 28 25 A12 AD4 = 16 27 AD4 16 **—** A11 24 A11 NC = AD5 17 26 NC = AD5 = : AD6 = = AD7 → 18 19 20 21 25 24 23 22 = = A10 **—** A9 = A8 -}}⊟ GND # Functional Diagram AD6 18 GND 20 AD7 19 23 A10 22 A9 21 A8 # Pin Description | SYMBOL | PIN<br>NUMBER | TYPE | DESCRIPTION | | | | | | | | |---------------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A8 - A15 | 21-28 | 0 | | Address Bus: The most significant 8 bits of the memory address or the 8 bits of the I/O address, three-stated during Hold and Halt modes and during RESET. | | | | | | | | AD0-7 | 12-19 | I/O | | first cloc | k cycle (1 | us: Lower 8 bits of the memory address (or I/O address) appear on the bus Γ state) of a machine cycle. It then becomes the data bus during the second | | | | | | ALE | 32 | 0 | Address Latch Enable: It occurs during the first clock state of a machine cycle and enables the address to get latched into the on-chip latch of peripherals. The falling edge of ALE is set to guarantee setup and hold times for the address information. The falling edge of ALE can also be used to strobe the status information. ALE is never three-stated. | | | | | | | | | S0, S1 <u>, and</u> | 31, 35, | 0 | Machine ( | Cycle Stat | tus: | | | | | | | IO/M | and 36 | | IO/M | S1 | S0 | STATUS | | | | | | | | | 0 | 0 | 1 | Memory write | | | | | | | | | 0 | 1 | 0 | Memory write | | | | | | | | | 1 | 0 | 1 | I/O write | | | | | | | | | 1 | 1 | 0 | I/O read | | | | | | | | | 0 | 1 | 1 | Opcode fetch | | | | | | | | | 1 | 1 | 1 | Opcode fetch | | | | | | | | | 1 | 1 | 1 | Interrupt acknowledge | | | | | | | | | Т | 0 | 0 | Halt | | | | | | | | | Т | Х | Х | Hold | | | | | | | | | T | X | X | Reset | | | | | | | | | T = three- | State (hig | | | | | | | | | | | | remain st | | ced R/ $\overline{W}$ status. IO/ $\overline{M}$ , S0 and S1 become valid at the beginning of a machine bughout the cycle. The falling edge of ALE may be used to latch the state of | | | | | | RD | 34 | 0 | | | | n $\overline{\text{RD}}$ indicates the selected memory or I/O device is to be read and that the data transfer, three-stated during Hold and Halt modes and during RESET | | | | | | WR | 33 | 0 | | r I/O locat | tion. Data | on $\overline{WR}$ indicates the data on the Data Bus is to be written into the selected a is set up at the trailing edge of $\overline{WR}$ , three-stated during Hold and Halt modes | | | | | | READY | 35 | I | to send or | receive o | lata. If RI | rring a read or write cycle, it indicates that the memory or peripheral is ready EADY is low, the CPU will wait an integral number of clock cycles for READY g the read or write cycle. READY must conform to specified setup and hold | | | | | | HOLD | 39 | 1 | Hold: Indicates that another master is requesting the use of the address and data buses. The CPU, upon receiving the hold request, will relinquish the use of the bus as soon as the completion of the current bus transfer. Internal processing can continue. The processor can regain the bus only after the HOLD is removed. When the HOLD is acknowledged, the Address, Data Bus, $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and $\overline{\text{IO/M}}$ lines are 3-stated. | | | | | | | | | HLDA | 38 | 0 | Hold Acknowledge: Indicates that the CPU has received the HOLD request and that it will relinquish the bus in the next clock cycle. HLDA goes low after the Hold request is removed. The CPU takes the bus one half clock cycle after HLDA goes low. | | | | | | | | | INTR | 10 | I | clock cycl<br>be inhibit<br>instruction | | | | | | | | # Pin Description (Continued) | SYMBOL | PIN<br>NUMBER | TYPE | DESCRIPTION | |-------------------------------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ĪNTA | 11 | 0 | Interrupt Acknowledge: Is used instead of (and has the same timing as) $\overline{\text{RD}}$ during the Instruction cycle after an INTR is accepted. It can be used to activate an 8259A Interrupt chip or some other interrupt port. | | RST 5.5<br>RST 6.5<br>RST 7.5 | 9<br>8<br>7 | I | Restart Interrupts: These three inputs have the same timing as INTR except they cause an internal RESTART to be automatically inserted. The priority of these interrupts is ordered as shown in Table 6. These interrupts have a higher priority than INTR. In addition, they may be individually masked out using the SIM instruction. | | TRAP | 6 | I | Trap: Trap interrupt is a non-maskable RESTART interrupt. It is recognized at the same time as INTR or RST 5.5-7.5. It is unaffected by any mask or Interrupt Enable. It has the highest priority of any interrupt. (See Table 6.) | | RESET IN | 36 | I | Reset In: Sets the Program Counter to zero and resets the Interrupt Enable and HLDA flip-flops. The data and address buses and the control lines are three-stated during RESET and because of the asynchronous nature of RESET the processor's internal registers and flags may be altered by RESET with unpredictable results. RESET IN is a Schmitt-triggered input, allowing connection to an R-C network for power-on RESET delay (see Figure 1). Upon power-up, RESET IN must remain low for at least 10 "clock cycle" after minimum VDD has been reached. For proper reset operation after the power-up duration, RESET IN should be kept low a minimum of three clock periods. The CPU is held in the reset condition as long as RESET IN is applied. | | RESET OUT | 3 | 0 | Reset Out: Reset Out indicates CPU is being reset. Can be used as a system reset. The signal is synchronized to the processor clock and lasts an integral number of clock periods. | | X1<br>X2 | 1<br>2 | 0 | X1 and X2: Are connected to a crystal, LC, or RC network to drive the internal clock generator. X, can also be an external clock Input from a logic gate. The input frequency is divided by 2 to give the processor's internal operating frequency. | | CLK | 37 | 0 | Clock: Clock output for use as a system clock. The period of CLK is twice the X1, X2 input period. | | SID | 5 | I | Serial Input Data Line: The data on this line is loaded into accumulator bit 7 whenever a RIM instruction is executed. | | SOD | 4 | 0 | Serial Output Data Line: The output SOD is set or reset as specified by the SIM instruction. | | VCC | 40 | 1 | Power: +5V supply. | | GND | 20 | I | Ground: Reference. | NOTE: Values may have to vary due to applied power supply ramp up time. FIGURE 1. POWER-ON RESET CIRCUIT # Waveforms FIGURE 2. CLOCK FIGURE 3. READ FIGURE 4. WRITE # Waveforms (Continued) FIGURE 5. HOLD NOTE: READY must remain stable during setup and hold times. FIGURE 6. READ OPERATION WITH WAIT CYCLE (TYPICAL) - SAME READY TIMING APPLIES TO WRITE NOTE: IO/M is also floating during this time. FIGURE 7. INTERRUPT AND HOLD # HS-80C85RH **TABLE 1. ELECTRICAL PERFORMANCE CHARACTERISTICS** | PARAMETER | SYMBOL | (NOTE 1)<br>CONDITIONS | TEMPERATURE (°C) | MIN | MAX | UNITS | |--------------------|--------|------------------------|---------------------|-----|-----|-------| | Input Capacitance | CIN | VDD = Open, f = 1MHz | T <sub>A</sub> = 25 | - | 12 | рF | | I/O Capacitance | CI/O | VDD = Open, f = 1MHz | T <sub>A</sub> = 25 | - | 13 | pF | | Output Capacitance | COUT | VDD = Open, f = 1MHz | T <sub>A</sub> = 25 | - | 12 | pF | # NOTE: 1. All measurements referenced to device ground. TABLE 2. INTERRUPT PRIORITY, RESTART ADDRESS, AND SENSITIVITY | NAME | PRIORITY | ADDRESS BRANCHED TO (1) WHEN INTERRUPT OCCURS | TYPE TRIGGER | |---------|----------|-----------------------------------------------|-------------------------------------------| | TRAP | 1 | 24H | Rising edge and high level until sampled. | | RST 7.5 | 2 | зсн | Rising edge (latched). | | RST 6.5 | 3 | 34CH | High level until sampled. | | RST 5.5 | 4 | 2CH | High level until sampled. | | INTR | 5 | See Note 2 | High level until sampled. | # NOTES: - 2. The processor pushes the PC on the stack before branching to the indicated address. - 3. The address branched to depends on the instruction provided to the CPU when the interrupt is acknowledged. TABLE 3. BUS TIMING SPECIFICATION AS A $\rm t_{CYC}$ DEPENDENT | SYMBOL | HS-80C85RH | | |--------|------------------|---------| | tAL | (1/2)T- 175 | Minimum | | tLA | (1/2)T- 175 | Minimum | | tLL | (1/2)T-50 | Minimum | | tLCK | (1/2)T- 125 | Minimum | | tLC | (1/2)T- 100 | Minimum | | tAD | (5/2 + N)T - 375 | Maximum | | tRD | (3/2 + N)T - 375 | Maximum | | tRAE | (1/2)T- 130 | Minimum | | tCA | (1/2)T - 100 | Minimum | | tDW | (3/2 + N)T - 175 | Minimum | | tWD | (1/2)T-100 | Minimum | NOTE: N is equal to the total WAIT states T = tCYC. | SYMBOL | HS-80C85RH | | |--------|------------------|---------| | tCC | (3/2 + N)T - 175 | Minimum | | tCL | (1/2)T - 190 | Minimum | | tARY | (3/2)T - 500 | Maximum | | tHACK | (1/2)T - 160 | Minimum | | tHABF | (1/2)T +125 | Maximum | | tHABE | (1/2)T +125 | Maximum | | tAC | (2/2)T - 200 | Minimum | | t1 | (1/2)T-210 | Minimum | | t2 | (1/2)T- 150 | Minimum | | tRV | (3/2)T - 200 | Minimum | | tLDR | (4/2)T - 325 | Maximum | TABLE 4. INSTRUCTION SET SUMMARY | | | IN | ISTR | | | | | | | |---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------------------------| | MNE-<br>MONIC | D <sub>7</sub> | | | Γ_ | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | OPERATIONS DESCRIPTION | | MOVE, LO | | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | _ | D <sub>2</sub> | υ1 | D <sub>0</sub> | DESCRIPTION | | | | ĺ | l | l | l | _ | _ | _ | | | MOVr1,<br>r2 | 0 | 1 | D | D | D | S | S | S | Move register to register | | MOV M.r | 0 | 1 | 1 | 1 | 0 | S | S | S | Move register to memory | | MOV r.M | 0 | 1 | D | D | D | 1 | 1 | 0 | Move memory to register | | MVI r | 0 | 0 | D | D | D | 1 | 1 | 0 | Move immediate register | | MVI M | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | Move immediate memory | | LXI B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Load immediate register Pair B & C | | LXI D | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Load immediate register Pair D & E | | LXI H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | Load immediate register Pair H & L | | STAX B | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Store A indirect | | STAX D | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | Store A indirect | | LDAX B | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Load A indirect | | LDAX D | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Load A indirect | | STA | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Store A direct | | LDA | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | Load A direct | | SHLD | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | Store H & L direct | | LHLD | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Load H & L direct | | XCHG | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | Exchange D & E,<br>H & L Registers | | STACK C | PS | I | | I | I | I | I | 1 | | | PUSH B | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | Push register Pair<br>B & C on stack | | PUSH D | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Push register Pair<br>D & E on stack | | PUSH H | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | Push register Pair<br>H & L on stack | | PUSH<br>PSW | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | Push A and Flags on stack | | CZ | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | Call on zero | | CNZ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | Call on no zero | | СР | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | Call on positive | | СМ | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Call on minus | | CPE | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | Call on parity even | | СРО | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | Call on parity odd | | RETURN | <u> </u> I | . , | | RET | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | Return | | RC | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | Return on carry | | RNC | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | Return on no carry | | RZ | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | Return on zero | | | | | | | | | | | | TABLE 4. INSTRUCTION SET SUMMARY (Continued) | | | | ISTR | (Continued) | | | | | | |---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------------------------| | MNE-<br>MONIC | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | OPERATIONS DESCRIPTION | | RNZ | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Return on no zero | | RP | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | Return on positive | | RM | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Return on minus | | RPE | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | Return on parity even | | RPO | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Return on parity odd | | RESTAR | Т | | | | | | | | | | RST | 1 | 1 | Α | Α | Α | 1 | 1 | 1 | Restart | | INPUT/O | UTP | JT | ı | | | | | ı | 1 | | IN | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | Input | | OUT | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Output | | INCREME | ENT . | AND | DEC | CRE | /EN | Γ | | ı | | | INR r | 0 | 0 | D | D | D | 1 | 0 | 0 | Increment register | | DCR r | 0 | 0 | D | D | D | 1 | 0 | 1 | Decrement register | | INR M | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | Increment memory | | DCR M | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | Decrement memory | | INX B | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Increment B & C registers | | INX D | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | Increment D & E registers | | POP B | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Pop register Pair<br>B & C off stack | | POP D | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | Pop register Pair<br>D & E off stack | | POP H | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | Popregister Pair<br>H & L off stack | | POP<br>PSW | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | Pop A and Flags<br>off stack | | XTHL | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | Exchange top ot stack, H & L | | SPHL | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | H & L to stack pointer | | LXI SP | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | Load immediate stack pointer | | INX SP | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | Increment stack pointer | | DCX SP | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | Decrement stack pointer | | JUMP | | | | | | | | | | | JMP | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | Jump<br>unconditional | | JC | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | Jump on carry | | JNC | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | Jump on no carry | | JZ | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | Jump on zero | | JNZ | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Jump on no zero | | JP | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | Jump on positive | TABLE 4. INSTRUCTION SET SUMMARY (Continued) | MALE | | IN | ISTR | OPERATIONS | | | | | | |---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------------------| | MNE-<br>MONIC | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | OPERATIONS<br>DESCRIPTION | | JM | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Jump on minus | | JPE | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | Jump on parity even | | JPO | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | Jump on parity odd | | PCHL | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | H & L to program counter | | CALL | • | • | • | • | • | • | • | | | | CALL | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | Call unconditional | | CC | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | Call on carry | | CNC | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | Call on no carry | | LOGICAL | - | | | | | | | | | | ANA r | 1 | 0 | 1 | 0 | 0 | S | S | S | And register with A | | XRA r | 1 | 0 | 1 | 0 | 1 | S | S | S | Exclusive OR register with A | | ORA r | 1 | 0 | 1 | 1 | 0 | s | s | s | OR register with A | | CMP r | 1 | 0 | 1 | 1 | 1 | S | S | S | Compare register with A | | ANA M | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | And memory with A | | XRA M | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | Exclusive OR memory with A | | ORA M | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | OR memory with A | | CMP M | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | Compare memory with A | | ANI | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | And immediate with A | | XRI | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | Exclusive OR immediate with A | | ORI | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | OR immediate with A | | CPI | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Compare immediate with A | | ROTATE | | | | | | | | | | | RLC | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Rotate A left | | RRC | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | Rotate A right | | RAL | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | Rotate A left through carry | | RAR | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | Rotate A right through carry | | INX H | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | Increment H & L registers | | DCX B | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | Decrement B & C | | DCX D | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | Decrement D & E | | DCX H | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | Decrement H & L | | ADD | | | | | | | | | | | ADD r | 1 | 0 | 0 | 0 | 0 | S | S | S | Add register to A | | ADC r | 1 | 0 | 0 | 0 | 1 | S | S | S | Add register to A with carry | TABLE 4. INSTRUCTION SET SUMMARY (Continued) | MNE- | | IN | ISTR | OPERATIONS | | | | | | | |---------|----------------|----------------|----------------|------------|-------|-------|----------------|-------|---------------------------------------|--| | MONIC | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | $D_4$ | $D_3$ | $D_2$ | D <sub>1</sub> | $D_0$ | DESCRIPTION | | | ADD M | 1 | 0 | С | 0 | 0 | 1 | 1 | 0 | Add memory to A | | | ADC M | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | Add memory to A with carry | | | ADI | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | Add immediate to A | | | ACI | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | Add immediate to A with carry | | | DAD B | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Add B & C to H & L | | | DAD D | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | Add D & E to H & L | | | DAD H | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | Add H & L to H & L | | | DAD SP | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | Add stack pointer to H & L | | | SUBTRA | СТ | | | | | | | | • | | | SUB r | 1 | 0 | 0 | 1 | 0 | S | S | S | Subtract register from A | | | SBB r | 1 | 0 | 0 | 1 | 1 | S | S | S | Subtract register from A with borrow | | | SUB M | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | Subtract memory from A | | | SBB M | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | Subtract memory from A with borrow | | | SUI | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | Subtract immediate from A | | | SBI | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | Subtract immediate from A with borrow | | | SPECIAL | .s | | | | | | | | | | | СМА | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | Complement A | | | STC | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | Set carry | | | СМС | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | Complement carry | | | DAA | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | Decimal adjust A | | | CONTRO | CONTROL | | | | | | | | | | | EI | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | Enable Interrupts | | | DI | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | Disable Interrupt | | | NOP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No-operation | | | HLT | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | Halt | | | RIM | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Read Interrupt<br>Mask | | | SIM | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | Set Interrupt Mask | | # NOTES: - 4. DDS or SSS: B000, C001, D010, E011, H100, L101, Memory 110, A111 - 5. Two possible cycle times (6/12) indicate instruction cycles dependent on condition flags. - † All mnemonics copyrighted, Intel Corporation 1976 # Functional Description The HS-80C85RH is a complete 8-bit parallel central processing unit implemented in a self aligned, silicon gate, CMOS technology. Its static design allows the device to be operated at any external clock frequency from a maximum of 4MHz down to DC. The processor clock can be stopped in either the high or low state and held there indefinitely. This type of operation is especially useful for system debug or power critical applications. The device is designed to fit into a minimum system of three ICs: CPU (HS-80C85RH), RAM/IO (HS-81C55/56RH) and ROM/IO Chip (HS-83C55RH). Since the HS-80C85RH is implemented in CMOS, all of the advantages of CMOS technology are inherent in the device. These advantages include low standby and operating power, high noise immunity, moderately high speed, wide operating temperature range, and designed-in radiation hardness. Thus the HS-80C85RH is ideal for weapons and space applications. The HS-80C85RH has twelve addressable 8-bit registers. Four of them can function only as two 16-bit register pairs. Six others can be used interchangeably as 8-bit registers or as 16-bit register pairs. The HS-80C85RH register set is as follows: | MNEMONIC | REGISTER | CONTENTS | |------------|----------------------------------------------------|------------------------------| | ACC or A | Accumulator | 8 bits | | PC | Program Counter | 16-bit Address | | BC, DE, HL | General-Purpose<br>Registers; Data<br>Pointer (HL) | 8 bits x 6 or<br>16 bits x 3 | | SP | Stack Pointer | 16-bit Address | | Flags or F | Flag Register | 5 Flags (8-bit space) | The HS-80C85RH uses a multiplexed Data Bus. The address is split between the higher 8-bit Address Bus and the lower 8-bit Address/Data Bus. During the first T state (clock cycle) of a machine cycle the low order address is sent out on the Address/Data bus. These lower 8 bits may be latched externally by the Address Latch Enable signal (ALE). During the rest of the machine cycle the data bus is used for memory or I/O data. The HS-80C85RH provides $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , S0, S1, and IO/ $\overline{\text{M}}$ signals for bus control. An Interrupt Acknowledge signal ( $\overline{\text{INTA}}$ ) is also provided. HOLD and all Interrupts are synchronized with the processor's internal clock. The HS-80C85RH also provides Serial Input Data (SID) and Serial Output Data (SOD) lines for simple serial interface. In addition to these features, the HS-80C85RH has three maskable, vector interrupt pins, one nonmaskable TRAP interrupt, and a bus vectored interrupt, INTR. ## Interrupt and Serial I/O The HS-80C85RH has 5 interrupt inputs: INTR, RST 5.5, RST 6.5, RST 7.5, and TRAP INTR is maskable (can be enabled or disabled by EI or DI software instructions), and causes the CPU to fetch in an RST instruction, externally placed on the data bus, which vectors a branch to any one of eight fixed memory locations (Restart addresses). The decimal addresses of these dedicated locations are: 0, 8, 16, 24, 32, 40, 48, and 56. Any of these addresses may be used to store the first instruction(s) of a routine designed to service the requirements of an interrupting device. Since the (RST) is a call, completion of the instruction also stores the old program counter contents on the STACK. Each of the three RESTART inputs, 5.5, 6.5, and 7.5, has a programmable mask. TRAP is also a RESTART interrupt but it is nonmaskable. The three maskable interrupts cause the internal execution of RESTART (saving the program counter in the stack and branching to the RESTART address) if the interrupts are enabled and if the interrupt mask is not set. The nonmaskable TRAP causes the internal execution of a RESTART vector independent of the state of the interrupt enable or masks. (See Table 9.) There are two different types of inputs in the restart interrupts. RST 5.5 and RST 6.5 are high level-sensitive and are recognized with the same timing as INTR. RST 7.5 is rising edge sensitive. For RST 7.5, only a pulse is required to set an internal flip-flop which generates the internal interrupt request (a normally high level signal with a low going pulse is recommended for highest system noise immunity). The RST 7.5 request flip-flop remains set until the request is serviced. Then it is reset automatically. This flip-flop may also be reset by using the SIM instruction or by issuing a RESET IN to the 80C85RH. The RST 7.5 internal flip-flop will be set by a pulse on the RST 7.5 pin even when the RST 7.5 interrupt is masked out. The status of the three RST interrupt masks can only be affected by the SIM instruction and RESET IN. The interrupts are arranged in a fixed priority that determines which interrupt is to be recognized if more than one is pending as follows: TRAP-highest priority, RST 7.5, RST 6.5, RST 5.5, INTR-lowest priority. This priority scheme does not take into account the priority of a routine that was started by a higher priority interrupt. RST 5.5 can interrupt an RST 7.5 routine if the interrupts are re-enabled before the end of the RST 7.5 routine. The TRAP interrupt is useful for catastrophic events such as power failure or bus error. The TRAP input is recognized just as any other interrupt but has the highest priority. It is not affected by any flag or mask. The TRAP input is both edge and level sensitive. The TRAP input must go high and remain high until it is acknowledged. It will not be recognized again until it goes low, then high again. This avoids any false triggering due to noise or logic glitches. Figure 8 illustrates the TRAP interrupt request circuitry within the HS-80C85RH. Note that the servicing of any interrupt (TRAP, RST 7.5, RST 6.5, RST 5.5, INTR) disables all future interrupts (except TRAPs) until an EI instruction is executed. FIGURE 8. TRAP AND RESET IN CIRCUIT The TRAP interrupt is special in that is disables interrupts, but preserves the previous interrupt enable status. Performing the first RIM instruction following a TRAP interrupt allows you to determine whether interrupts were enabled or disabled prior to the TRAP. All subsequent RIM instructions provide current interrupt enable status. Performing a RIM instruction following INTR, or RST 5.5-7.5 will provide current interrupt enable status, revealing that interrupts are disabled. The serial I/O system is also controlled by the RIM and SIM instructions. SID is read by RIM, and SIM sets the SOD data. #### Driving the X1 and X2 Inputs You may drive the clock inputs of the HS-80C85RH with a crystal, an LC tuned circuit, an RC network, or an external clock source. The driving frequency may be any value from DC to 4MHz and must be twice the desired internal clock frequency. The following guidelines should be observed when a crystal is used to drive the HS-80C85RH clock input: FIGURE 9A. QUARTZ CRYSTAL CLOCK DRIVER FIGURE 9C. LC TUNED CIRCUIT CLOCK DRIVER - 1. A 20pF capacitor should be connected from X2 to ground to assure oscillator start-up at the correct frequency. - 2. A $10M\Omega$ resistor is required between X1 and X2 for bias point stabilization. In addition, the crystal should have the following characteristics: - Parallel resonance at twice the desired internal clock frequency - 2) CL (load capacitance) ≤ 30pF - 3) CS (shunt capacitance) ≤ 7pF - 4) RS (equivalent shunt resistance) $\leq 75\Omega$ - 5) Drive level: 10mW - 6) Frequency tolerance: ±0.005% (suggested) A parallel-resonant LC circuit may be used as the frequency-determining network for the HS-80C85RH, providing that its frequency tolerance of approximately $\pm 10\%$ is acceptable. The components are chosen from the formula: $$f = \frac{1}{2\pi\sqrt{L(Cext + Cint)}}$$ To minimize variations in frequency, it is recommended that you choose a value for Cext that is at least twice that of Cint, or 30pF. The use of an LC circuit is not recommended for frequencies higher than approximately 4MHz. An RC circuit may be used as the frequency-determining network for the HS-80C85RH if maintaining a precise clock frequency is of no importance. Variations in the on-chip timing generation can cause a wide variation in frequency when using the RC mode. Its advantage is its low component cost. The driving frequency generated by the circuit shown is approximately 3MHz. It is not recommended that frequencies greatly higher or lower than this be attempted. Figure 9 shows the recommended clock driver circuits. For driving frequencies up to and including 4MHz you may supply the driving signal to X1 and leave X2 open-circuited (Figure 9D). FIGURE 9B. RC CIRCUIT CLOCK DRIVER NOTE: X2 Left Floating. FIGURE 9D. 0-4MHz INPUT FREQUENCY EXTERNAL CLOCK DRIVER CIRCUIT FIGURE 9. CLOCK DRIVER CIRCUITS #### HS-80C85RH Caveats - 1. An important caveat that is applicable to CMOS devices in general is that unused inputs should never be left floating. This rule also applies to inputs connected to a three-state bus. The need for external pull-up resistors during three-state bus conditions is eliminated by the presence of regenerative latches on the following HS-80C85RH output pins: AD0-AD7, A8-A15, and IO/M. Figure 10 depicts an output and corresponding regenerative latch. When the output driver assumes the high impedance state, the latch holds the bus in whatever logic state (high or low) it was before the three-state condition. A transient drive current of approximately ±1.0mA at 0.5VDD for 10ns is required to switch the latch. Thus, CMOS device inputs connected to the bus are not allowed to float during three-state conditions. - The RD and WR pins of the HS-80C85RH contain internal dynamic pull-up transistors to avoid spurious selection of memory devices when the RD and WR pins assume the high impedance state. This eliminates the need for external resistive pull-ups on these pins. - The RESET IN and X1 inputs on the HS-80C85RH are schmit trigger inputs. This eliminates the possibility of internal oscillations in response to slow rise time input signals at these pins. - A high frequency bypass capacitor of approximately 0.1μF should be connected between VDD and GND to shunt power supply transients. - The HS-80C85RH is functional within 10 input clock cycles after application of power (assuming that reset has been asserted from power-on). Start up conditions in the crystal controlled oscillator mode must also account for the characteristics of the oscillator. FIGURE 10. OUTPUT DRIVER AND LATCH FOR PINS AD0-AD7, A8-A15 AND $IO/\overline{M}$ # Generating An HS-80C85RH Wait State If your system requirements are such that slow memories or peripheral devices are being used, the circuit shown in Figure 11 may be used to insert one WAIT state in each HS-80C85RH machine cycle. The D flip-flops should be chosen so that: - 1. CLK is rising edge-triggered - 2. CLEAR is low-level active The READY line is used to extend the read and write pulse lengths so that the 80C85RH can be used with slow memory. HOLD causes the CPU to relinquish the bus when it is through with it by floating the Address and Data Buses. NOTE: ALE and CLK (OUT) should be buffered if CLK input of latch exceeds 80C85RH IOL or IOH. FIGURE 11. GENERATION OF A WAIT STATE FOR HS-80C85RH CPU # System Interface The HS-80C85RH family includes memory components, which are directly compatible to the HS-80C8SRH CPU. For example, a system consisting of the three radiation-hardened chips, HS-80C85RH, HS-81C56RH, and HS-83C55RH will have the following features: - 1. 2K Bytes ROM - 2. 256 Bytes RAM - 3. 1 Timer/Counter - 4. 4 8-bit I/O Ports - 5. 1 6-bit I/O Port - 6. 4 Interrupt Levels - 7. Serial In/Serial Out Ports This minimum system, using the standard I/O technique is as shown in Figure 12. In addition to standard 1/0, the memory mapped I/O offers an efficient I/O addressing technique. With this technique, an area of memory address space is assigned for I/O address, thereby, using the memory address for I/O manipulation. Figure 13 shows the system configuration of Memory Mapped I/O using HS-80C85RH. The HS-80C85RH CPU can also interface with the standard radiation-hardened memory that does not have the multiplexed address/data bus. It will require use of the HS-82C12RH (8-bit latch) as shown in Figure 14. NOTE: Optional connection. FIGURE 12. HS-80C85RH MINIMUM SYSTEM (STANDARD I/O TECHNIQUE) NOTE: Optional connection. FIGURE 13. HS-80C85RH MINIMUM SYSTEM (MEMORY MAPPED I/O) FIGURE 14. HS-80C85RH SYSTEM (USING STANDARD MEMORIES) # **Basic System Timing** The HS-80C85RH has a multiplexed Data Bus. ALE is used as a strobe to sample the lower 8-bits of address on the Data Bus. Figure 15 shows an instruction fetch, memory read and I/O write cycle (as would occur during processing of the OUT instruction). Note that during the I/O write and read cycle that the I/O port address is copied on both the upper and lower half of the address. There are seven possible types of machine cycles. Which of these seven takes place is defined by the status of the three status lines (IO/ $\overline{M}$ , S1, S0) and the three control signals ( $\overline{RD}$ , $\overline{WR}$ , and $\overline{INTA}$ ). (See Table 10.) The status lines can be used as advanced controls (for device selection, for example), since they become active at the T1 state, at the outset of each machine cycle. Control lines $\overline{RD}$ and $\overline{WR}$ are used as command lines since they become active when the transfer of data is to take place. TABLE 5. HS-80C85RH MACHINE CYCLE CHART | | | | STATUS | | | CONTROL | | | |---------------------|-------|-------------|--------|----|----|---------|----|---| | MACH | IO/M | S1 | S0 | RD | WR | INTA | | | | Opcode Fetch | (OF) | | 0 | 1 | 1 | 0 | 1 | 1 | | Memory Read | (MR) | | 0 | 1 | 0 | 0 | 1 | 1 | | Memory Write | (MW) | | 0 | 0 | 1 | 1 | 0 | 1 | | I/O Read | (IOR) | | 1 | 1 | 0 | 0 | 1 | 1 | | I/O Write | (IOW) | | 1 | 0 | 1 | 1 | 0 | 1 | | Acknowledge of INTR | (INA) | | 1 | 1 | 1 | 1 | 1 | 0 | | Bus Idle | (BI) | DAD Ack. of | 0 | 1 | 0 | 1 | 1 | 1 | | | | RST, TRAP | 1 | 1 | 1 | 1 | 1 | 1 | | | | HALT | TS | 0 | 0 | TS | TS | 1 | A machine cycle normally consists of three T states, with the exception of OPCODE FETCH, which normally has either four or six T states (unless WAIT or HOLD states are forced by the receipt of READY or HOLD inputs). Any T state must be one of ten possible states, shown in Table 11. TABLE 6. HS-80C85RH MACHINE STATE CHART | MACHINE<br>STATE | STA | ATUS A | AND BUS | CONTROL | | | | |------------------|--------|--------|---------|---------|--------------------------------|------|-----| | | S1, S0 | IO/M | A8-15 | AD0-7 | $\overline{RD}, \overline{WR}$ | INTA | ALE | | T1 | Х | Х | Х | Х | 1 | 1 | 1† | | T2 | Х | Х | Х | Х | X | Х | 0 | | TWAIT | Х | Х | Х | Х | X | Х | 0 | | Т3 | Х | Х | Х | Х | Х | Х | 0 | | T4 | 1 | 0†† | Х | TS | 1 | 1 | 0 | | T5 | 1 | 0†† | X | TS | 1 | 1 | 0 | | T6 | 1 | 0†† | Х | TS | 1 | 1 | 0 | | TRESET | Х | TS | TS | TS | TS | 1 | 0 | | THALT | 0 | TS | TS | TS | TS | 1 | 0 | | THOLD | Х | TS | TS | TS | TS | 1 | 0 | 0 = Logic "0" TS = High Impedance 1 = Logic "1" X = Unspecified †† IO/M = 1 during T4, T6 of INA machine cycle. FIGURE 15. 80C85RH BASIC SYSTEM TIMING <sup>†</sup> ALE not generated during 2nd and 3rd machine cycles of DAD instruction. # Die Characteristics **DIE DIMENSIONS:** 229 mils x 240 mils x 14 mils $\pm 1$ mil **INTERFACE MATERIALS:** Glassivation: Type: SiO<sub>2</sub> Thickness: 8kÅ ±1kÅ **Top Metallization:** Type: SiAl Thickness: 11kÅ ±2kÅ Substrate: Radiation Hardened Silicon Gate, Dielectric Isolation **Backside Finish:** Silicon **ASSEMBLY RELATED INFORMATION:** **Substrate Potential:** Unbiased (DI) # Metallization Mask Layout ## HS-80C85RH