Data Sheet July 1999 File Number 4612.1 # Radiation Hardened Octal Three-State Buffer/Line Driver Intersil's Satellite Applications Flow<sup>TM</sup> (SAF) devices are fully tested and guaranteed to 100kRAD total dose. These QML Class T devices are processed to a standard flow intended to meet the cost and shorter lead-time needs of large volume satellite manufacturers, while maintaining a high level of reliability. The Intersil ACTS541T is a Radiation Hardened Octal Buffer/Line Driver, with three-state outputs. The output enable pins $\overline{\text{OE1}}$ , $\overline{\text{OE2}}$ control the three-state outputs. If either enable is high the output will be in a high impedance state. For data output both enables must be low. # **Specifications** Specifications for Rad Hard QML devices are controlled by the Defense Supply Center in Columbus (DSCC). The SMD numbers listed below must be used when ordering. **Detailed Electrical Specifications for the ACTS541T are contained in SMD 5962-96726.** A "hot-link" is provided from our website for downloading. www.intersil.com/spacedefense/newsafclasst.asp Intersil's Quality Management Plan (QM Plan), listing all Class T screening operations, is also available on our www.semi.intersil.com/quality/manuals.asp ## **Ordering Information** | ORDERING<br>NUMBER | PART<br>NUMBER | TEMP.<br>RANGE<br>(°C) | |--------------------|----------------|------------------------| | 5962R9672602TRC | ACTS541DTR-02 | -55 to 125 | | 5962R9672602TXC | ACTS541KTR-02 | -55 to 125 | NOTE: Minimum order quantity for -T is 150 units through distribution, or 450 units direct. #### Features - QML Class T, Per MIL-PRF-38535 - Radiation Performance - Gamma Dose (γ) 1 x 10<sup>5</sup> RAD(Si) - Latch-Up Free Under Any Conditions - Single Event Upset (SEU) Immunity: <1 x 10<sup>-10</sup> Errors/Bit/Day (Typ) - SEU LET Threshold . . . . . . . . > 100 MEV-cm<sup>2</sup>/mg - 1.25 Micron Radiation Hardened SOS CMOS - Significant Power Reduction Compared to ALSTTL Logic - DC Operating Voltage Range..... 4.5V to 5.5V - · Input Logic Levels - $V_{II} = 0.8V \text{ Max}$ - V<sub>IH</sub> = VCC/2 Min - Fast Propagation Delay . . . . . . 21ns (Max), 14ns (Typ) ### **Pinouts** #### ACTS541T (SBDIP), CDIP2-T20 TOP VIEW #### ACTS541T (FLATPACK), CDFP4-F20 TOP VIEW # Functional Diagram TRUTH TABLE | INPUTS | | OUTPUTS | | |--------|-----|---------|----| | OE1 | OE2 | An | Yn | | L | L | Н | Н | | L | L | L | L | | Н | Х | Х | Z | | Х | Н | Х | Z | NOTE: L = Low Logic Level, H = High Logic Level, Z = High Impedance. #### Die Characteristics **DIE DIMENSIONS:** $(2600 \mu m \ x \ 2600 \mu m \ x \ 533 \mu m \ \pm 51 \mu m)$ 102 x 102 x 21mils ±2mil **METALLIZATION:** Type: Al Si Cu Thickness: 10.0kÅ ±2kÅ **SUBSTRATE POTENTIAL:** Unbiased (Silicon on Sapphire) Bond Pad #20 (V<sub>CC</sub>) First **BACKSIDE FINISH:** Sapphire **PASSIVATION:** Type: Silox (S<sub>i</sub>O<sub>2</sub>) Thickness: 8.0kÅ ±1.0kÅ WORST CASE CURRENT DENSITY: $< 2.0e5 \text{ A/cm}^2$ TRANSISTOR COUNT: 182 PROCESS: **CMOS SOS** # Metallization Mask Layout All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com