

# QUAD EIA-422/423 Line Receiver with Three-State Outputs

Motorola's Quad EIA–422/3 Receiver features four independent receiver chains which comply with EIA Standards for the Electrical Characteristics of Balanced/Unbalanced Voltage Digital Interface Circuits. Receiver outputs are 74LS compatible, three–state structures which are forced to a high impedance state when Pin 4 is a Logic "0" and Pin 12 is a Logic "1." A PNP device buffers each output control pin to assure minimum loading for either Logic "1" or Logic "0" inputs. In addition, each receiver chain has internal hysteresis circuitry to improve noise margin and discourage output instability for slowly changing input waveforms. A summary of AM26LS32 features include:

- Four Independent Receiver Chains
- Three—State Outputs
- High Impedance Output Control Inputs (PIA Compatible)
- Internal Hysteresis 30 mV (Typical) @ Zero Volts Common Mode
- Fast Propagation Times 25 ns (Typical)
- TTL Compatible
- Single 5.0 V Supply Voltage
- Fail—Safe Input—Output Relationship. Output Always High When Inputs Are Open, Terminated or Shorted
- 6.0 k Minimum Input Impedance



 Note that the surface mount MC26LS32D device uses the same die as in the plastic DIP AM26LS32DC device, but with an MC prefix to prevent confusion with the package suffix.

# **AM26LS32**

# QUAD EIA-422/3 LINE RECEIVER WITH THREE-STATE OUTPUTS

SEMICONDUCTOR
TECHNICAL DATA

D SUFFIX PLASTIC PACKAGE CASE 7516 (SO-16)





PC SUFFIX
PLASTIC PACKAGE
CASE 648



#### **ORDERING INFORMATION**

| Device     | Operating<br>Temperature Range | Package     |
|------------|--------------------------------|-------------|
| AM26LS32PC | T <sub>A</sub> = 0 to 70°C     | Plastic DIP |
| MC26LS32D* | 1A = 01070 C                   | SO-16       |

## **AM26LS32**

#### **MAXIMUM RATINGS**

| Rating                            | Symbol           | Value       | Unit |  |
|-----------------------------------|------------------|-------------|------|--|
| Power Supply Voltage              | VCC              | 7.0         | Vdc  |  |
| Input Common Mode Voltage         | VICM             | ± 25        | Vdc  |  |
| Input Differential Voltage        | V <sub>ID</sub>  | ± 25        | Vdc  |  |
| Three-State Control Input Voltage | VI               | 7.0         | Vdc  |  |
| Output Sink Current               | Ю                | 50          | mA   |  |
| Storage Temperature               | T <sub>stg</sub> | -65 to +150 | °C   |  |
| Operating Junction Temperature    | TJ               | + 150       | °C   |  |

### RECOMMENDED OPERATING CONDITIONS

| Rating                           | Symbol           | Value          | Unit  |  |
|----------------------------------|------------------|----------------|-------|--|
| Power Supply Voltage             | VCC              | 4.75 to 5.25   | Vdc   |  |
| Operating Ambient Temperature    | TA               | 0 to + 70      | °C    |  |
| Input Common Mode Voltage Range  | VICR             | - 7.0 to + 7.0 | Vdc   |  |
| Input Differential Voltage Range | V <sub>IDR</sub> | 6.0            | Vdc ∉ |  |



| Characteristic                                                                                                             | Symbol          | Min     | Тур        | Max         | Unit |
|----------------------------------------------------------------------------------------------------------------------------|-----------------|---------|------------|-------------|------|
| Input Voltage - High Logic State (Three-State Control)                                                                     | MH.             | 2.0     | / <u>-</u> | _           | V    |
| Input Voltage - Low Logic State (Three-State Control)                                                                      | VIL             |         | -          | 0.8         | V    |
| Differential Input Threshold Voltage (Note 2)<br>(-7.0 V ≤ V <sub>IC</sub> ≤ 7.0 V, V <sub>IH</sub> = 2.0 V)               | VTH(D)          |         |            |             | V    |
| $(I_O = -0.4 \text{ mA}, V_{OH} \ge 2.7 \text{ V})$<br>$(I_O = 8.0 \text{ mA}, V_{OL} \le 0.45 \text{ V})$                 |                 | _       | -          | 0.2<br>-0.2 |      |
| Input Bias Current<br>(V <sub>CC</sub> = 0 V or 5.25) (Other Inputs at −15 V ≤ V <sub>in</sub> ≤ +15 V)                    | JIB(D)          |         |            |             | mA   |
| V <sub>in</sub> = +15 V<br>V <sub>in</sub> = -15 V                                                                         |                 |         | 1 1        | 2.3<br>-2.8 |      |
| Input Resistance (−15 V ≤ V <sub>in</sub> ≤ +15 V)                                                                         | R <sub>in</sub> | 6.0 K   | _          | _           | Ohms |
| Input Balance and Output Level<br>(-7.0 V ≤ V <sub>IC</sub> ≤ 7.0 V, V <sub>IH</sub> = 2.0 V, See Note 3)                  |                 |         |            |             | ٧    |
| $(I_O = -0.4 \text{ mA}, V_{ID} = 0.4 \text{ V})$<br>$(I_O = 8.0 \text{ mA}, V_{ID} = -0.4 \text{ V})$                     | V <sub>OL</sub> | 2.7<br> | 1 1        | -<br>0.45   |      |
| Output Third State Leakage Current<br>(V <sub>I(D)</sub> = + 3.0 V, V <sub>IL</sub> = 0.8 V, V <sub>O</sub> = 0.4 V)       | loz             | 1       | -          | -20         | μА   |
| $(V_{I(D)} = +3.0 \text{ V}, V_{IL} = 0.8 \text{ V}, V_{O} = 2.4 \text{ V})$                                               |                 | -       |            | 20          |      |
| Output Short Circuit Current $(V_{I(D)} = 3.0 \text{ V}, V_{IH} = 2.0 \text{ V}, V_{O} = 0 \text{ V}, \text{ See Note 4})$ | los             | -15     | _          | -85         | mA   |
| Input Current – Low Logic State (Three–State Control) (V <sub>I</sub> L = 0.4 V)                                           | ΊL              | _       | _          | -360        | μА   |
| Input Current – High Logic State (Three–State Control) (VIH = 2.7 V) (VIH = 5.5 V)                                         | lін             | -       | -<br>-     | 20<br>100   | μА   |
| Input Clamp Diode Voltage (Three-State Control) (I <sub>IC</sub> = -18 mA)                                                 | VIК             | _       | <b>-</b> , | -1.5        | ٧    |
| Power Supply Current (V <sub>IL</sub> = 0 V) (All Inputs Grounded)                                                         | lcc             |         | _          | 70          | mA   |

NOTES: 1. All currents into device pins are shown as positive, out of device pins are negative. All voltages referenced to ground unless otherwise noted.

2. Differential input threshold voltage and guaranteed output levels are done simultaneously for worst case.

3. Refer to EIA-422/3 for exact conditions. Input balance and guaranteed output levels are done simultaneously for worst case.

4. Only one output at a time should be shorted.

### AM26LS32

# SWITCHING CHARACTERISTICS (V<sub>CC</sub> = 5.0 V and T<sub>A</sub> = 25°C, unless otherwise noted)

| Characteristic                                         | Symbol           | Min | Тур | Max | Unit |
|--------------------------------------------------------|------------------|-----|-----|-----|------|
| Propagation Delay Time - Differential Inputs to Output |                  |     |     |     | ns   |
| (Output High to Low)                                   | tPHL(D)          | _   | _   | 30  |      |
| (Output Low to High)                                   | tPLH(D)          | -   | _   | 30  |      |
| Propagation Delay Time - Three-State Control to Output |                  |     |     |     | ns   |
| (Output Low to Third State)                            | tPLZ             | _   | _   | 35  |      |
| (Output High to Third State)                           | t <sub>PHZ</sub> | _   | -   | 35  |      |
| (Output Third State to High)                           | tPZH             | _   | _   | 30  |      |
| (Output Third State to Low)                            | tPZL             | _   | _   | 30  |      |

Figure 1. Switching Test Circuit and Wave for Propagation Delay Differential Input to Output



Figure 2. Propagation Delay Three-State Control Input to Output

