# LOW SKEW, DUAL, PROGRAMMABLE 1-TO-2 DIFFERENTIAL-TO-LVDS, LVPECL FANOUT BUFFER ICS854S204I ### GENERAL DESCRIPTION The ICS854S204I is a low skew, high performance dual, programmable 1-to-2 Differential-to-LVDS, LVPECL Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The PCLKx, nPCLKx pairs can accept most standard differential input levels. With the selection of SEL\_OUT signal, outputs can be selected be to either LVDS or LVPECL levels. The ICS854S204I is characterized to operate from either a 2.5V or a 3.3V power supply. Guaranteed output and bank skew characteristics make the ICS854S204I ideal for those clock distribution applications demanding well defined performance and repeatability. #### POWER SUPPLY CONFIGURATION TABLE | 2.2V Operation | $V_{DD} = 3.3V$ | |----------------|------------------| | 3.3V Operation | $V_{TAP} = nc$ | | 2.5V Operation | $V_{DD} = 2.5V$ | | | $V_{TAP} = 2.5V$ | #### **SEL OUT FUNCTION TABLE** | SEL_OUT | Output Level | |---------|--------------| | 0 | LVDS | | 1 | LVPECL | ## **BLOCK DIAGRAM** #### **FEATURES** - Two programmable differential LVDS or LVPECL output banks - · Two differential clock input pairs - PCLKx, nPCLKx pairs can accept the following differential input levels: LVDS, LVPECL, SSTL, CML - Maximum output frequency: 3GHz - Translates any single ended input signal to LVDS levels with resistor bias on nPCLKx inputs - Output skew: 15ps (maximum) - Bank skew: 15ps (maximum) - Propagation delay: 500ps (maximum) - · Additive phase jitter, RMS: 0.15ps (typical) - Full 3.3V or 2.5V power supply - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package ## PIN ASSIGNMENT 1 ## ICS854S204I 16-Lead TSSOP 4.4mm x 5.0mm x 0.925mm package body G Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |--------|------------------|--------|----------|-------------------------------------------------------------------------------------------| | 1 | PCLKA | Input | Pulldown | Non-inverting differential clock input. | | 2 | nPCLKA | Input | Pullup | Inverting differential clock input. | | 3, 4 | QA0, nQA0 | Output | | Differential output pair. LVDS or LVPECL interface levels. | | 5, 6 | QA1, nQA1 | Output | | Differential output pair. LVDS or LVPECL interface levels. | | 7 | V <sub>TAP</sub> | Power | | Power supply pin. Tie to $V_{DD}$ for 2.5V operation. For 3.3V operation, do not connect. | | 8 | GND | Power | | Power supply ground. | | 9 | SEL_OUT | Input | Pulldown | Selects between LVDS or LVPECL outputs. | | 10 | $V_{_{ m DD}}$ | Power | | Power supply pin. | | 11, 12 | nQB1, QB1 | Output | | Differential output pair. LVDS or LVPECL interface levels. | | 13, 14 | nQB0, QB0 | Output | | Differential output pair. LVDS or LVPECL interface levels. | | 15 | PCLKB | Input | Pulldown | Non-inverting differential clock input. | | 16 | nPCLKB | Input | Pullup | Inverting differential clock input. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 1 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3. CLOCK INPUT FUNCTION TABLE | In | puts | Ou | tputs | | | |----------------|------------------|-----------------------|---------------------------|------------------------------|---------------| | PCLKA or PCLKB | nPCLKA or nPCLKB | QA0, QA1,<br>QB0, QB1 | nQA0, nQA1,<br>nQB0, nQB1 | Input to Output Mode | Polarity | | 0 | 1 | LOW | HIGH | Differential to Differential | Non Inverting | | 1 | 0 | HIGH | LOW | Differential to Differential | Non Inverting | | 0 | Biased; NOTE 1 | LOW | HIGH | Single Ended to Differential | Non Inverting | | 1 | Biased; NOTE 1 | HIGH | LOW | Single Ended to Differential | Non Inverting | | Biased; NOTE 1 | 0 | HIGH | LOW | Single Ended to Differential | Inverting | | Biased; NOTE 1 | 1 | LOW | HIGH | Single Ended to Differential | Inverting | NOTE 1: Please refer to the Application Information, "Wiring the Differential Input to Accept Single Ended Levels". #### ABSOLUTE MAXIMUM RATINGS 4.6V Supply Voltage, V<sub>DD</sub> Inputs, V, -0.5V to $V_{DD} + 0.5 V$ Outputs, I<sub>o</sub> (LVPECL) Continuous Current 50mA Surge Current 100mA Outputs, I<sub>o</sub> (LVDS) Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, $\theta_{JA}$ 92°C/W (0 mps) -65°C to 150°C Storage Temperature, $T_{\rm STG}$ (Junction-to-Ambient) NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. LVDS Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 120 | mA | #### Table 4B. LVDS Power Supply DC Characteristics, $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------|----------------------|-----------------|---------|---------|---------|-------| | $V_{_{\mathrm{DD}}}$ | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | $V_{TAP}$ | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 115 | mA | | I <sub>TAP</sub> | Power Supply Current | | | | 5 | mA | #### Table 4C. LVPECL Power Supply DC Characteristics, V<sub>DD</sub> = 3.3V±5%, TA = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 66 | mA | #### Table 4D. LVPECL Power Supply DC Characteristics, $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>TAP</sub> | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 60 | mA | | I <sub>TAP</sub> | Power Supply Current | | | | 5 | mA | **Table 4E. LVCMOS / LVTTL DC Characteristics,** $V_{DD} = 3.3V \pm 5\%$ or $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|---------|-------------------------------------------------------|---------|---------|-----------------------|-------| | V | Input High Voltage | | $V_{DD} = 3.3V$ | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IH</sub> | Imput riigir voitage | | $V_{DD} = 2.625V$ | 1.7 | | V <sub>cc</sub> + 0.3 | V | | V | Input Low Voltage | | $V_{DD} = 3.3V$ | -0.3 | | 0.8 | V | | V <sub>IL</sub> | | | $V_{DD} = 2.625V$ | -0.3 | | 0.7 | V | | I <sub>IH</sub> | Input High Current | SEL_OUT | $V_{DD} = V_{IN} = 3.465 \text{V or } 2.625 \text{V}$ | | | 150 | μΑ | | I | Input Low Current | SEL_OUT | $V_{DD} = 3.465 V \text{ or } 2.625 V, V_{IN} = 0 V$ | -10 | | | μΑ | Table 4F. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ or $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------------------------|-------------------|--------------------------------------------------------|-----------|---------|------------------------|-------| | | | PCLKA,<br>PCLKB | $V_{DD} = V_{IN} = 3.465V$<br>or 2.625V | | | 150 | μΑ | | I <sub>IH</sub> | Input High Current | nPCLKA,<br>nPCLKB | $V_{DD} = 3.465V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | | | 10 | μΑ | | I | Input Low Current PCLKA, PCLKB nPCLKA, nPCLKB | | $V_{DD} = V_{IN} = 3.465V$<br>or 2.625V | -10 | | | μΑ | | | | | $V_{DD} = 3.465V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage; NOTE 1 | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Vo<br>NOTE 1, 2 | ltage; | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: $V_{\rm IL}$ should not be less than -0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm IH}$ . Table 4G. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | SEL_OUT = 0 | 247 | 350 | 454 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | SEL_OUT = 0 | | | 50 | mV | | V <sub>os</sub> | Offset Voltage | SEL_OUT = 0 | 1.11 | 1.25 | 1.38 | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | SEL_OUT = 0 | | | 50 | mV | NOTE: Please refer to Parameter Measurement Information for output information. Table 4H. LVDS DC Characteristics, $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>od</sub> | Differential Output Voltage | SEL_OUT = 0 | 247 | 350 | 454 | mV | | $\Delta V_{\sf OD}$ | V <sub>OD</sub> Magnitude Change | SEL_OUT = 0 | | | 50 | mV | | V <sub>os</sub> | Offset Voltage | SEL_OUT = 0 | 1.08 | 1.21 | 1.34 | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | SEL_OUT = 0 | | | 50 | mV | NOTE: Please refer to Parameter Measurement Information for output information. Table 41. LVPECL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | SEL_OUT = 1 | V <sub>DD</sub> - 1.3 | | V <sub>DD</sub> - 0.8 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | SEL_OUT = 1 | V <sub>DD</sub> - 2.0 | | V <sub>DD</sub> - 1.6 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | SEL_OUT = 1 | 0.6 | | 0.9 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to V<sub>DD</sub> - 2V. Table 4J. LVPECL DC Characteristics, $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | SEL_OUT = 1 | V <sub>DD</sub> - 1.3 | | V <sub>DD</sub> - 0.8 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | SEL_OUT = 1 | V <sub>DD</sub> - 2.0 | | V <sub>DD</sub> - 1.55 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | SEL_OUT = 1 | 0.6 | | 0.9 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to $\rm V_{DD}$ - 2V. Table 5A. LVDS AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 3 | GHz | | $t_{\scriptscriptstyle{\mathrm{PD}}}$ | Propagation Delay; NOTE 1 | | | | 500 | ps | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 15 | ps | | tsk(b) | Bank Skew; NOTE 3, 4 | | | | 15 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 100MHz, Integration Range:<br>12kHz – 20MHz | | 0.15 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | 100 | | 200 | ps | | odc | Output Duty Cycle | | 49 | | 51 | % | All parameters measured at 550MHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured from the output differential cross points. NOTE 3: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. Table 5B. LVDS AC Characteristics, $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 3 | GHz | | $t_{PD}$ | Propagation Delay; NOTE 1 | | | | 500 | ps | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 15 | ps | | tsk(b) | Bank Skew; NOTE 3, 4 | | | | 15 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 100MHz, Integration Range:<br>12kHz – 20MHz | | 0.13 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | 100 | | 200 | ps | | odc | Output Duty Cycle | | 49 | | 51 | % | For NOTES, see Table 5A above. Table 5C. LVPECL AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 3 | GHz | | $t_{\scriptscriptstyle{\mathrm{PD}}}$ | Propagation Delay; NOTE 1 | | | | 500 | ps | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 15 | ps | | tsk(b) | Bank Skew; NOTE 3, 4 | | | | 15 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 100MHz, Integration Range:<br>12kHz – 20MHz | | 0.12 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 100 | | 200 | ps | | odc | Output Duty Cycle | | 49 | | 51 | % | All parameters measured at 550MHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured from the output differential cross points. NOTE 3: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. Table 5D. LVPECL AC Characteristics, $V_{DD} = V_{TAP} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 3 | GHz | | $t_{\scriptscriptstyle{ extsf{PD}}}$ | Propagation Delay; NOTE 1 | | | | 500 | ps | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 15 | ps | | tsk(b) | Bank Skew; NOTE 3, 4 | | | | 15 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 100MHz, Integration Range:<br>12kHz – 20MHz | | 0.07 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | 100 | | 200 | ps | | odc | Output Duty Cycle | | 49 | | 51 | % | All parameters measured at 550MHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured from the output differential cross points. NOTE 3: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION #### 3.3V LVDS OUTPUT LOAD AC TEST CIRCUIT # 5.5V LVDS OUTPUT LOAD AC TEST CIRCUIT #### 2.5V LVDS OUTPUT LOAD AC TEST CIRCUIT #### 3.3V LVPECL OUTPUT LOAD ACTEST CIRCUIT 2.5V LVPECL OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL BANK SKEW # PARAMETER MEASUREMENT INFORMATION, CONTINUED #### **OUTPUT SKEW** #### PROPAGATION DELAY #### **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD** #### OUTPUT RISE/FALL TIME #### DIFFERENTIAL OUTPUT VOLTAGE SETUP OFFSET VOLTAGE SETUP # **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF \simeq V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT # Recommendations for Unused Input and Output Pins #### INPUTS: #### PCLK/nPCLK INPUTS For applications not requiring the use of the differential input, both PCLK and nPCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from PCLK to ground. #### **O**UTPUTS: #### LVDS OUTPUTS All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$ across. If they are left floating, there should be no trace attached. #### LVPECL OUTPUTS All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. #### LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, LVDS, CML, SSTL and other differential signals. Both $V_{\text{SMING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. *Figures 2A to 2F* show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 2A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A CML DRIVER FIGURE 2B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A BUILT-IN PULLUP CML DRIVER FIGURE 2C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN By A 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE FIGURE 2E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 2F. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN By A 3.3V LVDS DRIVER #### 3.3V, 2.5V LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 3. In a 100 $\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. FIGURE 3. TYPICAL LVDS DRIVER TERMINATION #### **TERMINATION FOR 3.3V LVPECL OUTPUTS** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 4A. LVPECL OUTPUT TERMINATION FIGURE 4B. LVPECL OUTPUT TERMINATION #### **TERMINATION FOR 2.5V LVPECL OUTPUTS** Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{DD} - 2V$ . For $V_{DD} = 2.5V$ , the $V_{DD} - 2V$ is very close to ground level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*. FIGURE 5A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 5B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 5C. 2.5V LVPECL TERMINATION EXAMPLE # Power Considerations (LVPECL Outputs) This section provides information on power dissipation and junction temperature for the ICS854S204I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS854S204I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = $V_{DD,MAX} * I_{DD,MAX} = 3.465V * 66mA = 228.69mW$ - Power (outputs)<sub>MAX</sub> = 32mW/Loaded Output pair If all outputs are loaded, the total power is 4 \* 32mW = 128mW Total Power $_{\text{MAX}}$ (3.465V, with all outputs switching) = 228.69mW + 128mW = 356.69mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{\text{\tiny M}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is $92^{\circ}$ C/W per Table 6A below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.357W \* 92°C/W = 117.8°C. This is below the limit of 125°C. #### Table 6A. Thermal Resistance $\theta_{1a}$ for 16-Lead TSSOP, Forced Convection | $\theta_{_{JA}}$ by Velocity (Meters per Second) | | | | | |--------------------------------------------------|--------|----------|----------|--| | | 0 | 1 | 2.5 | | | Multi-Layer PCB, JEDEC Standard Test Boards | 92°C/W | 87.6°C/W | 85.5°C/W | | #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 6. FIGURE 6. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{DD} = 2V$ . • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{DD\_MAX} - 0.8V$$ $$(V_{DD\_MAX} - V_{OH\_MAX}) = 0.8V$$ • For logic low, $$V_{OUT} = V_{OL.MAX} = V_{DD.MAX} - 1.6V$$ $$(V_{DD,MAX} - V_{OL,MAX}) = 1.6V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{DD\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{DD\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{DD\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{DD\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.8V)/50\Omega] * 0.8V = 19.2mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{DD\_MAX} - 2V))/R_{L}] * (V_{DD\_MAX} - V_{OL\_MAX}) = [(2V - (V_{DD\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{DD\_MAX} - V_{OL\_MAX}) = [(2V - 1.6V)/50\Omega] * 1.6V = 12.8mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32mW # Power Considerations (LVDS Outputs) This section provides information on power dissipation and junction temperature for the ICS854S204I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS854S204I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{nn} = 3.3V + 5\% = 3.465V$ , which gives worst case results. Power<sub>\_MAX</sub> = $V_{DD_{\_MAX}} * I_{DD_{\_MAX}} = 3.465V * 120mA = 415.8mW$ #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{1a}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{\text{\tiny M}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>a</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θ<sub>μ</sub> must be used. Assuming no air flow and a multi-layer board, the appropriate value is 92°C/W per Table 6B below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.416\text{W} * 92^{\circ}\text{C/W} = 123.3^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . Table 6B. Thermal Resistance $\theta_{_{JA}}$ for 16-Lead TSSOP, Forced Convection # θ, by Velocity (Meters per Second) 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 92°C/W 87.6°C/W 85.5°C/W # RELIABILITY INFORMATION Table 7. $\theta_{\text{\tiny JA}}$ vs. Air Flow Table for 16 Lead TSSOP # θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 92°C/W 87.6°C/W 85.5°C/W #### **TRANSISTOR COUNT** The transistor count for ICS854S204I is: 454 # PACKAGE OUTLINE AND DIMENSIONS PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |----------|---------|---------| | STIVIBOL | Minimum | Maximum | | N | 1 | 6 | | А | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 4.90 | 5.10 | | E | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 TABLE 8. ORDERING INFORMATION | Part/Order Number Marking | | /Order Number Marking Package | | Temperature | |---------------------------|----------|-------------------------------|------------------|---------------| | ICS854S204BGILF | 4S204BIL | 16 lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS854S204BGILFT | 4S204BIL | 16 lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### For Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT #### For Tech Support netcom@idt.com +480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)