# DIFFERENTIAL-TO-0.7V DIFFERENTIAL PCI EXPRESS™ JITTER ATTENUATOR ICS871004I-04 #### GENERAL DESCRIPTION The ICS871004I-04 is a high performance Differential-to-0.7V Differential Jitter Attenuator designed for use in PCI Express™ systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a low bandwidth, highphase noise PLL frequency synthesizer. In these systems, a jitter attenuator may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The ICS871004I-04 has 3 PLL bandwidth modes: 200kHz, 400kHz and 800kHz. The 200kHz mode will provide maximum jitter attenuation, but with higher PLL tracking skew and spread spectrum modulation from the motherboard synthesizer may be attenuated. The 400kHz provides an intermediate bandwidth that can easily track triangular spread profiles, while providing good jitter attenuation. The 800kHz bandwidth provides the best tracking skew and will pass most spread profiles, but the jitter attenuation will not be as good as the lower bandwidth modes. The ICS871004I-04 can be set for different modes using the F\_SEL pins as shown in Table 3C. The ICS871004I-04 uses IDT's 3<sup>rd</sup> Generation FemtoClock™ PLL technology to achieve the lowest possible phase noise. The device is packaged in a 24 Lead TSSOP package, making it ideal for use in space constrained applications such as PCI Express addin cards. #### **Features** - Four 0.7V differential output pairs - · One differential clock input - CLK and nCLK supports the following input types: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Output frequency range: 98MHz 640MHz - Input frequency range: 98MHz 128MHz - VCO range: 490MHz 640MHz - Cycle-to-cycle jitter: 19ps (typical) - Additive phase jitter, RMS: 0.23ps (typical) - 3.3V operating supply - Three bandwidth modes allow the system designer to make jitter attenuation/tracking skew design trade-offs - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages #### PLL BANDWIDTH BW\_SEL[1:0] 0 0 = PLL Bandwidth: ~200kHz 0 1 = PLL Bandwidth: ~400kHz (default) 1 0 = PLL Bandwidth: ~800kHz 1 1 = PLL BYPASS ### **BLOCK DIAGRAM** ## PIN ASSIGNMENT #### ICS871004I-04 24-Lead TSSOP 4.40mm x 7.8mm x 0.92mm package body **G Package** Top View The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice. 1 TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | |-----------|----------------------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 24 | nQ0, Q0 | Output | | Differential output pair. PCI Express interface levels. | | 2, 3 | nQ2, Q2 | Output | | Differential output pair. PCI Express interface levels. | | 4, 11, 23 | $V_{_{\mathrm{DD}}}$ | Power | | Core supply pin. | | 5 | IREF | Input | | A fixed precision resistor (475 $\Omega$ ) from this pin to ground provides a reference current used for differential current-mode QAx/nQAx and QBx/nQBx clock outputs. | | 6, 15, 16 | GND | Power | | Power supply ground. | | 7 | MR | Input | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs (nQx) to go low and the inverted outputs (Qx) to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | 8 | BW_SEL0 | Input | Pullup | Selects PLL Bandwidth input. LVCMOS/LVTTL interface levels.<br>See Table 3B. | | 9 | V <sub>DDA</sub> | Power | | Analog supply pin. | | 10,<br>17 | F_SEL0,<br>F_SEL1 | Input | Pulldown | Frequency select pins. LVCMOS/LVTTL interface levels. See Table 3C. | | 12 | OE | Input | Pullup | Output enable pin. When HIGH, the outputs are active. When LOW, the outputs are in a high impedance state. LVCMOS/LVTTL interface levels. | | 13 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 14 | nCLK | Input | Pullup | Inverting differential clock input. | | 18 | BW_SEL1 | Input | Pulldown | Selects PLL Bandwidth input. LVCMOS/LVTTL interface levels.<br>See Table 3B. | | 19, 20 | nQ3, Q3 | Output | | Differential output pair. PCI Express interface levels. | | 21, 22 | nQ1, Q1 | Output | | Differential output pair. PCI Express interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | ## DIFFERENTIAL-TO-0.7V DIFFERENTIAL PCI EXPRESS™ JITTER ATTENUATOR TABLE 3A. OUTPUT ENABLE FUNCTION TABLE | Inputs | Outputs | | | | | |--------|---------|---------|--|--|--| | OE | Q0:Q3 | nQ0:nQ3 | | | | | 0 | HiZ | HiZ | | | | | 1 | Enabled | Enabled | | | | TABLE 3B. PLL BANDWIDTH/PLL BYPASS CONTROL | Inp | outs | PLL Bandwidth | | |---------|---------|-------------------|--| | BW_SEL1 | BW_SEL0 | PLL Ballowidth | | | 0 | 0 | ~200kHz | | | 0 | 1 | ~400kHz (default) | | | 1 | 0 | ~800kHz | | | 1 | 1 | PLL BYPASS | | TABLE 3C. FREQUENCY SELECT FUNCTION TABLE | | Inpu | | Output Frequency Range | | |-----------------|--------|--------|------------------------|---------------| | Input Frequency | F_SEL1 | F_SEL0 | Divider Value | (MHz) | | 100 | 0 | 0 | 5 | 100 (default) | | 100 | 0 | 1 | 4 | 125 | | 100 | 1 | 0 | 2 | 250 | | 100 | 1 | 1 | 1 | 500 | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{I}$ -0.5V to $V_{DD}$ + 0.5 V Outputs, $V_{o}$ -0.5V to $V_{DD}$ + 0.5V Package Thermal Impedance, $\theta_{JA}$ 82.3°C/W (0 mps) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|--------------------------------|---------|-----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | $V_{DD} - I_{DDA}^{*}10\Omega$ | 3.3 | V <sub>DD</sub> | V | | I <sub>DD</sub> | Power Supply Current | | | TBD | | mA | | I <sub>DDA</sub> | Analog Supply Current | | | TBD | | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------|--------------------------------|--------------------------------|-----------------------|---------|-----------------------|-------| | V <sub>IH</sub> | Input | MR, OE,<br>F_SEL0. F_SEL1, | | 2 | | V <sub>DD</sub> + 0.3 | V | | IH | High Voltage | BW_SEL0, BW_SEL1 | | V <sub>DD</sub> - 0.3 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input | MR, OE,<br>F_SEL0. F_SEL1, | | -0.3 | | 0.8 | V | | IL. | Low Voltage | BW_SEL0, BW_SEL1 | | -0.3 | | 0.3 | V | | | Input | BW_SEL0, OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I <sub>IH</sub> | High Current | MR, BW_SEL1,<br>F_SEL0. F_SEL1 | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | Input | BW_SEL0, OE | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | I <sub>IL</sub> | Low Current | MR, BW_SEL1,<br>F_SEL0. F_SEL1 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------------|----------------------------|-----------|---------|------------------------|-------| | | Input High Current | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | ¹IH | Imput High Current | nCLK, | $V_{DD} = V_{IN} = 3.465V$ | 5 | | | μΑ | | | Innut Low Current | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input Low Current | nCLK | $V_{DD} = V_{IN} = 3.465V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inp | ut Voltage; NOTE 1, 2 | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as $V_{\rm IH}$ . NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK at V<sub>DD</sub> + 0.3V. Table 5. AC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ , Ta = -40°C to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------|---------|---------|-------------------------|-------| | f <sub>MAX</sub> | Output Frequency | | 98 | | 640 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | PLL in BYPASS Mode | | 3.8 | | ns | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>Refer to Additive Phase Jitter Section | PLL in BYPASS Mode<br>100MHz, Integration Range:<br>12kHz - 20MHz | | 0.23 | | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 2 | PLL Mode | | 19 | | ps | | t_ | PLL Lock Time | | | TBD | | ms | | V <sub>HIGH</sub> | Voltage High | | 660 | | 850 | mV | | $V_{LOW}$ | Voltage Low | | -150 | | | mV | | V <sub>ovs</sub> | Max. Voltage, Overshoot | | | | V <sub>HIGH</sub> + 0.3 | V | | V <sub>UDS</sub> | Min. Voltage, Undershoot | | -0.3 | | | V | | $V_{rb}$ | Ringback Voltage | | | | 0.2 | V | | V <sub>CROSS</sub> | Absolute Crossing Voltage | | 250 | | 550 | mV | | $\Delta V_{ ext{cross}}$ | Total Variation of V <sub>CROSS</sub> over all edges | | | | 140 | mV | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | measured between 0.175 to 0.525 | | 475 | | ps | | $\Delta t_R / \Delta t_F$ | Rise/Fall Time Variation | | | | 125 | ps | | t <sub>RFM</sub> | Rise/Fall Matching | | | | 125 | ps | | odc | Output Duty Cycle | | | 50 | | % | NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. ## PARAMETER MEASUREMENT INFORMATION 3.3V HCSL OUTPUT LOAD AC TEST CIRCUIT - TBD CYCLE-TO-CYCLE JITTER DIFFERENTIAL MEASUREMENT POINTS FOR DUTY CYCLE/PERIOD SE MEASUREMENT POINTS FOR RISE/FALL TIME MATCHING ## PARAMETER MEASUREMENT INFORMATION, CONTINUED #### SE MEASUREMENT POINTS FOR ABSOLUTE CROSS POINT/SWING DIFFERENTIAL MEASUREMENT POINTS FOR RINGBACK SE MEASUREMENT POINTS FOR DELTA CROSS POINT ### APPLICATION INFORMATION #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS871004I-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{DD}},\,V_{\text{DDA}}$ and $V_{\text{DDO}}$ should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $V_{\text{DD}}$ pin and also shows that $V_{\text{DDA}}$ requires that an additional10 $\Omega$ resistor along with a 10µF bypass capacitor be connected to the $V_{\text{DDA}}$ pin. FIGURE 1. POWER SUPPLY FILTERING # RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS INPUTS: #### LVCMOS CONTROL PINS All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### **DIFFERENTIAL OUTPUTS** All unused differential outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{_{DD}}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 2. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\mbox{\tiny SWINIG}}$ and $V_{\mbox{\tiny CMR}}$ must meet the $V_{\mbox{\tiny PP}}$ and $V_{\mbox{\tiny CMR}}$ input requirements. Figures 3A to 3F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. 3<u>.3</u>V CLK FIGURE 3A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY AN IDT OPEN EMITTER HIPERCLOCKS LVHSTL DRIVER Zo = 50 Ohr 3.3V FIGURE 3C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER FIGURE 3E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V HCSL DRIVER FIGURE 3F. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 2.5V SSTL DRIVER #### RECOMMENDED TERMINATION Figure 4A is the recommended termination for applications which require the receiver and driver to be on a separate PCB. All traces should be 50ù impedance. FIGURE 4A. RECOMMENDED TERMINATION Figure 6B is the recommended termination for applications which require a point to point connection and contain the driver and receiver on the same PCB. All traces should all be $50\grave{\textrm{U}}$ impedance. FIGURE 4B. RECOMMENDED TERMINATION ## RELIABILITY INFORMATION Table 6. $\theta_{_{JA}} \text{vs. Air Flow Table for 24 Lead TSSOP}$ $\theta_{_{\mathrm{JA}}}$ by Velocity (Meters per Second) 012.5Multi-Layer PCB, JEDEC Standard Test Boards82.3°C/W78°C/W75.9°C/W #### **TRANSISTOR COUNT** The transistor count for ICS871004I-04 is: 1395 #### PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP TABLE 7. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | | |--------|------------|---------|--| | STWBOL | Minimum | Maximum | | | N | 2 | 4 | | | А | | 1.20 | | | A1 | 0.05 | 0.15 | | | A2 | 0.80 | 1.05 | | | b | 0.19 | 0.30 | | | С | 0.09 | 0.20 | | | D | 7.70 | 7.90 | | | E | 6.40 BASIC | | | | E1 | 4.30 | 4.50 | | | е | 0.65 E | BASIC | | | L | 0.45 | 0.75 | | | α | 0° | 8° | | | aaa | | 0.10 | | Reference Document: JEDEC Publication 95, MO-153 TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |--------------------|---------------|---------------------------|--------------------|---------------| | ICS871004AGI-04 | ICS871004AI04 | 24 Lead TSSOP | tube | -40°C to 85°C | | ICS871004AGI-04T | ICS871004AI04 | 24 Lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS871004AGI-04LF | ICS71004AI04L | 24 Lead "Lead-Free" TSSOP | Tray | -40°C to 85°C | | ICS871004AGI-04LFT | ICS71004AI04L | 24 Lead "Lead-Free" TSSOP | 2500 Tape & Reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. #### DIFFERENTIAL-TO-0.7V DIFFERENTIAL PCI EXPRESS™ JITTER ATTENUATOR ## Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851