# Comlinear® CLC2005 # Dual, Low Cost, +2.7V to 5.5V, 260MHz Rail-to-Rail Amplifier #### **FEATURES** - 260MHz bandwidth - Fully specified at +2.7V and +5V supplies - Output voltage range: 0.036V to 4.953V; $V_s = +5$ ; $R_L = 2k\Omega$ - Input voltage range: -0.3V to +3.8V; V<sub>s</sub> = +5 - 145V/µs slew rate - 4.2mA supply current per amplifier - ±55mA linear output current - ±85mA short circuit current - Directly replaces AD8052 and AD8042 in single supply applications - Pb-free SOIC-8 package #### APPLICATIONS - A/D driver - Active filters - CCD imaging systems - CD/DVD ROM - Coaxial cable drivers - High capacitive load driver - Portable/battery-powered applications - Twisted pair driver - Video driver #### **General Description** The *Comlinear* CLC2005 is a dual, low cost, voltage feedback amplifier. This amplifier is designed to operate on +2.7V,+5V, or ±2.5V supplies. The input voltage range extends 300mV below the negative rail and 1.2V below the positive rail. The CLC2005 offers superior dynamic performance with a 260MHz small signal bandwidth and 145V/µs slew rate. The combination of low power, high output current drive, and rail-to-rail performance make the *Comlinear* CLC2005 well suited for battery-powered communication/computing systems. The combination of low cost and high performance make the *Comlinear* CLC2005 suitable for high volume applications in both consumer and industrial applications such as wireless phones, scanners, and color copiers. ## **Output Swing** ## **Ordering Information** | Part Number | Package | Pb-Free | Operating Temperature Range | Packaging Method | |--------------|---------|---------|-----------------------------|------------------| | CLC2005ISO8 | SOIC-8 | Yes | -40°C to +85°C | Rail | | CLC2005ISO8X | SOIC-8 | Yes | -40°C to +85°C | Reel | Moisture sensitivity level for all parts is MSL-1. ## Pin Configuration ## SOIC-8 ©2004-2009 CADEKA Microcircuits LLC ## Pin Assignments ## SOIC-8 | Pin No. | Pin Name | Description | |---------|-----------------|---------------------------| | 1 | OUT1 | Output, channel 1 | | 2 | -IN1 | Negative input, channel 1 | | 3 | +IN1 | Positive input, channel 1 | | 4 | -V <sub>S</sub> | Negative supply | | 5 | +IN2 | Positive input, channel 2 | | 6 | -IN2 | Negative input, channel 2 | | 7 | OUT2 | Output, channel 2 | | 8 | +V <sub>S</sub> | Positive supply | ## **Absolute Maximum Ratings** The safety of the device is not guaranteed when it is operated above the "Absolute Maximum Ratings". The device should not be operated at these "absolute" limits. Adhere to the "Recommended Operating Conditions" for proper device function. The information contained in the Electrical Characteristics tables and Typical Performance plots reflect the operating conditions noted on the tables and plots. | Parameter | Min | Max | Unit | |---------------------|-----------------------|-----------------------|------| | Supply Voltage | 0 | +6 | V | | Input Voltage Range | -V <sub>S</sub> -0.5V | +V <sub>s</sub> +0.5V | V | ## **Reliability Information** | Parameter | Min | Тур | Max | Unit | |-----------------------------------|-----|-----|-----|------| | Junction Temperature | | | 175 | °C | | Storage Temperature Range | -65 | | 150 | °C | | Lead Temperature (Soldering, 10s) | | | 260 | °C | | Package Thermal Resistance | | | | | | 8-Lead SOIC | | 100 | | °C/W | Notes: Package thermal resistance $(\theta_{1A})$ , JDEC standard, multi-layer test boards, still air. ## **ESD Protection** | Product | SOIC-8 | |----------------------------|--------| | Human Body Model (HBM) | 2.5kV | | Charged Device Model (CDM) | 2kV | ## **Recommended Operating Conditions** | Parameter | Min | Тур | Max | Unit | |-----------------------------|-----|-----|-----|------| | Operating Temperature Range | -40 | | +85 | °C | ©2004-2009 CADEKA Microcircuits LLC ## **Electrical Characteristics** $V_S=+2.7V,\,G=2,\,R_f=2k\Omega,\,R_L=2k\Omega$ to $V_S/2;$ unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|---------------------------------------------|-----------------------------------------|----------|-------------------|-----|--------| | Frequency D | Oomain Response | | | | | | | UGBW | -3dB Bandwidth <sup>(2)</sup> | $G = +1, V_{OUT} = 0.05V_{pp}$ | | 215 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $G = +2, V_{OUT} = 0.2V_{pp}$ | | 85 | | MHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $G = +2$ , $V_{OUT} = 2V_{pp}$ | | 36 | | MHz | | GBWP | Gain Bandwidth Product | | | 86 | | MHz | | Time Domai | n Response | | | | | | | t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time <sup>(2)</sup> | V <sub>OUT</sub> = 0.2V step | | 3.7 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | V <sub>OUT</sub> = 1V step | | 40 | | ns | | OS | Overshoot | V <sub>OUT</sub> = 0.2V step | | 9 | | % | | SR | Slew Rate | 2.7V step, G = -1 | | 130 | | V/µs | | Distortion/N | oise Response | | | | | | | HD2 | 2nd Harmonic Distortion <sup>(2)</sup> | 1V <sub>pp</sub> , 5MHz | | 79 | | dBc | | | | 1V <sub>pp</sub> , 5MHz | | 82 | | dBc | | HD3 | 3rd Harmonic Distortion <sup>(2)</sup> | 1V <sub>pp</sub> , 5MHz | | 77 | | dB | | e <sub>n</sub> | Input Voltage Noise | > 1MHz | | 16 | | nV/√Hz | | i <sub>n</sub> | Input Current Noise | > 1MHz | | 1.3 | | pA/√Hz | | X <sub>TALK</sub> | Crosstalk <sup>(1)</sup> | 10MHz | | 65 | | dB | | DC Performa | ance | ' | 1 | | | | | V <sub>IO</sub> | Input Offset Voltage | | | -1.6 | | mV | | dV <sub>IO</sub> | Average Drift | | | 10 | | μV/°C | | I <sub>b</sub> | Input Bias Current | | | 3 | | μΑ | | dI <sub>b</sub> | Average Drift | | | 7 | | nA/°C | | I <sub>IO</sub> | Input Offset Current | | | 0.1 | | μΑ | | PSRR | Power Supply Rejection Ratio <sup>(1)</sup> | DC | 52 | 57 | | dB | | A <sub>OL</sub> | Open-Loop Gain | | | 75 | | dB | | I <sub>S</sub> | Quiescent Current | Per Amplifier | | 3.9 | | mA | | Input Charac | cteristics | | <u> </u> | | | | | R <sub>IN</sub> | Input Resistance | | | 4.3 | | ΜΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.8 | | pF | | CMIR | Common Mode Input Range | | | -0.3 to 1.5 | | V | | CMRR | Common Mode Rejection Ratio | DC, $V_{cm} = 0V \text{ to } V_s - 1.5$ | | 87 | | dB | | Output Char | | , an 3 | l l | | | | | | | | | 0.023 to | | V | | | | $R_L = 10k\Omega \text{ to } V_s/2$ | | 2.66 | | | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 2k\Omega$ to $V_s/2$ | | 0.025 to<br>2.653 | | V | | | | $R_L = 150\Omega$ to $V_s/2$ | | 0.065 to<br>2.55 | | V | | | | | | ±55 | | mA | | $I_{OUT}$ | Output Current | -40°C to +85°C | | ±50 | | mA | | $I_{SC}$ | Short-Circuit Output Current | - | | ±85 | | mA | | V <sub>s</sub> | Power Supply Operating Range | | 2.5 | 2.7 | 5.5 | V | #### Notes: - 1. 100% tested at 25°C. - 2. $R_f = 1k\Omega$ was used for optimal performance. (For G = +1, $R_f = 0$ ). ©2004-2009 CADEKA Microcircuits LLC ## **Electrical Characteristics** $V_S=5V,\,G=2,\,R_f=2k\Omega,\,R_L=2k\Omega$ to $V_S/2;$ unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|---------------------------------------------|-----------------------------------------------|------|-------------------|-------|--------| | Frequency D | omain Response | <u>'</u> | | | | | | UGBW | -3dB Bandwidth <sup>(2)</sup> | $G = +1$ , $V_{OUT} = 0.05V_{pp}$ | | 260 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $G = +2$ , $V_{OUT} = 0.2V_{pp}$ | | 90 | | MHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $G = +2$ , $V_{OUT} = 2V_{pp}$ | | 40 | | MHz | | GBWP | Gain Bandwidth Product | оо. РР | | 90 | | MHz | | Time Domair | n Response | - | | | | | | t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time <sup>(2)</sup> | V <sub>OUT</sub> = 0.2V step | | 3.6 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | V <sub>OUT</sub> = 2V step | | 40 | | ns | | OS | Overshoot | V <sub>OUT</sub> = 0.2V step | | 7 | | % | | SR | Slew Rate | 5V step, G = -1 | | 145 | | V/µs | | Distortion/No | oise Response | 1, | | | | 71 | | HD2 | 2nd Harmonic Distortion <sup>(2)</sup> | 2V <sub>pp</sub> , 5MHz | | 71 | | dBc | | 1102 | Zita Harmonic Distortion | 2V <sub>pp</sub> , 5MHz | | 78 | | dBc | | HD3 | 3rd Harmonic Distortion <sup>(2)</sup> | 2V <sub>pp</sub> , 5MHz | | 70 | | dB | | | | NTSC (3.85MHz), AC-Coupled, $R_L = 150\Omega$ | | 0.06 | | % | | DG | Differential Gain | NTSC (3.85MHz), DC-Coupled, $R_L = 150\Omega$ | | 0.08 | | % | | | | NTSC (3.85MHz), AC-Coupled, $R_L = 150\Omega$ | | 0.07 | | 0 | | DP | Differential Phase | NTSC (3.85MHz), DC-Coupled, $R_L = 150\Omega$ | | 0.06 | | 0 | | e <sub>n</sub> | Input Voltage Noise | >1MHz | | 16 | | nV/√Hz | | i <sub>n</sub> | Input Current Noise | >1MHz | | 1.3 | | pA/√Hz | | | Crosstalk <sup>(2)</sup> | 10MHz | | | | | | X <sub>TALK</sub> DC Performa | | 101-1112 | | 62 | | dB | | | Input Offset Voltage(1) | | -8 | 1.4 | +8 | mV | | V <sub>IO</sub> | Average Drift | | -0 | 10 | Τ0 | | | dV <sub>IO</sub> | | | 0 | | . 0 | μV/°C | | I <sub>b</sub> | Input Bias Current(1) | | -8 | 3 | +8 | μA | | dI <sub>b</sub> | Average Drift | | 0.0 | 7 | | nA/°C | | I <sub>IO</sub> | Input Offset Current(1) | P.C. | -0.8 | 0.1 | +0.8 | μA | | PSRR | Power Supply Rejection Ratio <sup>(1)</sup> | DC | 52 | 57 | | dB | | A <sub>OL</sub> | Open-Loop Gain <sup>(1)</sup> | | 68 | 78 | | dB | | I <sub>S</sub> | Quiescent Current(1) | Per Amplifier | | 4.2 | 5.2 | mA | | Input Charac | | | | | | | | R <sub>IN</sub> | Input Resistance | | | 4.3 | | ΜΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.8 | | pF | | CMIR | Common Mode Input Range | | | -0.3 to 3.8 | | V | | CMRR | Common Mode Rejection Ratio <sup>(1)</sup> | DC, $V_{cm} = 0V$ to $V_s - 1.5$ | 72 | 87 | | dB | | Output Chara | acteristics | | | | | | | | | $R_L = 10k\Omega$ to $V_s/2$ | | 0.027 to<br>4.97 | | V | | $V_{OUT}$ | Output Voltage Swing | $R_L = 2k\Omega$ to $V_s/2$ | | 0.036 to<br>4.953 | | V | | | | $R_{L} = 150\Omega \text{ to V}_{s}/2^{(1)}$ | 0.3 | 0.12 to<br>4.8 | 4.625 | V | | т | Output Current | | | ±55 | | mA | | $I_{OUT}$ | Output Current | -40°C to +85°C | | ±50 | | mA | | $I_{SC}$ | Short-Circuit Output Current | | | ±85 | | mA | | V <sub>s</sub> | Power Supply Operating Range | | 2.5 | 5 | 5.5 | V | #### Notes: <sup>1. 100%</sup> tested at 25°C. <sup>2.</sup> $R_f = 1k\Omega$ was used for optimal performance. (For G = +1, $R_f = 0$ ). $V_s = +5V$ , G = 2, $R_f = 2k\Omega$ , $R_L = 2k\Omega$ to $V_s/2$ ; unless otherwise noted. Non-Inverting Frequency Response $V_s = +5V$ Non-Inverting Frequency Response $V_s = +2.7V$ Frequency Response vs. C<sub>L</sub> Inverting Frequency Response $V_s = +5V$ Inverting Frequency Response $V_s = +2.7V$ Large Signal Frequency Response $V_s = +5V$ , G = 2, $R_f = 2k\Omega$ , $R_L = 2k\Omega$ to $V_s/2$ ; unless otherwise noted. Input Voltage Noise 2nd & 3rd Harmonic Distortion; $V_s = +5V$ 2nd & 3rd Harmonic Distortion; $V_s = +2.7V$ 2nd Harmonic Distortion vs. Vo 3rd Harmonic Distortion vs. Vo $V_s = +5V$ , G = 2, $R_f = 2k\Omega$ , $R_L = 2k\Omega$ to $V_s/2$ ; unless otherwise noted. Small Signal Pulse Response $V_s = +5V$ Small Signal Pulse Response $V_s = +2.7V$ $V_{s}=+5V$ , G=2, $R_{f}=2k\Omega$ , $R_{L}=2k\Omega$ to $V_{s}/2$ ; unless otherwise noted. Large Signal Pulse Response $V_s = +5V$ **Output Swing** Channel Matching $V_s = +5V$ ## **General Description** The CLC2005 is a single supply, general purpose, voltage-feedback amplifier fabricated on a complementary bipolar process using a patent pending topography. It features a rail-to-rail output stage and is unity gain stable. Both gain bandwidth and slew rate are insensitive to temperature. The common mode input range extends to 300mV below ground and to 1.2V below $V_{\text{S}}$ . Exceeding these values will not cause phase reversal. However, if the input voltage exceeds the rails by more than 0.5V, the input ESD devices will begin to conduct. The output will stay at the rail during this overdrive condition. The design uses a Darlington output stage. The output stage is short circuit protected and offers "soft" saturation protection that improves recovery time. The typical circuit schematic is shown in Figure 1. Figure 1: Typical Configuration At non-inverting gains other than G=+1, keep $R_g$ below $1k\Omega$ to minimize peaking; thus, for optimum response at a gain of +2, a feedback resistor of $1k\Omega$ is recommended. Figure 2 illustrates the CLC2005 frequency response with both $1k\Omega$ and $2k\Omega$ feedback resistors. Figure 2: Frequency Response vs. Rf ## **Power Dissipation** The maximum internal power dissipation allowed is directly related to the maximum junction temperature. If the maximum junction temperature exceeds 150°C, some reliability degradation will occur. If the maximum junction temperature exceeds 175°C for an extended time, device failure may occur. The CLC2005 is short circuit protected. However, this may not guarantee that the maximum junction temperature $(+150^{\circ}\text{C})$ is not exceeded under all conditions. Follow the maximum power derating curves shown in Figure 3 to ensure proper operation. Figure 3: Power Derating Curves ## Overdrive Recovery For an amplifier, an overdrive condition occurs when the output and/or input ranges are exceeded. The recovery time varies based on whether the input or output is overdriven and by how much the ranges are exceeded. The CLC2005 will typically recover in less than 20ns from an overdrive condition. Figure 4 shows the CLC2005 in an overdriven condition. Figure 4: Overdrive Recovery ## **Driving Capacitive Loads** The *Frequency Response vs.* $C_L$ plot on page 6, illustrates the response of the CLC2005. A small series resistance (R<sub>s</sub>) at the output of the amplifier, illustrated in Figure 5, will improve stability and settling performance. R<sub>s</sub> values in the *Frequency Response vs.* $C_L$ plot were chosen to achieve maximum bandwidth with less than 1dB of peaking. For maximum flatness, use a larger R<sub>s</sub>. Figure 5: Typical Topology for driving a capacitive load ## **Layout Considerations** General layout and supply bypassing play major roles in high frequency performance. Cadeka has evaluation boards to use as a guide for high frequency layout and to aid in device testing and characterization. Follow the steps below as a basis for high frequency layout: - Include 6.8µF and 0.1µF ceramic capacitors - Place the 6.8µF capacitor within 0.75 inches of the power pin - Place the 0.1µF capacitor within 0.1 inches of the power pin - Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance - Minimize all trace lengths to reduce series inductances Refer to the evaluation board layouts shown in Figure 7 for more information. When evaluating only one channel, complete the following on the unused channel: - 1. Ground the non-inverting input. - 2. Short the output to the inverting input. #### **Evaluation Board Information** The following evaluation boards are available to aid in the testing and layout of this device: | Eval Board | Description | Products | |------------|------------------------------------------|------------| | CEB006 | Dual Channel, Dual Supply<br>8 lead SOIC | CLC2005SO8 | Evaluation board schematics and layouts are shown in Figure 6 and Figure 7. The CEB006 evaluation board is built for dual supply operation. Follow these steps to use the board in a single supply application: - 1. Short -V<sub>s</sub> to ground. - 2. Use C3 and C4, if the -V<sub>s</sub> pin of the CLC2005 is not directly connected to the ground plane. Figure 6: Evaluation Board Schematic ## CLC2005 Evaluation Board Layout Figure 7a: CEB006 (Top) Figure 7b: CEB006 (Bottom) #### **Mechanical Dimensions** #### SOIC-8 Package | SOIC-8 | | | | | |------------|------------|--------|--|--| | SYMBOL | MIN | MAX | | | | А | 0.054 | 0.068 | | | | A1 | 0.004 | 0.0098 | | | | В | 0.014 | 0.019 | | | | D | 0.189 | 0.196 | | | | Е | 0.150 | 0.157 | | | | Н | 0.229 | 0.244 | | | | е | 0.050 | ) BSC | | | | С | 0.0075 | 0.0098 | | | | L | 0.016 | 0.034 | | | | Χ | 0.0215 Ref | | | | | $\theta_1$ | 0° | 8° | | | | θ2 | 7° I | BSC | | | #### NOTE: - 1. All dimensions are in inches. - Lead coplanarity should be 0" to 0.004" max. - 3. Package surface finishing: VDI 24~274. All dimension excluding mold flashes. - The lead width, B to be determined at 0.0075" from the lead tip. #### For additional information regarding our products, please visit CADEKA at: cadeka.com CADEKA Headquarters Loveland, Colorado T: 970.663.5452 T: 877.663.5452 (toll free) CADEKA, the CADEKA logo design, Comlinear, and the Comlinear logo design are trademarks or registered trademarks of CADEKA Microcircuits LLC. All other brand and product names may be trademarks of their respective companies. CADEKA reserves the right to make changes to any products and services herein at any time without notice. CADEKA does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by CADEKA; nor does the purchase, lease, or use of a product or service from CADEKA convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of CADEKA or of third parties.