

# P1817A/B

#### rev 1.1

#### Low-Power Mobile VGA EMI Reduction IC

#### Features

- FCC approved method of EMI attenuation.
- Generates a low EMI spread spectrum clock of the input frequency.
- Optimized for frequency range from 60 to 175MHz.
- Internal loop filter minimizes external components and board space.
- Four selectable spread ranges.
- Low inherent cycle-to-cycle jitter.
- 3.3V operating voltage range.
- TTL or CMOS compatible inputs and outputs.
- Ultra-low power CMOS design.
- 3.17mA @3.3V, 10MHz | 6.20mA @5.0V, 10MHz
- 4.28mA @3.3V, 14MHz | 7.50mA @5.0V, 14MHz
- 5.50mA @3.3V, 20MHz | 9.50mA @5.0V, 20MHz
- Supports notebook VGA and other LCD timing controller applications.
- SSON/SBM pin for Spread Spectrum On/Off and Standby Mode controls.
- Available in 8-pin SOIC and TSSOP.

#### **Product Description**

The P1817 is a versatile spread spectrum frequency modulator designed specifically for input clock frequencies. The P1817 reduces electromagnetic interference (EMI) at the clock source, allowing system wide reduction of EMI of

down stream clock and data dependent signals. The P1817 allows significant system cost savings by reducing the number of circuit board layers ferrite beads, shielding and other passive components that are traditionally required to pass EMI regulations.

The P1817 modulates the output of a single PLL in order to "spread" the bandwidth of a synthesized clock, and more importantly, decreases the peak amplitudes of its harmonics. This results in significantly lower system EMI compared to the typical narrow band signal produced by oscillators and most frequency generators. Lowering EMI by increasing a signal's bandwidth is called 'spread spectrum clock generation'.

The P1817 uses the most efficient and optimized modulation profile approved by the FCC and is implemented in a proprietary all digital method.

#### Applications

The P1817 is targeted towards notebook LCD displays, and other displays using an LVDS interface, PC peripheral devices, and embedded systems.



**PulseCore Semiconductor Corporation** 

1715 S. Bascom Ave Suite 200, Campbell, CA 95008 • Tel: 408-879-9077 • Fax: 408-879-9018 www.pulsecoresemi.com

Notice: The information in this document is subject to change without notice.



P1817A/B

### rev 1.1

## **Pin Configuration**



# Pin Description

| Pin# | Pin Name | Туре | Description                                                                                                                                                                                           |
|------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | CLKIN    | I    | Connect to externally generated clock signal. To put the part into standby mode, disable the input clock signal to this pin and pull SSON/SBM (pin 5) low. <i>Refer Standby Mode Selection Table.</i> |
| 2    | VSS      | Р    | Ground Connection. Connect to system ground.                                                                                                                                                          |
| 3    | SR0      | I    | Digital logic input used to select Spreading Range. <i>Refer Spread Spectrum Selection Table</i> . This pin has an internal pull-up resistor.                                                         |
| 4    | SSON/SBM | I    | Spread Spectrum On/Off and standby mode control. <i>Refer Standby Mode Selection Table</i> . This pin has an internal pull-up resistor.                                                               |
| 5    | ModOUT   | 0    | Spread spectrum clock output or Reference output. <i>Refer Standby Mode Selection Table.</i>                                                                                                          |
| 6    | REF      | 0    | Reference Output.                                                                                                                                                                                     |
| 7    | VDD      | Р    | Connect to +3.3V or 5.0V.                                                                                                                                                                             |
| 8    | XOUT     | 0    | Connect to crystal. No connect if externally generated clock signal is used.                                                                                                                          |



# P1817A/B

### rev 1.1

## **Standby Mode Selection**

| CLKIN    | SSON/SBM | Spread<br>Spectrum | ModOUT    | PLL          | Mode         |
|----------|----------|--------------------|-----------|--------------|--------------|
| Disabled | 0        | N/A                | Disabled  | Disabled     | Standby      |
| Disabled | 1        | N/A                | Disabled  | Free Running | Free Running |
| Enabled  | 0        | Off                | Reference | Disabled     | Buffer out   |
| Enabled  | 1        | On                 | Normal    | Normal       | Normal       |

## Spread Range Selection, VDD = 5V

| SR1 | SR0 | Spreading Range | Modulation Rate                   |
|-----|-----|-----------------|-----------------------------------|
| 0   | 0   | ± 1.50%         | (F <sub>IN</sub> /80) * 34.72 KHz |
| 0   | 0   |                 | *                                 |
| 0   | 1   | ± 2.50%         | (F <sub>IN</sub> /80) * 34.72 KHz |
| 1   | 0   | ± 0.50%         | (F <sub>IN</sub> /80) * 34.72 KHz |
| 1   | 1   | ± 1.00%         | (F <sub>IN</sub> /80) * 34.72 KHz |



P1817A/B

rev 1.1

#### Schematic for Notebook VGA Application



Note: To set the P1817 to standby mode, disable the input clock (pin 1 CLKIN) and pull SSON (pin 5) low. *Refer Standby Mode Selection Table.* 



### rev 1.1

## **Absolute Maximum Ratings**

| Symbol                           | Parameter                                                                 | Rating                         | Unit                              |  |  |
|----------------------------------|---------------------------------------------------------------------------|--------------------------------|-----------------------------------|--|--|
| VDD, V <sub>IN</sub>             | Voltage on any pin with respect to GND                                    | -0.5 to +4.6                   | V                                 |  |  |
| T <sub>STG</sub>                 | Storage temperature                                                       | -65 to +125                    | °C                                |  |  |
| T <sub>A</sub>                   | Operating temperature                                                     | 0 to 70                        | °C                                |  |  |
| $T_DV$                           | Static Discharge Voltage<br>(As per JEDEC STD22- A114-B)                  | 2                              | KV                                |  |  |
| Note: These are s<br>reliability | tress ratings only and functional operation is not implied. Exposure to a | absolute maximum ratings for e | xtended periods may affect device |  |  |
| DC Electrical Characteristics    |                                                                           |                                |                                   |  |  |

#### **DC Electrical Characteristics**

| Symbol           | Parameter                                                             | Min       | Тур  | Max       | Unit |
|------------------|-----------------------------------------------------------------------|-----------|------|-----------|------|
| V <sub>IL</sub>  | Input low voltage                                                     | GND – 0.3 |      | 0.8       | V    |
| V <sub>IH</sub>  | Input high voltage                                                    | 2.0       | -    | VDD + 0.3 | V    |
| IIL              | Input low current (pull-up resistors on inputs SR0, SR1 and SSON/SBM) |           | -    | -35       | μA   |
| I <sub>IH</sub>  | Input high current                                                    | -         | -    | 35        | μA   |
| I <sub>XOL</sub> | X <sub>OUT</sub> output low current @ 0.4V, VDD = 3.3V                | -         | 3    | -         | mA   |
| I <sub>XOH</sub> | $X_{OUT}$ output high current @ 2.5V, VDD = 3.3V                      | -         | 3    | -         | mA   |
| V <sub>OL</sub>  | Output low voltage VDD = $3.3V$ , $I_{OL} = 20mA$                     | -         | -    | 0.4       | V    |
| V <sub>OH</sub>  | Output high voltage VDD = 3.3V, I <sub>OH</sub> = 20mA                | 2.5       | -    | -         | V    |
| Icc              | Dynamic supply current normal mode<br>3.3V and 10pF loading           | 8.46      | 12   | 17.78     | mA   |
| I <sub>DD</sub>  | Static supply current standby mode                                    | -         | 0.6  | -         | mA   |
| VDD              | Operating voltage                                                     | 2.7       | 3.3  | 3.7       | V    |
| t <sub>ON</sub>  | Power up time (first locked clock cycle after power up)               | -         | 0.18 | -         | mS   |
| Z <sub>OUT</sub> | Clock output impedance                                                | -         | 50   | -         | Ω    |



# P1817A/B

# rev 1.1

## **AC Electrical Characteristics**

| Symbol                                                                           | Parameter                                    | Min | Тур | Max | Unit |  |  |
|----------------------------------------------------------------------------------|----------------------------------------------|-----|-----|-----|------|--|--|
| f <sub>IN</sub>                                                                  | Input frequency                              | 60  | -   | 175 | MHz  |  |  |
| fout                                                                             | Output frequency                             | 60  | -   | 175 | MHz  |  |  |
| t <sub>LH</sub> *                                                                | Output rise time<br>Measured at 0.8V to 2.0V | 0.7 | 0.9 | 1.1 | nS   |  |  |
| t <sub>HL</sub> *                                                                | Output fall time<br>Measured at 0.8V to 2.0V | 0.6 | 0.8 | 1.0 | nS   |  |  |
| t <sub>JC</sub>                                                                  | Jitter (cycle to cycle)                      | -   |     | 360 | pS   |  |  |
| t <sub>D</sub>                                                                   | Output duty cycle                            | 45  | 50  | 55  | %    |  |  |
| *t <sub>LH</sub> and t <sub>HL</sub> are measured into a capacitive load of 15pF |                                              |     |     |     |      |  |  |



rev 1.1

# Package Information

### 8-lead (150-mil) SOIC Package



|        | Dimensions         |       |             |      |  |
|--------|--------------------|-------|-------------|------|--|
| Symbol | Inches             |       | Millimeters |      |  |
|        | Min                | Мах   | Min         | Мах  |  |
| A1     | 0.004              | 0.010 | 0.10        | 0.25 |  |
| A      | 0.053              | 0.069 | 1.35        | 1.75 |  |
| A2     | 0.049              | 0.059 | 1.25        | 1.50 |  |
| В      | 0.012              | 0.020 | 0.31        | 0.51 |  |
| C      | 0.007              | 0.010 | 0.18        | 0.25 |  |
| D      | 0.193              | BSC   | 4.90 BSC    |      |  |
| E      | 0.154              | BSC   | 3.91 BSC    |      |  |
| e      | 0.050              | BSC   | 1.27 BSC    |      |  |
| Н      | 0.236 BSC 6.00 BSC |       | BSC         |      |  |
| L      | 0.016              | 0.050 | 0.41        | 1.27 |  |
| θ      | 0°                 | 8°    | 0°          | 8°   |  |

# Low-Power Mobile VGA EMI Reduction IC

P1817A/B



rev 1.1

# 8-lead Thin Shrunk Small Outline Package (4.40-MM Body)



|         | Dimensions |       |             |      |  |
|---------|------------|-------|-------------|------|--|
| Symbol  | Inches     |       | Millimeters |      |  |
|         | Min        | Мах   | Min         | Max  |  |
| А       |            | 0.043 |             | 1.10 |  |
| A1      | 0.002      | 0.006 | 0.05        | 0.15 |  |
| A2      | 0.033      | 0.037 | 0.85        | 0.95 |  |
| в       | 0.008      | 0.012 | 0.19        | 0.30 |  |
| c       | 0.004      | 0.008 | 0.09        | 0.20 |  |
| D       | 0.114      | 0.122 | 2.90        | 3.10 |  |
| E       | 0.169      | 0.177 | 4.30        | 4.50 |  |
| e 0.026 |            | BSC   | 0.65 BSC    |      |  |
| Н       | 0.252      | BSC   | 6.40        | BSC  |  |
| L       | 0.020      | 0.028 | 0.50        | 0.70 |  |
| θ       | 0°         | 8°    | 0°          | 8°   |  |



# P1817A/B

rev 1.1

### **Ordering Codes**

| Part Number  | Marking | Package Type               | Pb Free | Temperature |
|--------------|---------|----------------------------|---------|-------------|
| P1817A-08ST  | P1817A  | 8-pin SOIC, tube           | No      | Commercial  |
| P1817AF-08SR | P1817AF | 8-pin SOIC, tape & reel    | Yes     | Commercial  |
| I1817A-08TT  | P1817A  | 8-pin TSSOP, tube          | No      | Industrial  |
| I1817AF-08TR | P1817BF | 8-pin TSSOP, tape and reel | Yes     | Industrial  |

#### **Device Ordering Information**





rev 1.1



PulseCore Semiconductor Corporation 1715 S. Bascom Ave Suite 200 Campbell, CA 95008 Tel: 408-879-9077 Fax: 408-879-9018 www.pulsecoresemi.com Copyright © PulseCore Semiconductor All Rights Reserved Preliminary Information Part Number: P1817 Document Version: v1.1

Note: This product utilizes US Patent # 6,646,463 Impedance Emulator Patent issued to PulseCore Semiconductor, dated 11-11-2003

© Copyright 2007 PulseCore Semiconductor Corporation. All rights reserved. Our logo and name are trademarks or registered trademarks of PulseCore Semiconductor. All other brand and product names may be the trademarks of their respective companies. PulseCore reserves the right to make changes to this document and its products at any time without notice. PulseCore assumes no responsibility for any errors that may appear in this document. The data contained herein represents PulseCore's best data and/or estimates at the time of issuance. PulseCore reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. PulseCore does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of PulseCore products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in PulseCore's Terms and Conditions of Sale (which are available from PulseCore). All sales of PulseCore products are made exclusively according to PulseCore's Terms and Conditions of Sale. The purchase of products from PulseCore does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of PulseCore or third parties. PulseCore does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of PulseCore products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify PulseCore against all claims arising from such use.