

# 200mA, Dual Channel Ultra-Fast CMOS LDO Regulator

#### **General Description**

The LP2203 is a dual channel, low noise, and low dropout regulator sourcing up to 250mA at each channel. The range of output voltage is from 1.2V to 3.6V by operating from 2.5V to 5.5V input.

LP2203 offers 2% accuracy, extremely low dropout voltage (80mV @ 150mA), and extremely low ground current, only 25µA per LDO. The shutdown current is near zero current which is suitable for battery-power devices. Other features include current limiting, over temperature, output short circuit protection.

LP2203 can operate stably with very small ceramic output capacitors, reducing required board space and component cost. LP2203 is available in fixed output voltages in the USP-6 package.

# **Ordering Information**



#### **Typical Application Circuit**



#### **Features**

- ♦ Wide Operating Voltage Ranges : 2.5V to 5.5V.
- Low-Noise for RF Application
- High PSRR 65dB at 1kHz
- No Noise Bypass Capacitor Required
- Fast Response in Line/Load Transient
- TTL-Logic-Controlled Shutdown Input
- Dual LDO Outputs (200mA/200mA)
- High Output Accuracy 2%
- Ultra-low Quiescent Current 27uA
- Thermal Shutdown Protection
- Tiny USP-6 Package
- RoHS Compliant and 100% Lead (Pb)-Free

#### **Applications**

- ♦ CDMA/GSM Cellular Handsets
- ♦ Smart mobile phone
- ♦ Battery-Powered Equipment
- ♦ DSC Sensor
- ♦ Wireless Card

## **Pin Configurations**



USP-6(Top View)

## **Marking Information**

Please see website.



## **Functional Pin Description**

| Pin No. | Pin Name | Pin Function               |  |  |
|---------|----------|----------------------------|--|--|
| 1       | EN2      | Chip Enable2 (Active High) |  |  |
| 2       | VIN      | Supply Input               |  |  |
| 3       | EN1      | Chip Enable1 (Active High) |  |  |
| 4       | GND      | Common Ground              |  |  |
| 5       | VOUT1    | Channel 1 Output Voltage   |  |  |
| 6       | VOUT2    | Channel2 Output Voltage    |  |  |

# **Function Block Diagram**





# **Absolute Maximum Ratings**

| Supply Input Voltage                          | 6V             |
|-----------------------------------------------|----------------|
| Power Dissipation, PD (a) $TA = 25^{\circ}$ C |                |
| USP-6                                         | 455mW          |
| Package Thermal Resistance                    |                |
| USP-6, 0JA                                    | 220°C/W        |
| Lead Temperature (Soldering, 10 sec.)         | 260°C          |
| Storage Temperature Range                     | −65°C to 150°C |
| ESD Susceptibility                            |                |
| HBM (Human Body Mode)                         | 2kV            |
| MM(Machine-Mode)                              | 200V           |
| Recommended Operating Conditions              |                |
| Operation Junction Temperature Range          |                |
| Operation Ambient TemperatureRange            |                |

# **Electrical Characteristics**

| <b>.</b>                     |          |        | . /                    | 5° C, unless otherwise speci | ,   | -    |       |    |
|------------------------------|----------|--------|------------------------|------------------------------|-----|------|-------|----|
| Parameter                    |          | Symbol | Test Conditions        | Min                          | Тур | Max  | Units |    |
| Output Voltage Accuracy      |          | Δνουτ  | IOUT = 1mA             | -2                           |     | +2   | %     |    |
| Maximum outpu                | t Currer | nt     | Imax                   | Continuous                   | 200 | 250  |       | mA |
| Current Limit                |          |        | ILIM                   | $RLOAD = 1\Omega$            | 360 | 400  | 700   | mA |
| Quiescent Current            |          |        | IQ                     | VEN ≥ 1.2V, IOUT = 0mA       |     | 75   | 110   | μA |
| Dropout Voltage              |          | VDROP  | IOUT = 30mA, VOUT >    |                              |     | 45   |       |    |
|                              |          |        | 2.8V                   |                              | 30  | 45   |       |    |
|                              |          |        | IOUT = 150mA, VOUT >   |                              |     | 450  | mV    |    |
|                              |          |        | 2.8V                   |                              | 80  | 150  |       |    |
|                              |          |        | VIN = (VOUT + 1V) to   |                              |     |      | 0/    |    |
| Line Regulation              |          |        | ΔVLINE                 | 5.5V, IOUT = 1mA             |     |      | 0.3 % | %  |
| Load Degulation              |          | ΔLOAD  | 1mA < IOUT < 300mA     |                              |     | 0.6  | %     |    |
| Load Regulation              |          |        |                        |                              |     | 0.0  | 70    |    |
| Standby Current              |          |        | ISTBY                  | VEN = GND, Shutdown          |     | 0.01 | 1     | μA |
| EN Input Bias Current        |          |        | IIBSD                  | VEN = GND or VIN             |     | 0    | 100   | nA |
|                              | Logic-   | Low    | VIL                    | VIN = 3V to 5.5V,            |     |      | 0.4   | V  |
| EN Threshold                 | Voltag   | le     | VIL                    | Shutdown                     |     |      |       |    |
|                              | Logic-   | High   |                        | VIN = 3V to 5.5V,            |     |      | V     |    |
|                              | Voltag   | e      | VIH                    | Start-Up                     | 1.2 |      |       |    |
| Output Noise Voltage         |          |        | 10Hz to 100kHz, IOUT = |                              | 400 |      | uVRMS |    |
|                              |          |        | 200mA COUT = 1µF       |                              | 100 |      |       |    |
| Power Supply f = 100Hz       |          | PSRR   |                        |                              | -75 |      |       |    |
| f = 10kHz                    |          |        | COUT = 1µF,            |                              | 0.5 |      | dB    |    |
| Rejection Rate               |          |        |                        | IOUT = 10mA                  | -65 |      |       |    |
| Thermal Shutdown Temperature |          |        | TSD                    |                              |     | 165  |       | °C |

(VIN = VOUT + 1V, CIN = COUT =  $1\mu$ F, TA = 25° C, unless otherwise specified)



### **Typical Operating Characteristics**

















### Preliminary Datasheet

### LP2203



#### Load Transient Response



Time (500µs/Div)











#### **Preliminary** Datasheet

#### LP2203

#### **Applications Information**

Like any low-dropout regulator, the external capacitors used with the LP2203 must be carefully selected for regulator stability and performance. Using a capacitor whose value is >  $1\mu$ F on the LP2203 input and the amount of capacitance can be increased without limit. The input capacitor must be located a distance of not more than 0.5 inch from the input pin of the IC and returned to a clean analog ground. Any good quality ceramic or tantalum can be used for this capacitor. The capacitor with larger value and lower ESR (equivalent series resistance) provides better PSRR and line-transient response. The output capacitor must meet both requirements for minimum amount of capacitance and ESR in all LDOs application. The LP2203 is designed specifically to work with low ESR ceramic output capacitor in space-saving and performance consideration. Using a ceramic capacitor whose value is at least 1µF with ESR is >  $25m\Omega$  on the LP2203 output ensures stability. The LP2203 still works well with output capacitor of other types due to the wide stable ESR range. Figure 1 shows the curves of allowable ESR range as a function of load current for various output capacitor values. Output capacitor of larger capacitance can reduce noise and improve load transient response, stability, and PSRR. The output capacitor should be located not more than 0.5 inch from the VOUT pin of the LP2203 and returned to a clean analog ground.



The LP2203 features an LDO regulator enable/disable function. To assure the LDO regulator will switch on, the EN turn on control level must be greater than 1.2 volts. The LDO regulator will go into the shutdown mode when the voltage on the EN pin falls below 0.4 volts. For to protecting the system, the LP2203 have a quick-discharge function. If the enable function is not needed in a specific application, it may be tied to VIN to keep the LDO regulator in a continuously on state.

#### **Thermal Considerations**

Thermal protection limits power dissipation in LP2203. When the operation junction temperature exceeds 165°C, the OTP circuit starts the thermal shutdown function turn the pass element off. The pass element turn on again after the junction temperature cools by 30°C. For continue operation, do not exceed absolute maximum operation junction temperature 125°C.

The power dissipation definition in device is :

 $PD = (VIN-VOUT) \times IOUT + VIN \times IQ$ 

The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient.

The maximum power dissipation can be calculated by following formula :

 $\label{eq:pd} PD(MAX) = (\ TJ(MAX) - TA \ ) \ / \theta JA$  Where TJ(MAX) is the maximum operation junction



# **Preliminary Datasheet**

temperature 125°C, TA is the ambient temperature and the  $\theta$ JA is the junction to ambient thermal resistance. For recommended operating conditions specification of LP2203, where TJ(MAX) is the maximum junction temperature of the die (125°C) and TA is the maximum ambient temperature. The junction to ambient thermal resistance ( $\theta$ JA is layout dependent) for USP-6 package is 250°C/W.

 $PD(MAX) = (125^{\circ}C-25^{\circ}C) / 250 = 400mW (USP-6)$  $PD(MAX) = (125^{\circ}C-25^{\circ}C) / 165 = 606mW$ 

The maximum power dissipation depends on operating ambient temperature for fixed TJ(MAX) and thermal resistance  $\theta$ JA.



# **Packaging Information**





| SYMBOLS | MILLIN | IETERS | INCHES |       |  |
|---------|--------|--------|--------|-------|--|
| SIMBOLS | MIN.   | MAX.   | MIN.   | MAX.  |  |
| A       | 0.70   | 0.80   | 0.028  | 0.031 |  |
| A1      | 0.00   | 0.05   | 0.000  | 0.002 |  |
| b       | 0.10   | 0.30   | 0.004  | 0.012 |  |
| b1      | 0.20   | 0.40   | 0.008  | 0.016 |  |
| D       | 1.70   | 1.90   | 0.067  | 0.075 |  |
| D1      | 1.50   |        | 0.059  |       |  |
| E       | 1.90   | 2.10   | 0.075  | 0.083 |  |
| E1      | 0.90   |        | 0.035  |       |  |
| e       | 0.50   |        | 0.020  |       |  |
| L       | 0.15   | 0.35   | 0.006  | 0.014 |  |