5-channel 3-LD Driver for Optical Disk Drive

## CXA2765ER

## Description

The CXA2765ER is a laser driver IC that can drive optical disk lasers capable of writing the three formats of CD, DVD and BD.
(Applications: Writable 3-wavelength optical disk drive)

## Features

- Supports power save mode with register setting LDOFF
- LD drivers
- Three LD drivers for CD, DVD and BD
- Maximum driving current
- OUTBD: Total $=450 \mathrm{~mA}$ (Each channel: $150 \mathrm{~mA}, 200 \mathrm{~mA}, 150 \mathrm{~mA}, 50 \mathrm{~mA}, 150 \mathrm{~mA}$ )
- OUT1, OUT2: Total $=800 \mathrm{~mA}$ (Each channel: $180 \mathrm{~mA}, 400 \mathrm{~mA}, 300 \mathrm{~mA}, 150 \mathrm{~mA}, 180 \mathrm{~mA}$ )
- Driver current noise: $0.4 \mathrm{nA} / \sqrt{\mathrm{Hz}}$ (Read)
- 5-channel control allows generation of a 5-value recording waveform
- Register setting of high-frequency modulator (HFM) frequency and amplitude
- Frequency: 200 MHz to $600 \mathrm{MHz}, 8$ bits
- Amplitude: 0mAp-p to $100 \mathrm{mAp}-\mathrm{p}, 8$ bits
- IOP monitor using the VIOPMON pin (BD only)
- VOP monitor using the VIOPMON pin
- Register setting of HFM spectrum diffusion function (Modulation frequency: 2 bits, diffusion frequency: 2 bits)


## Package

32-pin VQFN (Plastic)

## Structure

смOS IC

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

## Absolute Maximum Ratings

| - Supply voltage | Vcc | 6 | V |  |
| :--- | :--- | :---: | :---: | :--- |
|  | Vcc_LDR | 6 | V |  |
|  | Vcc_LDB | 10.0 | V | (When BD_LD is OFF) |
| - Storage temperature | Tstg | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |  |
| - Junction temperature | Tjmax | 150 | ${ }^{\circ} \mathrm{C}$ |  |
| - OUTBD pin voltage | OUTBD_OFF | $<7$ | V | (When BD_LD is OFF) |

## Operating Conditions

- Supply voltage
Vcc
Vcc_LDR
Vcc_LDB
- Operating temperature

Topr

- OUTBD pin voltage OUTBD_ON $-10 \leq \mathrm{Topr} \leq 150-\Delta \mathrm{Tj}$
${ }^{\circ} \mathrm{C}$
< 5
V (When BD_LD is ON)

Block Diagram and Pin Configuration


## Pin Description

| $\begin{array}{\|l\|} \hline \text { Pin } \\ \text { No. } \end{array}$ | Symbol | I/O | Pin voltage <br> [V] | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Vcc | - | 4.5 to 6.0 | - | Supply voltage for input signal, bias and timing blocks |
| 2 | OUTEN2 | 1 | - |  | IIN2 setting current control signal input (positive logic): LVDS/CMOS Fix to GND when not used. |
| 3 | xOUTEN2 | 1 | - |  | IIN2 setting current control signal input (negative logic): LVDS Not used in single input mode. Fix to Vcc when not used |
| 4 | OUTEN3 | 1 | - |  | IIN3 setting current control signal input (positive logic): LVDS/CMOS Fix to GND when not used. |
| 5 | xOUTEN3 | 1 | - |  | IIN3 setting current control signal input (negative logic): LVDS Not used in single input mode. Fix to Vcc when not used. |
| 6 | OUTEN4 | 1 | - |  | IIN4 setting current control signal input (positive logic): LVDS/CMOS Fix to GND when not used. |
| 7 | xOUTEN4 | 1 | - |  | IIN4 setting current control signal input (negative logic): LVDS Not used in single input mode. Fix to Vcc when not used. |
| 8 | OUTEN5 | 1 | - |  | IIN5 setting current control signal input (positive logic): LVDS/CMOS Fix to GND when not used. |
| 9 | xOUTEN5 | 1 | - |  | IIN5 setting current control signal input (negative logic): LVDS Not used in single input mode. Fix to Vcc when not used. |
| 10 | OSCEN | 1 | - |  | HFM control signal input (positive logic): LVDS <br> Not used in single input mode. <br> Fix to GND when not used. |
| 11 | xOSCEN | 1 | - |  | HFM control signal input (negative logic): LVDS/CMOS Fix to Vcc when not used. |
| 12 | RDIS | 1 | - |  | IINR setting current control signal input (negative logic) (with pull-up resistor) |


| Pin No. | Symbol | I/O | Pin voltage [V] | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 13 | GND2 | - | - | - | Timing block GND |
| 14 | VD3 | - | 3.3 |  | Voltage decoupling for serial register circuit <br> (Connect to GND through $0.1 \mu \mathrm{~F}$.) |
| 15 | SDIO | I/O | - |  | Serial register data I/O |
| 16 | SCLK | 1 | - |  | Serial register clock input (with pull-down resistor) |
| 17 | SEN | 1 | - |  | Serial register chip select input (with pull-down resistor) |
| 18 | LDEN | 1 | - |  | LDEN control (with pull-down resistor) <br> High: LD enabled <br> Low: Power save |


| $\begin{aligned} & \hline \text { Pin } \\ & \text { No. } \end{aligned}$ | Symbol | I/O | Pin voltage [V] | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 19 | OUT1 | 0 | - |  | Laser driving output 1 |
| 20 | Vcc_LDR | - | 4.5 to 6.0 |  | Supply voltage for output stage |
| 21 | OUT2 | 0 | - | -• GND_LD ${ }^{(23)}$ | Laser driving output 2 |
| 22 | VIOPMON | 0 | - |  | Monitor output |
| 23 | GND_LD | - | - |  | Output stage GND |
| 24 | Vcc_LDB | - | 5 to 9 |  | Supply voltage for blue-violet LD |
| 25 | OUTBD | 0 | - |  | Laser driving output (for BD) |
| 26 | IINR | 1 | - |  | Current setting R |


| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Symbol | I/O | Pin voltage [V] | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 27 | IIN2 | 1 | - |  | Current setting 2 |
| 28 | IIN3 | 1 | - |  | Current setting 3 |
| 29 | IIN4 | 1 | - |  | Current setting 4 |
| 30 | IIN5 | 1 | - |  | Current setting 5 |
| 31 | GND1 | - | - | - | Input signal block and bias block GND |
| 32 | IR | - | 1.25 |  | Reference current setting resistor connection <br> (Connect to GND through 22k $\Omega$.) |

## Electrical Characteristics

$\left(\mathrm{Vcc}=\mathrm{Vcc} \_\mathrm{LDR}=5 \mathrm{~V}, \mathrm{Vcc} \_\mathrm{LDB}=8 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}\right)$

| $\begin{aligned} & \text { TEST } \\ & \text { No. } \end{aligned}$ | Item | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| <Current Consumption> |  |  |  |  |  |  |  |
| 1 | Current consumption 1 (LDOFF) | Icc1 | 1.2 | 2.1 | 3.0 | mA | LDEN = Low or LDM = 00 |
| 2 | Current consumption 2 (CD, DVD_STANDBY) | Icc2 | 5 | 12 | 19 | mA | LDEN $=$ High and LDM $=01$ or 02 <br> IINR, 2, 3, 4, $5=0$ <br> RDIS $=$ OSCEN $=$ OUTEN2, 3, 4, $5=$ <br> Disable |
| 3 | Current consumption 3 (CD, DVD_Read) | Icc3 | 21 | 31 | 41 | mA | RDIS, OSCEN = Enable <br> OUT1 or OUT2 $=40 \mathrm{~mA}$, modulation amplitude $=20 \mathrm{mAp}-\mathrm{p}$ Current consumption excluding the OUT1 and OUT2 pin current. |
| 4 | Current consumption 4 (CD, DVD_Write) | Icc4 | 26 | 38 | 50 | mA | RDIS, OUTEN2, OUTEN3 = Enable (IOUTR, IOUT2, IOUT3) <br> IOUTR $=40 \mathrm{~mA}$ (Duty $=100 \%$ ) <br> IOUT2 $=240 \mathrm{~mA}$ (Duty $=25 \%$ ) <br> IOUT3 $=120 \mathrm{~mA}$ (Duty $=50 \%$ ) <br> Current consumption excluding the OUT1 and OUT2 pin current. |
| 5 | Current consumption 5 (BD_STANDBY) | Icc5 | 7 | 10 | 13 | mA | LDEN $=$ High and LDM $=03$ <br> IINR, 2, 3, 4, $5=0$ <br> RDIS $=$ OSCEN $=$ OUTEN2, 3, 4, $5=$ <br> Disable |
| 6 | Current consumption 6 (BD_Read) | Icc6 | 14 | 20 | 26 | mA | RDIS, OSCEN = Enable <br> OUTBD $=40 \mathrm{~mA}$, <br> modulation amplitude $=20 \mathrm{mAp}-\mathrm{p}$ <br> Current consumption excluding the OUTBD pin current. |
| 7 | Current consumption 7 (BD_Write) | Icc7 | 16 | 23 | 30 | mA | RDIS, OUTEN2, OUTEN3 = Enable (IOUTR, IOUT2, IOUT3) <br> IOUTR $=40 \mathrm{~mA}$ (Duty $=100 \%$ ) <br> IOUT2 $=60 \mathrm{~mA}$ (Duty $=25 \%$ ) <br> IOUT3 $=30 \mathrm{~mA}$ (Duty $=50 \%$ ) <br> Current consumption excluding the OUTBD pin current. |


| $\begin{aligned} & \text { TEST } \\ & \text { No. } \end{aligned}$ | Item | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| <Serial Interface AC Characteristics> |  |  |  |  |  |  |  |
| 8 | SCLK operating range | Fser | - | - | 20 | MHz |  |
| 9 | SCLK "H" pulse width | Twhsc | 13 | - | - | ns |  |
| 10 | SCLK "L" pulse width | Twlsc | 13 | - | - | ns |  |
| 11 | SEN "L" time | Tel | 26 | - | - | ns |  |
| 12 | SEN rising edge to the first SCLK falling edge | Tersf | 15 | - | - | ns |  |
| 13 | SDIO set up time | Tcds | 15 | - | - | ns |  |
| 14 | SDIO hold time | Tcdh | 15 | - | - | ns |  |
| 15 | Last SCLK rising edge to SEN falling edge | Tsref | 1/Fser | - | - | s |  |
| 16 | SCLK cycle time1 | Tcc | 50 | - | - | ns |  |
| 17 | SDIO output delay | Tcdd | - | - | 15 | ns |  |
| 18 | SDIO output hold time | Tedh | - | 5.1 | - | ns |  |
| (HOST <br> (HOST <br> (HOST) <br> (CXA2 | SDIO <br> 65ER) SDIO | Tcc | $\rightarrow-$ |  |  |  |  |
| <CMOS Logic Input> |  |  |  |  |  |  |  |
| 19 | Input voltage High level | VSH | 2.1 | - | 3.6 | V | Pins $2,4,6,8,11,12$ and 15 to 18 |
| 20 | Input voltage Low level | VSL | 0 | - | 0.6 | V | Pins 2, 4, 6, 8, 11, 12 and 15 to 18 |
| 21 | Input current 1 (High level) | ISH1 | 51 | 72 | 120 | $\mu \mathrm{A}$ | Pins 16 to 18 (VSH = 3.6V) |
| 22 | Input current 1 (Low level) | ISL1 | -10 | - | 10 | $\mu \mathrm{A}$ | Pins 16 to 18 (VSL = 0V) |
| 23 | Input current 2 | IS2 | -10 | - | 10 | $\mu \mathrm{A}$ | Pins 2, 4, 6, 8, 11 |
| 24 | Input current 3 (High level) | ISH3 | -24 | -14 | -9 | $\mu \mathrm{A}$ | Pin 12 (VSH = 3.6V) |
| 25 | Input current 3 (Low level) | ISL3 | -84 | -50 | -35 | $\mu \mathrm{A}$ | Pin 12 (VSL = 0V) |
| <CMOS Logic Output> |  |  |  |  |  |  |  |
| 26 | Output voltage High level | VOSH | 2.8 | - | 3.3 | V | Pin $15(\mathrm{IOH}=3 \mathrm{~mA})$ |
| 27 | Output voltage Low level | VOSL | 0 | - | 0.4 | V | Pin 15 ( $\mathrm{IOL}=3 \mathrm{~mA}$ ) |
| 28 | VD3 voltage variance | VVD3 | 3.1 | - | 3.5 | V | Pin 14 |
| <Differential Input> |  |  |  |  |  |  |  |
| 29 | Input voltage range | VDR | 0 | - | 3 | V | Pins 2 to 11 |
| 30 | Differential input amplitude | VDTH | 0.2 | - | 1 | V | Pins 2 to 11 |
| 31 | Input current | ID | -10 | - | 10 | $\mu \mathrm{A}$ | Pins 2 to 11 |


| $\begin{aligned} & \text { TEST } \\ & \text { No. } \end{aligned}$ | Item | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| <LD Driver DC Characteristics> |  |  |  |  |  |  |  |
| 32 | Total maximum driving current (CD, DVD) | IMAX | 800 | - | - | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 33 | IINR CH maximum driving current (CD, DVD) | IMAXR | 180 | - | - | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 34 | IIN2 CH maximum driving current (CD, DVD) | IMAX2 | 400 | - | - | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 35 | IIN3 CH maximum driving current (CD, DVD) | IMAX3 | 300 | - | - | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 36 | IIN4 CH maximum driving current (CD, DVD) | IMAX4 | 150 | - | - | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 37 | IIN5 CH maximum driving current (CD, DVD) | IMAX5 | 180 | - | - | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 38 | Total minimum driving current (CD, DVD) | IMIN | - | - | 10 | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 39 | IINR CH minimum driving current (CD, DVD) | IMINR | - | - | 4.3 | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 40 | IIN2 CH minimum driving current (CD, DVD) | IMIN2 | - | - | 5.1 | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 41 | IIN3 CH minimum driving current (CD, DVD) | IMIN3 | - | - | 4.0 | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 42 | IIN4 CH minimum driving current (CD, DVD) | IMIN4 | - | - | 1.9 | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 43 | IIN5 CH minimum driving current (CD, DVD) | IMIN5 | - | - | 3.6 | mA | OUT1, $2=3.5 \mathrm{~V}$ |
| 44 | Total maximum driving current (BD) | IMAX_BD | 450 | - | - | mA | OUTBD $=1.5 \mathrm{~V}$ |
| 45 | IINR CH maximum driving current (BD) | IMAXR_BD | 150 | - | - | mA | OUTBD $=1.5 \mathrm{~V}$ |
| 46 | IIN2 CH maximum driving current (BD) | IMAX2_BD | 200 | - | - | mA | OUTBD $=1.5 \mathrm{~V}$ |
| 47 | IIN3 CH maximum driving current (BD) | IMAX3_BD | 150 | - | - | mA | OUTBD $=1.5 \mathrm{~V}$ |
| 48 | IIN4 CH maximum driving current (BD) | IMAX4_BD | 50 | - | - | mA | OUTBD $=1.5 \mathrm{~V}$ |
| 49 | IIN5 CH maximum driving current (BD) | IMAX5_BD | 150 | - | - | mA | OUTBD $=1.5 \mathrm{~V}$ |
| 50 | Total minimum driving current (BD) | IMIN_BD | -1.1 | - | 6.0 | mA | OUTBD $=1.5 \mathrm{~V}$ |
| 51 | IINR CH minimum driving current (BD) | IMINR_BD | 0 | - | 2.3 | mA | OUTBD $=1.5 \mathrm{~V}$, measured value - (lop when RDIS = OUTENx = Disable) |
| 52 | IIN2 CH minimum driving current (BD) | IMIN2_BD | 0 | - | 2.7 | mA | OUTBD $=1.5 \mathrm{~V}$, measured value - (lop when RDIS = OUTENx = Disable) |
| 53 | IIN3 CH minimum driving current (BD) | IMIN3_BD | 0 | - | 2.0 | mA | OUTBD = 1.5V, <br> measured value - (lop when RDIS = OUTENx = Disable) |
| 54 | IIN4 CH minimum driving current (BD) | IMIN4_BD | 0 | - | 0.7 | mA | OUTBD = 1.5V, <br> measured value - (lop when RDIS = OUTENx = Disable) |
| 55 | IIN5 CH minimum driving current (BD) | IMIN5_BD | 0 | - | 3.0 | mA | OUTBD = 1.5V, <br> measured value - (lop when RDIS = OUTENx = Disable) |
| 56 | Read noise 1 (CD, DVD) | RNS1 | - | 0.31 | - | $n A / \sqrt{\mathrm{Hz}}$ | OUT1, 2 = 40mA, OSCEN = Disable 16.5 MHz noise, $\mathrm{HFMP}=32 \mathrm{~d}$ |


| $\begin{aligned} & \text { TEST } \\ & \text { No. } \end{aligned}$ | Item | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 57 | Read noise 2 (CD, DVD) | RNS2 | - | 0.42 | - | $n A / \sqrt{\mathrm{Hz}}$ | $\begin{aligned} & \text { OUT1, } 2=40 \mathrm{~mA}, \text { OSCEN }=\text { Enable } \\ & (20 \mathrm{mAp}-\mathrm{p}, 350 \mathrm{MHz}) \\ & 16.5 \mathrm{MHz} \text { noise, HFMP }=32 \mathrm{~d} \end{aligned}$ |
| 58 | Write noise 1 (CD, DVD) | WNS1 | - | 2.4 | - | $n \mathrm{~A} / \sqrt{\mathrm{Hz}}$ | $\begin{aligned} & \text { RDIS, OUTEN2 }=\text { Enable } \\ & \text { IOUTR }=40 \mathrm{~mA}(\text { Duty }=100 \%) \\ & \text { IOUT2 }=40 \mathrm{~mA}(\text { Duty }=50 \%) \\ & 16.5 \mathrm{MHz} \text { noise } \end{aligned}$ |
| 59 | Write noise 2 (CD, DVD) | WNS2 | - | 2.8 | - | $n A / \sqrt{\mathrm{Hz}}$ | OUTEN5, OUTEN2 = Enable IOUT5 $=40 \mathrm{~mA}$ (Duty $=100 \%$ ) IOUT2 $=40 \mathrm{~mA}$ (Duty $=50 \%$ ) 16.5 MHz noise |
| 60 | Read noise 1 (BD) | RNS1_BD | - | 0.46 | - | $n A / \sqrt{\mathrm{Hz}}$ | $\begin{aligned} & \text { OUTBD }=40 \mathrm{~mA}, \mathrm{OSCEN}=\text { Disable } \\ & 16.5 \mathrm{MHz} \text { noise, HFMP }=79 \mathrm{~d} \end{aligned}$ |
| 61 | Read noise 2 (BD) | RNS2_BD | - | 0.47 | - | $n A / \sqrt{H z}$ | $\begin{aligned} & \text { OUTBD }=40 \mathrm{~mA}, \mathrm{OSCEN}=\text { Enable } \\ & (20 \mathrm{mAp}-\mathrm{p}, 350 \mathrm{MHz}) \\ & 16.5 \mathrm{MHz} \text { noise, } \mathrm{HFMP}=79 \mathrm{~d} \end{aligned}$ |
| 62 | Write noise 1 (BD) | WNS1_BD | - | 1.8 | - | $n \mathrm{~A} / \sqrt{\mathrm{Hz}}$ | $\begin{aligned} & \text { RDIS, OUTEN2 }=\text { Enable } \\ & \text { IOUTR }=40 \mathrm{~mA}(\text { Duty }=100 \%) \\ & \text { IOUT2 }=40 \mathrm{~mA}(\text { Duty }=50 \%) \\ & 16.5 \mathrm{MHz} \text { noise } \end{aligned}$ |
| 63 | Write noise 2 (BD) | WNS2_BD | - | 2.4 | - | $n A / \sqrt{\mathrm{Hz}}$ | OUTEN5, OUTEN2 = Enable IOUT5 $=40 \mathrm{~mA}$ (Duty $=100 \%$ ) IOUT2 $=40 \mathrm{~mA}$ (Duty $=50 \%$ ) 16.5 MHz noise |
| <LD Driver AC Characteristics> |  |  |  |  |  |  |  |
| 64 | Rise time <br> (CD, DVD resistance load) | Tr | - | 0.5 | - | ns | 50 mA to 100 mA pulse, settling 10\% to 90\% Load $=5 \Omega / / 10 \mathrm{pF}$ |
| 65 | Fall time (CD, DVD resistance load) | Tf | - | 0.5 | - | ns |  |
| 66 | Overshoot <br> (CD, DVD resistance load) | OVS+ | - | 10 | - | \% |  |
| 67 | Propagation delay 1 (CD, DVD resistance load) | DELAY1 | - | 5.6 | - | ns | OUT1/2 output ON response time from OUTEN2/3/4/5 differential input |
| 68 | Propagation delay 2 (CD, DVD resistance load) | DELAY2 | - | 5.3 | - | ns | OUT1/2 output OFF response time from OUTEN2/3/4/5 differential input |
| 69 | Rise time <br> (BD resistance load) | Tr_BD | - | 0.5 | - | ns | 50 mA to 100 mA pulse, settling $10 \%$ to $90 \%$ Load $=10 \Omega / / 10 \mathrm{pF}$ |
| 70 | Fall time (BD resistance load) | Tf_BD | - | 0.5 | - | ns |  |
| 71 | Overshoot (BD resistance load) | OVS+_BD | - | 10 | - | \% |  |
| 72 | Propagation delay 1 <br> (BD resistance load) | DELAY1_BD | - | 4.6 | - | ns | OUTBD output ON response time from OUTEN2/3/4/5 differential input |
| 73 | Propagation delay 2 <br> (BD resistance load) | DELAY2_BD | - | 4 | - | ns | OUTBD output OFF response time from OUTEN2/3/4/5 differential input |


| $\begin{aligned} & \text { TEST } \\ & \text { No. } \end{aligned}$ | Item | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| <l/O Characteristics> |  |  |  |  |  |  |  |
| 74 | Input resistance R, 5 | ZINR | 518 | 740 | 962 | $\Omega$ | IINR/5 input resistance |
| 75 | Input resistance 2, 3, 4 | ZINW | 700 | 1000 | 1300 | $\Omega$ | IIN2/3/4 input resistance |
| 76 | Input current R, 2, 3, 4, 5 | IIN | 0 | - | 1 | mA | IINR/2/3/4/5 input current |
| 77 | I/O band R | FBANDR | - | 370 | - | kHz | IINR $=200 \mu \mathrm{~A}$ input |
| 78 | I/O band 2, 3, 4, 5 | FBANDW | - | 2.35 | - | MHz | IIN2/3/4/5 = 400 $\mu \mathrm{A}$ input |
| 79 | I/O gain R (CD, DVD) | GAINR | 235 | 262 | 289 | A/A | Gain from IINR input to OUT1/2 output (IINR $=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUT $1 / 2=2.5 \mathrm{~V}$ ) |
| 80 | I/O gain 5 (CD, DVD) | GAIN5 | 235 | 262 | 289 | A/A | Gain from IIN5 input to OUT1/2 output (IIN5 $=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUT1/2 $=2.5 \mathrm{~V}$ ) |
| 81 | I/O gain 2 (CD, DVD) | GAIN2 | 504 | 560 | 616 | A/A | Gain from IIN2 input to OUT1/2 output $($ IINR $=200 \mu \mathrm{~A}, \mathrm{IIN} 2=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUT1/2 = 2.5 V ) |
| 82 | I/O gain 3 (CD, DVD) | GAIN3 | 405 | 450 | 495 | A/A | Gain from IIN3 input to OUT1/2 output $(\mathrm{IINR}=200 \mu \mathrm{~A}, \mathrm{IIN} 3=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUT1/2 = 2.5 V ) |
| 83 | I/O gain 4 (CD, DVD) | GAIN4 | 202 | 225 | 248 | A/A | Gain from IIN4 input to OUT1/2 output $(\mathrm{IINR}=200 \mu \mathrm{~A}, \mathrm{IIN} 4=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUT1/2 = 2.5 V ) |
| 84 | I/O linearity 2, 3, 4 (CD, DVD) | LINE | -3 | - | 3 | \% | Fix IINR to $200 \mu \mathrm{~A}$, and measure the offset at IIN2/3/4 $=600 \mu \mathrm{~A}$ in reference to $\operatorname{IIN} 2 / 3 / 4=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, respectively. OUT1/2 $=2.5 \mathrm{~V}$ |
| 85 | I/O gain ratio 1 (CD, DVD) | GaRa1 | 0.9 | 1 | 1.1 | - | IIN5/IINR gain ratio |
| 86 | I/O gain ratio 2 (CD, DVD) | GaRa2 | 0.72 | 0.8 | 0.88 | - | IIN3/IIN2 gain ratio |
| 87 | I/O gain ratio 3 (CD, DVD) | GaRa3 | 0.36 | 0.4 | 0.44 | - | IIN4/IIN2 gain ratio |
| 88 | I/O gain R (BD) | GAINR_BD | 180 | 200 | 221 | A/A | Gain from IINR input to OUTBD output (IINR $=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUTBD $=2.5 \mathrm{~V}$ ) |
| 89 | I/O gain 5 (BD) | GAIN5_BD | 180 | 200 | 221 | A/A | Gain from IIN5 input to OUTBD output (IIN5 $=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUTBD $=2.5 \mathrm{~V}$ ) |
| 90 | I/O gain 2 (BD) | GAIN2_BD | 238 | 265 | 291 | A/A | Gain from IIN2 input to OUTBD output $($ IINR $=200 \mu \mathrm{~A}, \mathrm{IIN} 2=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUTBD $=2.5 \mathrm{~V}$ ) |
| 91 | I/O gain 3 (BD) | GAIN3_BD | 180 | 200 | 220 | A/A | Gain from IIN3 input to OUTBD output $($ IINR $=200 \mu \mathrm{~A}, \mathrm{IIN} 3=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUTBD $=2.5 \mathrm{~V}$ ) |
| 92 | I/O gain 4 (BD) | GAIN4_BD | 59 | 66 | 73 | A/A | Gain from IIN4 input to OUTBD output (IINR $=200 \mu \mathrm{~A}, \mathrm{IIN} 4=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, OUTBD $=2.5 \mathrm{~V}$ ) |
| 93 | I/O linearity 2, 3, 4 (BD) | LINE_BD | -3 | - | 3 | \% | Fix IINR to $200 \mu \mathrm{~A}$, and measure the offset at IIN2/3/4 $=600 \mu \mathrm{~A}$ in reference to $\operatorname{IIN} 2 / 3 / 4=100 \mu \mathrm{~A}$ to $200 \mu \mathrm{~A}$, respectively. OUTBD $=2.5 \mathrm{~V}$ |
| 94 | I/O gain ratio 1 (BD) | GaRa1_BD | 0.91 | 1 | 1.12 | - | IIN5/IINR gain ratio |
| 95 | I/O gain ratio 2 (BD) | GaRa2_BD | 0.67 | 0.75 | 0.83 | - | IIN3/IIN2 gain ratio |
| 96 | I/O gain ratio 3 (BD) | GaRa3_BD | 0.22 | 0.25 | 0.28 | - | IIN4/IIN2 gain ratio |


| $\begin{aligned} & \text { TEST } \\ & \text { No. } \end{aligned}$ | Item | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| <High-frequency Modulation (HFM)> |  |  |  |  |  |  |  |
| 97 | Frequency variable range | VARIF | 200 | - | 600 | MHz | HFMF $=0$ to 255dec |
| 98 | Frequency variance | FREQ | -10 | - | 10 | \% | HFMF = 80dec (@350MHz) |
| 99 | Frequency temperature coefficient | TFREQ | - | $-0.0035$ | - | \%/ ${ }^{\circ} \mathrm{C}$ | HFMF = 80dec (@350MHz) |
| 100 | Amplitude setting range (CD, DVD) | VARIA | 0 | - | 100 | mAp-p | $\begin{aligned} & \text { HFMF }=80 \mathrm{dec}(@ 350 \mathrm{MHz}), \\ & \mathrm{HFMP}=0 \text { to } 255 \mathrm{dec} \\ & \text { Load }=5 \Omega \end{aligned}$ |
| 101 | Amplitude setting range (BD) | VARIA_BD | 0 | - | 70 | mAp-p | ```HFMF = 80dec (@350MHz), HFMP = 31 to 255dec, LDCR2 = 00 Load = 10\Omega``` |
| 102 | OSCEN response time - ON | OSCRES1 | - | - | 11 | ns | OSCEN Disable $\rightarrow$ Enable |
| 103 | OSCEN response time - OFF | OSCRES2 | - | - | 11 | ns | OSCEN Enable $\rightarrow$ Disable |
| <LDOFF> |  |  |  |  |  |  |  |
| 104 | LDOFF response time | LDOFFRES | - | - | 10 | ns | Time for the output current to fall to $10 \%$ when LDEN is changed from High to Low. |
| 105 | Power supply monitor circuit - LDOFF | EMON | 3.1 | 3.5 | - | V | Vcc and Vcc_LDR voltages at which LDOFF results. |
| 106 | Power supply monitor circuit - LDON | EMOFF | - | 3.75 | 4.15 | V | Vcc and Vcc_LDR voltages at which LDOFF is canceled. |
| <VIMON> |  |  |  |  |  |  |  |
| 107 | VOP monitor upper limit (CD, DVD) | VmoMax | 4.90 | 5 | 5.05 | V | $\text { VIMON }=001$ <br> VIMON voltage when 5 V is applied to OUT1/2. |
| 108 | VOP monitor lower limit (CD, DVD) | VmoMin | 0 | 0.7 | 1.1 | V | $\text { VIMON }=001$ <br> VIMON voltage when 0 V is applied to OUT1/2. |
| 109 | VOP monitor DC accuracy (CD, DVD) | VmoDC | 3.9 | 4 | 4.1 | V | $\text { VIMON }=001$ <br> VIMON voltage when 4 V is applied to OUT1/2. |
| 110 | VOP monitor pulse accuracy (CD, DVD) | VmoPls | 3.8 | 4 | 4.1 | V | VIMON output voltage when a 3 V to 4 V , duty 50\%, 6ns pulse is input to OUT1/2. (Peak hold accuracy) |
| 111 | VOP monitor hold capability (CD, DVD) | VmoHd | -72 | -53.5 | -25 | $\mathrm{mV} / \mu \mathrm{s}$ | VIMON $=001$ |
| 112 | VOP monitor upper limit (BD) | VmoMax_BD | 2.4 | 2.5 | 2.6 | V | $\text { VIMON = } 001$ <br> VIMON voltage when 5 V is applied to OUTBD. |
| 113 | VOP monitor lower limit (BD) | VmoMin_BD | 0 | - | 0.15 | V | $\text { VIMON = } 001$ <br> VIMON voltage when 0 V is applied to OUTBD. |
| 114 | VOP monitor DC accuracy (BD) | VmoDC_BD | 0.4 | 0.5 | 0.6 | V | $\text { VIMON }=001$ <br> VIMON voltage when 1 V is applied to OUTBD. |
| 115 | VOP monitor pulse accuracy (BD) | VmoPls_BD | 0.4 | 0.5 | 0.7 | V | VIMON output voltage when a 1 V to 2 V , duty $50 \%$, 6 ns pulse is input to OUTBD. (Bottom hold accuracy) |
| 116 | VOP monitor hold capability (BD) | VmoHd_BD | 23 | 54 | 73 | $\mathrm{mV} / \mu \mathrm{s}$ | VIMON $=001$ |
| 117 | Temperature monitor output voltage | TmoVout | - | 1.34 | - | V | $\mathrm{VIMON}=010, \mathrm{Tj}=70^{\circ} \mathrm{C}$ |
| 118 | Temperature monitor temperature coefficient | Tmotemp | - | 3.5 | - | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ | VIMON $=010$ |
| 119 | IOP monitor current efficiency (BD only) | Iratio_BD | 0.914 | 1 | 1.053 | \% | VIMON = 100, <br> IMON/IOUTBD current ratio when OUTBD $=40 \mathrm{~mA}$. VIOPMON $=2 \mathrm{~V}$ |

## Example of Representative Characteristics

- High-frequency Modulation Characteristics



## Electrical Characteristics Measurement Circuit




## Serial Interface

The CXA2765ER performs IC control via the serial interface. The serial interface specifications are shown below.

## Serial Address Bit Definition

| Bit | Bit definition |
| :---: | :--- |
| A7 | Read/write select bit <br> 0: Serial interface write mode <br> 1: Serial interface read mode |
| A6 to 0 | Register address select bit |

Transmission and reception are performed in 16-bit units consisting of 8 address bits and 8 data bits. Both the address and data are MSB first. In the address, the A[7] bit switches between read and write mode, and the $\mathrm{A}[6: 0]$ bits are the register address. The read/write timing charts are shown below.

## Timing Chart in Write Mode



The data written in the register is reflected to the various IC internal functions at the rising edge of the 16th (last) SCLK signal.

## Timing Chart in Read Mode



Note) Depending on the flexible PC board condition, when the SDIO line and the SEN line use adjacent wiring, SDIO signal fluctuations may be transmitted to the SEN line and make the control status unstable, with the result that correct data cannot be read and written during serial transfer.

## Address Map

(SDIO/SEN/SCLK)

| Address | Name | Definition |
| :---: | :--- | :--- |
| 78 | MODELDD | LDD status (LDOFF/CD/DVD/BD) <br> Transfer skew check, input logic selection, and power supply monitor circuit control |
| 79 | HFMP | Modulation amplitude setting (CD/DVD: 0 to 100mAp-p, BD: 0 to $70 \mathrm{mAp}-\mathrm{p}$ ) |
| 7 A | HFMF | Modulation frequency setting (200MHz to 600MHz) |
| $7 B$ | EMISEL | HFM spectrum diffusion setting, monitor control |
| 7 C | LDCR | Output waveform adjustment |
| $7 D$ | CHSEL | Channel control method selection |

## Bit Map

Serial Address 78h

| Bit | Symbol | Bit definition |
| :---: | :---: | :--- |
| 7 | - | Don't care |
| 6 | EMVCCDIS | Power supply monitor circuit disable <br> 0: Enable <br> 1: Disable |
| 5 | SEL_CH5 | CH5 input logic level selection <br> 0: Differential input <br> 1: Single input |
| 4 | SEL_CH2-4 | CH2 to CH4 input logic level selection <br> 0: Differential input <br> 1: Single input |
| 3 | SEL_OSC | OSC CH input logic level selection <br> 0: Differential input <br> 1: Single input |
| 2 | SKEW | Skew check function <br> 0: Normal operation <br> 1: Transfer skew check mode |
| $1-0$ | LDM | LDD output selection <br> 00: LDOFF (Power save) <br> 01: LD1 <br> 10: LD2 <br> 11: BD |

Serial Address 79h

| Bit | Symbol | Bit definition |  |
| :---: | :---: | :---: | :---: |
|  |  | HFM amplitude setting |  |
|  |  | CD/DVD | BD |
| 7-0 | HFMP | ```Resolution = 0.4mAp-p 0d: OmAp-p to 128d: 50mAp-p to 255d: 100mAp-p``` | ```Resolution = 0.3mAp-p 31d: 0mAp-p to 128d: 30mAp-p to 255d: 70mAp-p``` |

Serial Address 7Ah

| Bit | Symbol | Bit definition |
| :---: | :---: | :---: |
| 7 |  | HFM frequency setting <br> Od: 200 MHz <br> to |
|  | HFMF | 255d: 600 MHz |

## Serial Address 7Bh

| Bit | Symbol | Bit definition |
| :---: | :---: | :---: |
| 7-5 | VIMON | V/I monitor output selection <br> 000: OFF (monitor circuit power save) <br> 001: VOP monitor output in accordance with LDM <br> 010: Temperature sensor output <br> 011: EMI countermeasure circuit period measurement mode <br> 100: IOP output (BD_Read + MOD only) <br> 101: MODFDAC measurement mode <br> 110: MODADAC measurement mode <br> 111: EMI countermeasure circuit spread measurement mode |
| 4 | EMIEN | HFM spectrum diffusion circuit enable <br> 0: Disable <br> 1: Enable |
| 3-2 | EMIP | $\begin{aligned} & \text { HFM spectrum diffusion }- \text { modulation frequency } \\ & \text { 00: } 0.01 \%(350 \mathrm{MHz} \text { conversion }=35 \mathrm{kHz}) \\ & 01: 0.02 \%(350 \mathrm{MHz} \text { conversion }=70 \mathrm{kHz}) \\ & \text { 10: } 0.04 \%(350 \mathrm{MHz} \text { conversion }=140 \mathrm{kHz}) \\ & \text { 11: } 0.08 \%(350 \mathrm{MHz} \text { conversion }=280 \mathrm{kHz}) \end{aligned}$ |
| 1-0 | EMIS | $\begin{aligned} & \text { HFM spectrum diffusion }- \text { diffusion frequency } \\ & \text { 00: } 0.2 \%(350 \mathrm{MHz} \text { conversion }=0.7 \mathrm{MHz}) \\ & 01: 0.4 \%(350 \mathrm{MHz} \text { conversion }=1.4 \mathrm{MHz}) \\ & 10: 0.8 \%(350 \mathrm{MHz} \text { conversion }=2.8 \mathrm{MHz}) \\ & 11: 1.6 \%(350 \mathrm{MHz} \text { conversion }=5.6 \mathrm{MHz}) \end{aligned}$ |

## Serial Address 7Ch

| Bit | Symbol | Bit definition (BD) | Bit definition (DVD/CD) |
| :---: | :---: | :---: | :---: |
| 7 | LDCR5 | LDD buffer current <br> 0: Small current <br> 1: Large current (fast waveform) | ```Ringing adjustment (Tr only) 0: Small 1: Large (fast waveform)``` |
| 6 | LDCR4 | LDD buffer signal current ratio $0: 1: 4$ <br> 1: 2:4 (fast waveform) | - |
| 5 | LDCR3 | LDD buffer bias current <br> 0 : Small bias current <br> 1: Large bias current (fast waveform) | - |
| 4-3 | LDCR2 | Snubber 2 (both Tr and Tf ) <br> 00: Slow waveform <br> 01: <br> 10: <br> 11: Fast waveform | - |
| 2-0 | LDCR1 | Snubber 1 (Tr only) <br> 000: Slow <br> 001: $\downarrow$ <br> 010: $\downarrow$ <br> 011: $\downarrow$ <br> 100: $\downarrow$ <br> 101: $\downarrow$ <br> 110: $\downarrow$ <br> 111: Fast waveform |  |

Serial Address 7Dh

| Bit | Symbol | Bit definition |
| :---: | :--- | :--- |
| 7 | - | - |
| 6 | CH5EN | Channel 5 register control <br> $0:$ OFF <br> $1:$ ON |
| 5 | CH4EN | Channel 4 register control <br> $0:$ OFF <br> $1:$ ON |
| 4 | CH3EN | Channel 3 register control <br> 0: OFF <br> $1:$ ON |
| 3 | CH2EN | Channel 2 register control <br> 0: OFF <br> $1:$ ON |
| 2 | REN | Read channel register control <br> 0: OFF <br> $1:$ ON |
| 1 | OSCEN | Channel OSC register control <br> 0: OFF <br> $1:$ ON |
| 0 | CH_CONT | Channel control method selection <br> 0: Normal (pin control) <br> 1: Register control mode |

Note) When data is not written to address 78 h to 7 Dh after power-on, the registers at addresses 78 h to 7Dh are undetermined.

## Description of Operation

## 1. Power-on and power-off sequences

The following sequences are recommended to protect the laser when turning the power on and off.

## Power-on sequence



Turn on the Vcc_LDB 8V power supply after the Vcc 5V and
Vcc_LDR 5 V power supplies have risen to 1 V or more.
The IC control status is unstable when the Vcc 5 V and
Vcc_LDR 5V power supplies are less than 1V, so if the
Vcc_LDB 8V power supply rises to 7 V or more in this condition, current of approximately 10 mA may flow to the laser.

## Power-off sequence



When LDEN is Low, current does not flow to the laser for any power-off sequence, but the above sequence is recommended

Note) When the power is forcibly turned off during laser emission, current of the set level or more may flow to the laser.
The conditions for current of the set level or more flowing to the laser are Vcc < $3 / 5 \times$ Vcc_LDR and Vcc_LDR $\geq 2 \mathrm{~V}$ (shaded area in the figure below).
To avoid problems, Vcc_LDR should be turned off first, or Vcc and Vcc_LDR should be turned off at approximately the same time.
In addition, current of the set level or more does not flow to the laser regardless of the Vcc_LDB 8V power-off order.


Fig. 1. Vcc and Vcc_LDR Power-off

## 2. LD driving current setting

The currents controlled by the current setting pins IINR, IIN2, IIN3, IIN4 and IIN5 are output from the OUT1, OUT2 and OUTBD pins.
The output driving currents from the OUT pins can be set independently for IINR, IIN2, IIN3, IIN4 and IIN5 by RDIS, OUTEN and xOUTEN.
Note that output switching for OUT1 (Pin 19), OUT2 (Pin 21) and OUTBD (Pin 25) is performed by serial address 78h bit[1:0] LDM.

## 3. Modulator circuit

Output modulation is turned on and off by the OSCEN and xOSCEN pins.
The modulation frequency can be varied by serial address 7Ah bit[7:0] HFMF, and the modulation amplitude can be varied by serial address 79h bit[7:0] HFMP.

## Modulation Amplitude Setting

CD/DVD mode


BD mode


## Modulation Level Adjustment

CD/DVD mode


BD mode


## 4. IR pin

The IR pin external resistor should be fixed to $22 \mathrm{k} \Omega$.
The IR pin aims to reduce variance in the modulation frequency that depends on the internal resistance, and is designed based on fixed resistance of $22 \mathrm{k} \Omega$.

## Description of Functions

## Logic Tables

## Output control (Differential input)

(X: Don't care)


## Output control (Single input)

(X: Don't care)

| LDEN | L | H | H | H | H | H | H | H | H | H |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RDIS | X | H | L | L | L | H | H | H | H | H |
| OUTEN2 | X | L | L | L | L | L | H | H | H | H |
| OUTEN3 | X | L | L | L | L | L | L | H | L | H |
| OUTEN4 | X | L | L | L | L | L | L | L | H | H |
| OUTEN5 | X | L | X | X | X | H | H | H | H | H |
| XOSCEN | X | H | H | L | H | H | H | H | H | H |
| OUT output (OUT1/OUT2 /OUTBD) | PS | OFF | IINR | IINR <br> (Modulation ON) | IINR | IIN5 | IIN5 + IIN2 | $\begin{gathered} \text { IIN5 + IIN2 }+ \\ \text { IIN3 } \end{gathered}$ | $\begin{gathered} \text { IIN } 5+\mathrm{IIN} 2+ \\ \text { IIN4 } \end{gathered}$ | $\begin{gathered} \text { IIN5 + IIN2 + } \\ \text { IIN3 + IIN4 } \end{gathered}$ |
|  | Power save $\square$ | $\xrightarrow{\text { LD }}$ |  |  |  |  |  | Alin3 |  | IIN3 |
|  |  |  |  |  |  |  | 4 IIN 2 |  |  |  |
| OUT output |  |  |  |  |  | IIN5 |  |  |  |  |

Note) When serial address 78h bit[5] SEL_CH5 is set High (single input), the IINR channel and the IIN5 channel cannot be added to prevent glitches.

## Modulation control

DVD/CD mode
(X: Don't care)

| LDEN | L | H | H | H | H | H | H | H | H |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RDIS | X | L | L | H | H | H | H | L | H |
| OUTEN2 | X | H | L | H | L | L | L | H | H |
| OUTEN3 | X | H | L | L | H | L | L | L | H |
| OUTEN4 | X | H | L | L | L | H | L | L | L |
| OUTEN5 | X | H | L | L | L | L | H | L | L |
| XOSCEN | X | H | L | L | L | L | L | L | L |
| Modulation <br> output <br> (OUT1/OUT2) | PS | Modulation <br> OFF | Modulation <br> ON <br> (IINR) | Modulation <br> ON <br> (IIN2) | Modulation <br> ON <br> (IIN3) | Modulation <br> ON <br> (IIN4) | Modulation <br> ON <br> (IIN5) | Modulation <br> ON <br> (IINR, IIN2) | Modulation <br> ON <br> (IIN2, IIN3) |

Note) 1. Modulation control is independent of the data timing signal
2. Modulation is not output from the OUT pin without the input current to IINR.

BD mode
(X: Don't care)

| LDEN | L | H | H |
| :---: | :---: | :---: | :---: |
| RDIS | X | X | L |
| OUTEN2 | X | X | X |
| OUTEN3 | X | X | X |
| OUTEN4 | X | X | X |
| OUTEN5 | X | X | X |
| XOSCEN | X | H | L |
| Modulation <br> output <br> (OUTBD) | PS | Modulation <br> OFF | Modulation <br> ON <br> (IINR) |

Note) Modulation is not output from the OUT pin without the input current to IINR.

## Power Supply Monitor Circuit

The CXA2765ER has a built-in power supply monitor circuit to ensure safe laser emission. This function monitors the two supply voltages Vcc (Pin 1) and Vcc_LDR (Pin 20). See the "Electrical Characteristics" table for the respective threshold values. When this function detects that either of these power supplies has dropped, it outputs the LDOFF (power save) signal and turns off the laser driving current.
The power supply monitor circuit function can be enabled or disabled by serial address 78h bit[6] EMVCCDIS.


## Power Supply Monitor Circuit Block Diagram

## VOP Monitor Function

The VOP voltage at the laser end can be monitored.
When serial address 7 Bh bit[7:5] are set to "001", the peak hold voltage (CD/DVD) or the bottom hold voltage (BD) is output from VIOPMON (Pin 22).


VOP Monitor Block Diagram

## Skew Check Function

Normal mode or skew check mode can be selected by serial address 78h bit[2] SKEW.
The skew check mode is the function that detects the timing offset of recording signals input to the CXA2765ER that occurs between channels due to the effects of the flexible PC board and other factors.
It can detect the timing offset between a total of 5 channels ( 4 write channels and one OSC channel).
The AND of the recording signals for each channel input to the CXA2765ER is output from the IIN2 channel path. The AND is output, so when the timing is offset between channels, the recording waveform pulse width narrows and the output recording power drops. Adjust the timing of the recording signal for each channel to maximize the output recording power.


## HFM Spectrum Diffusion Function

The HFM spectrum diffusion function is enabled by selecting " 1 " at Bit4 EMIEN of serial address 7Bh, and the HFM frequency is diffused as shown in the figure below.


Modulation frequency + diffusion frequency
(HFMF)
(EMIS)

## HFM Spectrum Diffusion Frequency Measurement

When serial address 7 Bh bit[7:5] are set to " 011 " or " 111 ", the HFM spectrum diffusion modulation frequency (EMIP) and diffusion frequency (EMIS) can be measured at VIOPMON (Pin 22).


## Channel control

Pin control or bit[6:1] register control can be selected by serial address 7Dh bit[0] CH_CONT.


## Read channel and cool channel glitch countermeasures in single input mode

When serial address 78h bit[5] SEL_CH5 is set High (single input), a timing signal which has had glitch countermeasures applied by the read channel and cool channel is output on OUT_EN5. Therefore, the read channel and cool channel cannot be added in single input mode. When set Low (differential input (LVDS)), the cool channel can be added to the read channel to generate the write power.

## Changes in the output waveform characteristics by the register settings

The waveform characteristics (rise time (tr), fall time (tf), overshoot (OVS+), undershoot (OVS-)) of the output LD driving current change greatly according to the LDD, the LD and the LD load (in the mounted condition) connected to each output pin OUT1 (Pin 19), OUT2 (Pin 21) and OUTBD (Pin 25).
The CXA2765ER can adjust the LDD output waveform characteristics by the register settings. These controls are performed by Serial Address 7Ch. However, in BD mode the current consumption of the 5V block increases as the LDCR5, LDCR4 and LDCR3 settings are increased (faster waveform). In addition, take care in LDCR2 setting because it affects high-frequency modulation amplitude. Modulation amplitude will be larger as LDCR2 setting changes from 00 to 11 . In DVD/CD mode the current consumption of the 5 V block increases as the LDCR5 and LDCR1 settings are increased (faster waveform).
<BD waveform adjustment>


## <DVD/CD waveform adjustment>



## Notes on Operation

- Make the wiring as short as possible between the output OUT pins (Pins 19, 21 and 25) and the laser diode, and between the Vcc_LDR pin and the external decoupling capacitor. As the wiring length increases, the effects of the wiring inductance cause the output waveform overshoot and undershoot to increase.
- The Vcc_LDR pin's external decoupling capacitance ground can be grounded to the GND grounding the load from the OUT pin. This reverses the phase of the drive waveform at the OUT and Vcc_LDR and moves in the direction that suppresses overshoots and undershoots.
- Place the external resistor connected to the IR pin as close to the IC as possible.

As the wiring length between the IR pin and the external resistor increases, external disturbance easily enters the reference current generated by the IR pin, and may cause noise to worsen or other problems. In addition, when capacitance is applied to the IR pin, the phase margin with the internal circuits is reduced and oscillation easily occurs.

- Temperature guarantee

Thermal resistance ( $\theta \mathrm{j}-\mathrm{a}$ ) when the CXA2765ER is mounted on PWB varies according to the set (PWB) and because it is difficult to predict along with the tendency for higher power for power consumption (Po), the following points should be considered when using.

Use in a range that the junction temperature ( Tj ) does not exceed $150^{\circ} \mathrm{C}$ (Tjmax). Also, Use with the thermal resistance ( $\theta \mathrm{j}-\mathrm{a}$ ) of the PWB mounting lowered so that power consumption (PO) is below allowable power dissipation (PD).

It is possible to lower the thermal resistance ( $\theta \mathrm{j}-\mathrm{a}$ ) when mounted on PWB by widening the GND region with the set PWB or releasing heat to the set chassis, etc.

Find the thermal resistance ( $\theta \mathrm{j}-\mathrm{a}$ ) when mounted on PWB and power consumption ( Po ) using the following method.

$$
\begin{aligned}
& \mathrm{PO}=(\mathrm{ICC} \times \mathrm{VCC})-(\mathrm{IOP} \times \mathrm{VOP}): \mathrm{DVD} / C D \text { mode } \\
& \mathrm{PO}=(\mathrm{ICC} \times \mathrm{VCC})+(\mathrm{IOP} \times \mathrm{VOP}): \mathrm{BD} \text { mode }
\end{aligned}
$$

Icc: IC current consumption when operating (including Iop in DVD/CD mode)
Iop: Output drive current flowed from the OUT pin to the laser diode
Vop: Operating voltage of the laser diode

## Thermal resistance ( $\theta \mathrm{j}-\mathrm{a}$ ) when mounted on PWB

The thermal resistance ( $\theta \mathrm{c}-\mathrm{a}$ ) is easily obtained by measuring the package surface temperature using a thermo couple or a radiation thermometer.
In order to improve the precision of measurement, it is desired to calculate by the following formula.
$\Delta \mathrm{Package}$ surface temperature when lop is variable $/ \Delta \mathrm{Po}$
Assume the thermal resistance ( $\theta \mathrm{j}-\mathrm{c}$ ) to be approximately $2^{\circ} \mathrm{C} / \mathrm{W}$.

- Thermal resistance $(\theta \mathrm{j}-\mathrm{a})$ is
$\theta j-a=\theta j-c+\theta c-a$
- Allowable power dissipation (Pd) $\geq \mathrm{Po}[\mathrm{W}]$

PD $=\left(150^{\circ} \mathrm{C}-\right.$ Ambient temperature $) / \theta \mathrm{j}-\mathrm{a}$

## Application Circuit 1



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## Application Circuit 2



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## Package Outline

(Unit: mm)


TERMINAL SECTION
Note:Cutting burr of lead are 0.05 mm MAX.

| SONY CODE | VQFN-32P-09 |
| :---: | :---: |
| JEITA CODE | - |
| JEDEC CODE | - |

$A P-4000-32030 \mathrm{~S}$ Rev.0
package structure

| PACKAGE MATERIAL | EPOXY RESIN |
| :--- | :--- |
| LEAD TREATMENT | SOLDER PLATING |
| LEAD MATERIAL | COPPER ALLOY |
| PACKAGE MASS | 0.04 g |

LEAD PLATING SPECIFICATIONS

| ITEM | SPEC. |
| :--- | :--- |
| LEAD MATERIAL | COPPER ALLOY |
| SOLDER COMPOSITION | $\mathrm{Sn}-\mathrm{Bi} \mathrm{Bi}: 1-4 \mathrm{wt} \%$ |
| PLATING THICKNESS | $5-18 \mu \mathrm{~m}$ |

