September 2006 Giving you the edge PCS2I99447

rev 0.4

#### 3.3V/2.5V 1:9 LVCMOS Clock Fanout Buffer

#### **Features**

- 9 LVCMOS Compatible Clock Outputs
- 2 Selectable, LVCMOS Compatible Inputs
- Maximum Clock Frequency of 350 MHz
- Maximum Clock Skew of 150 pS
- Synchronous Output Stop in Logic Low State
   Eliminates Output Runt Pulses
- High-Impedance Output Control
- 3.3V or 2.5V Power Supply
- Drives up to 18 Series Terminated Clock Lines
- Ambient Temperature Range -40°C to +85°C
- 32 Lead LQFP and TQFP Packaging
- Supports Clock Distribution in Networking,
   Telecommunications and Computer Applications
- Pin and Function Compatible to MPC947 and MPC9447

#### **Functional Description**

The PCS2I99447 is a 3.3V or 2.5V compatible, 1:9 clock fanout buffer targeted for high performance clock tree applications. With output frequencies up to 350 MHz and output skews less than 150 pS, the device meets the needs of most demanding clock applications.

PCS2l99447 is specifically designed to distribute LVCMOS compatible clock signals up to a frequency of 350 MHz. Each output provides a precise copy of the input signal with a near zero skew. The outputs buffers support driving of  $50\Omega$  terminated transmission lines on the incident edge: each is capable of driving either one parallel terminated or two series terminated transmission lines.

Two selectable independent LVCMOS compatible clock inputs are available, providing support of redundant clock source systems. The PCS2I99447 CLK\_STOP control is synchronous to the falling edge of the input clock. It allows the start and stop of the output clock signal only in a logic low state, thus eliminating potential output runt pulses. Applying the OE control will force the outputs into high impedance mode.

All inputs have an internal pull—up or pull—down resistor preventing unused and open inputs from floating. The device supports a 2.5V or 3.3V power supply and an ambient temperature range of -40°C to +85°C. The PCS2I99447 is pin and function compatible but performance enhanced to the MPC947 and MPC9447.



## **Block Diagram**







**Table 1. Function Table** 

| Control    | Default | 0                                                    | 1                   |  |
|------------|---------|------------------------------------------------------|---------------------|--|
| CLK_SEL    | 1       | CLK0 input selected                                  | CLK1 input selected |  |
| OE         | 1       | Outputs disabled (high-impedance state) <sup>1</sup> | Outputs enabled     |  |
| CLK_STOP 1 |         | Outputs synchronously stopped in logic low state     | Outputs active      |  |

Note: 1. OE = 0 will high–impedance tristate all outputs independent on CLK\_STOP

**Table 2. Pin Configuration** 

| Pin #                         | Pin Name | I/O    | Type   | Function                                                                                                                              |
|-------------------------------|----------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------|
| 3                             | CCLK0    | Input  | LVCMOS | Clock signal input                                                                                                                    |
| 4                             | CCLK1    | Input  | LVCMOS | Alternative clock signal input                                                                                                        |
| 2                             | CLK_SEL  | Input  | LVCMOS | Clock input select                                                                                                                    |
| 5                             | CLK_STOP | Input  | LVCMOS | Clock output enable/disable                                                                                                           |
| 6                             | OE       | Input  | LVCMOS | Output enable/disable (high–impedance tristate)                                                                                       |
| 11,13,15,19,21,23,26,28,30    | Q0 – Q8  | Output | LVCMOS | Clock outputs                                                                                                                         |
| 1,8,9,12,16,17,20,24,25,29,32 | GND      | Supply | Ground | Negative power supply (GND) for<br>Output and Core                                                                                    |
| 7,10,14,18,22,27,31           | Vcc      | Supply | Vcc    | Positive power supply for I/O and core. All V <sub>CC</sub> pins must be connected to the positive power supply for correct operation |

# **Table 3. General Specifications**

| Symbol          | Characteristics                   | Min  | Тур                | Max | Unit | Condition  |
|-----------------|-----------------------------------|------|--------------------|-----|------|------------|
| V <sub>TT</sub> | Output termination voltage        |      | V <sub>CC</sub> ÷2 |     | V    |            |
| MM              | ESD protection (Machine model)    | 200  |                    |     | V    |            |
| HBM             | ESD protection (Human body model) | 2000 |                    |     | V    |            |
| LU              | Latch-up immunity                 | 200  |                    |     | mA   |            |
| $C_{PD}$        | Power dissipation capacitance     |      | 10                 |     | pF   | Per output |
| C <sub>IN</sub> | Input capacitance                 |      | 4.0                |     | pF   | Inputs     |

## Table 4. Absolute Maximum Ratings<sup>1</sup>

| Symbol           | Characteristics     | Min  | Max                   | Unit | Condition |
|------------------|---------------------|------|-----------------------|------|-----------|
| Vcc              | Supply Voltage      | -0.3 | 3.9                   | V    |           |
| VIN              | DC Input Voltage    | -0.3 | $V_{CC} + 0.3$        | V    |           |
| V <sub>OUT</sub> | DC Output Voltage   | -0.3 | V <sub>CC</sub> + 0.3 | V    |           |
| I <sub>IN</sub>  | DC Input Current    |      | ±20                   | mA   |           |
| I <sub>OUT</sub> | DC Output Current   |      | ±50                   | mA   |           |
| Ts               | Storage temperature | -65  | 125                   | °C   |           |

Note: 1.These are stress ratings only and are not implied for functional use. Exposure to absolute maximum ratings for prolonged periods of time may affect device reliability.



Table 5. DC Characteristics ( $V_{CC}$  = 3.3V ± 5%,  $T_A$  = -40°C to +85°C)

| Symbol           | Characteristics                               | Min  | Тур | Max            | Unit | Condition                                |
|------------------|-----------------------------------------------|------|-----|----------------|------|------------------------------------------|
| $V_{IH}$         | Input High Voltage                            | 2.0  |     | $V_{CC} + 0.3$ | V    | LVCMOS                                   |
| $V_{IL}$         | Input Low Voltage                             | -0.3 |     | 0.8            | V    | LVCMOS                                   |
| V <sub>OH</sub>  | Output High Voltage                           | 2.4  |     |                | V    | $I_{OH} = -24 \text{ mA}^1$              |
| V <sub>OL</sub>  | Output Low Voltage                            |      |     | 0.55<br>0.30   | V    | $I_{OL}$ = 24 mA<br>$I_{OL}$ = 12 mA     |
| Z <sub>OUT</sub> | Output Impedance                              |      | 17  |                | W    |                                          |
| I <sub>IN</sub>  | Input Current <sup>2</sup>                    |      |     | ±300           | mA   | V <sub>IN</sub> = V <sub>CC</sub> or GND |
| Iccq             | Maximum Quiescent Supply Current <sup>3</sup> |      |     | 2.0            | mA   | All V <sub>CC</sub> Pins                 |

Note: 1. The PCS2l99447 is capable of driving  $50\Omega$  transmission lines on the incident edge. Each output drives one  $50\Omega$  parallel terminated transmission line to a termination voltage of  $V_{TT}$ . Alternatively, the device drives up to two  $50\Omega$  series terminated transmission lines (for  $V_{CC}$ =3.3V).

Table 6. AC Characteristics  $(V_{CC} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)^1$ 

| Symbol                          | 5Characteristics                                            | Min | Тур | Max              | Unit    | Condition               |
|---------------------------------|-------------------------------------------------------------|-----|-----|------------------|---------|-------------------------|
| f <sub>ref</sub>                | Input Frequency                                             | 0   |     | 350              | MHz     |                         |
| f <sub>max</sub>                | Output Frequency                                            | 0   |     | 350              | MHz     |                         |
| $f_{P,REF}$                     | Reference Input Pulse Width                                 | 1.4 |     |                  | nS      |                         |
| $t_r$ , $t_f$                   | CCLK0, CCLK1 Input Rise/Fall Time                           | 4   |     | 1.0 <sup>2</sup> | nS      | 0.8 to 2.0V             |
| t <sub>PLH/HL</sub>             | Propagation Delay                                           | 1.3 |     | 3.3              | nS      |                         |
| t <sub>PLZ, HZ</sub>            | Output Disable Time                                         |     |     | 11               | nS      |                         |
| t <sub>PZL, ZH</sub>            | Output Enable Time                                          |     |     | 11               | nS      |                         |
| t <sub>S</sub>                  | Setup Time CCLK0 or CCLK1 to CLK_STOP <sup>3</sup>          | 0.0 |     |                  | nS      |                         |
| t <sub>H</sub>                  | Hold Time CCLK0 or CCLK1 to CLK_STOP <sup>3</sup>           | 1.0 |     |                  | nS      |                         |
| t <sub>sk(O)</sub>              | Output-to-Output Skew                                       |     |     | 150              | pS      |                         |
| t <sub>sk(PP)</sub>             | Device-to-Device Skew                                       |     |     | 2.0              | nS      |                         |
| t <sub>SK(P)</sub><br>DCQ       | Output Pulse Skew <sup>4</sup> Output Duty Cycle fQ<170 MHz | 45  | 50  | 300<br>55        | pS<br>% | DC <sub>REF</sub> = 50% |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                       | 0.1 |     | 1.0              | nS      | 0.55 to 2.4V            |
| t <sub>JIT(CC)</sub>            | Cycle-to-cycle jitter RMS (1σ)                              |     | TBD |                  | pS      |                         |

Note: 1. AC characteristics apply for parallel output termination of  $50\Omega$  to  $V_{TT}$ .

<sup>2.</sup> Inputs have pull-down or pull-up resistors affecting the input current.

<sup>3.</sup> ICCQ is the DC current consumption of the device with all outputs open and the input in its default state or open.

<sup>2.</sup> Violation of the 1.0 nS maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input pulse width, output duty cycle and maximum frequency specifications.

<sup>3.</sup> Setup and hold times are referenced to the falling edge of the selected clock signal input.

<sup>4.</sup> Output pulse skew is the absolute difference of the propagation delay times: | t<sub>PLH</sub> - t<sub>PHL</sub> |.



Table 7. DC Characteristics ( $V_{CC}$  = 2.5V  $\pm$  5%, TA = -40°C to +85°C)

| Symbol           | Characteristics                               | Min  | Тур | Max            | Unit | Condition                                |
|------------------|-----------------------------------------------|------|-----|----------------|------|------------------------------------------|
| $V_{IH}$         | Input High Voltage                            | 1.7  |     | $V_{CC} + 0.3$ | V    | LVCMOS                                   |
| $V_{IL}$         | Input Low Voltage                             | -0.3 |     | 0.7            | V    | LVCMOS                                   |
| $V_{OH}$         | Output High Voltage                           | 1.8  |     |                | V    | $I_{OH} = -15 \text{ mA}^1$              |
| $V_{OL}$         | Output Low Voltage                            |      |     | 0.6            | V    | $I_{OL}$ = 15 mA                         |
| Z <sub>OUT</sub> | Output Impedance                              |      | 19  |                | Ω    |                                          |
| I <sub>IN</sub>  | Input Current <sup>2</sup>                    |      |     | ±300           | mA   | V <sub>IN</sub> = V <sub>CC</sub> or GND |
| Iccq             | Maximum Quiescent Supply Current <sup>3</sup> |      |     | 2.0            | mA   | All V <sub>CC</sub> Pins                 |

Note: 1. The PCS2I99447 is capable of driving  $50\Omega$  transmission lines on the incident edge. Each output drives one  $50\Omega$  parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives one 50Ω series terminated transmission lines per output (V<sub>CC</sub>=2.5V).

Table 8. AC Characteristics  $(V_{CC} = 2.5V \pm 5\%, TA = -40^{\circ}C \text{ to } +85^{\circ}C)^{1}$ 

| Symbol                                | Characteristics                                                          | Min | Тур | Max              | Unit    | Condition              |
|---------------------------------------|--------------------------------------------------------------------------|-----|-----|------------------|---------|------------------------|
| f <sub>ref</sub>                      | Input Frequency                                                          | 0   |     | 350              | MHz     |                        |
| f <sub>max</sub>                      | Output frequency                                                         | 0   |     | 350              | MHz     |                        |
| $f_{P,REF}$                           | Reference Input Pulse Width                                              | 1.4 |     |                  | nS      |                        |
| $t_r$ , $t_f$                         | CCLK0, CCLK1 Input Rise/Fall Time                                        |     | *   | 1.0 <sup>2</sup> | nS      | 0.7 to 1.7V            |
| t <sub>PLH/HL</sub>                   | Propagation Delay                                                        | 1.7 |     | 4.4              | nS      |                        |
| t <sub>PLZ, HZ</sub>                  | Output Disable Time                                                      |     |     | 11               | nS      |                        |
| t <sub>PZL, ZH</sub>                  | Output Enable Time                                                       |     |     | 11               | nS      |                        |
| ts                                    | Setup Time CCLK0 or CCLK1 to CLK_STOP <sup>3</sup>                       | 0.0 |     |                  | nS      |                        |
| t <sub>H</sub>                        | Hold Time CCLK0 or CCLK1 to CLK_STOP <sup>3</sup>                        | 1.0 |     |                  | nS      |                        |
| t <sub>sk(O)</sub>                    | Output-to-Output Skew                                                    |     |     | 150              | pS      |                        |
| t <sub>sk(PP)</sub>                   | Device-to-Device Skew                                                    |     |     | 2.7              | nS      |                        |
| t <sub>SK(P)</sub><br>DC <sub>Q</sub> | Output Pulse Skew <sup>4</sup> Output Duty Cycle f <sub>Q</sub> <350 MHz | 45  | 50  | 200<br>55        | pS<br>% | DC <sub>REF</sub> =50% |
| t <sub>r</sub> , t <sub>f</sub>       | Output Rise/Fall Time                                                    | 0.1 |     | 1.0              | nS      | 0.6 to 1.8V            |
| t <sub>JIT(CC)</sub>                  | Cycle-to-cycle jitter RMS (1 σ)                                          |     | TBD |                  | pS      |                        |

<sup>2.</sup> Inputs have pull-down or pull-up resistors affecting the input current.

<sup>3.</sup> ICCQ is the DC current consumption of the device with all outputs open and the input in its default state or open.

Note: 1. AC characteristics apply for parallel output termination of 50Ω to V<sub>T</sub>.

2. Violation of the 1.0 nS maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input pulse width, output duty cycle and maximum frequency specifications.

3. Setup and hold times are referenced to the falling edge of the selected clock signal input.

4. Output pulse skew is the absolute difference of the propagation delay times: | t<sub>PLH</sub> - t<sub>PHL</sub> |.



#### APPLICATIONS INFORMATION



Figure 1. Output Clock Stop (CLK\_STOP)
Timing Diagram

#### **Driving Transmission Lines**

The PCS2I99447 clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user, the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of  $17\Omega$  (V<sub>CC</sub>=3.3V), the outputs can drive either parallel or series terminated transmission lines. In most high performance clock networks, point–to–point distribution of signals is the method of choice. In a point–to–point scheme, either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a  $50\Omega$  resistance to VCC÷2.



Figure 2. Single versus Dual Transmission Lines

This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the PCS2I99447 clock driver. For the series terminated case, however, there is no DC current draw; thus, the outputs can drive multiple series terminated lines. Figure 2 "Single versus Dual Transmission Lines" illustrates an output driving a single series terminated line versus two series terminated lines in parallel. When taken to its extreme, the fanout of the PCS2I99447 clock driver is effectively doubled due to its capability to drive multiple lines at  $V_{\rm CC}$ =3.3V.



Figure 3. Single versus Dual Line Termination
Waveforms

The waveform plots in Figure 3 "Single versus Dual Line Termination Waveforms" show the simulation results of an output driving a single line versus two lines. In both cases, the drive capability of the PCS2I99447 output buffer is more than sufficient to drive 50Ω transmission lines on the incident edge. Note from the delay measurements in the simulations a delta of only 43pS exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the PCS2I99447. The output waveform in Figure 3 "Single versus Dual Line Termination Waveforms" shows a step in the waveform; this step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the  $33\Omega$  series resistor plus the output impedance does not match the parallel combination of the line impedances. The voltage wave launched down the two lines will equal:

$$V_L = V_S (Z_0 \mid (R_S + R_0 + Z_0))$$

$$Z_0 = 50\Omega \mid |50\Omega$$

$$R_S = 33\Omega \mid |33\Omega$$

$$R_0 = 17\Omega$$

$$V_L = 3.0 (25 \div (16.5 + 17 + 25))$$

$$= 1.28V$$

At the load end the voltage will double, due to the near unity reflection coefficient, to 2.5V. It will then increment towards the quiescent 3.0V in steps separated by one





PulseCore

Giving you the edge

#### rev 0.4

round trip delay (in this case 4.0ns). Since this step is well above the threshold region it will not cause any false clock triggering; however, designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines, the situation in Figure 4 "Optimized Dual Line Termination" should be used. In this case, the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance the line impedance is perfectly matched.



Figure 4. Optimized Dual Line Termination

## The Following Figures Illustrate the Measurement Reference for the PCS2I99447 Clock Driver Circuit



Figure 5. CCLK PCS2I99447 AC Test Reference for Vcc = 3.3V and Vcc = 2.5V





Figure 6. Propagation Delay (t<sub>PD</sub>) Test Reference



The pin-to-pin skew is defined as the worst case difference in propagation between any similar delay path within a single device

Figure 7. Output-to-Output Skew t<sub>SK(LH, HL)</sub>



The time from the output controlled edge to the non-controlled edge, divided by the time output controlled edge, expressed as a percentage.

Figure 9. Output Duty Cycle (DC)



The variation in cycle time of a single between adjacent cycles, over a random sample of adjacent cycle pairs

Figure 11. Cycle-to-Cycle Jitter Reference



Figure 8. Output Pulse Skew (t<sub>SK(P)</sub> Test



Figure 10. Output Transition Time Test Reference



Figure 12. Setup and Hold Time (t<sub>s</sub>, t<sub>h</sub>) Test Reference



# Power Consumption of the PCS2I99447 and Thermal Management

The PCS2I99447 AC specification is guaranteed for the entire operating frequency range up to 350MHz. The PCS2I99447 power consumption and the associated long-term reliability may decrease the maximum frequency limit, depending on operating conditions such as clock frequency, supply voltage, output loading, ambient temperature, vertical convection and thermal conductivity of package and board. This section describes the impact of these parameters on the junction temperature and gives a guideline to estimate the PCS2I99447 die junction temperature and the associated device reliability.

Table 9. Die junction temperature and MTBF

| Junction temperature (°C) | MTBF (Years) |
|---------------------------|--------------|
| 100                       | 20.4         |
| 110                       | 9.1          |
| 120                       | 4.2          |
| 130                       | 2.0          |

Increased power consumption will increase the die junction temperature and impact the device reliability (MTBF). According to the system-defined tolerable MTBF, the die junction temperature of the PCS2I99447 needs to be controlled and the thermal impedance of the board/package should be optimized. The power dissipated in the PCS2I99447 is represented in equation 1.Where  $I_{\text{CCQ}}$  is the static current consumption of the PCS2I99447,  $C_{\text{PD}}$  is the power dissipation capacitance per output,  $(M)\Sigma C_{\text{L}}$  represents the external

capacitive output load, N is the number of active outputs (N is always 12 in case of the PCS2l99447). The PCS2l99447 supports driving transmission lines to maintain high signal integrity and tight timing parameters. Any transmission line will hide the lumped capacitive load at the end of the board trace, therefore,  $\Sigma C_{\text{L}}$  is zero for controlled transmission line systems and can be eliminated from equation 1. Using parallel termination output termination results in equation 2 for power dissipation.

In equation 2, P stands for the number of outputs with a parallel or thevenin termination,  $V_{\text{OL}},\,I_{\text{OL}},\,V_{\text{OH}}$  and  $I_{\text{OH}}$  are a function of the output termination technique and  $DC_Q$  is the clock signal duty cycle. If transmission lines are used  $\Sigma C_L$  is zero in equation 2 and can be eliminated. In general, the use of controlled transmission line techniques eliminates the impact of the lumped capacitive loads at the end lines and greatly reduces the power dissipation of the device. Equation 3 describes the die junction temperature  $T_J$  as a function of the power consumption.

Where Rthja is the thermal impedance of the package (junction to ambient) and TA is the ambient temperature. According to Table 9, the junction temperature can be used to estimate the long-term device reliability. Further, combining equation 1 and equation 2 results in a maximum operating frequency for the PCS2I99447 in a series terminated transmission line system, equation 4

$$\begin{split} P_{TOT} = & \left[ I_{CCQ} + V_{CC} \cdot f_{CLOCK} \cdot \left( N \cdot C_{PD} + \sum_{M} C_{L} \right) \right] \cdot V_{CC} \\ P_{TOT} = & V_{CC} \cdot \left[ I_{CCQ} + V_{CC} \cdot f_{CLOCK} \cdot \left( N \cdot C_{PD} + \sum_{M} C_{L} \right) \right] + \sum_{P} \left[ DC_{Q} \cdot I_{OH} \left( V_{CC} - V_{OH} \right) + \left( 1 - DC_{Q} \right) \cdot I_{OL} \cdot V_{OL} \right] \quad Equation 2 \\ T_{J} = & T_{A} + P_{TOT} \cdot R_{thja} \\ f_{CLOCKMAX} = & \frac{1}{C_{PD} \cdot N \cdot V_{CC}^{2}} \cdot \left[ \frac{T_{JMAX} - T_{A}}{R_{thja}} - \left( I_{CCQ} \cdot V_{CC} \right) \right] \end{split} \quad Equation 4$$



 $T_{\rm J}$ ,MAX should be selected according to the MTBF system requirements and Table 9.  $R_{\rm thja}$  can be derived from Table 10. The  $R_{\rm thja}$  represent data based on 1S2P boards, using 2S2P boards will result in a lower thermal impedance than indicated below.

Table 10. Thermal package impedance of the 32LQFP

| Convection,<br>LFPM | R <sub>thia</sub> (1P2S<br>board), °C/W | R <sub>thia</sub> (2P2S<br>board), °C/W |
|---------------------|-----------------------------------------|-----------------------------------------|
| Still air           | 86                                      | 61                                      |
| 100 lfpm            | 76                                      | 56                                      |
| 200 lfpm            | 71                                      | 54                                      |
| 300 lfpm            | 68                                      | 53                                      |
| 400 Ifpm            | 66                                      | 52                                      |

If the calculated maximum frequency is below 350 MHz, it becomes the upper clock speed limit for the given application conditions. The following eight derating charts describe the safe frequency operation range for the PCS2I99447. The charts were calculated for a maximum tolerable die junction temperature of 110°C (120°C), corresponding to an estimated MTBF of 9.1 years (4 years), a supply voltage of 3.3V and series terminated transmission line or capacitive loading. Depending on a given set of these operating conditions and the available device convection a decision on the maximum operating frequency can be made.



Figure 13. Maximum PCS2l99447 frequency V<sub>cc</sub> = 3.3V, MTBF 9.1 years, driving series terminated transmission lines, 2s2p board



Figure 14. Maximum PCS2I99447 frequency V<sub>CC</sub> = 3.3V, MRBF 9.1 years, 4pF load per line, 2s2p board



Figure 15. No maximum frequency limitation for V<sub>cc</sub> = 3.3V, MTBF 4 years, driving series terminated transmission lines, 2s2p board



Figure 16. Maximum PCS2I99447 frequency V<sub>CC</sub> = 3.3V, MRBF 4 years, 4pF load per line, 2s2p board



## **Package Information**

## 32-lead TQFP



|        | Dimensions |         |             |       |  |  |
|--------|------------|---------|-------------|-------|--|--|
| Symbol | Inch       | es      | Millimeters |       |  |  |
|        | Min        | Min Max |             | Max   |  |  |
| Α      | \          | 0.0472  |             | 1.2   |  |  |
| A1     | 0.0020     | 0.0059  | 0.05        | 0.15  |  |  |
| A2     | 0.0374     | 0.0413  | 0.95        | 1.05  |  |  |
| D      | 0.3465     | 0.3622  | 8.8         | 9.2   |  |  |
| D1     | 0.2717     | 0.2795  | 6.9         | 7.1   |  |  |
| E      | 0.3465     | 0.3622  | 8.8         | 9.2   |  |  |
| E1     | 0.2717     | 0.2795  | 6.9         | 7.1   |  |  |
| L      | 0.0177     | 0.0295  | 0.45        | 0.75  |  |  |
| L1     | 0.03937    | 7 REF   | 1.00 REF    |       |  |  |
| T      | 0.0035     | 0.0079  | 0.09        | 0.2   |  |  |
| T1     | 0.0038     | 0.0062  | 0.097       | 0.157 |  |  |
| b      | 0.0118     | 0.0177  | 0.30        | 0.45  |  |  |
| b1     | 0.0118     | 0.0157  | 0.30        | 0.40  |  |  |
| R0     | 0.0031     | 0.0079  | 0.08        | 0.2   |  |  |
| а      | 0°         | 7°      | 0°          | 7°    |  |  |
| е      | 0.031 E    | BASE    | 0.8 B       | ASE   |  |  |



## 32-lead LQFP



| Dimensions |            |        |             |       |  |
|------------|------------|--------|-------------|-------|--|
| Symbol     | Inch       | ies    | Millimeters |       |  |
|            | Min        | Max    | Min         | Max   |  |
| Α          |            | 0.0630 |             | 1.6   |  |
| A1         | 0.0020     | 0.0059 | 0.05        | 0.15  |  |
| A2         | 0.0531     | 0.0571 | 1.35        | 1.45  |  |
| D          | 0.3465     | 0.3622 | 8.8         | 9.2   |  |
| D1         | 0.2717     | 0.2795 | 6.9         | 7.1   |  |
| E          | 0.3465     | 0.3622 | 8.8         | 9.2   |  |
| E1         | 0.2717     | 0.2795 | 6.9         | 7.1   |  |
| L          | 0.0177     | 0.0295 | 0.45        | 0.75  |  |
| L1         | 0.03937    | 7 REF  | 1.00 REF    |       |  |
| Т          | 0.0035     | 0.0079 | 0.09        | 0.2   |  |
| T1         | 0.0038     | 0.0062 | 0.097       | 0.157 |  |
| b          | 0.0118     | 0.0177 | 0.30        | 0.45  |  |
| b1         | 0.0118     | 0.0157 | 0.30        | 0.40  |  |
| R0         | 0.0031     | 0.0079 | 0.08        | 0.20  |  |
| е          | 0.031 BASE |        | 0.8 BASE    |       |  |
| а          | 0°         | 7°     | 0°          | 7°    |  |



September 2006 Giving you the edge PCS2I99447

## rev 0.4

## **Ordering Information**

| Part Number       | Marking      | Package Type                      | Operating Range |
|-------------------|--------------|-----------------------------------|-----------------|
| PCS2P99447G-32-LT | PCS2P99447GL | 32-pin LQFP, Tray, Green          | Commercial      |
| PCS2P99447G-32-LR | PCS2P99447GL | 32-pin LQFP, Tape and Reel, Green | Commercial      |
| PCS2P99447G-32-ET | PCS2P99447GE | 32-pin TQFP, Tray, Green          | Commercial      |
| PCS2P99447G-32-ER | PCS2P99447GE | 32-pin TQFP, Tape and Reel, Green | Commercial      |
| PCS2I99447G-32-LT | PCS2I99447GL | 32-pin LQFP, Tray, Green          | Industrial      |
| PCS2I99447G-32-LR | PCS2I99447GL | 32-pin LQFP, Tape and Reel, Green | Industrial      |
| PCS2I99447G-32-ET | PCS2I99447GE | 32-pin TQFP, Tray, Green          | Industrial      |
| PCS2I99447G-32-ER | PCS2I99447GE | 32-pin TQFP, Tape and Reel, Green | Industrial      |

## **Device Ordering Information**



Licensed under US patent #5,488,627, #6,646,463 and #5,631,920.







PulseCore Semiconductor Corporation 1715 S. Bascom Ave Suite 200 Campbell, CA 95008 Tel: 408-879-9077

Fax: 408-879-9018 www.pulsecoresemi.com Copyright © PulseCore Semiconductor All Rights Reserved Preliminary Information Part Number: PCS2I99447 Document Version: 0.4

Note: This product utilizes US Patent #6,646,463 Impedance Emulator Patent issued to PulseCore Semiconductor, dated 11-11-2003

© Copyright 2006 PulseCore Semiconductor Corporation. All rights reserved. Our logo and name are trademarks or registered trademarks of PulseCore Semiconductor. All other brand and product names may be the trademarks of their respective companies. PulseCore reserves the right to make changes to this document and its products at any time without notice. PulseCore assumes no responsibility for any errors that may appear in this document. The data contained herein represents PulseCore's best data and/or estimates at the time of issuance. PulseCore reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. PulseCore does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of PulseCore products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in PulseCore's Terms and Conditions of Sale (which are available from PulseCore). All sales of PulseCore products are made exclusively according to PulseCore's Terms and Conditions of Sale. The purchase of products from PulseCore does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of PulseCore or third parties. PulseCore does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of PulseCore products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify PulseCore against all claims arising from such use.