LTC3548-1

## features

- High Efficiency: Up to 95\%
- 1.8 V at $800 \mathrm{~mA} / 1.575 \mathrm{~V}$ at 400 mA
- Very Low Quiescent Current: Only 40 1 A
- 2.25MHz Constant Frequency Operation
- High Switch Current: 1.2A and 0.7A
- No Schottky Diodes Required
- $V_{\text {IN }}$ : 2.5 V to 5.5 V
- Current Mode Operation for Excellent Line and Load Transient Response
- Short-Circuit Protected
- Low Dropout Operation: 100\% Duty Cycle
- Ultralow Shutdown Current: $\mathrm{I}_{\mathrm{Q}}<1 \mu \mathrm{~A}$
- Small Thermally Enhanced $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Packages


## APPLICATIONS

- PDAs/Palmtop PCs
- Digital Cameras
- Cellular Phones
- Portable Media Players
- PC Cards
- Wireless and DSL Modems

DESCRIPTION

The LTC ${ }^{\circledR} 3548-1$ is a dual, fixed output, constantfrequency, synchronous step-down DC/DC converter. Intended for low power applications, it operates from 2.5 V to 5.5 V input voltage range and has a constant 2.25 MHz switching frequency, allowing the use of tiny, low cost capacitors and inductors with a profile $\leq 1 \mathrm{~mm}$. The output voltage for channel 1 is fixed at 1.8 V and for channel 2 is fixed at 1.575 V . Internal synchronous $0.35 \Omega, 1.2 \mathrm{~A} / 0.7 \mathrm{~A}$ power switches provide high efficiency without the need for external Schottky diodes. Burst Mode ${ }^{\circledR}$ operation provides high efficiency at light loads.

To further maximize battery runtime, the P-channel MOSFETs are turned on continuously in dropout (100\% duty cycle), and both channels draw a total quiescent current of only $40 \mu \mathrm{~A}$. In shutdown, the device draws $<1 \mu \mathrm{~A}$.

The LTC3548-1 is available in both thin ( 0.75 mm ) and ultra-thin ( 0.55 mm ) $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN packages.

## TYPICAL APPLICATION



Figure 1. $1.8 \mathrm{~V} / 1.575 \mathrm{~V}$ at $\mathbf{8 0 0 m A} / 400 \mathrm{~mA}$ Step-Down Regulators

LTC3548-1 Efficiency Curve/Power Loss


ABSOLUTE MAXImUM RATINGS (Note 1)

VIN Voltages $\qquad$ -0.3 V to 6 V
$\mathrm{V}_{\text {FB1 }}, \mathrm{V}_{\text {FB2 }}, \mathrm{V}_{\text {OUT } 1}, \mathrm{~V}_{\text {OUT2 }}$,
RUN1, RUN2 Voltages $\qquad$ -0.3 V to $\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}$
SW1, SW2 Voltage

Ambient Operating Temperature Range (Note 2) $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Junction Temperature (Note 5) ............................. $125^{\circ} \mathrm{C}$ Storage Temperature Range................... $65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

## pIn CONFIGURATIOn



10-LEAD ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) PLASTIC DFN
$T_{\text {Jmax }}=125^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=40^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}$


10-LEAD $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ PLASTIC UTDFN
$\mathrm{T}_{\mathrm{JMAX}}=125^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=43^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=10^{\circ} \mathrm{C} / \mathrm{W}$ EXPOSED PAD (PIN 11) IS GND, MUST BE SOLDERED TO PCB GND (SOLDERED TO A 4-LAYER BOARD)

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC3548EDD-1\#PBF | LTC3548EDD-1\#TRPBF | LBZC | $10-$ Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC3548EKD-1\#PBF | LTC3548EKD-1\#TRPBF | CXVT | $10-$ Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic UTDFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

ELECTRICAL CHARACTERISTICS The $\bullet$ denotes the speciifications which apply ver the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{I N}=3.6 \mathrm{~V}$, unless otherwise specified. (Note 2)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IN }}$ | Operating Voltage Range |  | - | 2.5 |  | 5.5 | V |
| $\mathrm{V}_{\text {OUT1 }}$ | Output Voltage | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \text { (Note 3) } \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.764 \\ & 1.755 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & \hline 1.836 \\ & 1.836 \end{aligned}$ | V V |
| Vout2 | Output Voltage | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 85^{\circ} \mathrm{C} \text { (Note 3) } \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline 1.544 \\ & 1.536 \end{aligned}$ | $\begin{aligned} & 1.575 \\ & 1.575 \end{aligned}$ | $\begin{aligned} & 1.607 \\ & 1.607 \end{aligned}$ | V V |
| $\Delta V_{\text {LINE REG }}$ | Reference Voltage Line Regulation | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to 5.5V (Note 3) |  |  | 0.3 | 0.5 | \%/V |
| $\triangle V_{\text {LOAD REG }}$ | Output Voltage Load Regulation | (Note 3) |  |  | 0.5 |  | \% |
| $I_{S}$ | Input DC Supply Current Active Mode Sleep Mode Shutdown | $\begin{aligned} & V_{\text {OUT1 }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT2 }}=1.3 \mathrm{~V} \\ & V_{\text {OUT1 }}=1.9 \mathrm{~V}, \mathrm{~V}_{\text {OUT2 }}=1.65 \mathrm{~V} \\ & \text { RUN }=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 700 \\ & 40 \\ & 0.1 \end{aligned}$ | $\begin{gathered} 950 \\ 60 \\ 1 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| $\underline{\mathrm{fosc}}$ | Oscillator Frequency | $\mathrm{V}_{\text {OUT1 }}=1.8 \mathrm{~V}, \mathrm{~V}_{\text {OUT2 }}=1.575 \mathrm{~V}$ | $\bullet$ | 1.8 | 2.25 | 2.7 | MHz |
| ILIM | Peak Switch Current Limit Channel 1 Peak Switch Current Limit Channel 2 | $\begin{array}{\|l\|} \hline V_{\text {IN }}=3 V, \text { Duty Cycle }<35 \% \\ V_{\text {IN }}=3 V, \text {, Duty Cycle }<35 \% \\ \hline \end{array}$ |  | $\begin{gathered} 0.95 \\ 0.6 \end{gathered}$ | $\begin{aligned} & 1.2 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 0.9 \end{aligned}$ | A A |
| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Top Switch On-Resistance Bottom Switch On-Resistance | (Note 6) <br> (Note 6) |  |  | $\begin{aligned} & 0.35 \\ & 0.30 \end{aligned}$ | $\begin{aligned} & 0.45 \\ & 0.45 \end{aligned}$ | $\Omega$ $\Omega$ |
| ISW(LKG) | Switch Leakage Current | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {RUN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT1 }}=\mathrm{V}_{\text {OUT2 }}=0$ |  |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| VRUN | RUN Threshold |  | $\bullet$ | 0.3 | 1 | 1.5 | V |
| IRUN | RUN Leakage Current |  | $\bullet$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC3548-1 is guaranteed to meet specified performance from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ and $85^{\circ} \mathrm{C}$ operating temperature range are assured by design, characterization and correlation with statistical process controls.

Note 3: The LTC3548-1 is tested in a proprietary test mode that connects the output of the error amplifier to an outside servo-loop.
Note 4: Dynamic supply current is higher due to the internal gate charge being delivered at the switching frequency.
Note 5: $T_{J}$ is calculated from the ambient $T_{A}$ and power dissipation $P_{D}$ according to the following formula: $T_{J}=T_{A}+\left(P_{D} \bullet \theta_{J A}\right)$.
Note 6: The DFN switch on-resistance is guaranteed by correlation to wafer level measurements.

## TYPICAL PERFORMANCE CHARACTERISTICS <br> $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified.



## LTC3548-1

## TYPICAL PGRFORMAOCE CHARACTERISTICS $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified.



3548-1 G04

## Output Voltage Error

 vs Temperature

3548-1 607
${ }^{3548-1} 607$


3548-1 G05

Oscillator Frequency vs Input Voltage


3548-1 G06


Load Regulation


Line Regulation


## TYPICAL PERFORMAOCE CHARACTERISTICS

$T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified.



## PIn functions

$V_{\text {FB1 }}$ (Pin 1): Output Feedback for Channel 1. Receives the feedback voltage from internal resistive divider across the output. Normal voltage for this pin is 0.6 V .

Vout1 (Pin 2): Output Voltage Feedback Pin for Channel 1. An internal resistive dividerdivides the output voltage down for comparison to the internal reference voltage.
$V_{\text {IN }}$ (Pin3): Input PowerSupply. Must be closely decoupled to GND.

SW1 (Pin 4): Regulator 1 Switch Node Connection to the Inductor. This pin swings from $V_{\text {IN }}$ to GND.

GND (Pin 5): Ground. Connect to the (-) terminal of COUT and (-) terminal of $\mathrm{C}_{\text {IN }}$ (see Figure 4).

RUN2 (Pin 6): Regulator 2 Enable. Forcing this pinto $V_{\text {IN }}$ enables regulator2, while forcing it to GND causes regulator2 to shut down. This pin must be driven; do not float.

SW2 (Pin 7): Regulator 2 Switch Node Connection to the Inductor. This pin swings from $\mathrm{V}_{\text {IN }}$ to GND.
RUN1 (Pin 8): Regulator 1 Enable. Forcing this pin to $\mathrm{V}_{\text {IN }}$ enables regulator 1 , while forcing itto GND causes regulator 1 to shut down. This pin must be driven; do not float.
$V_{\text {OUT2 }}$ (Pin 9): Output Voltage Feedback Pin for Channel 2. An internal resistive divider divides the outputvoltage down for comparison to the internal reference voltage.

VFB2 (Pin 10): Output Feedback for Channel 2. Receives the feedback voltage from internal resistive divider across the output. Normal voltage for this pin is 0.6 V .
Exposed Pad (GND) (Pin 11): Ground. Connect to the (-) terminal of $\mathrm{C}_{\text {OUt }}$, and (-) terminal of $\mathrm{C}_{\text {IN }}$. Must be connected to electrical ground on PCB (see Figure 4).

## LTC3548-1

## BLOCK DIAGRAM



## OPERATION

The LTC3548-1 uses a constant frequency, current mode architecture. The operating frequency is set at 2.25 MHz . Both channels share the same clock and run in-phase.

The output voltage is set by an internal divider. An error amplfier compares the divided output voltage with a reference voltage of 0.6 V and adjusts the peak inductor current accordingly.

## Main Control Loop

During normal operation, the top power switch (P-channel MOSFET) is turned on at the beginning of a clock cycle when the $\mathrm{V}_{\text {OUT }}$ voltage is below the regulated voltage. The current flows into the inductor and the load increases until current limit is reached. The switch turns off and energy stored in the inductor flows through the bottom switch (N-channel MOSFET) into the load until the next clock cycle.

The peak inductor current is controlled by the internally compensated $\mathrm{I}_{T H}$ voltage, which is the output of the error amplifier. This amplifiercompares the feedback voltage $V_{F B}$ to the 0.6 V reference (see Block Diagram). When the Ioad current increases, the $\mathrm{V}_{\mathrm{FB}}$ voltage decreases slightly below the reference. This decrease causes the error amplifier to increase the $I_{T H}$ voltage until the average inductor current matches the new load current.

The main control loop is shut down by pulling the RUN pin to ground.

## Low Current Operation

When the load is relatively light, the LTC3548-1 automatically switches into Burst Mode operation, in which the PMOS switch operates intermittently based on load demand with a fixed peak inductor current. By running cycles periodically, the switching losses which are dominated by the gate charge losses of the power MOSFETs are minimized. The main control loop is interrupted when the output voltage reaches the desired regulated value. A voltage comparator trips when $I_{T H}$ is below 0.35 V , shutting off the switch and reducing the power. The output capacitor and the inductor supply the power to the load until $I_{T H}$ exceeds 0.65 V , turning on the switch and the main control loop which starts another cycle.

## Dropout Operation

When the input supply voltage decreases toward the output voltage, the duty cycle increases to $100 \%$ which is the dropout condition. In dropout, the PMOS switch is turned on continuously with the output voltage being equal to the input voltage minus the voltage drops across the internal p-channel MOSFET and the inductor.

An important design consideration is that the $R_{D S(O N)}$ of the P-channel switch increases with decreasing input supply voltage (see Typical Performance Characteristics). Therefore, the user should calculate the power dissipation when the LTC3548-1 is used at 100\% duty cycle with low input voltage (see Thermal Considerations in the Applications Information section).

## Low Supply Operation

To prevent unstable operation, the LTC3548-1 incorporates an undervoltage lockout circuit which shuts down the part when the input voltage drops below about 1.65 V .

## APPLICATIONS InFORMATION

A general LTC3548-1 application circuit is shown in Figure 2. External component selection is driven by the load requirement, and begins with the selection of the inductor L . Once the inductor is chosen, $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{0 U T}$ can be selected.


Figure 2. LTC3548-1 General Schematic

## Inductor Selection

Although the inductor does not influence the operating frequency, the inductor value has a direct effect on ripple current. The inductor ripple current $\Delta I_{L}$ decreases with higher inductance and increases with higher $\mathrm{V}_{\text {IN }}$ or $\mathrm{V}_{\text {OUT }}$ :

$$
\Delta I_{\mathrm{L}}=\frac{\mathrm{V}_{\text {OUT }}}{f_{0} \cdot \mathrm{~L}} \cdot\left(1-\frac{\mathrm{V}_{\text {OUT }}}{V_{\text {IN }}}\right)
$$

Accepting larger values of $\Delta \mathrm{I}_{\mathrm{L}}$ allows the use of low inductances, but results in higher output voltage ripple, greater core losses, and lower output current capability.
A reasonable starting point for setting ripple current is $\Delta \mathrm{I}_{\mathrm{L}}=0.3 \bullet \mathrm{I}_{\text {OUT(MAX) }}$, where $\mathrm{I}_{\text {OUT(MAX) }}$ is 0.8 A for channel 1 and 400 mA for channel 2 . The largest ripple current $\Delta \mathrm{L}_{\mathrm{L}}$ occurs at the maximum input voltage. To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following equation:

$$
L=\frac{V_{\text {OUT }}}{f_{0} \cdot \Delta \mathrm{I}_{\mathrm{L}}} \cdot\left(1-\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN(MAX) }}}\right)
$$

The inductor value will also have an effect on Burst Mode operation. The transition from low current operation begins when the peak inductor current falls below a level set by the burst clamp. Lower inductor values result in
higher ripple current which causes this to occur at lower load currents. This causes a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase.

## Inductor Core Selection

Different core materials and shapes will change the size/ current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characterisitics. The choice of which style inductor to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on what the LTC3548-1 requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3548-1 applications.
Table 1. Representative Surface Mount Inductors

| PART <br> NUMBER | VALUE <br> $(\mu \mathrm{H})$ | DCR <br> $(\Omega$ MAX $)$ | MAX DC <br> CURRENT $(\mathbf{A})$ | $\mathbf{W} \times \mathbf{L} \times \mathbf{H}\left(\mathbf{m m}^{3}\right)$ |
| :--- | :---: | :---: | :---: | :---: |
| Sumida | 2.2 | 0.075 | 1.20 | $3.8 \times 3.8 \times 1.8$ |
| CDRH3D16 | 3.3 | 0.110 | 1.10 |  |
| Sumida | 2.7 | 0.162 | 0.90 |  |
| CMD4D06 | 4.7 | 0.089 | 0.95 | $4.1 \times 3.2 \times 0.8$ |
| Sumida | 2.2 | 0.166 | 0.75 | 0.950 |
| CMD4D11 | 3.3 | 0.174 | 0.770 | $4.4 \times 5.8 \times 1.2$ |
| Murata | 1.0 | 0.060 | 1.00 | $2.5 \times 3.2 \times 2.0$ |
| LQH32CN | 2.2 | 0.097 | 0.79 |  |
| Tok0 | 2.2 | 0.060 | 1.08 | $2.5 \times 3.2 \times 2.0$ |
| D312F | 3.3 | 0.260 | 0.92 |  |
| Panasonic | 3.3 | 0.17 | 1.00 | $4.5 \times 5.4 \times 1.2$ |
| ELT5KT | 4.7 | 0.20 | 0.95 |  |

## Input Capacitor ( $\mathrm{C}_{\text {IN }}$ ) Selection

In continuous mode, the input current of the converter is a square wave with a duty cycle of approximately $\mathrm{V}_{\text {OUT }} / V_{\text {IN }}$. To prevent large voltage transients, a low equivalent series resistance (ESR) input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:
$I_{\text {RMS }} \approx I_{\text {MAX }} \frac{\sqrt{V_{\text {OUT }}\left(V_{\text {IN }}-V_{\text {OUT }}\right)}}{V_{\text {IN }}}$

## APPLICATIONS InFORMATION

where the maximum average output current $I_{\mathrm{MAX}}$ equals the peak current minus half the peak-to-peak ripple current, $\mathrm{I}_{\mathrm{MAX}}=\mathrm{I}_{\mathrm{LIM}}-\mathrm{I}_{\mathrm{L}} / 2$.

This formula has a maximum at $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\mathrm{RMS}}$ $=I_{0 U T} / 2$. This simple worst-case is commonly used to design because even significant deviations do not offer much relief. Note that capacitor manufacturer's ripple current ratings are often based on only 2000 hours lifetime. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet the size or height requirements of the design. An additional $0.1 \mu \mathrm{~F}$ to $1 \mu \mathrm{~F}$ ceramic capacitor is also recommended on $V_{\text {IN }}$ for high frequency decoupling, when not using an all ceramic capacitor solution.

## Output Capacitor (Cout) Selection

The selection of $\mathrm{C}_{\text {OUt }}$ is driven by the required ESR to minimize voltage ripple and load step transients. Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple $\left(\Delta \mathrm{V}_{\text {OUT }}\right)$ is determined by:

$$
\Delta \mathrm{V}_{\text {OUT }} \approx \Delta \mathrm{I}_{\mathrm{L}}\left(\mathrm{ESR}+\frac{1}{8 \mathrm{f}_{0} \mathrm{C}_{\text {OUT }}}\right)
$$

where $\mathrm{f}_{0}=$ operating frequency, $\mathrm{C}_{\text {OUT }}=$ output capacitance and $\Delta \mathrm{I}_{\mathrm{L}}=$ ripple current in the inductor. The output ripple is highest at maximum input voltage since $\Delta L_{L}$ increases with input voltage. With $\Delta I_{\mathrm{L}}=0.3 \cdot I_{\text {OUT(MAX) }}$ the output ripple will be less than 100 mV at maximum $\mathrm{V}_{\mathrm{IN}}$ and $\mathrm{f}_{0}=2.25 \mathrm{MHz}$ with:

## $E_{\text {COUT }}<150 \mathrm{~m} \Omega$

Once the ESR requirements for $\mathrm{C}_{\text {OUT }}$ have been met, the RMS current rating generally far exceeds the $I_{\text {RIPPLE(P-P) }}$ requirement, except for an all ceramic solution.

In surface mount applications, multiple capacitors may have to be paralleled to meet the capacitance, ESR or RMS current handling requirement of the application. Aluminum electrolytic, special polymer, ceramic and dry tantulum capacitors are all available in surface mount packages. The OS-CON semiconductor dielectric capacitor available from Sanyo has the lowest ESR(size) product
of any aluminum electrolytic at a somewhat higher price. Special polymer capacitors, such as Sanyo POSCAP, Panasonic Special Polymer (SP), and Kemet A700, offer very low ESR, but have a lower capacitance density than other types. Tantalum capacitors have the highest capacitance density, but they have a larger ESR and it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalums, available in case heights ranging from 2 mm to 4 mm . Aluminum electrolytic capacitors have a significantly larger ESR, and are often used in extremely cost-sensitive applications provided that consideration is given to ripple current ratings and long term reliability. Ceramic capacitors have the lowest ESR and cost, but also have the lowest capacitance density, a high voltage and temperature coefficient, and exhibit audible piezoelectric effects. In addition, the high $Q$ of ceramic capacitors along with trace inductance can lead to significant ringing.
In most cases, $0.1 \mu \mathrm{~F}$ to $1 \mu \mathrm{~F}$ of ceramic capacitors should also be placed close to the LTC3548-1 in parallel with the main capacitors for high frequency decoupling.

## Ceramic Input and Output Capacitors

Higher value, lower cost ceramic capacitors are now becoming available in smaller case sizes. These are tempting for switching regulator use because of their very low ESR. Unfortunately, the ESR is so low that it can cause loop stability problems. Solid tantalum capacitor ESR generates a loop "zero" at 5 kHz to 50 kHz that is instrumental in giving acceptable loop phase margin. Ceramic capacitors remain capacitive to beyond 300 kHz and usually resonate with their ESL before ESR becomes effective. Also, ceramic caps are prone to temperature effects which requires the designer to check loop stability over the operating temperature range. To minimize their large temperature and voltage coefficients, only X5R or X7R ceramic capacitors should be used. A good selection of ceramic capacitors is available from Taiyo Yuden, AVX, Kemet, TDK, and Murata.
Great care must be taken when using only ceramic input and output capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output

## APPLICATIONS INFORMATION

can induce ringing at the $\mathrm{V}_{\text {IN }}$ pin. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, the ringing at the input can be large enough to damage the part.
Since the ESR of a ceramic capacitor is so low, the input and output capacitor must instead fulfill a charge storage requirement. During a load step, the output capacitor must instantaneously supply the current to support the load until the feedback loop raises the switch current enough to support the load. The time required for the feedback loop to respond is dependent on the compensation and the output capacitor size. Typically, 3-4 cycles are required to respond to a load step, but only in the first cycle does the output drop linearly. The output droop, $V_{D R O O P}$, is usually about 2-3 times the linear drop of the first cycle. Thus, a good place to start is with the output capacitor size of approximately:

$$
\mathrm{C}_{\text {OUT }} \approx 2.5 \frac{\Delta \mathrm{I}_{\text {OUT }}}{\mathrm{f}_{0} \cdot \mathrm{~V}_{\text {DROOP }}}
$$

More capacitance may be required depending on the duty cycle and load step requirements.
In most applications, the input capacitor is merely required to supply high frequency bypassing, since the impedance to the supply is very low. A $10 \mu \mathrm{~F}$ ceramic capacitor is usually enough for these conditions.

## Checking Transient Response

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, Vout immediately shifts by an amount equal to $\Delta_{\text {LOAD }} \bullet E S R$, where ESR is the effective series resistance of COUT. $\Delta_{\text {LOAD }}$ also begins to charge or discharge $\mathrm{C}_{0 u t}$, generating a feedback error signal used by the regulator to return $V_{\text {OUT }}$ to its steady-state value. During this recovery time, $\mathrm{V}_{\text {OUT }}$ can be monitored for overshoot or ringing that would indicate a stability problem.

The initial output voltage step may not be within the bandwidth of the feedback loop, so the standard second-order overshoot/DC ratio cannot be used to determine phase
margin. In addition, a feed-forward capacitor, $\mathrm{C}_{\text {FF, }}$, is added externally to improve the high frequency response. Capacitor $\mathrm{C}_{\text {FF }}$ provides phase lead by creating a high frequency zero with R1, which improves the phase margin.

The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. For a detailed explanation of optimizing the compensation components, including a review of control loop theory, refer to Application Note 76.

In some applications, a more severe transient can be caused by switching loads with large ( $>1 \mu \mathrm{~F}$ ) load input capacitors. The discharged load input capacitors are effectively put in parallel with $\mathrm{C}_{\text {Out }}$, causing a rapid drop in $V_{\text {OUt }}$. No regulator can deliver enough current to prevent this problem, if the switch connecting the load has low resistance and is driven quickly. The solution is to limit the turn-on speed of the load switch driver. A Hot Swap ${ }^{\text {TM }}$ controller is designed specifically for this purpose and usually incorporates current limiting, short-circuit protection, and soft-starting.

## Efficiency Considerations

The percent efficiency of a switching regulator is equal to the output power divided by the input power times $100 \%$. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:
\% Efficiency = 100\% - (L1 + L2 + L3 + ...)
where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC3548-1 circuits: 1) $V_{\text {IN }}$ quiescent current, 2) switching losses, 3) $I^{2} R$ losses, 4) other losses.

1) The $\mathrm{V}_{\text {IN }}$ current is the $D C$ supply current given in the Electrical Characteristics which excludes MOSFET driver and control currents. $\mathrm{V}_{\text {IN }}$ current results in a small ( $<0.1 \%$ ) loss that increases with $\mathrm{V}_{\mathrm{IN}}$, even at no load.

Hot Swap is a trademark of Linear Technology Corporation

## APPLICATIONS InFORMATION

2) The switching current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from $V_{I N}$ to ground. The resulting dQ/dt is a current out of $V_{\text {IN }}$ that is typically much larger than the DC bias current. In continuous mode, $I_{G A T E C H G}=f_{0}\left(Q_{T}+Q_{B}\right)$, where $Q_{T}$ and $Q_{B}$ are the gate charges of the internal top and bottom MOSFET switches. The gate charge losses are proportional to $\mathrm{V}_{\text {IN }}$ and thus their effects will be more pronounced at higher supply voltages.
3) $I^{2} R$ losses are calculated from the DC resistances of the internal switches, $R_{S W}$, and external inductor, $R_{L}$. In continuous mode, the average output current flows through inductor L, but is "chopped" between the internal top and bottom switches. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ and the duty cycle (D) as follows:

$$
\mathrm{R}_{\mathrm{SW}}=\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{TOP})}(\mathrm{D})+\left(\mathrm{R}_{\mathrm{DS}(\mathbf{O N}) B O T)}\right)(1-\mathrm{D})\right.
$$

The $R_{\text {DS(ON })}$ for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain $I^{2} \mathrm{R}$ losses:

$$
I^{2} R \text { losses }=I_{o u T}{ }^{2}\left(R_{S W}+R_{L}\right)
$$

4) Other "hidden" losses such as copper trace and internal battery resistances can account for additional efficiency degradations in portable systems. It is very important to include these "system" level losses in the design of a system. The internal battery and fuse resistance losses can be minimized by making sure that $\mathrm{C}_{\text {IN }}$ has adequate charge storage and very low ESR at the switching frequency. Other losses including diode conduction losses during dead-time and inductor core losses generally account for less than 2\% total additional loss.

## Thermal Considerations

In a majority of applications, the LTC3548-1 does not dissipate much heat due to its high efficiency. However, in applications where the LTC3548-1 is running at high ambient temperature with low supply voltage and high
duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately $150^{\circ} \mathrm{C}$, both power switches will turn off and the SW node will become high impedance.
To prevent the LTC3548-1 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by:

$$
\mathrm{T}_{\mathrm{RISE}}=\mathrm{P}_{\mathrm{D}} \bullet \theta_{\mathrm{JA}}
$$

where $P_{D}$ is the power dissipated by the regulator and $\theta_{J A}$ is the thermal resistance from the junction of the die to the ambient temperature.

The junction temperature, $T_{J}$, is given by:

$$
T_{J}=T_{\text {RISE }}+T_{\text {AMBIENT }}
$$

As an example, consider the case when the LTC3548-1 is at an input voltage of 2.7 V with a load current of 400 mA and 800 mA and an ambient temperature of $70^{\circ} \mathrm{C}$. From the Typical Performance Characteristics graph of Switch Resistance, the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ resistance of the main switch is $0.425 \Omega$. Therefore, power dissipated by each channel is:

$$
P_{D}=I^{2} \cdot R_{D S(O N)}=272 \mathrm{~mW} \text { and } 68 \mathrm{~mW}
$$

The DFN package junction-to-ambient thermal resistance, $\theta_{\mathrm{JA}}$, is $40^{\circ} \mathrm{C} / \mathrm{W}$. Therefore, the junction temperature of the regulator operating in a $70^{\circ} \mathrm{C}$ ambient temperature is approximately:

$$
T_{J}=(0.272+0.068) \cdot 40+70=83.6^{\circ} \mathrm{C}
$$

which is below the absolute maximum junction temperature of $125^{\circ} \mathrm{C}$.

## Design Example

As a design example, consider using the LTC3548-1 in an portable application with a Li-Ion battery. The battery provides a $\mathrm{V}_{\text {IN }}=2.8 \mathrm{~V}$ to 4.2 V . The load requires a maximum of 800 mA in active mode and 2 mA in standby mode. The output voltage is $\mathrm{V}_{\text {OUT }}=1.8 \mathrm{~V}$.

## APPLICATIONS INFORMATION

First, calculate the inductor value for about $30 \%$ ripple current at maximum $\mathrm{V}_{\mathbb{1}}$ :

$$
\mathrm{L}=\frac{1.8 \mathrm{~V}}{2.25 \mathrm{MHz} \cdot 240 \mathrm{~mA}} \cdot\left(1-\frac{1.8 \mathrm{~V}}{4.2 \mathrm{~V}}\right)=1.9 \mu \mathrm{H}
$$

Choosing a vendor's closest inductor value of $2.2 \mu \mathrm{H}$, results in a maximum ripple current of:

$$
\Delta \mathrm{L}_{\mathrm{L}}=\frac{1.8 \mathrm{~V}}{2.25 \mathrm{MHz} \cdot 2.2 \mu} \cdot\left(1-\frac{1.8 \mathrm{~V}}{4.2 \mathrm{~V}}\right)=207 \mathrm{~mA}
$$

For cost reasons, a ceramic capacitor will be used. Cout selection is then based on load step droop instead of ESR requirements. For a 5\% output droop:

$$
\mathrm{C}_{\text {OUT }} \approx 1.8 \frac{800 \mathrm{~mA}}{2.25 \mathrm{MHz} \cdot(5 \% \cdot 1.8 \mathrm{~V})}=7.1 \mathrm{HF}
$$

A good standard value is $10 \mu \mathrm{~F}$. Since the output impedance of a Li-lon battery is very low, $\mathrm{C}_{I N}$ is typically $10 \mu \mathrm{~F}$.

Figure 3 shows the complete schematic for this design example.

## Board Layout Considerations

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3548-1. These items are also illustrated graphically in the layout diagram of Figure 4. Check the following in your layout:

1. Does the capacitor $\mathrm{C}_{\text {IN }}$ connect to the power $\mathrm{V}_{\text {IN }}$ (Pin 3 ) and GND (exposed pad) as close as possible? This capacitor provides the AC current to the internal power MOSFETs and their drivers.
2. The feedback lines from $V_{\text {OUT }}$ should be routed away from noisy traces such as the SW line and its trace should be minimized.
3. Are the $\mathrm{C}_{\text {out }}$ and L1 closely connected? The (-) plate of $\mathrm{C}_{\text {OUT }}$ returns current to GND and the (-) plate of $\mathrm{C}_{\mathrm{IN}}$.
4. Keep sensitive components away from the SW pins. The input capacitor $\mathrm{C}_{\mathrm{IN}}$ should be routed away from the SW traces and the inductors.
5. A ground plane is preferred, but if not available, keep the signal and power grounds segregated with small signal components returning to the GND pin at one point and should not share the high current path of $\mathrm{C}_{\text {IN }}$ or $\mathrm{C}_{0 U T}$.
6. Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. These copper areas should be connected to VIN or GND.


Figure 3. LTC3548-1 Typical Application

## APPLICATIONS INFORMATION



Figure 4. LTC3548-1 Layout Diagram


TYPICAL APPLICATIONS
1 mm Profile Core and I/O Supplies


C1, C2: MURATA GRM219R60J106KE19
C3: MURATA GRM219R60J475KE19
L1: COILTRONICS LPO3310-222MX
L2: COILTRONICS LPO3310-472MX
*IF C1 IS GREATER THAN 3" FROM POWER SOURCE,
ADDITIONAL CAPACITANCE MAY BE REQUIRED.


3548-1 G11

## DD Package

10-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1699)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2).

CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

KD Package
10-Lead Plastic UTDFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1739 Rev Ø)


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC1878 | 600 mA (Iout), 550 kHz , Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.7V to $6 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=10 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, MSOP-8 Package |
| LT1940 |  High Efficiency Step-Down DC/DC Converter | $\begin{aligned} & \mathrm{V}_{\text {IN: }}: 3 \mathrm{~V} \text { to } 25 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mathrm{~mA}, \mathrm{I}_{\mathrm{SD}}=<1 \mu \mathrm{~A}, \\ & \text { TSSOP-16E Package } \end{aligned}$ |
| LTC3252 | Dual 250 mA (I $\mathrm{l}_{\text {Out }}$ ), 1MHz, Spread Spectrum Inductorless Step-Down DC/DC Converter | $88 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.9 \mathrm{~V}$ to 1.6 V , $\mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{DFN}-12$ Package |
| LTC3405/LTC3405A | $300 \mathrm{~mA} \text { (Iout), } 1.5 \mathrm{MHz},$ <br> Synchronous Step-Down DC/DC Converters | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LTC3406/LTC3406B | 600 mA (Iout), 1.5 MHz , Synchronous Step-Down DC/DC Converters | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LT3407/LT3407-2 | $600 \mathrm{~mA} / 1.5 \mathrm{MHz}, 800 \mathrm{~mA} / 2.25 \mathrm{MHz}$ Dual Synchronous Step-Down DC/DC Converter | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSE}, \mathrm{DFN}$ Package |
| LTC3410/LTC3410B | 300 mA , 2.25MHz Synchronous Step-Down DC/DC Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=26 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, SC70 Package |
| LTC3411 | 1.25 A (Iout), 4MHz, <br> Synchronous Step Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-10$ Package |
| LTC3412 | 2.5A (Iout), 4MHz, Synchronous Step Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, TSSOP-16E Package |
| LTC3414 | 4A (Iout), 4MHz, Synchronous Step Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 2.25 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=64 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, TSSOP-28E Package |
| LTC3440 | 600 mA (Iout), 2MHz, Synchronous Buck-Boost DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.5 V to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=25 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-10$ Package |
| LTC3548 | $400 \mathrm{~mA} / 800 \mathrm{~mA}$ (Iout), 2.25MHz, Dual Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, MSE, DFN-10 Packages |

