16 # H8S/2609 Group ## Hardware Manual Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2600 Series H8S/2609 HD64F2609 HD6432609 H8S/2608 HD6432608 Rev.1.00 Revision Date: Jan. 25, 2008 Renesas Technology www.renesas.com #### Notes regarding these materials - This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document. - 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. - 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations. - 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com) - Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document. - 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products. - 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above. - 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: - (1) artificial life support devices or systems - (2) surgical implantations - (3) healthcare intervention (e.g., excision, administration of medication, etc.) - (4) any other purposes that pose a direct threat to human life - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications. - 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges. - 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment. - 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas. - 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document. Renesas semiconductor products, or if you have any other inquiries. ### **General Precautions on Handling of Product** #### 1. Treatment of NC Pins Note: Do not connect anything to the NC pins. The NC (not connected) pins are either not connected to any of the internal circuitry or are used as test pins or to reduce noise. If something is connected to the NC pins, the operation of the LSI is not guaranteed. #### 2. Treatment of Unused Input Pins Note: Fix all unused input pins to high or low level. Generally, the input pins of CMOS products are high-impedance input pins. If unused pins are in their open states, intermediate levels are induced by noise in the vicinity, a pass-through current flows internally, and a malfunction may occur. #### 3. Processing before Initialization Note: When power is first supplied, the product's state is undefined. The states of internal circuits are undefined until full power is supplied throughout the chip and a low level is input on the reset pin. During the period where the states are undefined, the register settings and the output state of each pin are also undefined. Design your system so that it does not malfunction because of processing while it is in this undefined state. For those products which have a reset function, reset the LSI immediately after the power supply has been turned on. #### 4. Prohibition of Access to Undefined or Reserved Addresses Note: Access to undefined or reserved addresses is prohibited. The undefined or reserved addresses may be used to expand functions, or test registers may have been be allocated to these addresses. Do not access these registers; the system's operation is not guaranteed if they are accessed. # Configuration of This Manual This manual comprises the following items: - 1. General Precautions on Handling of Product - 2. Configuration of This Manual - 3. Preface - 4. Contents - 5. Overview - 6. Description of Functional Modules - CPU and System-Control Modules - On-Chip Peripheral Modules The configuration of the functional description of each module differs according to the module. However, the generic style includes the following items: - i) Feature - ii) Input/Output Pin - iii) Register Description - iv) Operation - v) Usage Note When designing an application system that includes this LSI, take notes into account. Each section includes notes in relation to the descriptions given, and usage notes are given, as required, as the final part of each section. - 7. List of Registers - 8. Electrical Characteristics - 9. Appendix - 10. Main Revisions and Additions in this Edition (only for revised versions) The list of revisions is a summary of points that have been revised or added to earlier versions. This does not include all of the revised contents. For details, see the actual locations in this manual. 11. Index #### **Preface** The H8S/2609 Group single-chip microcomputer is made up of the high-speed H8S/2600 CPU as its core, and the peripheral functions required configuring a system. The H8S/2600 CPU has an instruction set that is compatible with the H8/300 and H8/300H CPUs. Target Users: This manual was written for users who will be using the H8S/2609 Group in the design of application systems. Target users are expected to understand the fundamentals of electrical circuits, logical circuits, and microcomputers. Objective: This manual was written to explain the hardware functions and electrical characteristics of the H8S/2609 Group to the target users. Refer to the H8S/2600 Series, H8S/2000 Series Software Manual for a detailed description of the instruction set. Notes on reading this manual: In order to understand the overall functions of the chip Read the manual according to the contents. This manual can be roughly categorized into parts on the CPU, system control functions, peripheral functions, and electrical characteristics. In order to understand the details of the CPU's functions Read the H8S/2600 Series, H8S/2000 Series Software Manual. • In order to understand the details of a register when its name is known Read the index that is the final part of the manual to find the page number of the entry on the register. The addresses, bits, and initial values of the registers are summarized in section 20, List of Registers. Examples: Register name: The following notation is used for cases when the same or a similar function, e.g. 16-bit timer pulse unit or serial communication, is implemented on more than one channel: XXX\_N (XXX is the register name and N is the channel number) Bit order: The MSB is on the left and the LSB is on the right. Related Manuals: The latest versions of all related manuals are available from our web site. Please ensure you have the latest versions of all documents you require. http://www.renesas.com/ ## H8S/2609 Group manuals: | Document Title | Document No. | |--------------------------------------------------|--------------| | H8S/2609 Group Hardware Manual | This manual | | H8S/2600 Series, H8S/2000 Series Software Manual | REJ09B0139 | ## User's manuals for development tools: | Document Title | Document No. | |--------------------------------------------------------------------------------------------------|--------------| | H8S, H8/300 Series C/C++ Compiler, Assembler, Optimizing Linkage Editor User's Manual | REJ10B0058 | | Microcomputer Development Environment System H8S, H8/300 Series Simulator/Debugger User's Manual | ADE-702-037 | | H8S, H8/300 Series High-performance Embedded Workshop 3 Tutorial | REJ10B0024 | | H8S, H8/300 Series High-performance Embedded Workshop 3 User's Manual | REJ10B0026 | All trademarks and registered trademarks are the property of their respective owners. # Contents | Secti | on 1 | Overview | 1 | |-------|---------|-----------------------------------------------------------------------|----| | 1.1 | Feature | es | 1 | | 1.2 | Block l | Diagram | 2 | | 1.3 | Pin Ass | signments | 3 | | | 1.3.1 | Pin Assignments | 3 | | | 1.3.2 | Pin Functions in Each Operating Mode | 4 | | | 1.3.3 | Pin Functions | 9 | | Secti | on 2 | CPU | 15 | | 2.1 | | es | | | 2.1 | 2.1.1 | Differences between H8S/2600 CPU and H8S/2000 CPU | | | | 2.1.2 | Differences from H8/300 CPU | | | | 2.1.3 | Differences from H8/300H CPU | | | 2.2 | | perating Modes | | | | 2.2.1 | Normal Mode | | | | 2.2.2 | Advanced Mode | | | 2.3 | Addres | s Space | | | 2.4 | | ets | | | | 2.4.1 | General Registers | | | | 2.4.2 | Program Counter (PC) | | | | 2.4.3 | Extended Control Register (EXR) | | | | 2.4.4 | Condition-Code Register (CCR) | 26 | | | 2.4.5 | Multiply-Accumulate Register (MAC) | 27 | | | 2.4.6 | Initial Values of CPU Registers | | | 2.5 | Data F | ormats | 28 | | | 2.5.1 | General Register Data Formats | 28 | | | 2.5.2 | Memory Data Formats | 30 | | 2.6 | Instruc | tion Set | 31 | | | 2.6.1 | Table of Instructions Classified by Function | 32 | | | 2.6.2 | Basic Instruction Formats | 42 | | 2.7 | Addres | sing Modes and Effective Address Calculation | 43 | | | 2.7.1 | Register Direct—Rn | 43 | | | 2.7.2 | Register Indirect—@ERn | 43 | | | 2.7.3 | Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn) | 44 | | | 2.7.4 | Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn | 44 | | | 2.7.5 | Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 | 44 | | | 2.7.6 Immediate—#xx:8, #xx:16, or #xx:32 | 45 | |-----|-----------------------------------------------------------|---------| | | 2.7.7 Program-Counter Relative—@(d:8, PC) or @(d:16 | , PC)45 | | | 2.7.8 Memory Indirect—@@aa:8 | 45 | | | 2.7.9 Effective Address Calculation | 46 | | 2.8 | Processing States | 49 | | 2.9 | Usage Note | 51 | | | 2.9.1 Notes on Using the Bit Operation Instruction | 51 | | Sec | etion 3 MCU Operating Modes | 53 | | 3.1 | Operating Mode Selection | 53 | | 3.2 | Register Descriptions | 54 | | | 3.2.1 Mode Control Register (MDCR) | 54 | | | 3.2.2 System Control Register (SYSCR) | 55 | | 3.3 | Operating Mode Descriptions | 56 | | | 3.3.1 Mode 4 | 56 | | | 3.3.2 Mode 5 | 56 | | | 3.3.3 Mode 6 | 56 | | | 3.3.4 Mode 7 | 56 | | 3.4 | Pin Functions in Each Operating Mode | 57 | | 3.5 | Address Map | 58 | | Sec | ction 4 Exception Handling | 61 | | 4.1 | Exception Handling Types and Priority | 61 | | 4.2 | Exception Sources and Exception Vector Table | 62 | | 4.3 | Reset | 63 | | | 4.3.1 Reset Exception Handling | 63 | | | 4.3.2 Interrupts after Reset | 66 | | | 4.3.3 State of On-Chip Peripheral Modules after Reset Re | | | 4.4 | Traces | 66 | | 4.5 | Interrupts | 67 | | 4.6 | Trap Instruction | 68 | | 4.7 | Stack Status after Exception Handling | 69 | | 4.8 | Usage Note | 70 | | Sec | ction 5 Interrupt Controller | 71 | | 5.1 | Features | | | 5.2 | Input/Output Pins | 73 | | 5.3 | Register Descriptions | | | | 5.3.1 Interrupt Priority Registers A to H, J, K, M, and O | | | | (IPRA to IPRH IPRI IPRK IPRM and IPRO) | 75 | | | 5.3.2 | IRQ Enable Register (IER) | 76 | |-----|---------|---------------------------------------------------------|-----| | | 5.3.3 | IRQ Sense Control Registers H and L (ISCRH, ISCRL) | 77 | | | 5.3.4 | IRQ Status Register (ISR) | | | 5.4 | Interru | upt Sources | 80 | | | 5.4.1 | External Interrupts | 80 | | | 5.4.2 | Internal Interrupts | 81 | | 5.5 | Interru | upt Exception Handling Vector Table | 81 | | 5.6 | Interru | upt Control Modes and Interrupt Operation | 85 | | | 5.6.1 | Interrupt Control Mode 0 | 85 | | | 5.6.2 | Interrupt Control Mode 2 | 87 | | | 5.6.3 | Interrupt Exception Handling Sequence | 89 | | | 5.6.4 | Interrupt Response Times | 91 | | | 5.6.5 | DTC Activation by Interrupt | 92 | | 5.7 | Usage | Notes | 93 | | | 5.7.1 | Conflict between Interrupt Generation and Disabling | 93 | | | 5.7.2 | Instructions that Disable Interrupts | 94 | | | 5.7.3 | When Interrupts Are Disabled | 94 | | | 5.7.4 | Interrupts during Execution of EEPMOV Instruction | 94 | | Sec | tion 6 | PC Break Controller (PBC) | 95 | | 6.1 | | res | | | 6.2 | Regist | ter Descriptions | 96 | | | 6.2.1 | Break Address Register A (BARA) | | | | 6.2.2 | Break Address Register B (BARB) | 97 | | | 6.2.3 | Break Control Register A (BCRA) | | | | 6.2.4 | Break Control Register B (BCRB) | 98 | | 6.3 | Opera | tion | 99 | | | 6.3.1 | PC Break Interrupt Due to Instruction Fetch | 99 | | | 6.3.2 | PC Break Interrupt Due to Data Access | 99 | | | 6.3.3 | PC Break Operation at Consecutive Data Transfer | 100 | | | 6.3.4 | Operation in Transitions to Power-Down Modes | 100 | | | 6.3.5 | When Instruction Execution Is Delayed by One State | 101 | | 6.4 | Usage | Notes | 102 | | | 6.4.1 | Module Stop Mode Setting | 102 | | | 6.4.2 | PC Break Interrupts | 102 | | | 6.4.3 | CMFA and CMFB | 102 | | | 6.4.4 | PC Break Interrupt when DTC Is Bus Master | 102 | | | 6.4.5 | PC Break Set for Instruction Fetch at Address Following | | | | | BSR, JSR, JMP, TRAPA, RTE, or RTS Instruction | 102 | | | 6.4.6 | L Bit Set by LDC, ANDC, ORC, or XORC Instruction | | | | 6.4.7 | PC Break Set for Instruction Fetch at Address Following Bcc Instruction | 103 | |-------|--------|-------------------------------------------------------------------------|-----| | | 6.4.8 | PC Break Set for Instruction Fetch at Branch Destination | | | | | Address of Bcc Instruction | 103 | | Secti | ion 7 | Bus Controller (BSC) | 105 | | 7.1 | | res | | | 7.2 | | Output Pins | | | 7.3 | | ter Descriptions | | | 7.5 | 7.3.1 | Bus Width Control Register (ABWCR) | | | | 7.3.2 | Access State Control Register (ASTCR) | | | | 7.3.3 | Wait Control Registers H and L (WCRH and WCRL) | | | | 7.3.4 | Bus Control Register H (BCRH) | | | | 7.3.5 | Bus Control Register L (BCRL) | | | | 7.3.6 | Pin Function Control Register (PFCR) | | | 7.4 | Bus C | Control | | | | 7.4.1 | Area Division | | | | 7.4.2 | Bus Specifications | | | | 7.4.3 | Memory Interfaces | | | 7.5 | Basic | Bus Interface | | | | 7.5.1 | Data Size and Data Alignment | 117 | | | 7.5.2 | Valid Strobes | 119 | | | 7.5.3 | Basic Timing | 120 | | | 7.5.4 | Wait Control | 127 | | 7.6 | Burst | ROM Interface | 129 | | | 7.6.1 | Basic Timing | 129 | | | 7.6.2 | Wait Control | 131 | | | 7.6.3 | Write Access | 131 | | 7.7 | Idle C | Cycle | 132 | | | 7.7.1 | Operation | 132 | | | 7.7.2 | Pin States in Idle Cycle | 134 | | 7.8 | Write | Data Buffer Function | 135 | | 7.9 | Bus A | Arbitration | 136 | | | 7.9.1 | Operation | 136 | | | 7.9.2 | Bus Transfer Timing | 136 | | 7.10 | Bus C | Controller Operation in Reset | 137 | | Secti | ion 8 | Data Transfer Controller (DTC) | 139 | | 8.1 | | res | | | 8.2 | | ter Descriptions | | | | 8.2.1 | DTC Mode Register A (MRA) | | | | 8.2.2 | DTC Mode Register B (MRB) | . 143 | |-------|---------|-------------------------------------------------------------------|-------| | | 8.2.3 | DTC Source Address Register (SAR) | . 144 | | | 8.2.4 | DTC Destination Address Register (DAR) | . 144 | | | 8.2.5 | DTC Transfer Count Register A (CRA) | . 144 | | | 8.2.6 | DTC Transfer Count Register B (CRB) | . 144 | | | 8.2.7 | DTC Enable Registers A to G, and I (DTCERA to DTCERG, and DTCERI) | . 145 | | | 8.2.8 | DTC Vector Registers A to G (DTVECRA to DTVECRG) | . 146 | | 8.3 | Activat | ion Sources | . 147 | | 8.4 | Locatio | on of Register Information and DTC Vector Table | . 148 | | 8.5 | Operati | on | . 151 | | | 8.5.1 | Normal Mode | . 152 | | | 8.5.2 | Repeat Mode | . 153 | | | 8.5.3 | Block Transfer Mode | . 154 | | | 8.5.4 | Chain Transfer | . 156 | | | 8.5.5 | Interrupts | . 157 | | | 8.5.6 | Operation Timing | . 157 | | | 8.5.7 | Number of DTC Execution States | . 158 | | 8.6 | Proced | ures for Using DTC | . 160 | | | 8.6.1 | Activation by Interrupt | . 160 | | | 8.6.2 | Activation by Software | | | 8.7 | Examp | les of Use of the DTC | . 161 | | | 8.7.1 | Normal Mode | . 161 | | | 8.7.2 | Chain Transfer | . 162 | | | 8.7.3 | Software Activation | . 163 | | 8.8 | Usage 1 | Notes | . 164 | | | 8.8.1 | Module Stop Mode Setting | . 164 | | | 8.8.2 | On-Chip RAM | . 164 | | | 8.8.3 | DTCE Bit Setting | . 164 | | | | | | | Secti | | I/O Ports | | | 9.1 | | | | | | 9.1.1 | Port 1 Data Direction Register (P1DDR) | | | | 9.1.2 | Port 1 Data Register (P1DR) | | | | 9.1.3 | Port 1 Register (PORT1) | | | | 9.1.4 | Pin Functions | | | 9.2 | | | | | | 9.2.1 | Port 2 Data Direction Register (P2DDR) | | | | 9.2.2 | Port 2 Data Register (P2DR) | | | | 9.2.3 | Port 2 Register (PORT2) | | | | 021 | Pin Functions | 192 | | 9.3 | Port 3. | | 190 | |-----|---------|---------------------------------------------|-----| | | 9.3.1 | Port 3 Data Direction Register (P3DDR) | 190 | | | 9.3.2 | Port 3 Data Register (P3DR) | 191 | | | 9.3.3 | Port 3 Register (PORT3) | 191 | | | 9.3.4 | Port 3 Open-Drain Control Register (P3ODR) | 192 | | | 9.3.5 | Pin Functions | 192 | | 9.4 | Port 4. | | 195 | | | 9.4.1 | Port 4 Register (PORT4) | 195 | | | 9.4.2 | Pin Functions | 195 | | 9.5 | Port 5. | | 196 | | | 9.5.1 | Port 5 Data Direction Register (P5DDR) | 196 | | | 9.5.2 | Port 5 Data Register (P5DR) | 196 | | | 9.5.3 | Port 5 Register (PORT5) | 197 | | | 9.5.4 | Pin Functions | 197 | | 9.6 | Port 9. | | 198 | | | 9.6.1 | Port 9 Register (PORT9) | 198 | | | 9.6.2 | Pin Functions | 198 | | 9.7 | Port A | | 199 | | | 9.7.1 | Port A Data Direction Register (PADDR) | 199 | | | 9.7.2 | Port A Data Register (PADR) | 200 | | | 9.7.3 | Port A Register (PORTA) | 200 | | | 9.7.4 | Port A Pull-Up MOS Control Register (PAPCR) | 201 | | | 9.7.5 | Port A Open-Drain Control Register (PAODR) | 201 | | | 9.7.6 | Pin Functions | 202 | | | 9.7.7 | MOS Input Pull-Up Function | 202 | | 9.8 | Port B | | 203 | | | 9.8.1 | Port B Data Direction Register (PBDDR) | 203 | | | 9.8.2 | Port B Data Register (PBDR) | 204 | | | 9.8.3 | Port B Register (PORTB) | 204 | | | 9.8.4 | Port B Pull-Up MOS Control Register (PBPCR) | 205 | | | 9.8.5 | Port B Open-Drain Control Register (PBODR) | 205 | | | 9.8.6 | Pin Functions | 206 | | | 9.8.7 | MOS Input Pull-Up Function | 206 | | 9.9 | Port C | | 207 | | | 9.9.1 | Port C Data Direction Register (PCDDR) | 207 | | | 9.9.2 | Port C Data Register (PCDR) | 208 | | | 9.9.3 | Port C Register (PORTC) | 208 | | | 9.9.4 | Port C Pull-Up MOS Control Register (PCPCR) | 209 | | | 9.9.5 | Port C Open-Drain Control Register (PCODR) | 209 | | | 996 | Pin Functions | 210 | | | 9.9.7 | MOS Input Pull-Up Function | . 210 | |------|---------|---------------------------------------------|-------| | 9.10 | Port D | | . 211 | | | 9.10.1 | Port D Data Direction Register (PDDDR) | . 211 | | | 9.10.2 | Port D Data Register (PDDR) | . 212 | | | 9.10.3 | Port D Register (PORTD) | . 212 | | | 9.10.4 | Port D Pull-Up MOS Control Register (PDPCR) | . 213 | | | 9.10.5 | Pin Functions | . 213 | | | 9.10.6 | MOS Input Pull-Up Function | . 214 | | 9.11 | Port E | | . 215 | | | 9.11.1 | Port E Data Direction Register (PEDDR) | . 215 | | | 9.11.2 | Port E Data Register (PEDR) | . 216 | | | 9.11.3 | Port E Register (PORTE) | . 216 | | | 9.11.4 | Port E Pull-Up MOS Control Register (PEPCR) | . 217 | | | 9.11.5 | Pin Functions | . 217 | | | 9.11.6 | MOS Input Pull-Up Function | . 218 | | 9.12 | Port F | | . 219 | | | 9.12.1 | Port F Data Direction Register (PFDDR) | . 219 | | | 9.12.2 | Port F Data Register (PFDR) | . 220 | | | 9.12.3 | Port F Register (PORTF) | . 220 | | | 9.12.4 | Pin Functions | . 221 | | 9.13 | Port H | | . 224 | | | 9.13.1 | Port H Data Direction Register (PHDDR) | . 224 | | | 9.13.2 | Port H Data Register (PHDR) | . 225 | | | 9.13.3 | Port H Register (PORTH) | . 225 | | | 9.13.4 | Pin Functions | . 226 | | 9.14 | Port J. | | . 226 | | | 9.14.1 | Port J Data Direction Register (PJDDR) | . 226 | | | 9.14.2 | Port J Data Register (PJDR) | . 227 | | | 9.14.3 | Port J Register (PORTJ) | . 227 | | | 9.14.4 | Pin Functions | . 228 | | 9.15 | Port K | | . 228 | | | 9.15.1 | Port K Data Direction Register (PKDDR) | . 228 | | | 9.15.2 | Port K Data Register (PKDR) | . 229 | | | 9.15.3 | Port K Register (PORTK) | . 229 | | | 9.15.4 | Pin Functions | . 229 | | Sect | ion 10 | 16-Bit Timer Pulse Unit (TPU) | 231 | | 10.1 | Feature | <sup>2</sup> S | . 231 | | 10.2 | Input/C | Output Pins | . 235 | | 10.3 | Registe | er Descriptions | . 236 | | | 10.3.1 | Timer Control Register (TCR) | 238 | |------|---------|----------------------------------------------------------|-----| | | 10.3.2 | Timer Mode Register (TMDR) | 243 | | | 10.3.3 | Timer I/O Control Register (TIOR) | 245 | | | 10.3.4 | Timer Interrupt Enable Register (TIER) | 262 | | | 10.3.5 | Timer Status Register (TSR) | 264 | | | 10.3.6 | Timer Counter (TCNT) | 267 | | | 10.3.7 | Timer General Register (TGR) | 267 | | | 10.3.8 | Timer Start Register (TSTR) | 267 | | | 10.3.9 | Timer Synchro Register (TSYR) | 268 | | 10.4 | Operat | ion | 269 | | | 10.4.1 | Basic Functions | 269 | | | 10.4.2 | Synchronous Operation | 275 | | | 10.4.3 | Buffer Operation | 277 | | | 10.4.4 | Cascaded Operation | 281 | | | 10.4.5 | PWM Modes | 283 | | | 10.4.6 | Phase Counting Mode | 288 | | 10.5 | Interru | pt Sources | 294 | | 10.6 | DTC A | ctivation | 296 | | 10.7 | A/D Co | onverter Activation | 296 | | 10.8 | Operat | ion Timing | 297 | | | 10.8.1 | Input/Output Timing | 297 | | | 10.8.2 | Interrupt Signal Timing | 301 | | 10.9 | Usage | Notes | 305 | | | 10.9.1 | Module Stop Mode Setting | 305 | | | 10.9.2 | Input Clock Restrictions | 305 | | | 10.9.3 | Caution on Period Setting | 306 | | | 10.9.4 | Conflict between TCNT Write and Clear Operations | 306 | | | 10.9.5 | Conflict between TCNT Write and Increment Operations | 307 | | | 10.9.6 | Conflict between TGR Write and Compare Match | 308 | | | 10.9.7 | Conflict between Buffer Register Write and Compare Match | 309 | | | 10.9.8 | Conflict between TGR Read and Input Capture | 310 | | | 10.9.9 | Conflict between TGR Write and Input Capture | 311 | | | 10.9.10 | Conflict between Buffer Register Write and Input Capture | 312 | | | 10.9.11 | Conflict between Overflow/Underflow and Counter Clearing | 313 | | | 10.9.12 | 2 Conflict between TCNT Write and Overflow/Underflow | 314 | | | 10.9.13 | 3 Multiplexing of I/O Pins | 314 | | | 10.9.14 | Interrupts in Module Stop Mode | 314 | | Secti | ion 11 | Programmable Pulse Generator (PPG) | 315 | |-------|---------|---------------------------------------------------------------------|-----| | 11.1 | | 28 | | | 11.2 | Input/C | Output Pins | 317 | | 11.3 | Registe | er Descriptions | 317 | | | 11.3.1 | Next Data Enable Registers H, L (NDERH, NDERL) | 318 | | | 11.3.2 | Output Data Registers H, L (PODRH, PODRL) | 319 | | | | Next Data Registers H, L (NDRH, NDRL) | | | | | PPG Output Control Register (PCR) | | | | 11.3.5 | PPG Output Mode Register (PMR) | 324 | | 11.4 | Operat | ion | 325 | | | 11.4.1 | Overview | 325 | | | 11.4.2 | Output Timing | 326 | | | 11.4.3 | Sample Setup Procedure for Normal Pulse Output | 327 | | | 11.4.4 | Example of Normal Pulse Output (Example of Five-Phase Pulse Output) | 328 | | | 11.4.5 | | | | | 11.4.6 | Sample Setup Procedure for Non-Overlapping Pulse Output | 331 | | | 11.4.7 | | | | | | (Example of Four-Phase Complementary Non-Overlapping Output) | 332 | | | 11.4.8 | Inverted Pulse Output | | | | | Pulse Output Triggered by Input Capture | | | 11.5 | | Notes | | | | _ | Module Stop Mode Setting | | | | 11.5.2 | Operation of Pulse Output Pins | 336 | | Sect | ion 12 | Watchdog Timer (WDT) | 337 | | 12.1 | | es | | | 12.2 | | er Descriptions | | | 12.2 | | Timer Counter (TCNT) | | | | | Timer Control/Status Register (TCSR) | | | | | Reset Control/Status Register (RSTCSR) | | | 12.3 | | ion | | | 12.0 | | Watchdog Timer Mode | | | | | Interval Timer Mode | | | 12.4 | | pt Sources | | | 12.5 | | Notes | | | 12.0 | _ | Notes on Register Access. | | | | | Contention between Timer Counter (TCNT) Write and Increment | | | | | Changing Value of CKS2 to CKS0 | | | | | Switching between Watchdog Timer Mode and Interval Timer Mode | | | | 12.5.5 | Internal Reset in Watchdog Timer Mode | 349 | |----------|--------|------------------------------------------------------|-----| | | 12.5.6 | OVF Flag Clearing in Interval Timer Mode | 349 | | <b>a</b> | . 10 | | 251 | | | ion 13 | Serial Communication Interface (SCI) | | | 13.1 | | es | | | 13.2 | - | Output Pins | | | 13.3 | | er Descriptions | | | | | Receive Shift Register (RSR) | | | | 13.3.2 | Receive Data Register (RDR) | | | | 13.3.3 | $\mathcal{E}$ | | | | 13.3.4 | Transmit Shift Register (TSR) | | | | 13.3.5 | Serial Mode Register (SMR) | 355 | | | 13.3.6 | Serial Control Register (SCR) | 358 | | | 13.3.7 | Serial Status Register (SSR) | 361 | | | 13.3.8 | Smart Card Mode Register (SCMR) | 365 | | | 13.3.9 | Bit Rate Register (BRR) | 366 | | 13.4 | Operat | ion in Asynchronous Mode | 373 | | | 13.4.1 | Data Transfer Format | 373 | | | 13.4.2 | Receive Data Sampling Timing and Reception Margin in | | | | | Asynchronous Mode | 375 | | | 13.4.3 | Clock | 376 | | | 13.4.4 | SCI Initialization (Asynchronous Mode) | 377 | | | 13.4.5 | Data Transmission (Asynchronous Mode) | 378 | | | 13.4.6 | Serial Data Reception (Asynchronous Mode) | 380 | | 13.5 | | rocessor Communication Function | | | | 13.5.1 | | | | | 13.5.2 | Multiprocessor Serial Data Reception | | | 13.6 | | ion in Clocked Synchronous Mode | | | | - | Clock | | | | 13.6.2 | | | | | 13.6.3 | • | | | | 13.6.4 | · · · · · · · · · · · · · · · · · · · | | | | 13.6.5 | Simultaneous Serial Data Transmission and Reception | | | | 10.0.0 | (Clocked Synchronous Mode) | 397 | | 13.7 | Operat | ion in Smart Card Interface | | | 13.7 | | Pin Connection Example | | | | | Data Format (Except for Block Transfer Mode) | | | | 13.7.2 | | | | | 13.7.4 | | 401 | | | 13.7.4 | Smart Card Interface Mode | 402 | | | | Smart Card mitthate widde | 402 | | | 13.7.5 | Initialization | 403 | |------|---------|----------------------------------------------------------|-----| | | 13.7.6 | Data Transmission (Except for Block Transfer Mode) | 404 | | | 13.7.7 | Serial Data Reception (Except for Block Transfer Mode) | 407 | | | 13.7.8 | Clock Output Control | 409 | | 13.8 | Interru | pt Sources | 411 | | | 13.8.1 | Interrupts in Normal Serial Communication Interface Mode | 411 | | | 13.8.2 | Interrupts in Smart Card Interface Mode | 413 | | 13.9 | Usage | Notes | 415 | | | 13.9.1 | Module Stop Mode Setting | 415 | | | 13.9.2 | Break Detection and Processing | 415 | | | 13.9.3 | Mark State and Break Detection | 415 | | | 13.9.4 | Receive Error Flags and Transmit Operations | | | | | (Clocked Synchronous Mode Only) | 415 | | | 13.9.5 | Restrictions on Using DTC | 416 | | | 13.9.6 | SCI Operations during Mode Transitions | 416 | | | 13.9.7 | Notes when Switching from SCK Pin to Port Pin | 420 | | Sect | ion 14 | A/D Converter | 423 | | 14.1 | | es | | | 14.2 | | Output Pins | | | 14.3 | - | er Description | | | | _ | A/D Data Registers A to D (ADDRA to ADDRD) | | | | | A/D Control/Status Register (ADCSR) | | | | | A/D Control Register (ADCR) | | | 14.4 | | ion | | | | | Single Mode | | | | 14.4.2 | Scan Mode | 430 | | | | Input Sampling and A/D Conversion Time | | | | | External Trigger Input Timing | | | 14.5 | | pt Source | | | 14.6 | | onversion Accuracy Definitions | | | 14.7 | | Notes | | | | | Module Stop Mode Setting | | | | | Permissible Signal Source Impedance | | | | | Influences on Absolute Accuracy | | | | | Range of Analog Power Supply and Other Pin Settings | | | | | Notes on Board Design | | | | | Notes on Noise Countermeasures | | | Sect | ion 15 | Motor Control PWM Timer (PWM) | 441 | |------|---------|-----------------------------------------------|-----| | 15.1 | Feature | es | 441 | | 15.2 | Input/0 | Output Pins | 443 | | 15.3 | | er Descriptions | | | | 15.3.1 | PWM Control Register (PWCR) | 445 | | | 15.3.2 | PWM Output Control Register (PWOCR) | 446 | | | 15.3.3 | PWM Polarity Register (PWPR) | 447 | | | 15.3.4 | PWM Counter (PWCNT) | 447 | | | 15.3.5 | PWM Cycle Register (PWCYR) | 447 | | | 15.3.6 | PWM Duty Registers A, C, E, G | | | | | (PWDTRA, PWDTRC, PWDTRE, PWDTRG) | 448 | | | 15.3.7 | PWM Buffer Registers A, C, E, G | | | | | (PWBFRA, PWBFRC, PWBFRE, PWBFRG) | 451 | | | 15.3.8 | PWM Buffer Transfer Control Register (PWBTCR) | 452 | | 15.4 | Bus M | aster Interface | 453 | | | 15.4.1 | 16-Bit Data Registers | 453 | | | 15.4.2 | 8-Bit Data Registers | 453 | | 15.5 | Operat | ion | 454 | | | | PWM Operation | | | | 15.5.2 | Buffer Transfer Control | 455 | | 15.6 | Usage | Note | 456 | | Sect | ion 16 | RAM | 457 | | Sect | ion 17 | ROM | 459 | | 17.1 | Feature | es | 459 | | 17.2 | Mode ' | Transitions | 460 | | 17.3 | Block | Configuration | 464 | | 17.4 | Input/0 | Output Pins | 466 | | 17.5 | Registe | er Descriptions | 466 | | | 17.5.1 | Flash Memory Control Register 1 (FLMCR1) | 467 | | | 17.5.2 | Flash Memory Control Register 2 (FLMCR2) | 468 | | | 17.5.3 | Erase Block Register 1 (EBR1) | 469 | | | 17.5.4 | Erase Block Register 2 (EBR2) | 470 | | | 17.5.5 | RAM Emulation Register (RAMER) | 470 | | | 17.5.6 | Flash Memory Power Control Register (FLPWCR) | 471 | | 17.6 | On-Bo | ard Programming Modes | 472 | | | 17.6.1 | Boot Mode | 472 | | | 17.6.2 | Programming/Erasing in User Program Mode | 475 | | 17.7 | Flash N | Memory Emulation in RAM | 476 | |-------|---------|-----------------------------------------------------------|-----| | 17.8 | Flash N | Memory Programming/Erasing | 479 | | | 17.8.1 | Program/Program-Verify | 479 | | | 17.8.2 | Erase/Erase-Verify | 481 | | | 17.8.3 | Interrupt Handling when Programming/Erasing Flash Memory | 481 | | 17.9 | Progra | m/Erase Protection | 483 | | | 17.9.1 | Hardware Protection | 483 | | | 17.9.2 | Software Protection | 483 | | | 17.9.3 | Error Protection | 483 | | 17.10 | Interru | pt Handling when Programming/Erasing Flash Memory | 484 | | 17.11 | Progra | mmer Mode | 484 | | 17.12 | Power- | Down States for Flash Memory | 485 | | 17.13 | Usage | Notes | 486 | | Secti | on 18 | Clock Pulse Generator | 489 | | 18.1 | | er Descriptions | | | 10.1 | | System Clock Control Register (SCKCR) | | | 18.2 | | tor | | | | | Connecting a Crystal Resonator | | | | | External Clock Input | | | 18.3 | | ircuit | | | 18.4 | Mediu | m-Speed Clock Divider | 495 | | 18.5 | | aster Clock Selection Circuit | | | 18.6 | Subclo | ck Oscillator | 496 | | | | Connecting 32.768-kHz Crystal Resonator | | | | | Handling Pins when Subclock is not Used | | | 18.7 | | ck Waveform Generation Circuit | | | 18.8 | Usage | Notes | 497 | | | 18.8.1 | Note on Crystal Resonator | 497 | | | 18.8.2 | Note on Board Design | 498 | | Secti | on 19 | Power-Down Modes | 499 | | 19.1 | | er Descriptions | | | | 19.1.1 | • | | | | -, | Low-Power Control Register (LPWRCR) | | | | | Module Stop Control Registers A to D (MSTPCRA to MSTPCRD) | | | 19.2 | | m-Speed Mode | | | 19.3 | | Mode | | | 19.4 | - | re Standby Mode | | | 19.5 | | are Standby Mode | | | 19.6 | Watch Mode | 515 | |-------|--------------------------------------------------------------------------|-----| | 19.7 | Subsleep Mode | 516 | | 19.8 | Subactive Mode | 516 | | 19.9 | Module Stop Mode | 517 | | 19.10 | Direct Transitions | 518 | | | 19.10.1 Overview of Direct Transitions | 518 | | 19.11 | φ Clock Output Control | 518 | | 19.12 | Usage Notes | 519 | | | 19.12.1 I/O Port Status | 519 | | | 19.12.2 Current Consumption during Oscillation Stabilization Wait Period | 519 | | | 19.12.3 DTC Module Stop Setting | 519 | | | 19.12.4 On-Chip Peripheral Module Interrupts | 519 | | | 19.12.5 Writing to MSTPCR | | | | 19.12.6 Transition to Subactive Mode | | | Secti | on 20 List of Registers | 521 | | 20.1 | Register Addresses (Address Order) | | | 20.2 | Register Bits | | | 20.3 | Register States in Each Operating Mode | 541 | | Secti | on 21 Electrical Characteristics | 551 | | 21.1 | Absolute Maximum Ratings | 551 | | 21.2 | DC Characteristics | | | 21.3 | AC Characteristics | 557 | | | 21.3.1 Clock Timing | 558 | | | 21.3.2 Control Signal Timing | | | | 21.3.3 Bus Timing | 561 | | | 21.3.4 Timing of On-Chip Peripheral Modules | | | 21.4 | A/D Conversion Characteristics | | | 21.5 | Flash Memory Characteristics | 572 | | Appe | endix | 575 | | A. | I/O Port States in Each Operating State | | | В. | Product Code Lineup | | | C. | Package Dimensions | | | Index | х | 581 | # Figures | Section 1 O | verview | | |---------------|-------------------------------------------------------------------------------|------| | Figure 1.1 E | Block Diagram | 2 | | Figure 1.2 P | Pin Assignments | 3 | | Section 2 C | PU | | | Figure 2.1 E | Exception Vector Table (Normal Mode) | . 19 | | _ | Stack Structure in Normal Mode | | | Figure 2.3 E | Exception Vector Table (Advanced Mode) | . 20 | | Figure 2.4 S | Stack Structure in Advanced Mode | .21 | | Figure 2.5 N | Memory Map | . 22 | | Figure 2.6 | CPU Registers | .23 | | Figure 2.7 U | Jsage of General Registers | . 24 | | Figure 2.8 S | Stack | .25 | | Figure 2.9 | General Register Data Formats (1) | . 28 | | Figure 2.9 | General Register Data Formats (2) | . 29 | | Figure 2.10 | Memory Data Formats | .30 | | Figure 2.11 | Instruction Formats (Examples) | .42 | | Figure 2.12 | Branch Address Specification in Memory Indirect Mode | .46 | | Figure 2.13 | State Transitions | . 50 | | Section 3 M | ICU Operating Modes | | | Figure 3.1 A | Address Map (H8S/2609) | . 58 | | Figure 3.2 A | Address Map (H8S/2608) | . 59 | | Section 4 E | xception Handling | | | Figure 4.1 R | Reset Sequence (Advanced Mode with On-chip ROM Enabled) | . 64 | | Figure 4.2 R | Reset Sequence (Advanced Mode with On-chip ROM Disabled) | . 65 | | Figure 4.3 S | Stack Status after Exception Handling | . 69 | | Figure 4.4 C | Operation when SP Value Is Odd | .70 | | Section 5 In | nterrupt Controller | | | Figure 5.1 E | Block Diagram of Interrupt Controller | .72 | | Figure 5.2 E | Block Diagram of Interrupts IRQ0 to IRQ5 | . 80 | | Figure 5.3 F | Flowchart of Procedure up to Interrupt Acceptance in Interrupt Control Mode 0 | .86 | | Figure 5.4 F | Flowchart of Procedure Up to Interrupt Acceptance in Control Mode 2 | .88 | | Figure 5.5 In | nterrupt Exception Handling | .90 | | Figure 5.6 | Conflict between Interrupt Generation and Disabling | .93 | | | | | | PC Break Controller (PBC) | | |-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Block Diagram of PC Break Controller | 96 | | Operations in Power-Down Mode Transitions | 101 | | Bus Controller (BSC) | | | Block Diagram of Bus Controller | 106 | | Area Divisions | | | Access Sizes and Data Alignment Control (8-Bit Access Space) | 117 | | Access Sizes and Data Alignment Control (16-bit Access Space) | 118 | | Bus Timing for 8-Bit, 2-State Access Space | | | Bus Timing for 8-Bit, 3-State Access Space | 121 | | Bus Timing for 16-Bit, 2-State Access Space (Even Address Byte Access) | 122 | | Bus Timing for 16-Bit, 2-State Access Space (Odd Address Byte Access) | 123 | | Bus Timing for 16-Bit, 2-State Access Space (Word Access) | 124 | | Bus Timing for 16-Bit, 3-State Access Space (Even Address Byte Access) | 125 | | Bus Timing for 16-Bit, 3-State Access Space (Odd Address Byte Access) | 126 | | 2 Bus Timing for 16-Bit, 3-State Access Space (Word Access) | 127 | | B Example of Wait State Insertion Timing | 128 | | Example of Burst ROM Access Timing (AST0 = 1 and BRSTS0 = 1) | 130 | | Example of Burst ROM Access Timing (AST0 = 0 and BRSTS1 = 0) | | | Example of Idle Cycle Operation (Consecutive Reads in Different Areas) | 132 | | Example of Idle Cycle Operation (Write after Read) | 133 | | Relationship between Chip Select ( $\overline{\text{CS}}$ ) and Read ( $\overline{\text{RD}}$ ) | 134 | | Example of Timing when Write Data Buffer Function is Used | 135 | | Data Transfer Controller (DTC) | | | Block Diagram of DTC | 140 | | Block Diagram of DTC Activation Source Control | 147 | | Location of DTC Register Information in Address Space | 148 | | Flowchart of DTC Operation | 151 | | Memory Mapping in Normal Mode | 152 | | Memory Mapping in Repeat Mode | 153 | | Memory Mapping in Block Transfer Mode | 155 | | Chain Transfer Operation | 156 | | DTC Operation Timing (Example in Normal Mode or Repeat Mode) | 157 | | | | | (Example of Block Transfer Mode, with Block Size of 2) | 158 | | DTC Operation Timing (Example of Chain Transfer) | 158 | | | Bus Controller (BSC) Block Diagram of Bus Controller. Area Divisions. Access Sizes and Data Alignment Control (8-Bit Access Space). Access Sizes and Data Alignment Control (16-bit Access Space). Access Sizes and Data Alignment Control (16-bit Access Space). Bus Timing for 8-Bit, 2-State Access Space. Bus Timing for 8-Bit, 3-State Access Space (Even Address Byte Access). Bus Timing for 16-Bit, 2-State Access Space (Even Address Byte Access). Bus Timing for 16-Bit, 2-State Access Space (Word Access). Bus Timing for 16-Bit, 3-State Access Space (Word Access). Bus Timing for 16-Bit, 3-State Access Space (Word Access). Bus Timing for 16-Bit, 3-State Access Space (Word Access). Bus Timing for 16-Bit, 3-State Access Space (Word Access). Bus Timing for 16-Bit, 3-State Access Space (Word Access). Example of Wait State Insertion Timing. Example of Burst ROM Access Timing (AST0 = 1 and BRSTS0 = 1). Example of Burst ROM Access Timing (AST0 = 0 and BRSTS1 = 0). Example of Idle Cycle Operation (Consecutive Reads in Different Areas). Example of Idle Cycle Operation (Write after Read). Relationship between Chip Select (CS) and Read (RD). Example of Timing when Write Data Buffer Function is Used. Data Transfer Controller (DTC) Block Diagram of DTC. Block Diagram of DTC Activation Source Control. Location of DTC Register Information in Address Space. Flowchart of DTC Operation. Memory Mapping in Normal Mode. Memory Mapping in Ropeat Mode. Memory Mapping in Block Transfer Mode. Chain Transfer Operation. DTC Operation Timing (Example in Normal Mode or Repeat Mode). DTC Operation Timing (Example in Normal Mode or Repeat Mode). DTC Operation Timing (Example in Normal Mode or Repeat Mode). DTC Operation Timing (Example in Normal Mode or Repeat Mode). | | Section 10 | 16-Bit Timer Pulse Unit (TPU) | | |--------------|-------------------------------------------------------------------|-----| | Figure 10.1 | Block Diagram of TPU | 234 | | Figure 10.2 | Example of Counter Operation Setting Procedure | 269 | | Figure 10.3 | Free-Running Counter Operation | 270 | | Figure 10.4 | Periodic Counter Operation | 271 | | Figure 10.5 | Example of Setting Procedure for Waveform Output by Compare Match | 271 | | Figure 10.6 | Example of 0 Output/1 Output Operation | 272 | | Figure 10.7 | Example of Toggle Output Operation | 272 | | Figure 10.8 | Example of Input Capture Operation Setting Procedure | 273 | | Figure 10.9 | Example of Input Capture Operation | 274 | | Figure 10.10 | Example of Synchronous Operation Setting Procedure | 275 | | Figure 10.11 | Example of Synchronous Operation | 276 | | Figure 10.12 | Compare Match Buffer Operation | 277 | | Figure 10.13 | Input Capture Buffer Operation | 278 | | Figure 10.14 | Example of Buffer Operation Setting Procedure | 278 | | Figure 10.15 | Example of Buffer Operation (1) | 279 | | Figure 10.16 | Example of Buffer Operation (2) | 280 | | Figure 10.17 | Cascaded Operation Setting Procedure | 281 | | Figure 10.18 | Example of Cascaded Operation (1) | 282 | | Figure 10.19 | Example of Cascaded Operation (2) | 282 | | Figure 10.20 | Example of PWM Mode Setting Procedure | 285 | | Figure 10.21 | Example of PWM Mode Operation (1) | 286 | | Figure 10.22 | Example of PWM Mode Operation (2) | 286 | | Figure 10.23 | Example of PWM Mode Operation (3) | 287 | | Figure 10.24 | Example of Phase Counting Mode Setting Procedure | 288 | | Figure 10.25 | Example of Phase Counting Mode 1 Operation | 289 | | Figure 10.26 | Example of Phase Counting Mode 2 Operation | 290 | | Figure 10.27 | Example of Phase Counting Mode 3 Operation | 291 | | Figure 10.28 | Example of Phase Counting Mode 4 Operation | 292 | | Figure 10.29 | Phase Counting Mode Application Example | 294 | | Figure 10.30 | Count Timing in Internal Clock Operation | 297 | | Figure 10.31 | Count Timing in External Clock Operation | 297 | | Figure 10.32 | Output Compare Output Timing | 298 | | Figure 10.33 | Input Capture Input Signal Timing. | 298 | | Figure 10.34 | Counter Clear Timing (Compare Match) | 299 | | Figure 10.35 | Counter Clear Timing (Input Capture) | 299 | | | Buffer Operation Timing (Compare Match) | | | Figure 10.37 | Buffer Operation Timing (Input Capture) | 300 | | Figure 10.38 | TGI Interrupt Timing (Compare Match) | 301 | | Figure 10 39 | TGI Interrupt Timing (Input Capture) | 302 | | Figure 10.40 TCIV Interrupt Setting Timing | 303 | |--------------------------------------------------------------------------------|-----| | Figure 10.41 TCIU Interrupt Setting Timing | 303 | | Figure 10.42 Timing for Status Flag Clearing by CPU | 304 | | Figure 10.43 Timing for Status Flag Clearing by DTC Activation | 304 | | Figure 10.44 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode | 305 | | Figure 10.45 Conflict between TCNT Write and Clear Operations | 306 | | Figure 10.46 Conflict between TCNT Write and Increment Operations | 307 | | Figure 10.47 Conflict between TGR Write and Compare Match | 308 | | Figure 10.48 Conflict between Buffer Register Write and Compare Match | 309 | | Figure 10.49 Conflict between TGR Read and Input Capture | 310 | | Figure 10.50 Conflict between TGR Write and Input Capture | | | Figure 10.51 Conflict between Buffer Register Write and Input Capture | 312 | | Figure 10.52 Conflict between Overflow and Counter Clearing | | | Figure 10.53 Conflict between TCNT Write and Overflow | 314 | | Section 11 Programmable Pulse Generator (PPG) | | | Figure 11.1 Block Diagram of PPG | | | Figure 11.2 PPG Output Operation | | | Figure 11.3 Timing of Transfer and Output of NDR Contents (Example) | | | Figure 11.4 Setup Procedure for Normal Pulse Output (Example) | | | Figure 11.5 Normal Pulse Output Example (Five-Phase Pulse Output) | | | Figure 11.6 Non-Overlapping Pulse Output | | | Figure 11.7 Non-Overlapping Operation and NDR Write Timing | | | Figure 11.8 Setup Procedure for Non-Overlapping Pulse Output (Example) | | | Figure 11.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) | | | Figure 11.10 Inverted Pulse Output (Example) | | | Figure 11.11 Pulse Output Triggered by Input Capture (Example) | 335 | | Section 12 Watchdog Timer (WDT) | | | Figure 12.1 Block Diagram of WDT_0 | | | Figure 12.2 Block Diagram of WDT_1 | | | Figure 12.3 (a) WDT_0 Operation in Watchdog Timer Mode | | | Figure 12.3 (b) WDT_1 Operation in Watchdog Timer Mode | | | Figure 12.4 Writing to TCNT, TCSR, and RSTCSR (example for WDT0) | | | Figure 12.5 Contention between TCNT Write and Increment | 348 | | Section 13 Serial Communication Interface (SCI) | | | Figure 13.1 Block Diagram of SCI | 352 | | Figure 13.2 Data Format in Asynchronous Communication | | | (Example with 8-Bit Data, Parity, Two Stop Bits) | | | Figure 13.3 Receive Data Sampling Timing in Asynchronous Mode | 375 | | Figure 13.4 | Relationship between Output Clock and Transfer Data Phase | | |--------------|-------------------------------------------------------------------------|-----| | | (Asynchronous Mode) | 376 | | Figure 13.5 | Sample SCI Initialization Flowchart | 377 | | Figure 13.6 | Example of Operation in Transmission in Asynchronous Mode | | | | (Example with 8-Bit Data, Parity, One Stop Bit) | 378 | | Figure 13.7 | Sample Serial Transmission Flowchart | 379 | | Figure 13.8 | Example of SCI Operation in Reception | | | | (Example with 8-Bit Data, Parity, One Stop Bit) | 380 | | Figure 13.9 | Sample Serial Reception Data Flowchart (1) | 382 | | Figure 13.9 | Sample Serial Reception Data Flowchart (2) | 383 | | Figure 13.10 | Example of Communication Using Multiprocessor Format | | | | (Transmission of Data H'AA to Receiving Station A) | 385 | | Figure 13.11 | Sample Multiprocessor Serial Transmission Flowchart | 386 | | Figure 13.12 | Example of SCI Operation in Reception | | | | (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) | 387 | | Figure 13.13 | Sample Multiprocessor Serial Reception Flowchart (1) | 388 | | Figure 13.13 | Sample Multiprocessor Serial Reception Flowchart (2) | 389 | | Figure 13.14 | Data Format in Synchronous Communication (For LSB-First) | 390 | | Figure 13.15 | Sample SCI Initialization Flowchart | 391 | | Figure 13.16 | Sample SCI Transmission Operation in Clocked Synchronous Mode | 393 | | Figure 13.17 | Sample Serial Transmission Flowchart | 394 | | Figure 13.18 | Example of SCI Operation in Reception | 395 | | Figure 13.19 | Sample Serial Reception Flowchart | 396 | | Figure 13.20 | Sample Flowchart of Simultaneous Serial Transmit and Receive Operations | 398 | | Figure 13.21 | Schematic Diagram of Smart Card Interface Pin Connections | 399 | | Figure 13.22 | Normal Smart Card Interface Data Format | 400 | | Figure 13.23 | Direct Convention (SDIR = SINV = $O/\overline{E} = 0$ ) | 400 | | Figure 13.24 | Inverse Convention (SDIR = SINV = $O/\overline{E} = 1$ ) | 401 | | Figure 13.25 | Receive Data Sampling Timing in Smart Card Mode | | | | (Using Clock of 372 Times the Transfer Rate) | 403 | | Figure 13.26 | Retransfer Operation in SCI Transmit Mode | 405 | | Figure 13.27 | TEND Flag Generation Timing in Transmission Operation | 405 | | Figure 13.28 | Example of Transmission Processing Flow | 406 | | Figure 13.29 | Retransfer Operation in SCI Receive Mode | 407 | | Figure 13.30 | Example of Reception Processing Flow | 408 | | Figure 13.31 | Timing for Fixing Clock Output Level | 409 | | Figure 13.32 | Clock Halt and Restart Procedure | 410 | | Figure 13.33 | Sample Transmission using DTC in Clocked Synchronous Mode | 416 | | Figure 13.34 | Sample Flowchart for Mode Transition during Transmission | 417 | | Figure 13.35 | Pin States during Transmission in Asynchronous Mode | 410 | |--------------|--------------------------------------------------------------------------------------------|-----| | Eigung 12 26 | (Internal Clock) | 418 | | rigure 13.36 | • | 410 | | Eigura 12 27 | (Internal Clock) | | | Figure 13.37 | | | | Figure 13.38 | | 420 | | Figure 13.39 | Operation when Switching from SCK Pin to Port Pin (Example of Preventing Low-Level Output) | 421 | | | (Example of Freventing Low-Level Output) | 421 | | Section 14 | A/D Converter | | | Figure 14.1 | Block Diagram of A/D Converter | | | Figure 14.2 | A/D Conversion Timing | | | Figure 14.3 | External Trigger Input Timing | 433 | | Figure 14.4 | A/D Conversion Accuracy Definitions | 435 | | Figure 14.5 | A/D Conversion Accuracy Definitions | 435 | | Figure 14.6 | Example of Analog Input Circuit | 437 | | Figure 14.7 | Example of Analog Input Protection Circuit | 438 | | Figure 14.8 | Analog Input Pin Equivalent Circuit | 439 | | Section 15 | Motor Control PWM Timer (PWM) | | | Figure 15.1 | Block Diagram of PWM | 442 | | Figure 15.2 | Cycle Register Compare Match | 448 | | Figure 15.3 | Duty Register Compare Match (OPS = 0 in PWPR) | 449 | | Figure 15.4 | Differences in PWM Output According to Duty Register Set Value | | | | (OPS = 0 in PWPR) | 450 | | Figure 15.5 | 16-Bit Register Access Operation (Bus Master ↔ PWCYR (16 Bits)) | 453 | | Figure 15.6 | 8-Bit Register Access Operation (Bus Master ↔ PWCR (Upper Eight Bits)) | 453 | | Figure 15.7 | PWM Operation | 454 | | Figure 15.8 | Disabling Buffer Transfer | 455 | | Figure 15.9 | Conflict between Buffer Register Write and Compare Match | 456 | | Section 17 | ROM | | | Figure 17.1 | Block Diagram of Flash Memory | 460 | | Figure 17.2 | Flash Memory State Transitions. | 461 | | Figure 17.3 | Boot Mode | 462 | | Figure 17.4 | User Program Mode (Example) | 463 | | Figure 17.5 | Flash Memory Block Configuration | 465 | | Figure 17.6 | Programming/Erasing Flowchart Example in User Program Mode | 475 | | Figure 17.7 | Flowchart for Flash Memory Emulation in RAM | 476 | | Figure 17.8 | Example of RAM Overlap Operation | 478 | | Figure 17.9 | Program/Program-Verify Flowchart | 480 | | Figure 17.10 | Erase/Erase-Verify Flowchart | 482 | | Section 18 | Clock Pulse Generator | | |--------------|-----------------------------------------------------------|-----| | Figure 18.1 | Block Diagram of Clock Pulse Generator | 489 | | Figure 18.2 | Connection of Crystal Resonator (Example) | 492 | | Figure 18.3 | Crystal Resonator Equivalent Circuit | 492 | | Figure 18.4 | External Clock Input (Examples) | 493 | | Figure 18.5 | External Clock Input Timing | 494 | | Figure 18.6 | Connection Example of 32.768-kHz Crystal Resonator | 496 | | Figure 18.7 | Equivalent Circuit for 32.768-kHz Crystal Resonator | 496 | | Figure 18.8 | Pin Handling when Subclock is not Used | 497 | | Figure 18.9 | Note on Board Design of Oscillator Circuit | 498 | | Figure 18.10 | External Circuitry Recommended for PLL Circuit | 498 | | Section 19 | Power-Down Modes | | | Figure 19.1 | Mode Transition Diagram | 501 | | Figure 19.2 | Medium-Speed Mode Transition and Clearance Timing | 511 | | Figure 19.3 | Software Standby Mode Application Example | 513 | | Figure 19.4 | Hardware Standby Mode Timing | 514 | | Section 21 | <b>Electrical Characteristics</b> | | | Figure 21.1 | Output Load Circuit. | 557 | | Figure 21.2 | System Clock Timing | 558 | | Figure 21.3 | Oscillator Settling Timing | 559 | | Figure 21.4 | Reset Input Timing | 560 | | Figure 21.5 | Interrupt Input Timing | 560 | | Figure 21.6 | Basic Bus Timing (Two-State Access) | 562 | | Figure 21.7 | Basic Bus Timing (Three-State Access) | 563 | | Figure 21.8 | Basic Bus Timing (Three-State Access with One Wait State) | 564 | | Figure 21.9 | Burst ROM Access Timing (Two-State Access) | 565 | | Figure 21.10 | Burst ROM Access Timing (Two-State Access) | 566 | | Figure 21.11 | 1 I/O Port Input/Output Timing | 568 | | Figure 21.12 | PPG Output Timing | 568 | | Figure 21.13 | 3 TPU Input/Output Timing | 569 | | Figure 21.14 | 4 TPU Clock Input Timing | 569 | | Figure 21.15 | 5 Motor Control PWM Output Timing | 569 | | _ | SCK Clock Input Timing | | | Figure 21.17 | | | | Figure 21.18 | 1 1 5 7 | | | Appendix | | | | | FP-144G Package Dimensions | 579 | # Tables | Section 1 | Overview | | |------------|-------------------------------------------------------------------|----| | Table 1.1 | Pin Functions in Each Operating Mode | 4 | | Table 1.2 | Pin Functions | 9 | | Section 2 | CPU | | | Table 2.1 | Instruction Classification | 31 | | Table 2.2 | Operation Notation | 32 | | Table 2.3 | Data Transfer Instructions | 33 | | Table 2.4 | Arithmetic Operations Instructions (1) | 34 | | Table 2.4 | Arithmetic Operations Instructions (2) | 35 | | Table 2.5 | Logic Operations Instructions | 36 | | Table 2.6 | Shift Instructions | 36 | | Table 2.7 | Bit Manipulation Instructions (1) | 37 | | Table 2.7 | Bit Manipulation Instructions (2) | 38 | | Table 2.8 | Branch Instructions | 39 | | Table 2.9 | System Control Instructions | 40 | | Table 2.10 | Block Data Transfer Instructions | 41 | | Table 2.11 | Addressing Modes | 43 | | Table 2.12 | Absolute Address Access Ranges | 45 | | Table 2.13 | Effective Address Calculation (1) | 47 | | Table 2.13 | Effective Address Calculation (2) | 48 | | Section 3 | MCU Operating Modes | | | Table 3.1 | MCU Operating Mode Selection | 53 | | Table 3.2 | Pin Functions in Each Mode | 57 | | Section 4 | Exception Handling | | | Table 4.1 | Exception Types and Priority | 61 | | Table 4.2 | Exception Handling Vector Table | 62 | | Table 4.3 | Statuses of CCR and EXR after Trace Exception Handling | 67 | | Table 4.4 | Statuses of CCR and EXR after Trap Instruction Exception Handling | 68 | | Section 5 | Interrupt Controller | | | Table 5.1 | Pin Configuration | | | Table 5.2 | Interrupt Sources, Vector Addresses, and Interrupt Priorities | | | Table 5.3 | Interrupt Control Modes | 85 | | Table 5.4 | Interrupt Response Times | | | Table 5.5 | Number of States in Interrupt Handling Routine Execution Status | 92 | | Section 7 | Bus Controller (BSC) | | |-------------|------------------------------------------------------------------|-----| | Table 7.1 | Pin Configuration | 107 | | Table 7.2 | Bus Specifications for Each Area (Basic Bus Interface) | 116 | | Table 7.3 | Data Buses Used and Valid Strobes | | | Table 7.4 | Pin States in Idle Cycle | 134 | | Section 8 | Data Transfer Controller (DTC) | | | Table 8.1 | Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | | | Table 8.2 | Register Information in Normal Mode | 152 | | Table 8.3 | Register Information in Repeat Mode | | | Table 8.4 | Register Information in Block Transfer Mode | 154 | | Table 8.5 | DTC Execution Status | | | Table 8.6 | Number of States Required for Each Execution Status | 159 | | Section 9 | I/O Ports | | | Table 9.1 | Port Functions | | | Table 9.2 | MOS Input Pull-Up States (Port A) | | | Table 9.3 | MOS Input Pull-Up States (Port B) | | | Table 9.4 | MOS Input Pull-Up States (Port C) | | | Table 9.5 | MOS Input Pull-Up States (Port D) | 214 | | Table 9.6 | MOS Input Pull-Up States (Port E) | 218 | | Section 10 | 16-Bit Timer Pulse Unit (TPU) | | | Table 10.1 | TPU Functions | | | Table 10.2 | TPU Pins | | | Table 10.3 | CCLR0 to CCLR2 (Channels 0 and 3) | | | Table 10.4 | CCLR0 to CCLR2 (Channels 1, 2, 4, and 5) | 239 | | Table 10.5 | TPSC0 to TPSC2 (Channel 0) | 240 | | Table 10.6 | TPSC0 to TPSC2 (Channel 1) | 240 | | Table 10.7 | TPSC0 to TPSC2 (Channel 2) | 241 | | Table 10.8 | TPSC0 to TPSC2 (Channel 3) | 241 | | Table 10.9 | TPSC0 to TPSC2 (Channel 4) | 242 | | Table 10.10 | TPSC0 to TPSC2 (Channel 5) | 242 | | Table 10.11 | MD0 to MD3 | 244 | | Table 10.12 | TIORH_0 (Channel 0) | 246 | | Table 10.13 | TIORL_0 (Channel 0) | 247 | | Table 10.14 | TIOR_1 (Channel 1) | 248 | | Table 10.15 | TIOR_2 (Channel 2) | 249 | | Table 10.16 | TIORH_3 (Channel 3) | 250 | | Table 10.17 | _ : | | | Table 10.18 | <del>- </del> | | | Table 10.19 | | | | Table 10.20 | TIORH_0 (Channel 0) | 254 | |-----------------------|-----------------------------------------------------------------------|-------| | Table 10.21 | TIORL_0 (Channel 0) | 255 | | Table 10.22 | TIOR_1 (Channel 1) | 256 | | Table 10.23 | TIOR_2 (Channel 2) | 257 | | Table 10.24 | TIORH_3 (Channel 3) | 258 | | Table 10.25 | TIORL_3 (Channel 3) | 259 | | Table 10.26 | TIOR_4 (Channel 4) | 260 | | Table 10.27 | TIOR_5 (Channel 5) | 261 | | Table 10.28 | Register Combinations in Buffer Operation | 277 | | Table 10.29 | Cascaded Combinations | 281 | | Table 10.30 | PWM Output Registers and Output Pins | | | Table 10.31 | Phase Counting Mode Clock Input Pins | | | Table 10.32 | Up/Down-Count Conditions in Phase Counting Mode 1 | | | Table 10.33 | Up/Down-Count Conditions in Phase Counting Mode 2 | | | Table 10.34 | Up/Down-Count Conditions in Phase Counting Mode 3 | | | Table 10.35 | Up/Down-Count Conditions in Phase Counting Mode 4 | | | Table 10.36 | TPU Interrupts | 295 | | Section 11 | Programmable Pulse Generator (PPG) | | | Table 11.1 | Pin Configuration | 317 | | Section 12 | Watchdog Timer (WDT) | | | Table 12.1 | WDT Interrupt Sources | 346 | | | • | | | Section 13 | Serial Communication Interface (SCI) | 252 | | Table 13.1 | Pin Configuration | | | Table 13.2 | The Relationships between The N Setting in BRR and Bit Rate B | | | Table 13.3 | BRR Settings for Various Bit Rates (Asynchronous Mode) (1) | | | Table 13.3 | BRR Settings for Various Bit Rates (Asynchronous Mode) (2) | | | Table 13.3 | BRR Settings for Various Bit Rates (Asynchronous Mode) (3) | | | Table 13.4 | Maximum Bit Rate for Each Frequency (Asynchronous Mode) | | | Table 13.5 Table 13.6 | Maximum Bit Rate with External Clock Input (Asynchronous Mode) | | | Table 13.7 | Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) | | | Table 13.7 | Examples of Bit Rate for Various BRR Settings | 3 / 1 | | 1 aute 13.8 | (Smart Card Interface Mode) (When $n = 0$ and $S = 372$ ) | 377 | | Table 13.9 | Maximum Bit Rate at Various Frequencies | 312 | | 1 4015 13.9 | (Smart Card Interface Mode) (when S = 372) | 372 | | Table 13.10 | Serial Transfer Formats (Asynchronous Mode) | | | Table 13.10 | SSR Status Flags and Receive Data Handling | | | Table 13.11 | SCI Interrupt Sources | | | Table 13.12 | SCI Interrupt Sources. | | | 1 4010 10.10 | OCI IIIVII MPI OUMI VVO | ו ב | | <b>Section 14</b> | A/D Converter | | |-----------------------|--------------------------------------------------------------------|-----| | Table 14.1 | Pin Configuration | 425 | | Table 14.2 | Analog Input Channels and Corresponding ADDR Registers | 426 | | Table 14.3 | A/D Conversion Time (Single Mode) | | | Table 14.4 | A/D Conversion Time (Scan Mode) | 432 | | Table 14.5 | A/D Converter Interrupt Source | 433 | | Table 14.6 | Analog Pin Specifications | 439 | | Section 15 | Motor Control PWM Timer (PWM) | | | Table 15.1 | Pin Configuration. | 443 | | Table 15.2 | Output Selection by OTS Bit | 449 | | Section 17 | ROM | | | Table 17.1 | Differences between Boot Mode and User Program Mode | 461 | | Table 17.2 | Pin Configuration | 466 | | Table 17.3 | Setting On-Board Programming Modes | 472 | | Table 17.4 | Boot Mode Operation | 474 | | Table 17.5 | System Clock Frequencies for which Automatic Adjustment of | | | | LSI Bit Rate is Possible | 474 | | Table 17.6 | Flash Memory Operating States | 485 | | Table 17.7 | Registers Present in F-ZTAT Version but Absent in Mask ROM Version | 488 | | Section 18 | Clock Pulse Generator | | | Table 18.1 | Damping Resistance Value | 492 | | Table 18.2 | Crystal Resonator Characteristics | 493 | | Table 18.3 | External Clock Input Conditions | 494 | | Section 19 | Power-Down Modes | | | Table 19.1 | LSI Internal States in Each Mode | 500 | | Table 19.2 | Power-Down Mode Transition Conditions | 502 | | Table 19.3 | Standby Time Settings | 505 | | Table 19.4 | φ Pin State in Each Processing State | 518 | | Section 21 | <b>Electrical Characteristics</b> | | | Table 21.1 | Absolute Maximum Ratings | 551 | | Table 21.2 | DC Characteristics | 552 | | Table 21.3 | Permissible Output Currents | 556 | | Table 21.4 | Clock Timing | 558 | | Table 21.5 | Control Signal Timing | 559 | | Table 21.6 | Bus Timing | 561 | | | Bus Tilling | | | Table 21.7 | Timing of On-Chip Peripheral Modules | | | Table 21.7 Table 21.8 | | 567 | # Section 1 Overview #### 1.1 Features - High-speed H8S/2600 central processing unit with 16-bit architecture - Upward-compatible with H8/300 and H8/300H CPUs on an object level - Sixteen 16-bit general registers - Sixty-nine basic instructions - Various peripheral functions - PC break controller (PBC) - Data transfer controller (DTC) - 16-bit timer pulse unit (TPU) - Programmable pulse generator (PPG) - Watchdog timer (WDT) - Asynchronous or clocked synchronous serial communication interface (SCI) - Motor control PWM timer - 10-bit A/D converter - Clock pulse generator - On-chip memory | ROM | Product Code | ROM | RAM | Remarks | |----------------------|--------------|------------|----------|---------| | Flash memory version | HD64F2609 | 256 kbytes | 6 kbytes | | | Masked ROM version | HD6432609 | 256 kbytes | 6 kbytes | | | | HD6432608 | 128 kbytes | 8 kbytes | | - · General I/O ports - I/O pins: 92 - Input pins: 16 - · Supports various power-down modes - Compact package | Package | Code | Body Size | Pin Pitch | |-------------|------------------|----------------------------|-----------| | 144-pin QFP | FP-144G/FP-144GV | $20.0\times20.0~\text{mm}$ | 0.5 mm | ### 1.2 Block Diagram Figure 1.1 shows a block diagram. Figure 1.1 Block Diagram ## 1.3 Pin Assignments #### 1.3.1 Pin Assignments Figure 1.2 shows pin assignments. Figure 1.2 Pin Assignments ## 1.3.2 Pin Functions in Each Operating Mode Table 1.1 shows the pin functions in each of the operating modes. **Table 1.1 Pin Functions in Each Operating Mode** | Pin No. | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |---------|--------|--------|--------|--------| | 1 | NC | NC | NC | NC | | 2 | NC | NC | NC | NC | | 3 | NC | NC | NC | NC | | 4 | PE0/D0 | PE0/D0 | PE0/D0 | PE0 | | 5 | PE1/D1 | PE1/D1 | PE1/D1 | PE1 | | 6 | PE2/D2 | PE2/D2 | PE2/D2 | PE2 | | 7 | PE3/D3 | PE3/D3 | PE3/D3 | PE3 | | 8 | PE4/D4 | PE4/D4 | PE4/D4 | PE4 | | 9 | PE5/D5 | PE5/D5 | PE5/D5 | PE5 | | 10 | PE6/D6 | PE6/D6 | PE6/D6 | PE6 | | 11 | PE7/D7 | PE7/D7 | PE7/D7 | PE7 | | 12 | Vss | Vss | Vss | Vss | | 13 | D8 | D8 | D8 | PD0 | | 14 | D9 | D9 | D9 | PD1 | | 15 | D10 | D10 | D10 | PD2 | | 16 | D11 | D11 | D11 | PD3 | | 17 | D12 | D12 | D12 | PD4 | | 18 | D13 | D13 | D13 | PD5 | | 19 | D14 | D14 | D14 | PD6 | | 20 | D15 | D15 | D15 | PD7 | | 21 | Vcc | Vcc | Vcc | Vcc | | 22 | A0 | A0 | PC0/A0 | PC0 | | 23 | A1 | A1 | PC1/A1 | PC1 | | 24 | A2 | A2 | PC2/A2 | PC2 | | 25 | A3 | A3 | PC3/A3 | PC3 | | 26 | A4 | A4 | PC4/A4 | PC4 | | Pin No. | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |---------|-----------|-----------|-----------|-----------| | 27 | A5 | A5 | PC5/A5 | PC5 | | 28 | A6 | A6 | PC6/A6 | PC6 | | 29 | A7 | A7 | PC7/A7 | PC7 | | 30 | PB0/A8 | PB0/A8 | PB0/A8 | PB0 | | 31 | PB1/A9 | PB1/A9 | PB1/A9 | PB1 | | 32 | PB2/A10 | PB2/A10 | PB2/A10 | PB2 | | 33 | PB3/A11 | PB3/A11 | PB3/A11 | PB3 | | 34 | PB4/A12 | PB4/A12 | PB4/A12 | PB4 | | 35 | PB5/A13 | PB5/A13 | PB5/A13 | PB5 | | 36 | PB6/A14 | PB6/A14 | PB6/A14 | PB6 | | 37 | PB7/A15 | PB7/A15 | PB7/A15 | PB7 | | 38 | WAIT | WAIT | WAIT | PF2 | | 39 | HWR | HWR | HWR | PF4 | | 40 | Vss | Vss | Vss | Vss | | 41 | RD | RD | RD | PF5 | | 42 | ĀS | ĀS | ĀS | PF6 | | 43 | PA4/A20 | PA4/A20 | PA4/A20 | PA4 | | 44 | PA5/A21 | PA5/A21 | PA5/A21 | PA5 | | 45 | PA6/A22 | PA6/A22 | PA6/A22 | PA6 | | 46 | PA7/A23 | PA7/A23 | PA7/A23 | PA7 | | 47 | PA0/A16 | PA0/A16 | PA0/A16 | PA0 | | 48 | PA1/A17 | PA1/A17 | PA1/A17 | PA1 | | 49 | PA2/A18 | PA2/A18 | PA2/A18 | PA2 | | 50 | PA3/A19 | PA3/A19 | PA3/A19 | PA3 | | 51 | PWMVss | PWMVss | PWMVss | PWMVss | | 52 | PH0/PWM1A | PH0/PWM1A | PH0/PWM1A | PH0/PWM1A | | 53 | PH1/PWM1B | PH1/PWM1B | PH1/PWM1B | PH1/PWM1B | | 54 | PH2/PWM1C | PH2/PWM1C | PH2/PWM1C | PH2/PWM1C | | 55 | PH3/PWM1D | PH3/PWM1D | PH3/PWM1D | PH3/PWM1D | | 56 | PWMVcc | PWMVcc | PWMVcc | PWMVcc | | 57 | PH4/PWM1E | PH4/PWM1E | PH4/PWM1E | PH4/PWM1E | | Pin No. | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |---------|------------------------|------------------------|------------------------|------------------------| | 58 | PH5/PWM1F | PH5/PWM1F | PH5/PWM1F | PH5/PWM1F | | 59 | PH6/PWM1G | PH6/PWM1G | PH6/PWM1G | PH6/PWM1G | | 60 | PH7/PWM1H | PH7/PWM1H | PH7/PWM1H | PH7/PWM1H | | 61 | PWMVss | PWMVss | PWMVss | PWMVss | | 62 | PJ0/PWM2A | PJ0/PWM2A | PJ0/PWM2A | PJ0/PWM2A | | 63 | PJ1/PWM2B | PJ1/PWM2B | PJ1/PWM2B | PJ1/PWM2B | | 64 | PJ2/PWM2C | PJ2/PWM2C | PJ2/PWM2C | PJ2/PWM2C | | 65 | PJ3/PWM2D | PJ3/PWM2D | PJ3/PWM2D | PJ3/PWM2D | | 66 | PWMVcc | PWMVcc | PWMVcc | PWMVcc | | 67 | PJ4/PWM2E | PJ4/PWM2E | PJ4/PWM2E | PJ4/PWM2E | | 68 | PJ5/PWM2F | PJ5/PWM2F | PJ5/PWM2F | PJ5/PWM2F | | 69 | PJ6/PWM2G | PJ6/PWM2G | PJ6/PWM2G | PJ6/PWM2G | | 70 | PJ7/PWM2H | PJ7/PWM2H | PJ7/PWM2H | PJ7/PWM2H | | 71 | PWMVss | PWMVss | PWMVss | PWMVss | | 72 | MD2 | MD2 | MD2 | MD2 | | 73 | MD1 | MD1 | MD1 | MD1 | | 74 | MD0 | MD0 | MD0 | MD0 | | 75 | P30/TxD0 | P30/TxD0 | P30/TxD0 | P30/TxD0 | | 76 | P31/RxD0 | P31/RxD0 | P31/RxD0 | P31/RxD0 | | 77 | P32/SCK0/IRQ4 | P32/SCK0/IRQ4 | P32/SCK0/IRQ4 | P32/SCK0/IRQ4 | | 78 | P33/TxD1 | P33/TxD1 | P33/TxD1 | P33/TxD1 | | 79 | P34/RxD1 | P34/RxD1 | P34/RxD1 | P34/RxD1 | | 80 | P35/SCK1/SCK4/<br>IRQ5 | P35/SCK1/SCK4/<br>IRQ5 | P35/SCK1/SCK4/<br>IRQ5 | P35/SCK1/SCK4/<br>IRQ5 | | 81 | P36/RxD4 | P36/RxD4 | P36/RxD4 | P36/RxD4 | | 82 | P37/TxD4 | P37/TxD4 | P37/TxD4 | P37/TxD4 | | 83 | RES | RES | RES | RES | | 84 | NMI | NMI | NMI | NMI | | 85 | STBY | STBY | STBY | STBY | | 86 | PLLVss | PLLVss | PLLVss | PLLVss | | 87 | PLLCAP | PLLCAP | PLLCAP | PLLCAP | | Pin No. | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |---------|---------------------------|---------------------------|---------------------------|---------------------------| | 88 | Vss | Vss | Vss | Vss | | 89 | OSC1 | OSC1 | OSC1 | OSC1 | | 90 | OSC2 | OSC2 | OSC2 | OSC2 | | 91 | Vcc | Vcc | Vcc | Vcc | | 92 | Vcc | Vcc | Vcc | Vcc | | 93 | VCL | VCL | VCL | VCL | | 94 | XTAL | XTAL | XTAL | XTAL | | 95 | Vss | Vss | Vss | Vss | | 96 | EXTAL | EXTAL | EXTAL | EXTAL | | 97 | FWE | FWE | FWE | FWE | | 98 | PF0/IRQ2 | PF0/IRQ2 | PF0/IRQ2 | PF0/IRQ2 | | 99 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/LWR/ADTRG/<br>IRQ3 | PF3/ADTRG/IRQ3 | | 100 | PF7/¢ | PF7/φ | PF7/φ | PF7/ф | | 101 | P10/PO8/TIOCA0 | P10/PO8/TIOCA0 | P10/PO8/TIOCA0 | P10/PO8/TIOCA0 | | 102 | P11/PO9/TIOCB0 | P11/PO9/TIOCB0 | P11/PO9/TIOCB0 | P11/PO9/TIOCB0 | | 103 | P12/PO10/TIOCC0/<br>TCLKA | P12/PO10/TIOCC0/<br>TCLKA | P12/PO10/TIOCC0/<br>TCLKA | P12/PO10/TIOCC0/<br>TCLKA | | 104 | P13/PO11/TIOCD0/<br>TCLKB | P13/PO11/TIOCD0/<br>TCLKB | P13/PO11/TIOCD0/<br>TCLKB | P13/PO11/TIOCD0/<br>TCLKB | | 105 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | P14/PO12/TIOCA1/<br>IRQ0 | | 106 | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | P15/PO13/TIOCB1/<br>TCLKC | | 107 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | P16/PO14/TIOCA2/<br>IRQ1 | | 108 | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | P17/PO15/TIOCB2/<br>TCLKD | | 109 | NC | NC | NC | NC | | 110 | NC | NC | NC | NC | | 111 | P50/TxD2 | P50/TxD2 | P50/TxD2 | P50/TxD2 | | 112 | P51/RxD2 | P51/RxD2 | P51/RxD2 | P51/RxD2 | | Pin No. | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |---------|------------|------------|------------|------------| | 113 | P52/SCK2 | P52/SCK2 | P52/SCK2 | P52/SCK2 | | 114 | P20/TIOCA3 | P20/TIOCA3 | P20/TIOCA3 | P20/TIOCA3 | | 115 | P21/TIOCB3 | P21/TIOCB3 | P21/TIOCB3 | P21/TIOCB3 | | 116 | P22/TIOCC3 | P22/TIOCC3 | P22/TIOCC3 | P22/TIOCC3 | | 117 | P23/TIOCD3 | P23/TIOCD3 | P23/TIOCD3 | P23/TIOCD3 | | 118 | P25/TIOCB4 | P25/TIOCB4 | P25/TIOCB4 | P25/TIOCB4 | | 119 | Vcc | Vcc | Vcc | Vcc | | 120 | P24/TIOCA4 | P24/TIOCA4 | P24/TIOCA4 | P24/TIOCA4 | | 121 | PK6 | PK6 | PK6 | PK6 | | 122 | P27/TIOCB5 | P27/TIOCB5 | P27/TIOCB5 | P27/TIOCB5 | | 123 | Vss | Vss | Vss | Vss | | 124 | P26/TIOCA5 | P26/TIOCA5 | P26/TIOCA5 | P26/TIOCA5 | | 125 | PK7 | PK7 | PK7 | PK7 | | 126 | AVcc | AVcc | AVcc | AVcc | | 127 | Vref | Vref | Vref | Vref | | 128 | P40/AN0 | P40/AN0 | P40/AN0 | P40/AN0 | | 129 | P41/AN1 | P41/AN1 | P41/AN1 | P41/AN1 | | 130 | P42/AN2 | P42/AN2 | P42/AN2 | P42/AN2 | | 131 | P43/AN3 | P43/AN3 | P43/AN3 | P43/AN3 | | 132 | P44/AN4 | P44/AN4 | P44/AN4 | P44/AN4 | | 133 | P45/AN5 | P45/AN5 | P45/AN5 | P45/AN5 | | 134 | P46/AN6 | P46/AN6 | P46/AN6 | P46/AN6 | | 135 | P47/AN7 | P47/AN7 | P47/AN7 | P47/AN7 | | 136 | P90/AN8 | P90/AN8 | P90/AN8 | P90/AN8 | | 137 | P91/AN9 | P91/AN9 | P91/AN9 | P91/AN9 | | 138 | P92/AN10 | P92/AN10 | P92/AN10 | P92/AN10 | | 139 | P93/AN11 | P93/AN11 | P93/AN11 | P93/AN11 | | 140 | P94/AN12 | P94/AN12 | P94/AN12 | P94/AN12 | | 141 | P95/AN13 | P95/AN13 | P95/AN13 | P95/AN13 | | 142 | P96/AN14 | P96/AN14 | P96/AN14 | P96/AN14 | | Р | in | N | а | m | 6 | |---|----|---|---|---|---| | | | | | | | | Pin No | . Mode 4 | Mode 5 | Mode 6 | Mode 7 | |--------|----------|----------|----------|----------| | 143 | P97/AN15 | P97/AN15 | P97/AN15 | P97/AN15 | | 144 | AVss | AVss | AVss | AVss | ## 1.3.3 Pin Functions Table 1.2 shows pin functions. **Table 1.2 Pin Functions** | Туре | Symbol | Pin No. | I/O | Name and Function | |--------------|--------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power supply | Vcc | 21, 91, 92, | Input | Power supply pins | | | | 119 | | These pins should be connected to the system power supply. | | | PWMVcc | 56, 66 | Input | Power supply pin for port H, port J, and the motor control PWM timer output | | | Vss | 12, 40, 88, | Input | Ground pins | | | | 95, 123 | | These pins should be connected to the system power supply (0 V). | | | PWMVss | 51, 61, 71 | Input | Power supply pin for port H, port J, and the motor control PWM timer output These pins should be connected to the system power supply (0 V). | | | VCL | 93 | Input | Pin for connecting the on-chip step-<br>down power supply to a capacitor for<br>voltage stabilization. Connect to Vss via<br>a 0.1 μF capacitor (which should be<br>located near the pin). Do not connect<br>this pin to an external power supply. | | Clock | PLLVss | 86 | Input | Ground pin for on-chip PLL oscillator | | | PLLCAP | 87 | Input | External capacitance pin for on-chip PLL oscillator | | | XTAL | 94 | Input | Connects to a crystal oscillator. | | | EXTAL | 96 | Input | See section 18, Clock Pulse Generator, for typical connection diagrams for a crystal oscillator. | | | | | | The EXTAL pin can also input an external clock. | | Туре | Symbol | Pin No. | I/O | Name and Function | |------------------------|-----------------|------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------| | Clock | OSC1 | 89 | Input | Connects to a 32.768-MHz crystal oscillator. See section 18, Clock Pulse | | | OSC2 | 90 | Input | Generator, for typical connection diagrams for a crystal oscillator. | | | ф | 100 | Output | Supplies the system clock to an external device. | | Operating mode control | MD2 to<br>MD0 | 72 to 74 | Input | These pins set the operating mode. These pins should not be changed while this LSI is operating. | | System control | RES | 83 | Input | Reset pin | | | | | | When this pin is driven low, the chip is reset. | | | STBY | 85 | Input | When this pin is driven low, a transition is made to hardware standby mode. | | | FWE | 97 | Input | Pin for flash memory | | Interrupts | NMI | 84 | Input | Requests a nonmaskable interrupt. When this pin is not used, it should be fixed high. | | | IRQ5 to<br>IRQ0 | 80, 77, 99,<br>98, 107,<br>105 | Input | These pins request a maskable interrupt. | | Address bus | A23 to A0 | 46 to 43,<br>50 to 47,<br>37 to 22 | Output | These pins output an address. | | Data bus | D15 to D0 | 20 to 13,<br>11 to 4 | I/O | These pins constitute a bidirectional data bus. | | Bus control | ĀS | 42 | Output | When this pin is low, it indicates that address output on the address bus is enabled. | | | RD | 41 | Output | When this pin is low, it indicates that the external address space can be read. | | | HWR | 39 | Output | A strobe signal that writes to external space and indicates that the upper half (D15 to D8) of the data bus is enabled. | | | LWR | 99 | Output | A strobe signal that writes to external space and indicates that the lower half (D7 to D0) of the data bus is enabled. | | Туре | Symbol | Pin No. | I/O | Name and Function | |---------------------------------------------------------------|-----------------------------------------|-----------------------------|--------|------------------------------------------------------------------------------------------------------------------------| | Bus control | WAIT | 38 | Input | It is necessary to insert a wait state into<br>the bus cycle when accessing the<br>external three-state address space. | | 16-bit timer<br>pulse unit (TPU) | TCLKD to TCLKA | 103, 102,<br>106, 108 | Input | These pins input an external clock. | | | TIOCA0,<br>TIOCB0,<br>TIOCC0,<br>TIOCD0 | 101,<br>102,<br>123,<br>104 | I/O | TGR0A to TGR0D input capture input, output compare output, or output PWM. | | | TIOCA1,<br>TIOCB1 | 105,<br>106 | I/O | TGR1A and TGR1B input capture input, output compare output, or output PWM. | | | TIOCA2,<br>TIOCB2 | 107,<br>108 | I/O | TGR2A and TGR2B input capture input, output compare output, or output PWM. | | | TIOCA3,<br>TIOCB3,<br>TIOCC3,<br>TIOCD3 | 114,<br>115,<br>116,<br>117 | I/O | TGR3A to TGR3D input capture input, output compare output, or output PWM. | | | TIOCA4,<br>TIOCB4 | 120,<br>118 | I/O | TGR4A and TGR4B input capture input, output compare output, or output PWM. | | | TIOCA5,<br>TIOCB5 | 124,<br>122 | I/O | TGR5A and TGR5B input capture input, output compare output, or output PWM. | | Programmable pulse generator (PPG) | PO15 to<br>PO8 | 108 to 101 | Output | Pulse output pins | | Serial communication interface (SCI)/<br>Smart Card interface | TxD4,<br>TxD2,<br>TxD1,<br>TxD0 | 82<br>111<br>78<br>75 | Output | Transmit data output pins | | | RxD4,<br>RxD2,<br>RxD1,<br>RxD0 | 81<br>112<br>79<br>76 | Input | Receive data input pins | | | SCK4, | 80 | I/O | Clock I/O pins | | | SCK2,<br>SCK1,<br>SCK0 | 113<br>80<br>77 | | The SCK output type is NMOS pushpull. | | A/D converter | AN15 to<br>AN0 | 143 to 128 | Input | Analog input pins | | | ADTRG | 99 | Input | Pin for input of an external trigger to start A/D conversion | | Туре | Symbol | Pin No. | I/O | Name and Function | |-------------------------|--------------------|--------------------------------------|--------|---------------------------------------------------------------------------------------| | A/D converter | AVcc | 126 | Input | A/D converter power supply pin | | | | | | If the A/D converter is not used, connect this pin to the system power supply (+5 V). | | | AVss | 144 | Input | A/D converter ground pin | | | | | | Connect this pin to the system power supply (0 V). | | | Vref | 127 | Input | A/D converter reference voltage input pin | | | | | | If the A/D converter is not used, connect this pin to the system power supply (+5 V). | | Motor control PWM timer | PWM1A to<br>PWM1H | 52 to 55,<br>57 to 60 | Output | PWM timer channel 1 output pins | | | PWM2A to<br>PWM2H | 62 to 65,<br>67 to 70 | Output | PWM timer channel 2 output pins | | I/O ports | P17 to P10 | 108 to 101 | I/O | 8-bit I/O pins | | | P27 to P20 | 122, 124,<br>118, 120,<br>117 to 114 | I/O | 8-bit I/O pins | | | P37 to P30 | 82 to 75 | I/O | 8-bit I/O pins | | | P47 to P40 | 135 to 128 | Input | 8-bit input pins | | | P52 to P50 | 113 to 111 | I/O | 3-bit I/O pins | | | P97 to P90 | 143 to 136 | Input | 8-bit input pins | | | PA7 to<br>PA0 | 46 to 43,<br>50 to 47 | I/O | 8-bit I/O pins | | | PB7 to<br>PB0 | 37 to 30 | I/O | 8-bit I/O pins | | | PC7 to<br>PC0 | 29 to 22 | I/O | 8-bit I/O pins | | | PD7 to<br>PD0 | 20 to 13 | I/O | 8-bit I/O pins | | | PE7 to<br>PE0 | 11 to 4 | I/O | 8-bit I/O pins | | | PF7 to<br>PF2, PF0 | 100, 42,<br>41, 39, 99,<br>38, 98 | I/O | 7-bit I/O pins | | Туре | Symbol | Pin No. | I/O | Name and Function | |-----------|---------------|-----------------------|-----|-------------------| | I/O ports | PH7 to<br>PH0 | 60 to 57,<br>55 to 52 | I/O | 8-bit I/O pins | | | PK7, PK6 | 121, 125 | I/O | 2-bit I/O pins | # Section 2 CPU The H8S/2600 CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 and H8/300H CPUs. The H8S/2600 CPU has sixteen 16-bit general registers, can address a 16-Mbyte linear address space, and is ideal for realtime control. This section describes the H8S/2600 CPU. The usable modes and address spaces differ depending on the product. For details on each product, refer to section 3, MCU Operating Modes. ### 2.1 Features - Upward-compatible with H8/300 and H8/300H CPUs - Can execute H8/300 and H8/300H CPUs object programs - General-register architecture - Sixteen 16-bit general registers also usable as sixteen 8-bit registers or eight 32-bit registers - Sixty-nine basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Powerful bit-manipulation instructions - Multiply-and-accumulate instruction - Eight addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:16, ERn) or @(d:32, ERn)] - Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] - Absolute address [@aa:8, @aa:16, @aa:24, or @aa:32] - Immediate [#xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8,PC) or @(d:16,PC)] - Memory indirect [@@aa:8] - 16-Mbyte address space - Program: 16 Mbytes— Data: 16 Mbytes - High-speed operation - All frequently-used instructions execute in one or two states - 8/16/32-bit register-register add/subtract: 1 state - $8 \times 8$ -bit register-register multiply: 3 states - 16 ÷ 8-bit register-register divide: 12 states - $16 \times 16$ -bit register-register multiply: 4 states - 32 ÷ 16-bit register-register divide: 20 states - Two CPU operating modes - Normal mode\* - Advanced mode - Power-down state - Transition to power-down state by the SLEEP instruction - CPU clock speed selection Note: \* Normal mode is not available in this LSI. #### 2.1.1 Differences between H8S/2600 CPU and H8S/2000 CPU The differences between the H8S/2600 CPU and the H8S/2000 CPU are shown below. - Register configuration - The MAC register is supported by the H8S/2600 CPU only. - Basic instructions - The four instructions MAC, CLRMAC, LDMAC, and STMAC are supported by the H8S/2600 CPU only. - The number of execution states of the MULXU and MULXS instructions; #### **Execution States** | Instruction | Mnemonic | H8S/2600 | H8S/2000 | |-------------|-----------------|----------|----------| | MULXU | MULXU.B Rs, Rd | 3 | 12 | | | MULXU.W Rs, ERd | 4 | 20 | | MULXS | MULXS.B Rs, Rd | 4 | 13 | | | MULXS.W Rs, ERd | 5 | 21 | In addition, there are differences in address space, CCR and EXR register functions, and power-down modes, etc., depending on the model. #### 2.1.2 Differences from H8/300 CPU In comparison to the H8/300 CPU, the H8S/2600 CPU has the following enhancements: - More general registers and control registers - Eight 16-bit extended registers, and one 8-bit and two 32-bit control registers, have been added. - Expanded address space - Normal mode supports the same 64-kbyte address space as the H8/300 CPU. - Advanced mode supports a maximum 16-Mbyte address space. - Enhanced addressing - The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Signed multiply and divide instructions have been added. - A multiply-and-accumulate instruction has been added. - Two-bit shift instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - Higher speed - Basic instructions execute twice as fast. #### 2.1.3 Differences from H8/300H CPU In comparison to the H8/300H CPU, the H8S/2600 CPU has the following enhancements: - More control registers - One 8-bit and two 32-bit control registers have been added. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - A multiply-and-accumulate instruction has been added. - Two-bit shift instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - Higher speed - Basic instructions execute twice as fast. ## 2.2 **CPU Operating Modes** The H8S/2600 CPU has two operating modes: normal and advanced. Normal mode supports a maximum 64-kbyte address space. Advanced mode supports a maximum 16-Mbyte total address space. The mode is selected by the mode pins. #### 2.2.1 Normal Mode The exception vector table and stack have the same structure as in the H8/300 CPU. - Address Space Linear access to a 64-kbyte maximum address space is provided. - Extended Registers (En) The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers. When En is used as a 16-bit register it can contain any value, even when the corresponding general register (Rn) is used as an address register. If the general register is referenced in the register indirect addressing mode with pre-decrement (@-Rn) or post-increment (@Rn+) and a carry or borrow occurs, however, the value in the corresponding extended register (En) will be affected. - Instruction Set - All instructions and addressing modes can be used. Only the lower 16 bits of effective addresses (EA) are valid. - Exception Vector Table and Memory Indirect Branch Addresses - In normal mode the top area starting at H'0000 is allocated to the exception vector table. One branch address is stored per 16 bits. The exception vector table structure in normal mode is shown in figure 2.1. For details of the exception vector table, see section 4, Exception Handling. The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In normal mode the operand is a 16-bit word operand, providing a 16-bit branch address. Branch addresses can be stored in the area from H'0000 to H'00FF. Note that the first part of this range is also used for the exception vector table. #### Stack Structure When the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.2. EXR is not pushed onto the stack in interrupt control mode 0. For details, see section 4, Exception Handling. Note: Normal mode is not available in this LSI. Figure 2.1 Exception Vector Table (Normal Mode) Figure 2.2 Stack Structure in Normal Mode #### 2.2.2 Advanced Mode - Address Space Linear access to a 16-Mbyte maximum address space is provided. - Extended Registers (En) The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers or address registers. - Instruction Set All instructions and addressing modes can be used. - Exception Vector Table and Memory Indirect Branch Addresses In advanced mode, the top area starting at H'000000000 is allocated to the exception vector table in units of 32 bits. In each 32 bits, the upper 8 bits are ignored and a branch address is stored in the lower 24 bits (figure 2.3). For details of the exception vector table, see section 4, Exception Handling. Figure 2.3 Exception Vector Table (Advanced Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In advanced mode the operand is a 32-bit longword operand, providing a 32-bit branch address. The upper 8 bits of these 32 bits is a reserved area that is regarded as H'00. Branch addresses can be stored in the area from H'00000000 to H'000000FF. Note that the first part of this range is also used for the exception vector table. #### Stack Structure In advanced mode, when the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.4. When EXR is not pushed onto the stack in interrupt control mode 0. For details, see section 4, Exception Handling. Figure 2.4 Stack Structure in Advanced Mode ## 2.3 Address Space Figure 2.5 shows a memory map for the H8S/2600 CPU. The H8S/2600 CPU provides linear access to a maximum 64-kbyte address space in normal mode, and a maximum 16-Mbyte (architecturally 4-Gbyte) address space in advanced mode. The usable modes and address spaces differ depending on the product. For details on each product, refer to section 3, MCU Operating Modes. Figure 2.5 Memory Map ## 2.4 Registers The H8S/2600 CPU has the internal registers shown in figure 2.6. There are two types of registers; general registers and control registers. The control registers are a 24-bit program counter (PC), an 8-bit extended control register (EXR), an 8-bit condition code register (CCR), and a 64-bit multiply-accumulate register (MAC). Figure 2.6 CPU Registers ### 2.4.1 General Registers The H8S/2600 CPU has eight 32-bit general registers. These general registers are all functionally identical and can be used as both address registers and data registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. Figure 2.7 illustrates the usage of the general registers. When the general registers are used as 32-bit registers or address registers, they are designated by the letters ER (ER0 to ER7). The ER registers divide into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum of sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. The R registers divide into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum of sixteen 8-bit registers. The usage of each register can be selected independently. General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 2.8 shows the stack. Figure 2.7 Usage of General Registers Figure 2.8 Stack ### 2.4.2 Program Counter (PC) This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. (When an instruction is fetched, the least significant PC bit is regarded as 0). ### 2.4.3 Extended Control Register (EXR) EXR is an 8-bit register that manipulates the LDC, STC, ANDC, ORC, and XORC instructions. When these instructions, except for the STC instruction, are executed, all interrupts including NMI will be masked for three states after execution is completed. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Т | 0 | R/W | Trace Bit | | | | | | When this bit is set to 1, a trace exception is generated each time an instruction is executed. When this bit is cleared to 0, instructions are executed in sequence. | | 6 to 3 | | All 1 | | Reserved | | | | | | These bits are always read as 1. | | 2 | 12 | 1 | R/W | These bits designate the interrupt mask level (0 to 7). | | 1 | I1 | 1 | R/W | For details, refer to section 5, Interrupt Controller. | | 0 | 10 | 1 | R/W | | ## 2.4.4 Condition-Code Register (CCR) This 8-bit register contains internal CPU status information, including an interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branching conditions for conditional branch (Bcc) instructions. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | I | 1 | R/W | Interrupt Mask Bit | | | | | | Masks interrupts other than NMI when set to 1. NMI is accepted regardless of the I bit setting. The I bit is set to 1 at the start of an exception-handling sequence. For details, refer to section 5, Interrupt Controller. | | 6 | UI | Undefined | R/W | User Bit or Interrupt Mask Bit | | | | | | Can be read or written by software using the LDC, STC, ANDC, ORC, and XORC instructions. This bit cannot be used as an interrupt mask bit in this LSI. | | 5 | Н | Undefined | R/W | Half-Carry Flag | | | | | | When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. | | 4 | U | Undefined | R/W | User Bit | | | | | | Can be read or written by software using the LDC, STC, ANDC, ORC, and XORC instructions. | | 3 | N | Undefined | R/W | Negative Flag | | | | | | Stores the value of the most significant bit of data as a sign bit. | | 2 | Z | Undefined | R/W | Zero Flag | | | | | | Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------| | 1 | V | Undefined | R/W | Overflow Flag | | | | | | Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times. | | 0 | С | Undefined | R/W | Carry Flag | | | | | | Set to 1 when a carry occurs, and cleared to 0 otherwise. Used by: | | | | | | Add instructions, to indicate a carry | | | | | | Subtract instructions, to indicate a borrow | | | | | | Shift and rotate instructions, to indicate a carry | | | | | | The carry flag is also used as a bit accumulator by bit manipulation instructions. | ### 2.4.5 Multiply-Accumulate Register (MAC) This 64-bit register stores the results of multiply-and-accumulate operations. It consists of two 32-bit registers denoted MACH and MACL. The lower 10 bits of MACH are valid; the upper bits are a sign extension. ## 2.4.6 Initial Values of CPU Registers Reset exception handling loads the CPU's program counter (PC) from the vector table, clears the trace bit in EXR to 0, and sets the interrupt mask bits in CCR and EXR to 1. The other CCR bits and the general registers are not initialized. In particular, the stack pointer (ER7) is not initialized. The stack pointer should therefore be initialized by an MOV.L instruction executed immediately after a reset. ### 2.5 Data Formats The H8S/2600 CPU can process 1-bit, 4-bit (BCD), 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. ### 2.5.1 General Register Data Formats Figure 2.9 shows the data formats in general registers. Figure 2.9 General Register Data Formats (1) Figure 2.9 General Register Data Formats (2) ### 2.5.2 Memory Data Formats Figure 2.10 shows the data formats in memory. The H8S/2600 CPU can access word data and longword data in memory, however word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, an address error does not occur, however the least significant bit of the address is regarded as 0, so access begins the preceding address. This also applies to instruction fetches. When ER7 is used as an address register to access the stack, the operand size should be word or longword. Figure 2.10 Memory Data Formats ### 2.6 Instruction Set The H8S/2600 CPU has 69 instructions. The instructions are classified by function in table 2.1. **Table 2.1** Instruction Classification | Function | Instructions | Size | Types | |---------------------|-----------------------------------------------------------------------------------|-------|-------| | Data transfer | MOV | B/W/L | 5 | | | POP* <sup>1</sup> , PUSH* <sup>1</sup> | W/L | _ | | | LDM, STM | L | =" | | | MOVFPE* <sup>3</sup> , MOVTPE* <sup>3</sup> | В | =" | | Arithmetic | ADD, SUB, CMP, NEG | B/W/L | 23 | | operation | ADDX, SUBX, DAA, DAS | В | _ | | | INC, DEC | B/W/L | _ | | | ADDS, SUBS | L | =" | | | MULXU, DIVXU, MULXS, DIVXS | B/W | _ | | | EXTU, EXTS | W/L | _ | | | TAS* <sup>4</sup> | В | _ | | | MAC, LDMAC, STMAC, CLRMAC | _ | _ | | Logic operations | AND, OR, XOR, NOT | B/W/L | 4 | | Shift | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR | B/W/L | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BLD, BILD, BST, BIST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR | В | 14 | | Branch | Bcc* <sup>2</sup> , JMP, BSR, JSR, RTS | _ | 5 | | System control | TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP | _ | 9 | | Block data transfer | EEPMOV | _ | 1 | Total: 69 Notes: B-byte; W-word; L-longword. - POP.W Rn and PUSH.W Rn are identical to MOV.W @SP+, Rn and MOV.W Rn,@-SP. POP.L ERn and PUSH.L ERn are identical to MOV.L @SP+, ERn and MOV.L ERn,@-SP. - 2. Bcc is the general name for conditional branch instructions. - 3. Cannot be used in this LSI. - 4. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. ## 2.6.1 Table of Instructions Classified by Function Tables 2.3 to 2.10 summarize the instructions in each functional category. The notation used in tables 2.3 to 2.10 is defined below. **Table 2.2 Operation Notation** | Symbol | Description | |----------------|------------------------------------------------| | Rd | General register (destination)* | | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register) | | MAC | Multiply-accumulate register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Addition | | _ | Subtraction | | × | Multiplication | | ÷ | Division | | ^ | Logical AND | | <u> </u> | Logical OR | | $\oplus$ | Logical XOR | | $\rightarrow$ | Move | | ~ | NOT (logical complement) | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | Note: \* General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). **Table 2.3 Data Transfer Instructions** | Instruction | Size* | Function | |-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOV | B/W/L | $(EAs) \rightarrow Rd, Rs \rightarrow (EAd)$<br>Moves data between two general registers or between a general register and memory, or moves immediate data to a general register. | | MOVFPE | В | Cannot be used in this LSI. | | MOVTPE | В | Cannot be used in this LSI. | | POP | W/L | @SP+ $\rightarrow$ Rn Pops a general register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. POP.L ERn is identical to MOV.L @SP+, ERn. | | PUSH | W/L | $Rn \rightarrow @-SP$<br>Pushes a general register onto the stack. PUSH.W Rn is identical to MOV.W Rn, @-SP. PUSH.L ERn is identical to MOV.L ERn, @-SP. | | LDM | L | $@$ SP+ $\rightarrow$ Rn (register list)<br>Pops two or more general registers from the stack. | | STM | L | Rn (register list) $\rightarrow$ @-SP Pushes two or more general registers onto the stack. | Note: \* Refers to the operand size. B: ByteW: WordL: Longword **Table 2.4** Arithmetic Operations Instructions (1) | Instruction | Size* | Function | |--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADD<br>SUB | B/W/L | Rd $\pm$ Rs $\rightarrow$ Rd, Rd $\pm$ #IMM $\rightarrow$ Rd<br>Performs addition or subtraction on data in two general registers, or on<br>immediate data and data in a general register (immediate byte data<br>cannot be subtracted from byte data in a general register. Use the SUBX<br>or ADD instruction.) | | ADDX<br>SUBX | В | Rd $\pm$ Rs $\pm$ C $\rightarrow$ Rd, Rd $\pm$ #IMM $\pm$ C $\rightarrow$ Rd Performs addition or subtraction with carry on byte data in two general registers, or on immediate data and data in a general register. | | INC<br>DEC | B/W/L | $Rd \pm 1 \rightarrow Rd$ , $Rd \pm 2 \rightarrow Rd$<br>Increments or decrements a general register by 1 or 2. (Byte operands can be incremented or decremented by 1 only.) | | ADDS<br>SUBS | L | Rd $\pm$ 1 $\rightarrow$ Rd, Rd $\pm$ 2 $\rightarrow$ Rd, Rd $\pm$ 4 $\rightarrow$ Rd<br>Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. | | DAA<br>DAS | В | Rd decimal adjust $\to$ Rd Decimal-adjusts an addition or subtraction result in a general register by referring to the CCR to produce 4-bit BCD data. | | MULXU | B/W | $Rd \times Rs \rightarrow Rd$<br>Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | MULXS | B/W | $Rd \times Rs \rightarrow Rd$<br>Performs signed multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | DIVXU | B/W | Rd $\div$ Rs $\to$ Rd<br>Performs unsigned division on data in two general registers: either 16<br>bits $\div$ 8 bits $\to$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\to$ 16-bit quotient and 16-bit remainder. | B: ByteW: WordL: Longword **Table 2.4** Arithmetic Operations Instructions (2) | Instruction | Size*1 | Function | |-------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIVXS | B/W | Rd $\div$ Rs $\to$ Rd<br>Performs signed division on data in two general registers: either 16 bits $\div$ 8 bits $\to$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\to$ 16-bit quotient and 16-bit remainder. | | CMP | B/W/L | Rd – Rs, Rd – #IMM<br>Compares data in a general register with data in another general<br>register or with immediate data, and sets CCR bits according to the<br>result. | | NEG | B/W/L | $0-Rd \rightarrow Rd$ Takes the two's complement (arithmetic complement) of data in a general register. | | EXTU | W/L | Rd (zero extension) $\rightarrow$ Rd Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by padding with zeros on the left. | | EXTS | W/L | Rd (sign extension) → Rd Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by extending the sign bit. | | TAS* <sup>2</sup> | В | @ERd $-$ 0, 1 $\rightarrow$ ( <bit 7=""> of @ERd) Tests memory contents, and sets the most significant bit (bit 7) to 1.</bit> | | MAC | _ | (EAs) × (EAd) + MAC → MAC Performs signed multiplication on memory contents and adds the result to the multiply-accumulate register. The following operations can be performed: 16 bits × 16 bits + 32 bits → 32 bits, saturating 16 bits × 16 bits + 42 bits → 42 bits, non-saturating | | CLRMAC | — | $0 \rightarrow \text{MAC}$ Clears the multiply-accumulate register to zero. | | LDMAC<br>STMAC | L | $\text{Rs} \to \text{MAC}, \text{MAC} \to \text{Rd}$ Transfers data between a general register and a multiply-accumulate register. | B: ByteW: WordL: Longword 2. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. **Table 2.5** Logic Operations Instructions | Instruction | Size* | Function | |-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AND | B/W/L | $Rd \wedge Rs \rightarrow Rd$ , $Rd \wedge \#IMM \rightarrow Rd$<br>Performs a logical AND operation on a general register and another general register or immediate data. | | OR | B/W/L | $Rd \lor Rs \to Rd$ , $Rd \lor \#IMM \to Rd$<br>Performs a logical OR operation on a general register and another general register or immediate data. | | XOR | B/W/L | Rd ⊕ Rs → Rd, Rd ⊕ #IMM → Rd Performs a logical exclusive OR operation on a general register and another general register or immediate data. | | NOT | B/W/L | $\sim$ (Rd) $\rightarrow$ (Rd) Takes the one's complement (logical complement) of general register contents. | B: ByteW: WordL: Longword **Table 2.6** Shift Instructions | Instruction | Size* | Function | |----------------|-------|----------------------------------------------------------------------------------------------------------------------------| | SHAL<br>SHAR | B/W/L | Rd (shift) $\rightarrow$ Rd Performs an arithmetic shift on general register contents. 1-bit or 2-bit shifts are possible. | | SHLL<br>SHLR | B/W/L | Rd (shift) → Rd Performs a logical shift on general register contents. 1-bit or 2-bit shifts are possible. | | ROTL<br>ROTR | B/W/L | Rd (rotate) → Rd Rotates general register contents. 1-bit or 2-bit rotations are possible. | | ROTXL<br>ROTXR | B/W/L | Rd (rotate) → Rd Rotates general register contents through the carry flag. 1-bit or 2-bit rotations are possible. | Note: \* Refers to the operand size. B: ByteW: WordL: Longword **Table 2.7 Bit Manipulation Instructions (1)** | Instruction | Size* | Function | |-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BSET | В | 1 → ( <bit-no.> of <ead>) Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | BCLR | В | $0 \rightarrow$ (<br>bit-No.> of <ead>)<br/>Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead> | | BNOT | В | ~( <bit-no.> of <ead>) → (<bit-no.> of <ead>) Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.></ead></bit-no.> | | BTST | В | $\sim$ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | BAND | В | $C \wedge (\text{-bit-No} \text{ of } \text{-EAd}) \rightarrow C$<br>ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | BIAND | В | $C \wedge [\sim (\text{-bit-No.} > \text{of } < \text{EAd}>)] \rightarrow C$<br>ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BOR | В | $C \lor (\text{-bit-No} \text{ of } \text{-EAd}) \to C$ ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | BIOR | В | $\label{eq:continuous} \begin{split} C & \vee \left[ \sim \text{( of )} \right] \to C \\ \text{ORs the carry flag with the inverse of a specified bit in a general register} \\ \text{or memory operand and stores the result in the carry flag.} \\ \text{The bit number is specified by 3-bit immediate data.} \end{split}$ | B: Byte **Table 2.7 Bit Manipulation Instructions (2)** | Instruction | Size*1 | Function | |-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BXOR | В | $C \oplus (\text{-bit-No} \text{ of } \text{-EAd}) \to C$ XORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | BIXOR | В | $C \oplus [\sim (< bit-No.> of < EAd>)] \to C$ XORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BLD | В | ( <bit-no.> of <ead>) <math>\rightarrow</math> C Transfers a specified bit in a general register or memory operand to the carry flag.</ead></bit-no.> | | BILD | В | $\sim$ ( <bit-no.> of <ead>) <math>\rightarrow</math> C Transfers the inverse of a specified bit in a general register or memory operand to the carry flag. The bit number is specified by 3-bit immediate data.</ead></bit-no.> | | BST | В | C o (sbit-No. > of < EAd >) Transfers the carry flag value to a specified bit in a general register or memory operand. | | BIST | В | $\sim$ C $\rightarrow$ ( <bit-no.> of <ead>) Transfers the inverse of the carry flag value to a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data.</ead></bit-no.> | B: Byte **Table 2.8 Branch Instructions** | Instruction | Size | Function | Function | | | | | | |-------------|------|-----------------|--------------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|--| | Bcc | _ | | Branches to a specified address if a specified condition is true. The branching conditions are listed below. | | | | | | | | | Mnemonic | Description | Condition | | | | | | | | BRA(BT) | Always (true) | Always | | | | | | | | BRN(BF) | Never (false) | Never | | | | | | | | BHI | High | C ∨ Z = 0 | | | | | | | | BLS | Low or same | C ∨ Z = 1 | | | | | | | | BCC(BHS) | Carry clear (high or same) | C = 0 | | | | | | | | BCS(BLO) | Carry set (low) | C = 1 | | | | | | | | BNE | Not equal | Z = 0 | | | | | | | | BEQ | Equal | Z = 1 | | | | | | | | BVC | Overflow clear | V = 0 | | | | | | | | BVS | Overflow set | V = 1 | | | | | | | | BPL | Plus | N = 0 | | | | | | | | BMI | Minus | N = 1 | | | | | | | | BGE | Greater or equal | N ⊕ V = 0 | | | | | | | | BLT | Less than | N ⊕ V = 1 | | | | | | | | BGT | Greater than | $Z_{\vee}(N \oplus V) = 0$ | | | | | | | | BLE | Less or equal | $Z_{\vee}(N \oplus V) = 1$ | | | | | | | | | | | | | | | | JMP | | Branches unco | Branches unconditionally to a specified address. | | | | | | | BSR | _ | Branches to a s | subroutine at a specified | d address. | | | | | | JSR | _ | Branches to a | subroutine at a specified | d address. | | | | | | RTS | _ | Returns from a | Returns from a subroutine | | | | | | **Table 2.9** System Control Instructions | Instruction | Size* | Function | |-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRAPA | _ | Starts trap-instruction exception handling. | | RTE | _ | Returns from an exception-handling routine. | | SLEEP | _ | Causes a transition to a power-down state. | | LDC | B/W | (EAs) → CCR, (EAs) → EXR Moves general register or memory contents or immediate data to CCR or EXR. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | STC | B/W | CCR → (EAd), EXR → (EAd) Transfers CCR or EXR contents to a general register or memory. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | ANDC | В | CCR $\land$ #IMM $\rightarrow$ CCR, EXR $\land$ #IMM $\rightarrow$ EXR Logically ANDs the CCR or EXR contents with immediate data. | | ORC | В | CCR $\vee$ #IMM $\rightarrow$ CCR, EXR $\vee$ #IMM $\rightarrow$ EXR Logically ORs the CCR or EXR contents with immediate data. | | XORC | В | CCR $\oplus$ #IMM $\to$ CCR, EXR $\oplus$ #IMM $\to$ EXR Logically XORs the CCR or EXR contents with immediate data. | | NOP | | $PC + 2 \rightarrow PC$<br>Only increments the program counter. | Note: \* Refers to the operand size. B: Byte W: Word **Table 2.10 Block Data Transfer Instructions** | Instruction | Size | Function | |-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | EEPMOV.B | _ | if R4L $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4L-1 $\rightarrow$ R4L Until R4L = 0 else next; | | EEPMOV.W — | | if R4 $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4-1 $\rightarrow$ R4 Until R4 = 0 else next; | | | | Transfers a data block. Starting from the address set in ER5, transfers data for the number of bytes set in R4L or R4 to the address location set in ER6. | | | | Execution of the next instruction begins as soon as the transfer is completed. | #### 2.6.2 Basic Instruction Formats The H8S/2600 CPU instructions consist of 2-byte (1-word) units. An instruction consists of an operation field (op field), a register field (r field), an effective address extension (EA field), and a condition field (cc). Figure 2.11 shows examples of instruction formats. #### Operation Field Indicates the function of the instruction, the addressing mode, and the operation to be carried out on the operand. The operation field always includes the first four bits of the instruction. Some instructions have two operation fields. #### Register Field Specifies a general register. Address registers are specified by 3 bits, and data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. #### Effective Address Extension 8, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. #### Condition Field Specifies the branching condition of Bcc instructions. Figure 2.11 Instruction Formats (Examples) # 2.7 Addressing Modes and Effective Address Calculation The H8S/2600 CPU supports the eight addressing modes listed in table 2.11. Each instruction uses a subset of these addressing modes. Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit manipulation instructions use register direct, register indirect, or the absolute addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. **Table 2.11 Addressing Modes** | No. | Addressing Mode | Symbol | |-----|----------------------------------------------------------------------------|----------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:16,ERn)/@(d:32,ERn) | | 4 | Register indirect with post-increment Register indirect with pre-decrement | @ERn+<br>@-ERn | | 5 | Absolute address | @aa:8/@aa:16/@aa:24/@aa:32 | | 6 | Immediate | #xx:8/#xx:16/#xx:32 | | 7 | Program-counter relative | @(d:8,PC)/@(d:16,PC) | | 8 | Memory indirect | @ @ aa:8 | ### 2.7.1 Register Direct—Rn The register field of the instruction specifies an 8-, 16-, or 32-bit general register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. # 2.7.2 Register Indirect—@ERn The register field of the instruction code specifies an address register (ERn) which contains the address of the operand on memory. If the address is a program instruction address, the lower 24 bits are valid and the upper 8 bits are all assumed to be 0 (H'00). ### 2.7.3 Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn) A 16-bit or 32-bit displacement contained in the instruction is added to an address register (ERn) specified by the register field of the instruction, and the sum gives the address of a memory operand. A 16-bit displacement is sign-extended when added. ### 2.7.4 Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn Register indirect with post-increment—@ERn+: The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents and the sum is stored in the address register. The value added is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For the word or longword transfer instructions, the register value should be even. **Register indirect with pre-decrement—@-ERn:** The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the result is the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For the word or longword transfer instructions, the register value should be even. ### 2.7.5 Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), 24 bits long (@aa:24), or 32 bits long (@aa:32). Table 2.12 indicates the accessible absolute address ranges. To access data, the absolute address should be 8 bits (@aa:8), 16 bits (@aa:16), or 32 bits (@aa:32) long. For an 8-bit absolute address, the upper 24 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address the upper 16 bits are a sign extension. A 32-bit absolute address can access the entire address space. A 24-bit absolute address (@aa:24) indicates the address of a program instruction. The upper 8 bits are all assumed to be 0 (H'00). Table 2.12 Absolute Address Access Ranges | Absolute Address | | Normal Mode* | Advanced Mode | |-----------------------------|------------------|------------------|-----------------------------------------------| | Data address | 8 bits (@aa:8) | H'FF00 to H'FFFF | H'FFFF00 to H'FFFFFF | | | 16 bits (@aa:16) | H'0000 to H'FFFF | H'000000 to H'007FFF,<br>H'FF8000 to H'FFFFFF | | | 32 bits (@aa:32) | <del>_</del> | H'000000 to H'FFFFF | | Program instruction address | 24 bits (@aa:24) | _ | | Note: Normal mode is not available in this LSI. ### 2.7.6 Immediate—#xx:8, #xx:16, or #xx:32 The instruction contains 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data as an operand. The ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. Some bit manipulation instructions contain 3-bit immediate data in the instruction code, specifying a bit number. The TRAPA instruction contains 2-bit immediate data in its instruction code, specifying a vector address. ## 2.7.7 Program-Counter Relative—@(d:8, PC) or @(d:16, PC) This mode is used in the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction is sign-extended and added to the 24-bit PC contents to generate a branch address. Only the lower 24 bits of this branch address are valid; the upper 8 bits are all assumed to be 0 (H'00). The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is –126 to +128 bytes (–63 to +64 words) or –32766 to +32768 bytes (–16383 to +16384 words) from the branch instruction. The resulting value should be an even number. ## 2.7.8 Memory Indirect—@@aa:8 This mode can be used by the JMP and JSR instructions. The instruction code contains an 8-bit absolute address specifying a memory operand. This memory operand contains a branch address. The upper bits of the absolute address are all assumed to be 0, so the address range is 0 to 255 (H'0000 to H'00FF in normal mode, H'000000 to H'000FF in advanced mode). In normal mode, the memory operand is a word operand and the branch address is 16 bits long. In advanced mode, the memory operand is a longword operand, the first byte of which is assumed to be 0 (H'00). Note that the first part of the address range is also the exception vector area. For further details, refer to section 4, Exception Handling. If an odd address is specified in word or longword memory access, or as a branch address, the least significant bit is regarded as 0, causing data to be accessed or instruction code to be fetched at the address preceding the specified address. (For further information, see section 2.5.2, Memory Data Formats.) Note: Normal mode is not available in this LSI. Figure 2.12 Branch Address Specification in Memory Indirect Mode #### 2.7.9 Effective Address Calculation Table 2.13 indicates how effective addresses are calculated in each addressing mode. In normal mode the upper 8 bits of the effective address are ignored in order to generate a 16-bit address. Note: Normal mode is not available in this LSI. # **Table 2.13 Effective Address Calculation (1)** | No | Addressing Mode and Instruction Format | Effective Address Calculation | Effective Address (EA) | |----|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------| | 1 | Register direct(Rn) op rm rn | | Operand is general register contents. | | 2 | Register indirect(@ERn) op r | 31 0 General register contents | 31 24 23 0<br>Don't care | | 3 | Register indirect with displacement @(d:16,ERn) or @(d:32,ERn) op r disp | 31 0 General register contents 31 Sign extension disp | 31 24 23 0<br>Don't care | | 4 | Register indirect with post-increment or pre-decrement •Register indirect with post-increment @ERn+ op r | General register contents 1, 2, or 4 | 31 24 23 0<br>→ Don't care | | | Register indirect with pre-decrement @-ERn op r | General register contents | 31 24 23 0<br>Don't care | **Table 2.13 Effective Address Calculation (2)** Note: \* Normal mode is not available in this LSI. ## 2.8 Processing States The H8S/2600 CPU has five main processing states: the reset state, exception handling state, program execution state, bus-released state, and power-down state. Figure 2.13 indicates the state transitions. #### Reset State In this state, the CPU and all on-chip peripheral modules are initialized and not operating. When the $\overline{RES}$ input goes low, all current processing stops and the CPU enters the reset state. All interrupts are masked in the reset state. Reset exception handling starts when the $\overline{RES}$ signal changes from low to high. For details, refer to section 4, Exception Handling. The reset state can also be entered by a watchdog timer overflow. ### Exception-Handling State The exception-handling state is a transient state that occurs when the CPU alters the normal processing flow due to an exception source, such as a reset, trace, interrupt, or trap instruction. The CPU fetches a start address (vector) from the exception vector table and branches to that address. For further details, refer to section 4, Exception Handling. #### • Program Execution State In this state, the CPU executes program instructions in sequence. #### • Bus-Released State The bus has been released in response to a bus request from a bus master other than the CPU. While the bus is released, the CPU halts operations. #### Program stop state This is a power-down state in which the CPU stops operating. The program stop state occurs when a SLEEP instruction is executed or the CPU enters hardware standby mode. For further details, refer to section 19, Power-Down Modes. Figure 2.13 State Transitions # 2.9 Usage Note ### 2.9.1 Notes on Using the Bit Operation Instruction Instructions BSET, BCLR, BNOT, BST, and BIST read data in byte units, and write data in byte units after bit operation. Therefore, attention must be paid when these instructions are used for ports or registers including write-only bits. Instruction BCLR can be used to clear the flag in the internal I/O register to 0. If it is obvious that the flag has been set to 1 by the interrupt processing routine, it is unnecessary to read the flag beforehand. # Section 3 MCU Operating Modes # 3.1 Operating Mode Selection This LSI supports four operating modes (modes 4 to 7). These modes are determined by the mode pin (MD2 to MD0) setting. Do not change the mode pin settings during operation. **Table 3.1** MCU Operating Mode Selection | MCU<br>Operating<br>Mode | MD2 | MD1 | MD0 | CPU<br>Operating<br>Mode | Description | On-Chip<br>ROM | |--------------------------|-----|-----|-----|--------------------------|-----------------------------------------|----------------| | 4 | 1 | 0 | 0 | Advanced mode | Expanded mode with on-chip ROM disabled | Disabled | | 5 | 1 | 0 | 1 | Advanced mode | Expanded mode with on-chip ROM disabled | Disabled | | 6 | 1 | 1 | 0 | Advanced mode | Expanded mode with on-chip ROM enabled | Enabled | | 7 | 1 | 1 | 1 | Advanced mode | Single-chip mode | Enabled | # 3.2 Register Descriptions The following registers are related to the operating mode. - Mode control register (MDCR) - System control register (SYSCR) ## 3.2.1 Mode Control Register (MDCR) | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1 and cannot be modified. | | 6 to 3 | _ | All 0 | _ | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 2 | MDS2 | * | R | Mode select 2 to 0 | | 1 | MDS1 | * | R | These bits indicate the input levels at pins MD2 to MD0 | | 0 | MDS0 | <u></u> * | R | (the current operating mode). Bits MDS2 to MDS0 correspond to MD2 to MD0. MDS2 to MDS0 are read-only bits and they cannot be written to. The mode pin (MD2 to MD0) input levels are latched into these bits when MDCR is read. These latches are canceled by a reset. These latches are canceled by a power-on reset. | Note: \* Determined by pins MD2 to MD0. # 3.2.2 System Control Register (SYSCR) SYSCR selects saturating or non-saturating calculation for the MAC instruction, selects the interrupt control mode and the detected edge for NMI, and enables or disables on-chip RAM. | | | Initial | | | |--------|----------------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Descriptions | | 7 | MACS | 0 | R/W | MAC Saturation | | | | | | Selects either saturating or non-saturating calculation for the MAC instruction. | | | | | | 0: Non-saturating calculation for the MAC instruction | | | | | | 1: Saturating calculation for the MAC instruction | | 6 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 5<br>4 | INTM1<br>INTM0 | 0 | R/W<br>R/W | These bits select the control mode of the interrupt controller. For details of the interrupt control modes, see section 5.6, Interrupt Control Modes and Interrupt Operation. | | | | | | 00: Interrupt control mode 0 | | | | | | 01: Setting prohibited | | | | | | 10: Interrupt control mode 2 | | | | | | 11: Setting prohibited | | 3 | NMIEG | 0 | R/W | NMI Edge Select | | | | | | Selects the valid edge of the NMI interrupt input. | | | | | | An interrupt is requested at the falling edge of NMI input | | | | | | An interrupt is requested at the rising edge of NMI input | | 2, 1 | _ | All 0 | _ | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 0 | RAME | 1 | R/W | RAM Enable | | | | | | Enables or disables on-chip RAM. The RAME bit is initialized when the reset status is released. | | | | | | 0: On-chip RAM is disabled | | | | | | 1: On-chip RAM is enabled | | | | | | | # 3.3 Operating Mode Descriptions #### 3.3.1 Mode 4 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports A, B, and C function as an address bus, ports D and E function as a data bus, and part of port F carries bus control signals. The bus mode immediately after a reset is 16 bits, with 16-bit access to all areas. However, note that if 8-bit access is designated by the bus controller for all areas, the bus mode switches to 8 bits. #### 3.3.2 Mode 5 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports A, B, and C function as an address bus, port D functions as a data bus, and part of port F carries bus control signals. The bus mode immediately after a reset is 8 bits, with 8-bit access to all areas. However, note that if 16-bit access is designated by the bus controller for any area, the bus mode switches to 16 bits and port E becomes a data bus. #### 3.3.3 Mode 6 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled. Ports A, B, and C function as input port pins immediately after a reset. Address output can be performed by setting the corresponding DDR (data direction register) bits to 1. Port D functions as a data bus, and part of port F carries bus control signals. The bus mode immediately after a reset is 8 bits, with 8-bit access to all areas. However, note that if 16-bit access is designated by the bus controller for any area, the bus mode switches to 16 bits and port E becomes a data bus. #### 3.3.4 Mode 7 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled, but external addresses cannot be accessed. All I/O ports are available for use as input/output ports. # 3.4 Pin Functions in Each Operating Mode The pin functions of ports A to F vary depending on the operating mode. Table 3.2 shows their functions in each operating mode. **Table 3.2 Pin Functions in Each Mode** | Port | | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |--------|------------|--------|--------|--------|-------------| | Port A | | Α | А | P*/A | Р | | Port B | | Α | А | P*/A | Р | | Port C | | Α | А | P*/A | Р | | Port D | | D | D | D | Р | | Port E | | P/D* | P*/D | P*/D | Р | | Port F | PF7 | P/C* | P/C* | P/C* | P*/C | | | PF6 to PF4 | С | С | С | Р | | | PF3 | P/C* | P*/C | P*/C | <del></del> | | | PF2, PF0 | P*/C | P*/C | P*/C | | | Port K | | Р | Р | Р | Р | ### [Legend] P: I/O port A: Address bus output D: Data bus I/O C: Control signals, clock I/O \*: After reset ## 3.5 Address Map Figures 3.1 and 3.2 show the address map in each operating mode. Figure 3.1 Address Map (H8S/2609) Figure 3.2 Address Map (H8S/2608) # Section 4 Exception Handling # 4.1 Exception Handling Types and Priority As shown in table 4.1, exception handling may be caused by a reset, trace, interrupt, or trap instruction. Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in order of priority. Exception sources, the stack structure, and operation of the CPU vary depending on the interrupt control mode. For details on the interrupt control mode, refer to section 5, Interrupt Controller. **Table 4.1** Exception Types and Priority | Priority | iority Exception Type Start of Exception Handling | | | | |------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | High | Reset | Starts immediately after a low-to-high transition at the $\overline{\text{RES}}$ pin, or when the watchdog timer overflows. The CPU enters the reset state when the $\overline{\text{RES}}$ pin is low. | | | | | Trace*1 | Starts when execution of the current instruction or exception handling ends, if the trace (T) bit in EXR is set to 1. | | | | | Direct transition | Starts when a direction transition occurs as the result of SLEEP instruction execution. | | | | | Interrupt | Starts when execution of the current instruction or exception handling ends, if an interrupt request has been issued.*2 | | | | Low Trap instruction* <sup>3</sup> Started by execution of a trap instruction (TRA | | Started by execution of a trap instruction (TRAPA). | | | Notes: 1. Traces are enabled only in interrupt control mode 2. Trace exception handling is not executed after execution of an RTE instruction. - 2. Interrupt detection is not performed on completion of ANDC, ORC, XORC, or LDC instruction execution, or on completion of reset exception handling. - 3. Trap instruction exception handling requests are accepted at all times in program execution state. # 4.2 Exception Sources and Exception Vector Table Different vector addresses are assigned to different exception sources. Table 4.2 lists the exception sources and their vector addresses. Since the usable modes differ depending on the product, for details on each product, refer to section 3, MCU Operating Modes. **Table 4.2** Exception Handling Vector Table | Exception Source | | Vector Number | Normal Mode*2 | Advanced Mode | |----------------------------------|-----------------------|---------------|------------------|------------------| | Power-on reset | | 0 | H'0000 to H'0001 | H'0000 to H'0003 | | Reserved for syste | m use | 1 | H'0002 to H'0003 | H'0004 to H'0007 | | | | 2 | H'0004 to H'0005 | H'0008 to H'000B | | | | 3 | H'0006 to H'0007 | H'000C to H'000F | | | | 4 | H'0008 to H'0019 | H'0010 to H'0013 | | Trace | | 5 | H'000A to H'000B | H'0014 to H'0017 | | Interrupt (direct transitions)*4 | | 6 | H'000C to H'000D | H'0018 to H'001B | | Interrupt (NMI) | | 7 | H'000E to H'000F | H'001C to H'001F | | Trap instruction (#0 | Trap instruction (#0) | | H'0010 to H'0011 | H'0020 to H'0023 | | (#1 | 1) | 9 | H'0012 to H'0013 | H'0024 to H'0027 | | (#2) | | 10 | H'0014 to H'0015 | H'0028 to H'002B | | (#3 | (#3) | | H'0016 to H'0017 | H'002C to H'002F | | Reserved for system use | | 12 | H'0018 to H'0019 | H'0030 to H'0033 | | | | 13 | H'001A to H'001B | H'0034 to H'0037 | | | | 14 | H'001C to H'001D | H'0038 to H'003B | | | | 15 | H'001E to H'001F | H'003C to H'003F | | External interrupt | IRQ0 | 16 | H'0020 to H'0021 | H'0040 to H'0043 | | | IRQ1 | 17 | H'0022 to H'0023 | H'0044 to H'0047 | | | IRQ2 | 18 | H'0024 to H'0025 | H'0048 to H'004B | | | IRQ3 | 19 | H'0026 to H'0027 | H'004C to H'004F | | | IRQ4 | 20 | H'0028 to H'0029 | H'0050 to H'0053 | | | IRQ5 | 21 | H'002A to H'002B | H'0054 to H'0057 | | Reserved for system use | | 22 | H'002C to H'002D | H'0058 to H'005B | | | | 23 | H'002E to H'002F | H'005C to H'005F | | | | vector Address* | | | |-------------------------|----------------------|------------------|------------------|--| | <b>Exception Source</b> | <b>Vector Number</b> | Normal Mode*2 | Advanced Mode | | | Internal interrupt*3 | 24<br> | H'0030 to H'0031 | H'0060 to H'0063 | | | | 127 | H'00FE to H'00FF | H'01FC to H'01FF | | Notes: 1. Lower 16 bits of the address. - 2. Not available in this LSL - For details of internal interrupt vectors, see section 5.5, Interrupt Exception Handling Vector Table. - 4. For direct transitions, see section 19.10, Direct Transitions. #### 4.3 Reset A reset has the highest exception priority. When the $\overline{RES}$ pin goes low, all processing halts and this LSI enters the reset state. To ensure that this LSI is reset, hold the $\overline{RES}$ pin low for at least 20 ms at power-up. To reset the chip during operation, hold the $\overline{RES}$ pin low for at least 20 states. A reset initializes the internal state of the CPU and the registers of on-chip peripheral modules. The chip can also be reset by overflow of the watchdog timer. For details, see section 12, Watchdog Timer (WDT). The interrupt control mode is 0 immediately after reset. # 4.3.1 Reset Exception Handling When the $\overline{RES}$ pin goes high after being held low for the necessary period, this LSI starts reset exception handling as follows: - 1. The internal state of the CPU and the registers of the on-chip peripheral modules are initialized, the T bit in EXR is cleared to 0, and the I bit in EXR and CCR is set to 1. - 2. The reset exception handling vector address is read and transferred to the PC, and program execution starts from the address indicated by the PC. Figures 4.1 and 4.2 show examples of the reset sequence. Figure 4.1 Reset Sequence (Advanced Mode with On-chip ROM Enabled) Figure 4.2 Reset Sequence (Advanced Mode with On-chip ROM Disabled) ### 4.3.2 Interrupts after Reset If an interrupt is accepted immediately after a reset and before the stack pointer (SP) is initialized, the PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset exception handling is executed. Since the first instruction of a program is always executed immediately after the reset, make sure that this instruction initializes the stack pointer (example: MOV.L #xx: 32, SP). ### 4.3.3 State of On-Chip Peripheral Modules after Reset Release After reset release, MSTPCRA to MSTPCRA are initialized to H'3F, H'FF, and H'FF, and B'11xxxxxx respectively, and all modules except the DTC enter module stop mode. Consequently, on-chip peripheral module registers cannot be read or written to. Register reading and writing is enabled when the module stop mode is cancelled. Note: The initial values of bits 5 to 0 in MSTPCRD are undefined. #### 4.4 Traces Traces are enabled in interrupt control mode 2. Trace mode is not activated in interrupt control mode 0, irrespective of the state of the T bit. For details of interrupt control modes, see section 5, Interrupt Controller. If the T bit in EXR is set to 1, trace mode is activated. In trace mode, a trace exception occurs on completion of each instruction. Trace mode is not affected by interrupt mask bit in CCR. Table 4.3 shows the states of CCR and EXR after execution of trace exception handling. Trace mode is cancelled by clearing the T bit in EXR to 0 with the trace exception handling. The T bit saved on the stack retains its value of 1, and when control is returned from the trace exception handling routine by the RTE instruction, trace mode resumes. Trace exception handling is not carried out after execution of the RTE instruction. Interrupts are accepted even within the trace exception handling routine. Table 4.3 Statuses of CCR and EXR after Trace Exception Handling | | | CCR | | EXR | | |------------------------|------------------------------------------|-----|----------|-----|---| | Interrupt Control Mode | Ī | UI | l2 to l0 | T | , | | 0 | Trace exception handling cannot be used. | | | | | | 2 | 1 | _ | _ | 0 | | #### [Legend] 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution ### 4.5 Interrupts Interrupts are controlled by the interrupt controller. The interrupt controller has two interrupt control modes and can assign interrupts other than NMI to eight priority/mask levels to enable multiplexed interrupt control. The source to start interrupt exception handling and the vector address differ depending on the product. For details, refer to section 5, Interrupt Controller. Interrupt exception handling is conducted as follows: - 1. The values in the program counter (PC), condition code register (CCR), and extended control register (EXR) are saved to the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - 3. A vector address corresponding to the interrupt source is generated, the start address is loaded from the vector table to the PC, and program execution begins from that address. ### 4.6 Trap Instruction Trap instruction exception handling starts when a TRAPA instruction is executed. Trap instruction exception handling can be executed at all times in the program execution state. Trap instruction exception handling is conducted as follows: - 1. The values in the program counter (PC), condition code register (CCR), and extended control register (EXR) are saved to the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - 3. A vector address corresponding to the interrupt source is generated, the start address is loaded from the vector table to the PC, and program execution starts from that address. The TRAPA instruction fetches a start address from a vector table entry corresponding to a vector number from 0 to 3, as specified in the instruction code. Table 4.4 shows the statuses of CCR and EXR after execution of trap instruction exception handling. Table 4.4 Statuses of CCR and EXR after Trap Instruction Exception Handling | | CCR | | EXR | | | |------------------------|-----|----|----------|---|--| | Interrupt Control Mode | ī | UI | 12 to 10 | Т | | | 0 | 1 | _ | _ | _ | | | 2 | 1 | _ | _ | 0 | | #### [Legend] 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution # 4.7 Stack Status after Exception Handling Figures 4.3 shows the stack after completion of trap instruction exception handling and interrupt exception handling. Figure 4.3 Stack Status after Exception Handling ### 4.8 Usage Note When accessing word data or longword data, this LSI assumes that the lowest address bit is 0. The stack should always be accessed by word transfer instruction or longword transfer instruction, and the value of the stack pointer (SP: ER7) should always be kept even. Use the following instructions to save registers: ``` PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) ``` Use the following instructions to restore registers: ``` POP.W Rn (or MOV.W @SP+, Rn) POP.L ERn (or MOV.L @SP+, ERn) ``` Setting SP to an odd value may lead to a malfunction. Figure 4.4 shows an example of what happens when the SP value is odd. Figure 4.4 Operation when SP Value Is Odd # Section 5 Interrupt Controller #### 5.1 Features - Two interrupt control modes - Any of two interrupt control modes can be set by means of the INTM1 and INTM0 bits in the system control register (SYSCR). - Priorities settable with IPR - An interrupt priority register (IPR) is provided for setting interrupt priorities. Eight priority levels can be set for each module for all interrupts except NMI. NMI is assigned the highest priority level of 8, and can be accepted at all times. - Independent vector addresses - All interrupt sources are assigned independent vector addresses, making it unnecessary for the source to be identified in the interrupt handling routine. - Seven external interrupts - NMI is the highest-priority interrupt, and is accepted at all times. Rising edge or falling edge can be selected for NMI. Falling edge, rising edge, or both edge detection, or level sensing, can be selected for $\overline{IRQ5}$ to $\overline{IRQ0}$ . - DTC control - The DTC can be activated by an interrupt request. A block diagram of the interrupt controller is shown in figure 5.1. Figure 5.1 Block Diagram of Interrupt Controller # 5.2 Input/Output Pins Table 5.1 summarizes the pins of the interrupt controller. **Table 5.1 Pin Configuration** | Name | I/O | Function | |------|-------|----------------------------------------------------------| | NMI | Input | Nonmaskable external interrupt | | | | Rising or falling edge can be selected | | ĪRQ5 | Input | Maskable external interrupts | | ĪRQ4 | Input | Rising, falling, or both edges, or level sensing, can be | | ĪRQ3 | Input | selected | | ĪRQ2 | Input | | | ĪRQ1 | Input | | | ĪRQ0 | Input | | # 5.3 Register Descriptions The interrupt controller has the following registers. For the system control register (SYSCR), refer to section 3.2.2, System Control Register (SYSCR). - System control register (SYSCR) - IRQ sense control register H (ISCRH) - IRQ sense control register L (ISCRL) - IRQ enable register (IER) - IRQ status register (ISR) - Interrupt priority register A (IPRA) - Interrupt priority register B (IPRB) - Interrupt priority register C (IPRC) - Interrupt priority register D (IPRD) - Interrupt priority register E (IPRE) - Interrupt priority register F (IPRF) - Interrupt priority register G (IPRG) - Interrupt priority register H (IPRH) - Interrupt priority register J (IPRJ) - Interrupt priority register K (IPRK) - Interrupt priority register M (IPRM) - Interrupt priority register O (IPRO) # 5.3.1 Interrupt Priority Registers A to H, J, K, M, and O (IPRA to IPRH, IPRJ, IPRK, IPRM, and IPRO) The IPR registers set priorities (levels 7 to 0) for interrupts other than NMI. The correspondence between interrupt sources and IPR settings is shown in table 5.2. Setting a value in the range from H'0 to H'7 in the 3-bit groups of bits 0 to 2 and 4 to 6 sets the priority of the corresponding interrupt. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------| | 7 | _ | 0 | | Reserved | | | | | | These bits are always read as 0. | | 6 | IPR6 | 1 | R/W | These bits set the priority of the corresponding interrupt | | 5 | IPR5 | 1 | R/W | source. | | 4 | IPR4 | 1 | R/W | 000: Priority level 0 (Lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (Highest) | | 3 | _ | 0 | | Reserved | | | | | | These bits are always read as 0. | | 2 | IPR2 | 1 | R/W | These bits set the priority of the corresponding interrupt | | 1 | IPR1 | 1 | R/W | source. | | 0 | IPR0 | 1 | R/W | 000: Priority level 0 (Lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (Highest) | ## 5.3.2 IRQ Enable Register (IER) IER is an 8-bit readable/writable register that controls the enabling and disabling of interrupt requests IRQ0 to IRQ5. | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|-----------------------------------------------------------| | 7, 6 | | All 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 5 | IRQ5E | 0 | R/W | IRQ5 Enable | | | | | | The IRQ5 interrupt request is enabled when this bit is 1. | | 4 | IRQ4E | 0 | R/W | IRQ4 Enable | | | | | | The IRQ4 interrupt request is enabled when this bit is 1. | | 3 | IRQ3E | 0 | R/W | IRQ3 Enable | | | | | | The IRQ3 interrupt request is enabled when this bit is 1. | | 2 | IRQ2E | 0 | R/W | IRQ2 Enable | | | | | | The IRQ2 interrupt request is enabled when this bit is 1. | | 1 | IRQ1E | 0 | R/W | IRQ1 Enable | | | | | | The IRQ1 interrupt request is enabled when this bit is 1. | | 0 | IRQ0E | 0 | R/W | IRQ0 Enable | | | | | | The IRQ0 interrupt request is enabled when this bit is 1. | ## 5.3.3 IRQ Sense Control Registers H and L (ISCRH, ISCRL) The ISCR registers select the source that generates an interrupt request at pins $\overline{IRQ0}$ to $\overline{IRQ5}$ . ## ISCRH | | | Initial | | | |----------|----------|---------|-----|---------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 to 12 | | All 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 11 | IRQ5SCB | 0 | R/W | IRQ5 Sense Control B | | 10 | IRQ5SCA | 0 | R/W | IRQ5 Sense Control A | | | | | | 00: Interrupt request generated at IRQ5 input level low | | | | | | 01: Interrupt request generated at falling edge of IRQ5 input | | | | | | 10: Interrupt request generated at rising edge of $\overline{\text{IRQ5}}$ input | | | | | | 11: Interrupt request generated at both falling and rising edges of $\overline{IRQ5}$ input | | 9 | IRQ4SCB | 0 | R/W | IRQ4 Sense Control B | | 8 | IRQ4SCA | 0 | R/W | IRQ4 Sense Control A | | | | | | 00: Interrupt request generated at IRQ4 input level low | | | | | | 01: Interrupt request generated at falling edge of IRQ4 input | | | | | | 10: Interrupt request generated at rising edge of $\overline{\text{IRQ4}}$ input | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ4 input | ## **ISCRL** | - 15 | CKL | Initial | | | |------|----------|---------|-----|----------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | IRQ3SCB | 0 | R/W | IRQ3 Sense Control B | | 6 | IRQ3SCA | 0 | R/W | IRQ3 Sense Control A | | | | | | 00: Interrupt request generated at IRQ3 input level low | | | | | | 01: Interrupt request generated at falling edge of IRQ3 input | | | | | | <ol> <li>Interrupt request generated at rising edge of IRQ3 input</li> </ol> | | | | | | <ol> <li>Interrupt request generated at both falling and rising<br/>edges of IRQ3 input</li> </ol> | | 5 | IRQ2SCB | 0 | R/W | IRQ2 Sense Control B | | 4 | IRQ2SCA | 0 | R/W | IRQ2 Sense Control A | | | | | | 00: Interrupt request generated at IRQ2 input level low | | | | | | 01: Interrupt request generated at falling edge of IRQ2 input | | | | | | <ol> <li>Interrupt request generated at rising edge of IRQ2 input</li> </ol> | | | | | | <ol> <li>Interrupt request generated at both falling and rising<br/>edges of IRQ2 input</li> </ol> | | 3 | IRQ1SCB | 0 | R/W | IRQ1 Sense Control B | | 2 | IRQ1SCA | 0 | R/W | IRQ1 Sense Control A | | | | | | 00: Interrupt request generated at IRQ1 input level low | | | | | | 01: Interrupt request generated at falling edge of IRQ1 input | | | | | | <ol> <li>Interrupt request generated at rising edge of IRQ1 input</li> </ol> | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ1 input | | 1 | IRQ0SCB | 0 | R/W | IRQ0 Sense Control B | | 0 | IRQ0SCA | 0 | R/W | IRQ0 Sense Control A | | | | | | 00: Interrupt request generated at IRQ0 input level low | | | | | | 01: Interrupt request generated at falling edge of IRQ0 input | | | | | | <ol> <li>Interrupt request generated at rising edge of IRQ0 input</li> </ol> | | | | | | <ol> <li>Interrupt request generated at both falling and rising<br/>edges of IRQ0 input</li> </ol> | ## 5.3.4 IRQ Status Register (ISR) ISR indicates the status of IRQ0 to IRQ5 interrupt requests. | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | | All 0 | R/W* | Reserved | | | | | | These bits are always read as 0. | | 5 | IRQ5F | 0 | R/W* | [Setting condition] | | 4 | IRQ4F | 0 | R/W* | When the interrupt source selected by the ISCR | | 3 | IRQ3F | 0 | R/W* | registers occurs | | 2 | IRQ2F | 0 | R/W* | [Clearing conditions] | | 1 | IRQ1F | 0 | R/W* | <ul> <li>Cleared by reading IRQnF flag when IRQnF = 1,</li> </ul> | | 0 | IRQ0F | 0 | R/W* | then writing 0 to IRQnF flag | | | | | | <ul> <li>When interrupt exception handling is executed when<br/>low-level detection is set and IRQn input is high</li> </ul> | | | | | | <ul> <li>When IRQn interrupt exception handling is executed<br/>when falling, rising, or both-edge detection is set</li> </ul> | | | | | | <ul> <li>When the DTC is activated by an IRQn interrupt,<br/>and the DISEL bit in MRB of the DTC is cleared to 0</li> </ul> | Note: \* Only 0 can be written to clear the flag. ## 5.4 Interrupt Sources #### **5.4.1** External Interrupts There are seven external interrupts: NMI and IRQ0 to IRQ5. These interrupts can be used to restore this LSI from software standby mode. **NMI Interrupt:** NMI is the highest-priority interrupt, and is always accepted by the CPU regardless of the interrupt control mode or the status of the CPU interrupt mask bits. The NMIEG bit in SYSCR can be used to select whether an interrupt is requested at a rising edge or a falling edge on the NMI pin. **IRQ0 to IRQ5 Interrupts:** Interrupts IRQ0 to IRQ5 are requested by an input signal at pins $\overline{\text{IRQ0}}$ to $\overline{\text{IRQ5}}$ . Interrupts IRQ0 to IRQ5 have the following features: - Using ISCR, it is possible to select whether an interrupt is generated by a low level, falling edge, rising edge, or both edges, at pins IRQ0 to IRQ5. - Enabling or disabling of interrupt requests IRQ0 to IRQ5 can be selected with IER. - The interrupt priority level can be set with IPR. - The status of interrupt requests IRQ0 to IRQ5 is indicated in ISR. ISR flags can be cleared to 0 by software. The detection of IRQ0 to IRQ5 interrupts does not depend on whether the relevant pin has been set for input or output. However, when a pin is used as an external interrupt input pin, do not clear the corresponding DDR to 0; and use the pin as an I/O pin for another function. A block diagram of interrupts IRQ0 to IRQ5 is shown in figure 5.2. Figure 5.2 Block Diagram of Interrupts IRQ0 to IRQ5 #### 5.4.2 Internal Interrupts The sources for internal interrupts from on-chip peripheral modules have the following features: - For each on-chip peripheral module there are flags that indicate the interrupt request status, and enable bits that select enabling or disabling of these interrupts. If both of these are set to 1 for a particular interrupt source, an interrupt request is issued to the interrupt controller. - The interrupt priority level can be set by means of IPR. - The DTC can be activated by a TPU, SCI, or other interrupt request. - When the DTC is activated by an interrupt request, it is not affected by the interrupt control mode or CPU interrupt mask bit. ## 5.5 Interrupt Exception Handling Vector Table Table 5.2 shows interrupt exception handling sources, vector addresses, and interrupt priorities. For default priorities, the lower the vector number, the higher the priority. Priorities among modules can be set by means of IPR. Modules set at the same priority will conform to their default priorities. Priorities within a module are fixed. Table 5.2 Interrupt Sources, Vector Addresses, and Interrupt Priorities | | | | Vector<br>Address* | | | |---------------------|-------------------------------|------------------|--------------------|----------------|----------| | Interrupt<br>Source | Origin of<br>Interrupt Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | | External pin | NMI | 7 | H'001C | _ | High | | | IRQ0 | 16 | H'0040 | IPRA6 to IPRA4 | _ | | | IRQ1 | 17 | H'0044 | IPRA2 to IPRA0 | _ | | | IRQ2 | 18 | H'0048 | IPRB6 to IPRB4 | _ | | | IRQ3 | 19 | H'004C | | | | | IRQ4 | 20 | H'0050 | IPRB2 to IPRB0 | _ | | | IRQ5 | 21 | H'0054 | | | | _ | Reserved for system use | 22 | H'0058 | _ | _ | | | Reserved for system use | 23 | H'005C | _ | _ | | DTC | SWDTEND | 24 | H'0060 | IPRC2 to IPRC0 | _ | | WDT_0 | WOVI0 | 25 | H'0064 | IPRD6 to IPRD4 | _ | | PC break control | PC break | 27 | H'006C | IPRE6 to IPRE4 | _ | | A/D | ADI | 28 | H'0070 | IPRE2 to IPRE0 | _ | | WDT_1 | WOVI1 | 29 | H'0074 | | | | TPU_0 | TGIA_0 | 32 | H'0080 | IPRF6 to IPRF4 | _ | | | TGIB_0 | 33 | H'0084 | | | | | TGIC_0 | 34 | H'0088 | | | | | TGID_0 | 35 | H'008C | | | | | TCIV_0 | 36 | H'0090 | | | | TPU_1 | TGIA_1 | 40 | H'00A0 | IPRF2 to IPRF0 | _ | | | TGIB_1 | 41 | H'00A4 | | | | | TCIV_1 | 42 | H'00A8 | | | | | TCIU_1 | 43 | H'00AC | | | | TPU_2 | TGIA_2 | 44 | H'00B0 | IPRG6 to IPRG4 | _ | | | TGIB_2 | 45 | H'00B4 | | | | | TCIV_2 | 46 | H'00B8 | | ▼ | | | TCIU_2 | 47 | H'00BC | | Low | | | | | Vector<br>Address* | | | |----------------------|-------------------------------|------------------|--------------------|----------------|----------| | Interrupt<br>Source | Origin of<br>Interrupt Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | | TPU_3 | TGIA_3 | 48 | H'00C0 | IPRG2 to IPRG0 | High | | | TGIB_3 | 49 | H'00C4 | | <b>A</b> | | | TGIC_3 | 50 | H'00C8 | | | | | TGID_3 | 51 | H'00CC | | | | | TCIV_3 | 52 | H'00D0 | | | | TPU_4 | TGIA_4 | 56 | H'00E0 | IPRH6 to IPRH4 | _ | | | TGIB_4 | 57 | H'00E4 | | | | | TCIV_4 | 58 | H'00E8 | | | | | TCIU_4 | 59 | H'00EC | | | | TPU_5 | TGIA_5 | 60 | H'00F0 | IPRH2 to IPRH0 | _ | | | TGIB_5 | 61 | H'00F4 | | | | | TCIV_5 | 62 | H'00F8 | | | | | TCIU_5 | 63 | H'00FC | | | | SCI_0 | ERI_0 | 80 | H'0140 | IPRJ2 to IPRJ0 | _ | | | RXI_0 | 81 | H'0144 | | | | | TXI_0 | 82 | H'0148 | | | | | TEI_0 | 83 | H'014C | | | | SCI_1 | ERI_1 | 84 | H'0150 | IPRK6 to IPRK4 | _ | | | RXI_1 | 85 | H'0154 | | | | | TXI_1 | 86 | H'0158 | | | | | TEI_1 | 87 | H'015C | | | | SCI_2 | ERI_2 | 88 | H'0160 | IPRK2 to IPRK0 | _ | | | RXI_2 | 89 | H'0164 | | | | | TXI_2 | 90 | H'0168 | | | | | TEI_2 | 91 | H'016C | | | | Motor | CMI_1 | 104 | H'01A0 | IPRM6 to IPRM4 | _ 🔻 | | control<br>PWM timer | CMI_2 | 105 | H'01A4 | | Low | | | | | Vector<br>Address* | | | |---------------------|-------------------------------|------------------|--------------------|----------------|----------| | Interrupt<br>Source | Origin of<br>Interrupt Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | | SCI_4 | ERI_4 | 124 | H'01F0 | IPRO2 to IPRO0 | High | | | RXI_4 | 125 | H'01F4 | _ | <b>A</b> | | | TXI_4 | 126 | H'01F8 | <del>_</del> | ▼ | | | TEI_4 | 127 | H'01FC | | Low | Note: \* Lower 16 bits of the start address. ## 5.6 Interrupt Control Modes and Interrupt Operation The interrupt controller has two modes: interrupt control mode 0 and interrupt control mode 2. Interrupt operations differ depending on the interrupt control mode. The interrupt control mode is selected by SYSCR. Table 5.3 shows the differences between interrupt control mode 0 and interrupt control mode 2. **Table 5.3** Interrupt Control Modes | Interrupt<br>Control Mode | Priority Setting<br>Registers | Interrupt<br>Mask Bits | Description | |---------------------------|-------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | Default | I | The priorities of interrupt sources are fixed at the default settings. Interrupt sources, except for NMI, are masked by the I bit. | | 2 | IPR | I2 to I0 | 8 priority levels other than NMI can be set with IPR. 8-level interrupt mask control is performed by bits I2 to I0. | #### 5.6.1 Interrupt Control Mode 0 In interrupt control mode 0, interrupt requests other than for NMI are masked by the I bit in CCR in the CPU. Figure 5.3 shows a flowchart of the interrupt acceptance operation in this case. - 1. If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - 2. If the I bit in CCR is set to 1, only an NMI interrupt is accepted, and other interrupt requests are held pending. If the I bit is cleared, an interrupt request is accepted. - 3. When interrupt requests are sent to the interrupt controller, the interrupt with the highest priority according to the interrupt priority levels is selected and other interrupt requests are held pending. - 4. When the CPU accepts an interrupt request, it starts interrupt exception handling after execution of the current instruction has been completed. - 5. The PC and CCR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - 6. Next, the I bit in CCR is set to 1. This masks all interrupts except NMI. 7. The CPU generates a vector address for the accepted interrupt and starts execution of the interrupt handling routine at the address indicated by the contents of the vector address in the vector table. Figure 5.3 Flowchart of Procedure up to Interrupt Acceptance in Interrupt Control Mode 0 #### 5.6.2 Interrupt Control Mode 2 In interrupt control mode 2, mask control is applied to eight levels for interrupt requests other than NMI by comparing the EXR interrupt mask level (I2 to I0 bits) in the CPU and the IPR setting. Figure 5.4 shows a flowchart of the interrupt acceptance operation in this case. - 1. If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - 2. When interrupt requests are sent to the interrupt controller, the interrupt with the highest priority according to the interrupt priority levels set in IPR is selected, and lower-priority interrupt requests are held pending. If a number of interrupt requests with the same priority are generated at the same time, the interrupt request with the highest priority according to the priority system shown in table 5.2 is selected. - 3. Next, the priority of the selected interrupt request is compared with the interrupt mask level set in EXR. An interrupt request with a priority no higher than the mask level set at that time is held pending, and only an interrupt request with a priority higher than the interrupt mask level is accepted. - 4. When the CPU accepts an interrupt request, it starts interrupt exception handling after execution of the current instruction has been completed. - 5. The PC, CCR, and EXR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - 6. The T bit in EXR is cleared to 0. The interrupt mask level is rewritten with the priority level of the accepted interrupt. If the accepted interrupt is NMI, the interrupt mask level is set to H'7. - The CPU generates a vector address for the accepted interrupt and starts execution of the interrupt handling routine at the address indicated by the contents of the vector address in the vector table. Figure 5.4 Flowchart of Procedure Up to Interrupt Acceptance in Control Mode 2 ## 5.6.3 Interrupt Exception Handling Sequence Figure 5.5 shows the interrupt exception handling sequence. The example shown is for the case where interrupt control mode 0 is set in advanced mode, and the program area and stack area are in on-chip memory. Figure 5.5 Interrupt Exception Handling #### 5.6.4 Interrupt Response Times Table 5.4 shows interrupt response times - the interval between generation of an interrupt request and execution of the first instruction in the interrupt handling routine. The execution status symbols used in table 5.4 are explained in table 5.5. This LSI is capable of fast word transfer to on-chip memory, has the program area in on-chip ROM and the stack area in on-chip RAM, enabling high-speed processing. **Table 5.4 Interrupt Response Times** | | | Normal | Mode* <sup>5</sup> | <b>Advanced Mode</b> | | |-------|----------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------| | No. | Execution Status | Interrupt<br>control<br>mode 0 | Interrupt<br>control<br>mode 2 | Interrupt<br>control<br>mode 0 | Interrupt<br>control<br>mode 2 | | 1 | Interrupt priority determination*1 | 3 | 3 | 3 | 3 | | 2 | Number of wait states until executing instruction ends* <sup>2</sup> | 1 to 19 +2·S <sub>1</sub> | 1 to 19+2·S <sub>1</sub> | 1 to 19+2·S <sub>1</sub> | 1 to 19+2·S <sub>1</sub> | | 3 | PC, CCR, EXR stack save | 2.S <sub>K</sub> | 3.S <sub>κ</sub> | 2.S <sub>K</sub> | 3.S <sub>K</sub> | | 4 | Vector fetch | Sı | Sı | 2·S <sub>1</sub> | 2·S <sub>1</sub> | | 5 | Instruction fetch*3 | 2·S <sub>1</sub> | 2·S <sub>1</sub> | 2·S <sub>1</sub> | 2·S <sub>1</sub> | | 6 | Internal processing*4 | 2 | 2 | 2 | 2 | | Total | (using on-chip memory) | 11 to 31 | 12 to 32 | 12 to 32 | 13 to 33 | Notes: 1. Two states in case of internal interrupt. - 2. Refers to MULXS and DIVXS instructions. - 3. Prefetch after interrupt acceptance and interrupt handling routine prefetch. - 4. Internal processing after interrupt acceptance and internal processing after vector fetch. - 5. Not available in this LSI. Table 5.5 Number of States in Interrupt Handling Routine Execution Status ## **Object of Access** | | | | External Device | | | | | |---------------------|----------------|--------------------|-------------------|-------------------|-------------------|-------------------|--| | | | | 8-E | Bit Bus | 16- | Bit Bus | | | Symbol | | Internal<br>Memory | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | | Instruction fetch | S | 1 | 4 | 6+2m | 2 | 3+m | | | Branch address read | S | | | | | | | | Stack manipulation | S <sub>K</sub> | | | | | | | #### [Legend] m: Number of wait states in an external device access. ## **5.6.5** DTC Activation by Interrupt The DTC can be activated by an interrupt. For details, see section 8, Data Transfer Controller (DTC). ## 5.7 Usage Notes #### 5.7.1 Conflict between Interrupt Generation and Disabling When an interrupt enable bit is cleared to 0 to disable interrupts, the disabling becomes effective after execution of the instruction. When an interrupt enable bit is cleared to 0 by an instruction such as BCLR or MOV, and if an interrupt is generated during execution of the instruction, the interrupt concerned will still be enabled on completion of the instruction, and so interrupt exception handling for that interrupt will be executed on completion of the instruction. However, if there is an interrupt request of higher priority than that interrupt, interrupt exception handling will be executed for the higher-priority interrupt, and the lower-priority interrupt will be ignored. The same also applies when an interrupt source flag is cleared to 0. Figure 5.6 shows an example in which the TCIEV bit in TIER\_0 of the TPU is cleared to 0. The above conflict will not occur if an enable bit or interrupt source flag is cleared to 0 while the interrupt is masked. Figure 5.6 Conflict between Interrupt Generation and Disabling #### 5.7.2 Instructions that Disable Interrupts The instructions that disable interrupts are LDC, ANDC, ORC, and XORC. After any of these instructions are executed, all interrupts including NMI are disabled and the next instruction is always executed. When the I bit is set by one of these instructions, the new value becomes valid two states after execution of the instruction ends. #### 5.7.3 When Interrupts Are Disabled There are times when interrupt acceptance is disabled by the interrupt controller. The interrupt controller disables interrupt acceptance for a 3-state period after the CPU has updated the mask level with an LDC, ANDC, ORC, or XORC instruction. #### 5.7.4 Interrupts during Execution of EEPMOV Instruction Interrupt operation differs between the EEPMOV.B instruction and the EEPMOV.W instruction. With the EEPMOV.B instruction, an interrupt request (including NMI) issued during the transfer is not accepted until the transfer is completed. With the EEPMOV.W instruction, if an interrupt request is issued during the transfer, interrupt exception handling starts at a break in the transfer cycle. The PC value saved on the stack in this case is the address of the next instruction. Therefore, if an interrupt is generated during execution of an EEPMOV.W instruction, the following coding should be used. L1: EEPMOV.W MOV.W R4,R4 BNE L1 ## Section 6 PC Break Controller (PBC) The PC break controller (PBC) provides functions that simplify program debugging. Using these functions, it is easy to create a self-monitoring debugger, enabling programs to be debugged with the chip alone, without using an in-circuit emulator. A block diagram of the PC break controller is shown in figure 6.1. #### **6.1** Features - Two break channels (A and B) - 24-bit break address - Bit masking possible - Four types of break compare conditions - Instruction fetch - data read - data write - data read/write - Bus master - Either CPU or CPU/DTC can be selected - The timing of PC break exception handling after the occurrence of a break condition is as follows: - Immediately before execution of the instruction fetched at the set address (instruction fetch) - Immediately after execution of the instruction that accesses data at the set address (data access) - Module stop mode can be set Figure 6.1 Block Diagram of PC Break Controller ## **6.2** Register Descriptions The PC break controller has the following registers. - Break address register A (BARA) - Break address register B (BARB) - Break control register A (BCRA) - Break control register B (BCRB) ## 6.2.1 Break Address Register A (BARA) BARA is a 32-bit readable/writable register that specifies the channel A break address. | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|---------------|------------------|-----|-------------------------------------------------------------------| | 31 to 24 | _ | Undefined | _ | Reserved | | | | | | These bits are read as an undefined value and cannot be modified. | | 23 to 0 | BAA23 to BAA0 | H'000000 | R/W | These bits set the channel A PC break address. | ## 6.2.2 Break Address Register B (BARB) BARB is the channel B break address register. The bit configuration is the same as for BARA. ## 6.2.3 Break Control Register A (BCRA) BCRA controls channel A PC breaks. BCRA also contains a condition match flag. | | | Initial | | | |--------|------------------|---------|--------------|----------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | CMFA | 0 | R/W | Condition Match Flag A | | | | | | [Setting condition] | | | | | | When a condition set for channel A is satisfied | | | | | | [Clearing condition] | | | | | | When 0 is written to CMFA after reading CMFA = 1 | | 6 | CDA | 0 | R/W | CPU Cycle/DTC Cycle Select A | | | | | | Selects the channel A break condition bus master. | | | | | | 0: CPU | | | | | | 1: CPU or DTC | | 5 | BAMRA2 | 0 | R/W | Break Address Mask Register A2 to A0 | | 4<br>3 | BAMRA1<br>BAMRA0 | 0 | R/W<br>R/W | These bits specify which bits of the break address set in BARA are to be masked. | | 3 | DAIVINAU | U | □/ <b>VV</b> | 000: BAA23 to BAA0 (All bits are unmasked) | | | | | | 001: BAA23 to BAA1 (Lowest bit is masked) | | | | | | 010: BAA23 to BAA2 (Lower 2 bits are masked) | | | | | | 011: BAA23 to BAA3 (Lower 3 bits are masked) | | | | | | 100: BAA23 to BAA4 (Lower 4 bits are masked) | | | | | | 101: BAA23 to BAA8 (Lower 8 bits are masked) | | | | | | 110: BAA23 to BAA12 (Lower 12 bits are masked) | | | | | | 111: BAA23 to BAA16 (Lower 16 bits are masked) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------| | 2 | CSELA1 | 0 | R/W | Break Condition Select A | | 1 | CSELA0 | 0 | R/W | Selects break condition of channel A. | | | | | | 00: Instruction fetch is used as break condition | | | | | | 01: Data read cycle is used as break condition | | | | | | 10: Data write cycle is used as break condition | | | | | | 11: Data read/write cycle is used as break condition | | 0 | BIEA | 0 | R/W | Break Interrupt Enable A | | | | | | When this bit is 1, the PC break interrupt request of channel A is enabled. | ## **6.2.4** Break Control Register B (BCRB) BCRB is the channel B break control register. The bit configuration is the same as for BCRA. ## 6.3 Operation The operation flow from break condition setting to PC break interrupt exception handling is shown in section 6.3.1, PC Break Interrupt Due to Instruction Fetch, and 6.3.2, PC Break Interrupt Due to Data Access, taking the example of channel A. #### 6.3.1 PC Break Interrupt Due to Instruction Fetch 1. Set the break address in BARA. For a PC break caused by an instruction fetch, set the address of the first instruction byte as the break address. 2. Set the break conditions in BCR. Set bit 6 (CDA) to 0 to select the CPU because the bus master must be the CPU for a PC break caused by an instruction fetch. Set the address bits to be masked to bits 3 to 5 (BAMA0 to BAMA2). Set bits 1 and 2 (CSELA0 and CSELA1) to 00 to specify an instruction fetch as the break condition. Set bit 0 (BIEA) to 1 to enable break interrupts. - 3. When the instruction at the set address is fetched, a PC break request is generated immediately before execution of the fetched instruction, and the condition match flag (CMFA) is set. - 4. After priority determination by the interrupt controller, PC break interrupt exception handling is started. #### 6.3.2 PC Break Interrupt Due to Data Access 1. Set the break address in BARA. For a PC break caused by a data access, set the target ROM, RAM, I/O, or external address space address as the break address. Stack operations and branch address reads are included in data accesses. 2. Set the break conditions in BCRA. Select the bus master with bit 6 (CDA). Set the address bits to be masked to bits 3 to 5 (BAMA BAMA0 to BAMA2). Set bits 1 and 2 (CSELA0 and CSELA1) to 01, 10, or 11 to specify data access as the break condition. Set bit 0 (BIEA) to 1 to enable break interrupts. - 3. After execution of the instruction that performs a data access on the set address, a PC break request is generated and the condition match flag (CMFA) is set. - 4. After priority determination by the interrupt controller, PC break interrupt exception handling is started. #### 6.3.3 PC Break Operation at Consecutive Data Transfer - When a PC break interrupt is generated at the transfer address of an EEPMOV.B instruction PC break exception handling is executed after all data transfers have been completed and the EEPMOV.B instruction has ended. - When a PC break interrupt is generated at a DTC transfer address PC break exception handling is executed after the DTC has completed the specified number of data transfers, or after data for which the DISEL bit is set to 1 has been transferred. #### 6.3.4 Operation in Transitions to Power-Down Modes The operation when a PC break interrupt is set for an instruction fetch at the address after a SLEEP instruction is shown below. - 1. When the SLEEP instruction causes a transition from high-speed (medium-speed) mode to sleep mode, or from subactive mode to subsleep mode: - After execution of the SLEEP instruction, a transition is not made to sleep mode or subsleep mode, and PC break interrupt handling is executed. After execution of PC break interrupt handling, the instruction at the address after the SLEEP instruction is executed (figure 6-2 (A)). - 2. When the SLEEP instruction causes a transition from high-speed (medium-speed) mode to subactive mode: - After execution of the SLEEP instruction, a transition is made to subactive mode via direct transition exception handling. After the transition, PC break interrupt handling is executed, then the instruction at the address after the SLEEP instruction is executed (figure 6-2 (B)). - 3. When the SLEEP instruction causes a transition from subactive mode to high-speed (medium-speed) mode: - After execution of the SLEEP instruction, and following the clock oscillation settling time, a transition is made to high-speed (medium-speed) mode via direct transition exception handling. After the transition, PC break interrupt handling is executed, then the instruction at the address after the SLEEP instruction is executed (figure 6.2 (C)). - 4. When the SLEEP instruction causes a transition to software standby mode or watch mode: After execution of the SLEEP instruction, a transition is made to the respective mode, and PC break interrupt handling is not executed. However, the CMFA or CMFB flag is set (figure 6.2 (D)). Figure 6.2 Operations in Power-Down Mode Transitions ## 6.3.5 When Instruction Execution Is Delayed by One State While the break interrupt enable bit is set to 1, instruction execution is one state later than usual. - For 1-word branch instructions (Bcc d:8, BSR, JSR, JMP, TRAPA, RTE, and RTS) in on-chip ROM or RAM. - When break interrupt by instruction fetch is set, the set address indicates on-chip ROM or RAM space, and that address is used for data access, the instruction will be one state later than in normal operation. - When break interrupt by instruction fetch is set and a break interrupt is generated, if the executing instruction immediately preceding the set instruction has one of the addressing modes shown below, and that address indicates on-chip ROM or RAM, the instruction will be one state later than in normal operation. - Addressing modes: @ERn, @(d:16,ERn), @(d:32,ERn), @-ERn/ERn+, @aa:8, @aa:24, @aa:32, @(d:8,PC), @(d:16,PC), @@aa:8 - When break interrupt by instruction fetch is set and a break interrupt is generated, if the executing instruction immediately preceding the set instruction is NOP or SLEEP, or has #xx,Rn as its addressing mode, and that instruction is located in on-chip ROM or RAM, the instruction will be one state later than in normal operation. ## 6.4 Usage Notes #### 6.4.1 Module Stop Mode Setting PBC operation can be disabled or enabled using the module stop control register. The initial setting is for PBC operation to be halted. Register access is enabled by clearing module stop mode. For details, refer to section 19, Power-Down Modes. #### 6.4.2 PC Break Interrupts The PC break interrupt is shared by channels A and B. The channel from which the request was issued must be determined by the interrupt handler. #### 6.4.3 CMFA and CMFB The CMFA and CMFB flags are not automatically cleared to 0, so 0 must be written to CMFA or CMFB after first reading the flag while it is set to 1. If the flag is left set to 1, another interrupt will be requested after interrupt handling ends. #### 6.4.4 PC Break Interrupt when DTC Is Bus Master A PC break interrupt generated when the DTC is the bus master is accepted after the bus mastership has been transferred to the CPU by the bus controller. # 6.4.5 PC Break Set for Instruction Fetch at Address Following BSR, JSR, JMP, TRAPA, RTE, or RTS Instruction Even if the instruction at the address following a BSR, JSR, JMP, TRAPA, RTE, or RTS instruction is fetched, it is not executed, and so a PC break interrupt is not generated by the instruction fetch at the next address. ## 6.4.6 I Bit Set by LDC, ANDC, ORC, or XORC Instruction When the I bit is set by an LDC, ANDC, ORC, or XORC instruction, a PC break interrupt becomes valid two states after the end of the instruction execution. If a PC break interrupt is set for the instruction following one of these instructions, since interrupts, including NMI, are disabled for a 3-state period in the case of LDC, ANDC, ORC, and XOR, the next instruction is always executed. For details, see section 5, Interrupt Controller. #### 6.4.7 PC Break Set for Instruction Fetch at Address Following Bcc Instruction A PC break interrupt is generated if the instruction at the next address is executed in accordance with the branch condition, and is not generated if the instruction at the next address is not executed. # 6.4.8 PC Break Set for Instruction Fetch at Branch Destination Address of Bcc Instruction A PC break interrupt is generated if the instruction at the branch destination is executed in accordance with the branch condition, and is not generated if the instruction at the branch destination is not executed. ## Section 7 Bus Controller (BSC) This LSI has an on-chip bus controller (BSC) that manages the external address space divided into eight areas. The bus controller also has a bus arbitration function, and controls the operation of the bus masterships—the CPU and data transfer controller (DTC). #### 7.1 Features Manages external address space in area units Manages the external address space divided into eight areas of 2 Mbytes Bus specifications can be set independently for each area Burst ROM interface can be set Basic bus interface 8-bit access or 16-bit access can be selected for each area 2-state access or 3-state access can be selected for each area Program wait states can be inserted for each area Burst ROM interface Burst ROM interface can be set for area 0 Choice of 1- or 2-state burst access • Idle cycle insertion An idle cycle can be inserted between external read cycles for different areas An idle cycle can be inserted before an external write cycle immediately after an external read cycle Bus arbitration function Includes a bus arbiter that arbitrates bus mastership between the CPU and DTC A block diagram of the bus controller is shown in figure 7.1. Figure 7.1 Block Diagram of Bus Controller ## 7.2 Input/Output Pins Table 7.1 summarizes the pin configuration of the bus controller. **Table 7.1 Pin Configuration** | Name | Symbol | I/O | Function | |----------------|--------|--------|---------------------------------------------------------------------------------------------------------------------------| | Address strobe | ĀS | Output | Strobe signal indicating that an external address space is accessed and address output on address bus is enabled. | | Read | RD | Output | Strobe signal indicating that an external address space is being read. | | High write | HWR | Output | Strobe signal indicating that an external address space is written to, and upper half (D15 to D8) of data bus is enabled. | | Low write | LWR | Output | Strobe signal indicating that an external address space is written to, and lower half (D7 to D0) of data bus is enabled. | | Wait | WAIT | Input | Wait request signal when accessing external address space. | ## 7.3 Register Descriptions The bus controller has the following registers. - Bus width control register (ABWCR) - Access state control register (ASTCR) - Wait control register H (WTCRH) - Wait control register L (WTCRL) - Bus control register H (BCRH) - Bus control register L (BCRL) - Pin function control register (PFCR) ## 7.3.1 Bus Width Control Register (ABWCR) ABWCR designates each area in the external address space as either 8-bit access space or 16-bit access space. | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | ABW7 | 1/0 | R/W | Area 7 to 0 Bus Width Control | | 6 | ABW6 | 1/0 | R/W | These bits select whether the corresponding area is to | | 5 | ABW5 | 1/0 | R/W | be designated as 8-bit access space or 16-bit access space. | | 4 | ABW4 | 1/0 | R/W | • | | 3 | ABW3 | 1/0 | R/W | 0: Area n is designated as 16-bit access space | | 2 | ABW2 | 1/0 | R/W | 1: Area n is designated as 8-bit access space | | _ | | | | (n = 7 to 0) | | 1 | ABW1 | 1/0 | R/W | | | 0 | ABW0 | 1/0 | R/W | | #### 7.3.2 Access State Control Register (ASTCR) ASTCR designates each area in the external address space as either 2-state access space or 3-state access space. | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | AST7 | 1 | R/W | Area 7 to 0 Access State Control | | 6 | AST6 | 1 | R/W | These bits select whether the corresponding area is to | | 5 | AST5 | 1 | R/W | be designated as 2-state access space or 3-state | | 4 | AST4 | 1 | R/W | access space. Wait state insertion is enabled or disabled at the same time. | | 3 | AST3 | 1 | R/W | 0: Area n is designated as 2-state access space | | 2 | AST2 | 1 | R/W | Wait state insertion in area n access is disabled | | 1 | AST1 | 1 | R/W | 1: Area n is designated as 3-state access space | | 0 | AST0 | 1 | R/W | Wait state insertion in area n access is enabled | | | | | | (n = 7 to 0) | ## 7.3.3 Wait Control Registers H and L (WCRH and WCRL) WCRH and WCRL select the number of program wait states for each area in the external address space. #### WCRH | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------| | 7 | W71 | 1 | R/W | Area 7 Wait Control 1 and 0 | | 6 | W70 | 1 | R/W | These bits select the number of program wait states when accessing area 7 while AST7 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | | 5 | W61 | 1 | R/W | Area 6 Wait Control 1 and 0 | | 4 | W60 | 1 | R/W | These bits select the number of program wait states when accessing area 6 while AST6 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | | 3 | W51 | 1 | R/W | Area 5 Wait Control 1 and 0 | | 2 | W50 | 1 | R/W | These bits select the number of program wait states when accessing area 5 while AST5 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | | 1 | W41 | 1 | R/W | Area 4 Wait Control 1 and 0 | | 0 | W40 | 1 | R/W | These bits select the number of program wait states when accessing area 4 while AST4 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | ## • WCRL | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------| | 7 | W31 | 1 | R/W | Area 3 Wait Control 1 and 0 | | 6 | W30 | 1 | R/W | These bits select the number of program wait states when accessing area 3 while AST3 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | | 5 | W21 | 1 | R/W | Area 2 Wait Control 1 and 0 | | 4 | W20 | 1 | R/W | These bits select the number of program wait states when accessing area 2 while AST2 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | | 3 | W11 | 1 | R/W | Area 1 Wait Control 1 and 0 | | 2 | W10 | 1 | R/W | These bits select the number of program wait states when accessing area 1 while AST1 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | | 1 | W01 | 1 | R/W | Area 0 Wait Control 1 and 0 | | 0 | W00 | 1 | R/W | These bits select the number of program wait states when accessing area 0 while AST0 bit in ASTCR = 1. | | | | | | 00: Program wait not inserted | | | | | | 01: 1 program wait state inserted | | | | | | 10: 2 program wait states inserted | | | | | | 11: 3 program wait states inserted | # 7.3.4 Bus Control Register H (BCRH) BCRH enables or disables idle cycle insertion and specifies the burst ROM interface. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ICIS1 | 1 | R/W | Idle Cycle Insert 1 | | | | | | When consecutive external read cycles are performed in different areas, an idle cycle can be inserted between the bus cycles. | | | | | | 0: Idle cycle not inserted | | | | | | 1: Idle cycle inserted | | 6 | ICIS0 | 1 | R/W | Idle Cycle Insert 0 | | | | | | When an external read cycle and an external write cycle are performed consecutively, an idle cycle can be inserted between the bus cycles. | | | | | | 0: Idle cycle not inserted | | | | | | 1: Idle cycle inserted | | 5 | BRSTRM | 0 | R/W | Burst ROM Enable | | | | | | Selects whether the burst ROM interface is used for area 0. | | | | | | 0: Basic bus interface for area 0 | | | | | | 1: Burst ROM interface for area 0 | | 4 | BRSTS1 | 1 | R/W | Burst Cycle Select 1 | | | | | | Selects the number of burst cycles for the burst ROM interface. | | | | | | 0: 1 state for a burst cycle | | - | | | | 1: 2 states for a burst cycle | | 3 | BRSTS0 | 0 | R/W | Burst Cycle Select 0 | | | | | | Selects the number of words that can be accessed in a burst access with the burst ROM interface. | | | | | | 0: Maximum four words in burst access | | | | | | 1: Maximum eight words in burst access | | 2 to 0 | _ | All 0 | R/W | Reserved | | | | | | The write value should always be 0. | # 7.3.5 Bus Control Register L (BCRL) BCRL selects the write data buffer function and enables or disables input to the $\overline{\text{WAIT}}$ pin. | <b>D</b> '' | D'I M | Initial | D.044 | B tota | |-------------|----------|---------|-------|---------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | _ | 0 | R/W | Reserved | | 6 | _ | 0 | R/W | The write value should always be 0. | | 5 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 4 | _ | 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 3 | _ | 1 | R/W | Reserved | | | | | | The write value should always be 1. | | 2 | _ | 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 1 | WDBE | 0 | R/W | Write Data Buffer Enable | | | | | | Selects the write data buffer function for an external write cycle. | | | | | | 0: Write data buffer function not used | | | | | | 1: Write data buffer function used | | 0 | WAITE | 0 | R/W | WAIT Pin Enable | | | | | | Enables or disables wait signal input through the $\overline{\text{WAIT}}$ pin. | | | | | | 0: Wait input through $\overline{\text{WAIT}}$ pin disabled | | | | | | WAIT pin can be used as I/O port | | | | | | 1: Wait input through WAIT pin enabled | # 7.3.6 Pin Function Control Register (PFCR) PFCR controls the address output in expanded mode with on-chip ROM enabled. | | | Initial | | | |--------|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 4 | _ | All 0 | _ | Reserved | | | | | | The write value should always be 0. | | 3 | AE3 | 0/1* | R/W | Address Output Enable 3 to 0 | | 2 | AE2 | 0/1* | R/W | These bits enable or disable address outputs A8 to A23 in | | 1 | AE1 | 0 | R/W | expanded mode with on-chip ROM. When a pin is enabled for address output, the address is output regardless of the | | 0 | AE0 | 0/1* | R/W | corresponding DDR setting. For a pin disabled for address output, each becomes an output port when the corresponding DDR bit is set to 1. For pins A7 to A0, each becomes an address output when the corresponding DDR bit is set to 1. | | | | | | 0000: A8 to A23 output disabled | | | | | | 0001: A8 output enabled; A9 to A23 output disabled | | | | | | 0010: A8 and A9 output enabled; A10 to A23 output disabled | | | | | | 0011: A8 to A10 output enabled; A11 to A23 output disabled | | | | | | 0100: A8 to A11 output enabled; A12 to A23 output disabled | | | | | | 0101: A8 to A12 output enabled; A13 to A23 output disabled | | | | | | 0110: A8 to A13 output enabled; A14 to A23 output disabled | | | | | | 0111: A8 to A14 output enabled; A15 to A23 output disabled | | | | | | 1000: A8 to A15 output enabled; A16 to A23 output disabled | | | | | | 1001: A8 to A16 output enabled; A17 to A23 output disabled | | | | | | 1010: A8 to A17 output enabled; A18 to A23 output disabled | | | | | | 1011: A8 to A18 output enabled; A19 to A23 output disabled | | | | | | 1100: A8 to A19 output enabled; A20 to A23 output disabled | | | | | | 1101: A8 to A20 output enabled; A21 to A23 output disabled | | | | | | 1110: A8 to A21 output enabled; A22 and A23 output disabled | | | | | | 1111: A8 to A23 output enabled | Note: \* In expanded mode with on-chip ROM enabled, bits 3 to 0 are initialized to B'0000. In expanded mode with on-chip ROM disabled, bits 3 to 0 are initialized to B'1101. ## 7.4 Bus Control #### 7.4.1 Area Division The bus controller divides the 16-Mbyte address space into eight areas, 0 to 7, in 2-Mbyte units, and performs bus control for external address space in area units. Figure 7.2 shows an outline of the memory map. Figure 7.2 Area Divisions ### 7.4.2 Bus Specifications The external address space bus specifications consist of three elements: bus width, number of access states, and number of program wait states. The bus width and number of access states for on-chip memory and internal I/O registers are fixed, and are not affected by the bus controller. **Bus Width:** A bus width of 8 or 16 bits can be selected with ABWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space, and an area for which a 16-bit bus is selected functions as a 16-bit access space. If all areas are designated as 8-bit access space, 8-bit bus mode is set; if any area is designated as 16-bit access space, 16-bit bus mode is set. **Number of Access States:** Two or three access states can be selected with ASTCR. An area for which 2-state access is selected functions as a 2-state access space, and an area for which 3-state access is selected functions as a 3-state access space. When 2-state access space is designated, wait insertion is disabled. When 3-state access space is designated, it is possible to insert program waits by means of the WCRH and WCRL, and external waits by means of the $\overline{\text{WAIT}}$ pin. **Number of Program Wait States:** When 3-state access space is designated by ASTCR, the number of program wait states to be inserted automatically is selected with WCRH and WCRL. From 0 to 3 program wait states can be selected. Table 7.2 shows the bus specifications (bus width, number of access states, and program wait states) for each basic bus interface area. Table 7.2 Bus Specifications for Each Area (Basic Bus Interface) | ABWCR | ASTCR | WCRH, WCRL | | STCR WCRH, WCRL Bus Spe | | | cifications (Basic Bus Interface) | | | |-------|-------|------------|-----|-------------------------|------------------|------------------------|-----------------------------------|--|--| | ABWn | ASTn | Wn1 | Wn0 | Bus Width | Access<br>States | Program Wait<br>States | | | | | 0 | 0 | _ | _ | 16 | 2 | 0 | | | | | | 1 | 0 | 0 | _ | 3 | 0 | | | | | | | | 1 | _ | | 1 | | | | | | | 1 | 0 | <del>_</del> | | 2 | | | | | | | | 1 | _ | | 3 | | | | | 1 | 0 | _ | _ | 8 | 2 | 0 | | | | | | 1 | 0 | 0 | _ | 3 | 0 | | | | | | | | 1 | _ | | 1 | | | | | | | 1 | 0 | <del>_</del> | | 2 | | | | | | | | 1 | _ | | 3 | | | | (n = 0 to 7) #### 7.4.3 Memory Interfaces The memory interfaces in this LSI allow direct connection of ROM, SRAM, and so on. The initial state of each area is 3-state access space with the basic bus interface. The initial bus width is selected according to the operating mode. **Area 0:** Area 0 includes on-chip ROM in expanded mode with on-chip ROM enabled and the space excluding on-chip ROM is external address space. In expanded mode with on-chip ROM disabled, all of area 0 is external address space. Either basic bus interface or burst ROM interface can be selected for area 0. **Areas 1 to 6:** In externally expanded mode, areas 1 to 6 are all external address space. Only the basic bus interface can be used for areas 1 to 6. **Area 7:** Area 7 includes the on-chip RAM and internal I/O registers. In externally expanded mode, the space excluding the on-chip RAM and internal I/O registers is external address space. The on-chip RAM is enabled when the RAME bit is set to 1 in the system control register (SYSCR); when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding addresses are in external address space. Only the basic bus interface can be used for area 7. #### 7.5 Basic Bus Interface The basic bus interface enables direct connection of ROM, SRAM, and so on. #### 7.5.1 Data Size and Data Alignment Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and when accessing external address space, controls whether the upper data bus (D15 to D8) or lower data bus (D7 to D0) is used according to the bus specifications for the area being accessed (8-bit access space or 16-bit access space) and the data size. **8-Bit Access Space:** Figure 7.3 illustrates data alignment control for the 8-bit access space. With the 8-bit access space, the upper data bus (D15 to D8) is always used for accesses. The amount of data that can be accessed at one time is one byte: a word access is performed as two byte accesses, and a longword access, as four byte accesses. Figure 7.3 Access Sizes and Data Alignment Control (8-Bit Access Space) **16-Bit Access Space:** Figure 7.4 illustrates data alignment control for the 16-bit access space. With the 16-bit access space, the upper data bus (D15 to D8) and lower data bus (D7 to D0) are used for accesses. The amount of data that can be accessed at one time is one byte or one word, and a longword access is executed as two word accesses. In byte access, whether the upper or lower data bus is used is determined by whether the address is even or odd. The upper data bus is used for an even address, and the lower data bus for an odd address. Figure 7.4 Access Sizes and Data Alignment Control (16-bit Access Space) #### 7.5.2 Valid Strobes Table 7.3 shows the data buses used and valid strobes for the access spaces. In a read, the $\overline{RD}$ signal is valid for both the upper and the lower half of the data bus. In a write, the $\overline{HWR}$ signal is valid for the upper half of the data bus, and the $\overline{LWR}$ signal for the lower half. Table 7.3 Data Buses Used and Valid Strobes | Area | Access<br>Size | Read/<br>Write | Address | Valid<br>Strobe | Upper Data Bus<br>(D15 to D8) | Lower Data<br>Bus (D7 to D0) | |---------------|----------------|----------------|---------|-----------------|-------------------------------|------------------------------| | 8-bit access | Byte | Read | _ | RD | Valid | Invalid | | space | | Write | _ | HWR | | Hi-Z | | 16-bit access | Byte | Read | Even | RD | Valid | Invalid | | space | | | Odd | _ | Invalid | Valid | | | | Write | Even | HWR | Valid | Hi-Z | | | | | Odd | LWR | Hi-Z | Valid | | | Word | Read | _ | RD | Valid | Valid | | | | Write | _ | HWR, LWR | Valid | Valid | Note: Hi-Z: High-impedance state Invalid: Input state; input value is ignored. ## 7.5.3 Basic Timing **8-Bit, 2-State Access Space:** Figure 7.5 shows the bus timing for an 8-bit, 2-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. The $\overline{LWR}$ pin is always fixed high. Wait states cannot be inserted. Figure 7.5 Bus Timing for 8-Bit, 2-State Access Space **8-Bit, 3-State Access Space:** Figure 7.6 shows the bus timing for an 8-bit, 3-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. The $\overline{LWR}$ pin is always fixed high. Wait states can be inserted. Figure 7.6 Bus Timing for 8-Bit, 3-State Access Space **16-Bit, 2-State Access Space:** Figures 7.7 to 7.9 show bus timings for a 16-bit, 2-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for odd addresses, and the lower half (D7 to D0) for even addresses. Wait states cannot be inserted. Figure 7.7 Bus Timing for 16-Bit, 2-State Access Space (Even Address Byte Access) Figure 7.8 Bus Timing for 16-Bit, 2-State Access Space (Odd Address Byte Access) Figure 7.9 Bus Timing for 16-Bit, 2-State Access Space (Word Access) **16-Bit, 3-State Access Space:** Figures 7.10 to 7.12 show bus timings for a 16-bit, 3-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for the even address, and the lower half (D7 to D0) for the odd address. Wait states can be inserted. Figure 7.10 Bus Timing for 16-Bit, 3-State Access Space (Even Address Byte Access) Figure 7.11 Bus Timing for 16-Bit, 3-State Access Space (Odd Address Byte Access) Figure 7.12 Bus Timing for 16-Bit, 3-State Access Space (Word Access) #### 7.5.4 Wait Control When accessing external space, this LSI can extend the bus cycle by inserting one or more wait states ( $T_w$ ). There are two ways of inserting wait states: program wait insertion and pin wait insertion using the $\overline{WAIT}$ pin. **Program Wait Insertion:** From 0 to 3 wait states can be inserted automatically between the $T_2$ state and $T_3$ state on an individual area basis in 3-state access space, according to the settings in WCRH and WCRL. **Pin Wait Insertion:** Setting the WAITE bit to 1 in BCRH enables wait input by means of the $\overline{\text{WAIT}}$ pin. When an external address space is accessed in this state, a program wait is first inserted in accordance with the settings in WCRH and WCRL. If the $\overline{\text{WAIT}}$ pin is low at the falling edge of $\phi$ in the last $T_2$ or $T_w$ state, another $T_w$ state is inserted. If the $\overline{\text{WAIT}}$ pin is held low, $T_w$ states are inserted until it goes high. This is useful when inserting four or more $T_w$ states, or when changing the number of $T_w$ states to be inserted for different external devices. The WAITE bit setting applies to all areas. Figure 7.13 shows an example of wait state insertion timing. The settings after a power-on reset are: 3-state access, insertion of three program wait states, and $\overline{\text{WAIT}}$ input disabled. Figure 7.13 Example of Wait State Insertion Timing #### 7.6 Burst ROM Interface In this LSI, external space area 0 can be designated as burst ROM space, and burst ROM interfacing performed. The burst ROM space interface enables ROM with burst access capability to be accessed at high speed. Area 0 can be designated as burst ROM space by means of bit BSTRM in BCRH. Continuous burst accesses of four or eight words can be performed, according to the setting of the BRSTS0 bit in BCRH. One or two states can be selected for burst access. In burst ROM interface space, burst access covers only CPU read accesses. #### 7.6.1 Basic Timing The number of access states in the initial cycle (full access) with the burst ROM interface is determined by the AST0 setting in ASTCR. Wait states can be inserted when the AST0 bit is set to 1. One or two states can be selected for the burst cycle according to the BRSTS1 bit setting in BCRH. Wait states cannot be inserted. When area 0 is designated as burst ROM space, area 0 is a 16-bit access space regardless of the ABW0 bit setting in ABWCR. When the BRSTS0 bit in BCRH is cleared to 0, burst access of up to four words is performed. When the BRSTS0 bit is set to 1, burst access of up to eight words is performed. The basic access timing for burst ROM space is shown in figures 7.14 and 7.15. Figure 7.14 Example of Burst ROM Access Timing (AST0 = 1 and BRSTS0 = 1) Figure 7.15 Example of Burst ROM Access Timing (AST0 = 0 and BRSTS1 = 0) #### 7.6.2 Wait Control As with the basic bus interface, either program wait insertion or pin wait insertion using the $\overline{WAIT}$ pin can be used in the initial cycle (full access) on the burst ROM interface. See section 7.5.4, Wait Control. Wait states cannot be inserted in a burst cycle. #### 7.6.3 Write Access When a write access to burst ROM interface space is executed, burst access is interrupted at that point and the write access is executed in line with the basic bus interface settings. Write accesses are not performed in burst mode even though burst ROM space is designated. ## 7.7 Idle Cycle #### 7.7.1 Operation When this LSI accesses external address space, it can insert a 1-state idle cycle (T<sub>i</sub>) between bus cycles in the following two cases: (1) when read accesses in different areas occur consecutively and (2) when a write cycle occurs immediately after a read cycle. By inserting an idle cycle, it is possible, for example, to avoid data collisions between memory with a long output floating time (such as ROM) and high-speed memory, I/O interfaces, and so on. **Consecutive Reads in Different Areas:** If consecutive reads in different areas occur while the ICIS1 bit is set to 1 in BCRH, an idle cycle is inserted at the start of the second read cycle. Figure 7.16 shows an example of the operation in this case. In this example, bus cycle A is a read cycle for ROM with a long output floating time, and bus cycle B is a read cycle for SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 7.16 Example of Idle Cycle Operation (Consecutive Reads in Different Areas) **Write after Read:** If an external write occurs after an external read while the ICIS0 bit is set to 1 in BCRH, an idle cycle is inserted at the start of the write cycle. Figure 7.17 shows an example of the operation in this case. In this example, bus cycle A is a read cycle for ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the data read from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 7.17 Example of Idle Cycle Operation (Write after Read) Relationship between Chip Select $(\overline{CS})$ Signal and Read $(\overline{RD})$ Signal: Depending on the system's load conditions, the $\overline{RD}$ signal may lag behind the $\overline{CS}$ signal (generated outside the LSI). An example is shown in figure 7.18. In this case, with the setting for no idle cycle insertion (a), there may be a period of overlap between the bus cycle A $\overline{RD}$ signal and the bus cycle B $\overline{CS}$ signal. Setting idle cycle insertion, as in (b), however, will prevent any overlap between the $\overline{RD}$ and $\overline{CS}$ signals. In the initial state after reset release, idle cycle insertion (b) is set. Figure 7.18 Relationship between Chip Select $(\overline{CS})$ and Read $(\overline{RD})$ # 7.7.2 Pin States in Idle Cycle Table 7.4 shows the pin states in an idle cycle. **Table 7.4 Pin States in Idle Cycle** | Pins | Pin State | | | | |-----------|---------------------------------|--|--|--| | A23 to A0 | Contents of following bus cycle | | | | | D15 to D0 | High impedance | | | | | ĀS | High | | | | | RD | High | | | | | HWR, LWR | High | | | | #### 7.8 Write Data Buffer Function This LSI has a write data buffer function for the external data bus. Using the write data buffer function enables external writes to be executed in parallel with internal accesses. The write data buffer function is made available by setting the WDBE bit to 1 in BCRL. Figure 7.19 shows an example of the timing when the write data buffer function is used. When this function is used, if an external address space write continues for two states or longer, and there is an internal access next, an external write only is executed in the first state, but from the next state onward an internal access (on-chip memory or internal I/O register read/write) is executed in parallel with the external address space write rather than waiting until it ends. Figure 7.19 Example of Timing when Write Data Buffer Function is Used #### 7.9 Bus Arbitration This LSI has a bus arbiter that arbitrates bus mastership operations (bus arbitration). There are two bus masters—the CPU and DTC—that perform read/write operations when they have the bus mastership. Each bus master requests the bus by means of a bus request signal. The bus arbiter determines priorities at the prescribed timing, and permits use of the bus by means of a bus request acknowledge signal. The selected bus master then takes the bus mastership and begins its operation. #### 7.9.1 Operation The bus arbiter detects the bus masters' bus request signals, and if the bus is requested, sends a bus request acknowledge signal to the bus master. If there are bus requests from more than one bus master, the bus request acknowledge signal is sent to the one with the highest priority. When a bus master receives the bus request acknowledge signal, it takes the bus mastership until that signal is canceled. The order of priority of the bus masterships is as follows: (High) $$DTC > CPU$$ (Low) ## 7.9.2 Bus Transfer Timing Even if a bus request is received from a bus master with a higher priority than that of the bus master that has acquired the bus and is currently operating, the bus is not necessarily transferred immediately. There are specific timings at which each bus master can relinquish the bus. **CPU:** The CPU is the lowest-priority bus master, and if a bus request is received from the DTC, the bus arbiter transfers the bus to the bus master that issued the request. The timing for transfer of the bus is as follows: - The bus is transferred at a break between bus cycles. However, if a bus cycle is executed in discrete operations, as in the case of a longword-size access, the bus is not transferred between the component operations. - With bit manipulation instructions such as BSET and BCRL, the sequence of operations is: data read (read), relevant bit manipulation operation (modify), write-back (write). The bus is not transferred during this read-modify-write cycle, which is executed as a series of bus cycles. - If the CPU is in sleep mode, the bus is transferred immediately. DTC: The DTC sends the bus arbiter a request for the bus when an activation request is generated. The DTC can release the bus after a vector read, a register information read (3 states), a single data transfer, or a register information write (3 states). It does not release the bus during a register information read (3 states), a single data transfer, or a register information write (3 states). # 7.10 Bus Controller Operation in Reset In a power-on reset, this LSI, including the bus controller, enters the reset state immediately, and any executing bus cycle is aborted. # Section 8 Data Transfer Controller (DTC) This LSI includes a data transfer controller (DTC). The DTC can be activated by an interrupt or software, to transfer data. Figure 8.1 shows a block diagram of the DTC. The DTC's register information is stored in the on-chip RAM. When the DTC is used, the RAME bit in SYSCR must be set to 1. A 32-bit bus connects the DTC to the on-chip RAM (1 kbyte), enabling 32-bit/1-state reading and writing of the DTC register information. #### 8.1 Features - Transfer is possible over any number of channels - Three transfer modes - Normal, repeat, and block transfer modes are available - One activation source can trigger a number of data transfers (chain transfer) - The direct specification of 16-Mbyte address space is possible - Activation by software is possible - Transfer can be set in byte or word units - A CPU interrupt can be requested for the interrupt that activated the DTC - Module stop mode can be set Figure 8.1 Block Diagram of DTC # **8.2** Register Descriptions The DTC has the following registers. - DTC mode register A (MRA) - DTC mode register B (MRB) - DTC source address register (SAR) - DTC destination address register (DAR) - DTC transfer count register A (CRA) - DTC transfer count register B (CRB) These six registers cannot be directly accessed from the CPU. When activated, the DTC reads a set of register information that is stored in on-chip RAM to the corresponding DTC registers and transfers data. After the data transfer, it writes a set of updated register information back to the RAM. - DTC enable registers A to G, and I (DTCERA to DTCERG, DTCERI) - DTC vector register (DTVECR) # 8.2.1 DTC Mode Register A (MRA) MRA is an 8-bit register that selects the DTC operating mode. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SM1 | Undefined | _ | Source Address Mode 1 and 0 | | 6 | SM0 | Undefined | _ | These bits specify an SAR operation after a data transfer. | | | | | | 0X: SAR is fixed | | | | | | 10: SAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | | | | 11: SAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | | 5 | DM1 | Undefined | _ | Destination Address Mode 1 and 0 | | 4 | DM0 | Undefined | _ | These bits specify a DAR operation after a data transfer. | | | | | | 0X: DAR is fixed | | | | | | 10: DAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | | | | 11: DAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | | 3 | MD1 | Undefined | _ | DTC Mode | | 2 | MD0 | Undefined | _ | These bits specify the DTC transfer mode. | | | | | | 00: Normal mode | | | | | | 01: Repeat mode | | | | | | 10: Block transfer mode | | | | | | 11: Setting prohibited | | 1 | DTS | Undefined | _ | DTC Transfer Mode Select | | | | | | Specifies whether the source side or the destination side is set to be a repeat area or block area, in repeat mode or block transfer mode. | | | | | | 0: Destination side is repeat area or block area | | | | | | 1: Source side is repeat area or block area | | Bit Name | Value | R/W | Description | |----------|-----------|-----|-----------------------------------------------| | Sz | Undefined | _ | DTC Data Transfer Size | | | | | Specifies the size of data to be transferred. | | | | | 0: Byte-size transfer | | | | | 1: Word-size transfer | | | | | | [Legend] X: Don't care # 8.2.2 DTC Mode Register B (MRB) MRB is an 8-bit register that selects the DTC operating mode. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CHNE | Undefined | _ | DTC Chain Transfer Enable | | | | | | When this bit is set to 1, a chain transfer will be performed. For details, refer to section 8.5.4, Chain Transfer. | | | | | | In data transfer with CHNE set to 1, determination of<br>the end of the specified number of transfers, clearing of<br>the interrupt source flag, and clearing of DTCER, are<br>not performed. | | 6 | DISEL | Undefined | _ | DTC Interrupt Select | | | | | | When this bit is set to 1, a CPU interrupt request is generated every time after the end of a data transfer. When this bit is set to 0, a CPU interrupt request is generated at the time when the specified number of data transfer ends. | | 5 to 0 | · — | Undefined | _ | Reserved | | | | | | These bits have no effect on DTC operation. Only 0 should be written to these bits. | #### 8.2.3 DTC Source Address Register (SAR) SAR is a 24-bit register that designates the source address of data to be transferred by the DTC. For word-size transfer, specify an even source address. #### 8.2.4 DTC Destination Address Register (DAR) DAR is a 24-bit register that designates the destination address of data to be transferred by the DTC. For word-size transfer, specify an even destination address. #### 8.2.5 DTC Transfer Count Register A (CRA) CRA is a 16-bit register that designates the number of times data is to be transferred by the DTC. In normal mode, the entire CRA functions as a 16-bit transfer counter (1 to 65536). It is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. In repeat mode or block transfer mode, the CRA is divided into two parts; the upper 8 bits (CRAH) and the lower 8 bits (CRAL). CRAH holds the number of transfers while CRAL functions as an 8-bit transfer counter (1 to 256). CRAL is decremented by 1 every time data is transferred, and the contents of CRAH are sent when the count reaches H'00. ## 8.2.6 DTC Transfer Count Register B (CRB) CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in block transfer mode. It functions as a 16-bit transfer counter (1 to 65536) that is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. ## 8.2.7 DTC Enable Registers A to G, and I (DTCERA to DTCERG, and DTCERI) DTCER is comprised of seven registers; DTCERA to DTCERG, and DTCERI, and is a register that specifies DTC activation interrupt sources. The correspondence between interrupt sources and DTCE bits is shown in table 8.1. For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR for reading and writing. If all interrupts are masked, multiple activation sources can be set at one time (only at the initial setting) by writing data after executing a dummy read on the relevant register. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | DTCE7 | 0 | R/W | DTC Activation Enable | | 6 | DTCE6 | 0 | R/W | Setting this bit to 1 specifies a relevant interrupt source | | 5 | DTCE5 | 0 | R/W | as a DTC activation source. | | 4 | DTCE4 | 0 | R/W | [Clearing conditions] | | 3 | DTCE3 | 0 | R/W | When the DISEL bit in MRB is 1 and the data | | 2 | DTCE2 | 0 | R/W | transfer has ended | | 1 | DTCE1 | 0 | R/W | When the specified number of transfers have ended | | 0 | DTCE0 | 0 | R/W | These bits are not cleared when the DISEL bit is 0 and the specified number of transfers have not been completed. | ## 8.2.8 DTC Vector Registers A to G (DTVECRA to DTVECRG) DTVECR is an 8-bit readable/writable register that enables or disables DTC activation by software, and sets a vector number for the software activation interrupt. | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | SWDTE | 0 | R/W | DTC Software Activation Enable | | | | | | Setting this bit to 1 activates DTC. Only 1 can be written to this bit. | | | | | | [Clearing conditions] | | | | | | <ul> <li>When the DISEL bit is 0 and the specified number<br/>of transfers have not ended</li> </ul> | | | | | | <ul> <li>When 0 is written to the DISEL bit after a software-<br/>activated data transfer end interrupt (SWDTEND)<br/>request has been sent to the CPU.</li> </ul> | | | | | | When the DISEL bit is 1 and data transfer has ended or when the specified number of transfers have ended, this bit will not be cleared. | | 6 | DTVEC6 | 0 | R/W | DTC Software Activation Vectors 0 to 6 | | 5 | DTVEC5 | 0 | R/W | These bits specify a vector number for DTC software | | 4 | DTVEC4 | 0 | R/W | activation. | | 3 | DTVEC3 | 0 | R/W | The vector address is expressed as H'0400 + (vector | | 2 | DTVEC2 | 0 | R/W | number × 2). For example, when DTVEC6 to DTVEC0 = H'10, the vector address is H'0420. When the bit | | 1 | DTVEC1 | 0 | R/W | SWDTE is 0, these bits can be written. | | 0 | DTVEC0 | 0 | R/W | | #### 8.3 Activation Sources The DTC operates when activated by an interrupt or by a write to DTVECR by software. An interrupt request can be directed to the CPU or DTC, as designated by the corresponding DTCER bit. At the end of a data transfer (or the last consecutive transfer in the case of chain transfer), the activation source or corresponding DTCER bit is cleared. The activation source flag, in the case of RXI 0, for example, is the RDRF flag of SCI 0. When an interrupt has been designated a DTC activation source, the existing CPU mask level and interrupt controller priorities have no effect. If there is more than one activation source at the same time, the DTC operates in accordance with the default priorities. Figure 8.2 shows a block diagram of DTC activation source control. For details, see section 5, Interrupt Controller. Figure 8.2 Block Diagram of DTC Activation Source Control # 8.4 Location of Register Information and DTC Vector Table Locate the register information in the on-chip RAM (addresses: H'FFEBC0 to H'FFEFBF). Register information should be located at an address that is a multiple of four within the range. Locating the register information in address space is shown in figure 8.3. Locate the MRA, SAR, MRB, DAR, CRA, and CRB registers, in that order, from the start address of the register information. In the case of chain transfer, register information should be located in consecutive areas and the register information start address should be located at the vector address corresponding to the interrupt source as shown in figure 8.3. The DTC reads the start address of the register information from the vector address set for each activation source, and then reads the register information from that start address. When the DTC is activated by software, the vector address is obtained from: $H'0400 + (DTVECR[6:0] \times 2)$ . For example, if DTVECR is H'10, the vector address is H'0420. The configuration of the vector address is the same in both normal and advanced modes, a 2-byte unit being used in both cases. These two bytes specify the lower bits of the register information start address. Figure 8.3 Location of DTC Register Information in Address Space Table 8.1 Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | Interrupt<br>Source | Origin of<br>Interrupt Source | Vector Number | DTC<br>Vector Address | DTCE* | Priority | |---------------------|-------------------------------|---------------|------------------------------|--------|----------| | Software | Write to DTVECR | DTVECR | H'0400 + (vector number × 2) | _ | High | | External pin | IRQ0 | 16 | H'0420 | DTCEA7 | _ [ | | | IRQ1 | 17 | H'0422 | DTCEA6 | _ | | | IRQ2 | 18 | H'0424 | DTCEA5 | _ | | | IRQ3 | 19 | H'0426 | DTCEA4 | _ | | | IRQ4 | 20 | H'0428 | DTCEA3 | _ | | | IRQ5 | 21 | H'042A | DTCEA2 | _ | | _ | Reserved for | 22 | H'042C | DTCEA1 | | | | system use | 23 | H'042E | DTCEA0 | | | A/D counter | ADI (A/D conversion end) | 28 | H'0438 | DTCEB6 | _ | | TPU_0 | TGIA_0 | 32 | H'0440 | DTCEB5 | _ | | | TGIB_0 | 33 | H'0442 | DTCEB4 | _ | | | TGIC_0 | 34 | H'0444 | DTCEB3 | _ | | | TGID_0 | 35 | H'0446 | DTCEB2 | _ | | TPU_1 | TGIA_1 | 40 | H'0450 | DTCEB1 | _ | | | TGIB_1 | 41 | H'0452 | DTCEB0 | _ | | TPU_2 | TGIA_2 | 44 | H'0458 | DTCEC7 | _ | | | TGIB_2 | 45 | H'045A | DTCEC6 | _ | | TPU_3 | TGIA_3 | 48 | H'0460 | DTCEC5 | _ | | | TGIB_3 | 49 | H'0462 | DTCEC4 | _ | | | TGIC_3 | 50 | H'0464 | DTCEC3 | _ | | | TGID_3 | 51 | H'0466 | DTCEC2 | _ | | TPU_4 | TGIA_4 | 56 | H'0470 | DTCEC1 | _ | | | TGIB_4 | 57 | H'0472 | DTCEC0 | _ | | TPU_5 | TGIA_5 | 60 | H'0478 | DTCED5 | _ 🔻 | | | TGIB_5 | 61 | H'047A | DTCED4 | Low | | Interrupt<br>Source | Origin of<br>Interrupt Source | Vector Number | DTC<br>Vector Address | DTCE* | Priority | |---------------------|-------------------------------|---------------|-----------------------|--------|----------| | _ | Reserved for | 64 | H'0480 | DTCED3 | High | | | system use | 65 | H'0482 | DTCED2 | _ 🛦 | | | | 68 | H'0488 | DTCED1 | _ | | | | 69 | H'048A | DTCED0 | _ | | _ | Reserved for | 72 | H'0490 | DTCEE7 | _ | | | system use | 73 | H'0492 | DTCEE6 | _ | | | | 74 | H'0494 | DTCEE5 | _ | | | | 75 | H'0496 | DTCEE4 | - | | SCI_0 | RXI_0 | 81 | H'04A2 | DTCEE3 | - | | | TXI_0 | 82 | H'04A4 | DTCEE2 | _ | | SCI_1 | RXI_1 | 85 | H'04AA | DTCEE1 | _ | | | TXI_1 | 86 | H'04AC | DTCEE0 | - | | SCI_2 | RXI_2 | 89 | H'04B2 | DTCEF7 | _ | | | TXI_2 | 90 | H'04B4 | DTCEF6 | _ | | _ | Reserved for system use | 92 | H'04B8 | DTCEF5 | _ | | | | 93 | H'04BA | DTCEF4 | _ | | _ | Reserved for | 96 | H'04C0 | DTCEF3 | _ | | | system use | 97 | H'04C2 | DTCEF2 | _ | | Motor control | CMI1 | 104 | H'04D0 | DTCEG7 | _ | | PWM | CMI2 | 105 | H'04D2 | DTCEG6 | _ | | _ | Reserved for | 106 | H'04D4 | DTCEG5 | _ | | | system use | 107 | H'04D6 | DTCEG4 | _ | | _ | Reserved for | 108 | H'04D8 | DTCEG3 | _ | | | system use | 109 | H'04DA | DTCEG2 | _ | | SCI_4 | RXI_4 | 125 | H'04FA | DTCEI5 | _ | | - | TXI_4 | 126 | H'04FC | DTCEI4 | Low | Note: \* DTCE bits with no corresponding interrupt are reserved, and the write value should always be 0. ## 8.5 Operation Register information is stored in on-chip RAM. When activated, the DTC reads register information in on-chip RAM and transfers data. After the data transfer, the DTC writes updated register information back to the on-chip RAM. The pre-storage of register information in the on-chip RAM makes it possible to transfer data over any required number of channels. The transfer mode can be specified as normal, repeat, and block transfer mode. Setting the CHNE bit in MRB to 1 makes it possible to perform a number of transfers with a single activation source (chain transfer). The 24-bit SAR designates the DTC transfer source address, and the 24-bit DAR designates the transfer destination address. After each transfer, SAR and DAR are independently incremented, decremented, or left fixed depending on its register information. Figure 8.4 Flowchart of DTC Operation ### 8.5.1 Normal Mode In normal mode, one operation transfers one byte or one word of data. Table 8.2 lists the register information in normal mode. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have been completed, a CPU interrupt can be requested. **Table 8.2** Register Information in Normal Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register A | CRA | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 8.5 Memory Mapping in Normal Mode ## 8.5.2 Repeat Mode In repeat mode, one operation transfers one byte or one word of data. Table 8.3 lists the register information in repeat mode. From 1 to 256 transfers can be specified. Once the specified number of transfers have ended, the initial state of the transfer counter and the address register specified as the repeat area is restored, and transfer is repeated. In repeat mode the transfer counter value does not reach H'00, and therefore CPU interrupts cannot be requested when DISEL = 0. **Table 8.3** Register Information in Repeat Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds number of transfers | | DTC transfer count register AL | CRAL | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 8.6 Memory Mapping in Repeat Mode #### 8.5.3 Block Transfer Mode In block transfer mode, one operation transfers one block of data. Either the transfer source or the transfer destination is designated as a block area. Table 8.4 lists the register information in block transfer mode. The block size can be between 1 and 256. When the transfer of one block ends, the initial state of the block size counter and the address register specified as the block area is restored. The other address register is then incremented, decremented, or left fixed. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have been completed, a CPU interrupt is requested. **Table 8.4** Register Information in Block Transfer Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds block size | | DTC transfer count register AL | CRAL | Designates block size count | | DTC transfer count register B | CRB | Transfer count | Figure 8.7 Memory Mapping in Block Transfer Mode #### 8.5.4 Chain Transfer Setting the CHNE bit in MRB to 1 enables a number of data transfers to be performed consecutively in response to a single transfer request. SAR, DAR, CRA, CRB, MRA, and MRB, which define data transfers, can be set independently. Figure 8.8 shows the outline of the chain transfer operation. When activated, the DTC reads the register information start address stored at the vector address corresponding to the activation source, and then reads the first register information at that start address. After data transfer ends, the CHNE bit will be tested. When it has been set to 1, DTC reads the next register information located in a consecutive area and performs the data transfer. These sequences are repeated until the CHNE bit is cleared to 0. In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the end of the specified number of transfers or by setting of the DISEL bit to 1, and the interrupt source flag for the activation source is not affected. Figure 8.8 Chain Transfer Operation ### 8.5.5 Interrupts An interrupt request is issued to the CPU when the DTC has completed the specified number of data transfers, or a data transfer for which the DISEL bit was set to 1. In the case of interrupt activation, the interrupt set as the activation source is generated. These interrupts to the CPU are subject to CPU mask level and interrupt controller priority level control. In the case of software activation, a software-activated data transfer end interrupt (SWDTEND) is generated. When the DISEL bit is 1 and one data transfer has been completed, or the specified number of transfers have been completed, after data transfer ends the SWDTE bit is held at 1 and an SWDTEND interrupt is generated. The interrupt handling routine will then clear the SWDTE bit to 0. When the DTC is activated by software, an SWDTEND interrupt is not generated during a data transfer wait or during data transfer even if the SWDTE bit is set to 1. ## 8.5.6 Operation Timing Figure 8.9 DTC Operation Timing (Example in Normal Mode or Repeat Mode) Figure 8.10 DTC Operation Timing (Example of Block Transfer Mode, with Block Size of 2) Figure 8.11 DTC Operation Timing (Example of Chain Transfer) #### 8.5.7 Number of DTC Execution States Table 8.5 lists execution status for a single DTC data transfer, and table 8.6 shows the number of states required for each execution status. Table 8.5 DTC Execution Status | Mode | Vector Read<br>I | Register Information<br>Read/Write<br>J | Data Read<br>K | Data Write<br>L | Internal<br>Operations<br>M | |----------------|------------------|-----------------------------------------|----------------|-----------------|-----------------------------| | Normal | 1 | 6 | 1 | 1 | 3 | | Repeat | 1 | 6 | 1 | 1 | 3 | | Block transfer | 1 | 6 | N | N | 3 | [Legend] N: Block size (initial setting of CRAH and CRAL) **Table 8.6** Number of States Required for Each Execution Status | Object to be Accessed | | On-<br>Chip<br>RAM | On-<br>Chip<br>ROM | | Chip I/O | Exte | rnal Dev | ices* | | |-----------------------|------------------------------------------------|--------------------|--------------------|---|----------|------|----------|-------|-----| | Bus width | | 32 | 16 | 8 | 16 | 8 | | 16 | | | Access states | | 1 | 1 | 2 | 2 | 2 | 3 | 2 | 3 | | Execution | Vector read S | _ | 1 | _ | _ | 4 | 6+2m | 2 | 3+m | | status | Register information read/write S <sub>J</sub> | 1 | _ | _ | _ | _ | _ | _ | | | | Byte data read S <sub>K</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data read S <sub>κ</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Byte data write S <sub>∟</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data write S <sub>L</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Internal operation S <sub>M</sub> | 1 | | | | | | | | Note: \* Not available in this LSI. The number of execution states is calculated from using the formula below. Note that $\Sigma$ is the sum of all transfers activated by one activation source (the number in which the CHNE bit is set to 1, plus 1). Number of execution states = $I \cdot (1 + S_I) + \sum (J \cdot S_J + K \cdot S_K + L \cdot S_L) + M \cdot S_M$ For example, when the DTC vector address table is located in the on-chip ROM, normal mode is set, and data is transferred from on-chip ROM to an internal I/O register, then the time required for the DTC operation is 13 states. The time from activation to the end of the data write is 10 states. # 8.6 Procedures for Using DTC ### 8.6.1 Activation by Interrupt The procedure for using the DTC with interrupt activation is as follows: - 1. Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in on-chip RAM. - 2. Set the start address of the register information in the DTC vector address. - 3. Set the corresponding bit in DTCER to 1. - 4. Set the enable bits for the interrupt sources to be used as the activation sources to 1. The DTC is activated when an interrupt used as an activation source is generated. - 5. After one data transfer has been completed, or after the specified number of data transfers have been completed, the DTCE bit is cleared to 0 and a CPU interrupt is requested. If the DTC is to continue transferring data, set the DTCE bit to 1. ## 8.6.2 Activation by Software The procedure for using the DTC with software activation is as follows: - 1. Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in on-chip RAM. - 2. Set the start address of the register information in the DTC vector address. - 3. Check that the SWDTE bit is 0. - 4. Write 1 to SWDTE bit and the vector number to DTVECR. - 5. Check the vector number written to DTVECR. - 6. After one data transfer has been completed, if the DISEL bit is 0 and a CPU interrupt is not requested, the SWDTE bit is cleared to 0. If the DTC is to continue transferring data, set the SWDTE bit to 1. When the DISEL bit is 1, or after the specified number of data transfers have been completed, the SWDTE bit is held at 1 and a CPU interrupt is requested. # 8.7 Examples of Use of the DTC ### 8.7.1 Normal Mode An example is shown in which the DTC is used to receive 128 bytes of data via the SCI. - 1. Set MRA to a fixed source address (SM1 = SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), normal mode (MD1 = MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one data transfer by one interrupt (CHNE = 0, DISEL = 0). Set the SCI RDR address in SAR, the start address of the RAM area where data will be received in DAR, and 128 (H'0080) in CRA. CRB can be set to any value. - 2. Set the start address of the register information at the DTC vector address. - 3. Set the corresponding bit in DTCER to 1. - 4. Set the SCI to the appropriate receive mode. Set the RIE bit in SCR to 1 to enable the reception complete (RXI) interrupt. Since the generation of a receive error during the SCI reception operation will disable subsequent reception, the CPU should be enabled to accept receive error interrupts. - 5. Each time the reception of one byte of data has been completed on the SCI, the RDRF flag in SSR is set to 1, an RXI interrupt is generated, and the DTC is activated. The receive data is transferred from RDR to RAM by the DTC. DAR is incremented and CRA is decremented. The RDRF flag is automatically cleared to 0. - 6. When CRA becomes 0 after the 128 data transfers have been completed, the RDRF flag is held at 1, the DTCE bit is cleared to 0, and an RXI interrupt request is sent to the CPU. The interrupt handling routine will perform wrap-up processing. #### 8.7.2 Chain Transfer An example of DTC chain transfer is shown in which pulse output is performed using the PPG. Chain transfer can be used to perform pulse output data transfer and PPG output trigger cycle updating. Repeat mode transfer to the PPG's NDR is performed in the first half of the chain transfer, and normal mode transfer to the TPU's TGR in the second half. This is because clearing of the activation source and interrupt generation at the end of the specified number of transfers are restricted to the second half of the chain transfer (transfer when CHNE = 0). - Perform settings for transfer to the PPG's NDR. Set MRA to incrementing source address (SM1 = 1, SM0 = 0), a fixed destination address (DM1 = DM0 = 0), repeat mode (MD1 = 0, MD0 = 1), and word size (Sz = 1). Set the source side as a repeat area (DTS = 1). Set MRB to chain mode (CHNE = 1, DISEL = 0). Set the data table start address in SAR, the NDRH address in DAR, and the data table size in CRAH and CRAL. CRB can be set to any value. - 2. Perform settings for transfer to the TPU's TGR. Set MRA to incrementing source address (SM1 = 1, SM0 = 0), a fixed destination address (DM1 = DM0 = 0), normal mode (MD1 = MD0 = 0), and word size (Sz = 1). Set the data table start address in SAR, the TGRA address in DAR, and the data table size in CRA. CRB can be set to any value. - Locate the TPU transfer register information consecutively after the NDR transfer register information. - 4. Set the start address of the NDR transfer register information to the DTC vector address. - 5. Set the bit corresponding to TGIA in DTCER to 1. - 6. Set TGRA as an output compare register (output disabled) with TIOR, and enable the TGIA interrupt with TIER. - 7. Set the initial output value in PODR, and the next output value in NDR. Set bits in DDR and NDER for which output is to be performed to 1. Using PCR, select the TPU compare match to be used as the output trigger. - 8. Set the CST bit in TSTR to 1, and start the TCNT count operation. - Each time a TGRA compare match occurs, the next output value is transferred to NDR and the set value of the next output trigger period is transferred to TGRA. The activation source TGFA flag is cleared. - 10. When the specified number of transfers are completed (the TPU transfer CRA value is 0), the TGFA flag is held at 1, the DTCE bit is cleared to 0, and a TGIA interrupt request is sent to the CPU. Termination processing should be performed in the interrupt handling routine. ### 8.7.3 Software Activation An example is shown in which the DTC is used to transfer a block of 128 bytes of data by means of software activation. The transfer source address is H'1000 and the destination address is H'2000. The vector number is H'60, so the vector address is H'04C0. - Set MRA to incrementing source address (SM1 = 1, SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), block transfer mode (MD1 = 1, MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one block transfer by one interrupt (CHNE = 0). Set the transfer source address (H'1000) in SAR, the destination address (H'2000) in DAR, and 128 (H'8080) in CRA. Set 1 (H'0001) in CRB. - 2. Set the start address of the register information at the DTC vector address (H'04C0). - 3. Check that the SWDTE bit in DTVECR is 0. Check that there is currently no transfer activated by software. - 4. Write 1 to the SWDTE bit and the vector number (H'60) to DTVECR. The write data is H'E0. - 5. Read DTVECR again and check that it is set to the vector number (H'60). If it is not, this indicates that the write failed. This is presumably because an interrupt occurred between steps 3 and 4 and led to a different software activation. To activate this transfer, go back to step 3. - 6. If the write was successful, the DTC is activated and a block of 128 bytes of data is transferred. - 7. After the transfer, an SWDTEND interrupt occurs. The interrupt handling routine should clear the SWDTE bit to 0 and perform other wrap-up processing. # 8.8 Usage Notes ## 8.8.1 Module Stop Mode Setting DTC operation can be disabled or enabled using the module stop control register. The initial setting is for DTC operation to be enabled. Register access is disabled by setting module stop mode. Note that module stop mode cannot be set during DTC being activated. For details, refer to section 19. Power-Down Modes. ## 8.8.2 On-Chip RAM The MRA, MRB, SAR, DAR, CRA, and CRB registers are all located in on-chip RAM. When the DTC is used, the RAME bit in SYSCR must not be cleared to 0. ## 8.8.3 DTCE Bit Setting For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR. If all interrupts are masked, multiple activation sources can be set at one time (only at the initial setting) by writing data after executing a dummy read on the relevant register. # Section 9 I/O Ports This LSI has 13 I/O ports (ports 1 to 3, 5, A to F, H, J, and K), and two input-only port (ports 4 and 9). Table 9.1 shows the port functions. The pins of each port also have other functions. Each I/O port includes a data direction register (DDR) that controls input/output, a data register (DR) that stores output data, and a port register (PORT) used to read the pin states. The input-only ports do not have a DR or DDR register. Ports A to E have a built-in pull-up MOS function, and in addition to DR and DDR, have a MOS input pull-up control register (PCR) to control the on/off state of MOS input pull-up. Ports 3, and A to C include an open-drain control register (ODR) that controls the on/off state of the output buffer PMOS. When ports A to F are used as the output pins for expanded bus control signals, they can drive one TTL load plus a 50pF capacitance load. Ports other than A to F can drive one TTL load and a 30pF capacitance load. All I/O ports can drive Darlington transistors when set to output. Ports 1 and A to C can drive an LED (10 mA sink current). **Table 9.1 Port Functions** | Port | Description | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Input/Output<br>Type | |--------|---------------------------------------|-----------|--------------|--------|--------|----------------------| | Port 1 | General I/O port | P17/PO15/ | TIOCB2/TCLKD | | | | | | also functioning as TPU I/O pins, PPG | P16/PO14/ | TIOCA2/IRQ1 | | | | | | output pins, and | P15/PO13/ | TIOCB1/TCLKC | | | | | | interrupt input pins | P14/PO12/ | TIOCA1/IRQ0 | | | | | | | P13/PO11/ | TIOCD0/TCLKB | | | | | | | P12/PO10/ | TIOCC0/TCLKA | | | | | | | P11/PO9/T | IOCB0 | | | | | | | P10/P08/T | IOCA0 | | | | | Port 2 | General I/O port | P27/TIOCB | 5 | | | | | | also functioning as TPU I/O pins | P26/TIOCA | 5 | | | | | | 11 0 1/0 pins | P25/TIOCB | 4 | | | | | | | P24/TIOCA | 4 | | | | | | | P23/TIOCD | 3 | | | | | | | P22/TIOCC | 3 | | | | | | | P21/TIOCB | 3 | | | | | | | P20/TIOCA | 3 | | | | | Port 3 | General I/O port | P37/TxD4 | | | | Open-drain | | | also functioning as SCI I/O pins and | P36/RxD4 | | | | output | | | interrupt input pins | P35/SCK1/ | SCK4/ĪRQ5 | | | | | | | P34/RxD1 | | | | | | | | P33/TxD1 | | | | | | | | P32/SCK0/ | IRQ4 | | | | | | | P31/RxD0 | | | | | | | | P30/TxD0 | | | | | | Port | Description | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Input/Output<br>Type | |--------|------------------------------------------|----------|--------|--------|--------|----------------------| | Port 4 | General input port | P47/AN7 | | | | | | | also functioning as | P46/AN6 | | | | | | | analog input pins | P45/AN5 | | | | | | | | P44/AN4 | | | | | | | | P43/AN3 | | | | | | | | P42/AN2 | | | | | | | | P41/AN1 | | | | | | | | P40/AN0 | | | | | | Port 5 | General I/O port | P52/SCK2 | | | | | | | also functioning as SCI I/O pins | P51/RxD2 | | | | | | | SCI I/O pills | P50/TxD2 | | | | | | Port 9 | General input port | P97/AN15 | | | | | | | also functioning as<br>analog input pins | P96/AN14 | | | | | | | analog input pins | P95/AN13 | | | | | | | | P94/AN12 | | | | | | | | P93/AN11 | | | | | | | | P92/AN10 | | | | | | | | P91/AN9 | | | | | | | | P90/AN8 | | | | | | Port A | General I/O port | PA7/A23 | | | PA7 | Built-in | | | also functioning as address output pins | PA6/A22 | | | PA6 | pull-up MOS | | | address odiput pins | PA5/A21 | | | PA5 | Open-drain output | | | | PA4/A20 | | | PA4 | σαιραί | | | | PA3/A19 | | | PA3 | | | | | PA2/A18 | | | PA2 | | | | | PA1/A17 | | | PA1 | | | | | PA0/A16 | | | PA0 | | | Port | Description | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Input/Output<br>Type | |--------|-----------------------------------|---------|--------|--------|--------|----------------------| | Port B | General I/O port | PB7/A15 | | | PB7 | Built-in | | | also functioning as | PB6/A14 | | | PB6 | pull-up MOS | | | address output pins | PB5/A13 | | | PB5 | Open-drain | | | | PB4/A12 | | | PB4 | output | | | | PB3/A11 | | | PB3 | | | | | PB2/A10 | | | PB2 | | | | | PB1/A9 | | | PB1 | | | | | PB0/A8 | | | PB0 | | | Port C | General I/O port | PC7/A7 | | | PC7 | Built-in | | | also functioning as | PC6/A6 | | | PC6 | pull-up MOS | | | address output pins | PC5/A5 | | | PC5 | Open-drain | | | | PC4/A4 | | | PC4 | output | | | | PC3/A3 | | | PC3 | | | | | PC2/A2 | | | PC2 | | | | | PC1/A1 | | | PC1 | | | | | PC0/A0 | | | PC0 | | | Port D | General I/O port | D15 | | | PD7 | Built-in | | | also functioning as | D14 | | | PD6 | pull-up MOS | | | data I/O pins | D13 | | | PD5 | | | | | D12 | | | PD4 | | | | | D11 | | | PD3 | | | | | D10 | | | PD2 | | | | | D9 | | | PD1 | | | | | D8 | | | PD0 | | | Port E | General I/O port | PE7/D7 | | | PE7 | Built-in | | | also functioning as data I/O pins | PE6/D6 | | | PE6 | pull-up MOS | | | uata i/O piris | PE5/D5 | | | PE5 | | | | | PE4/D4 | | | PE4 | | | | | PE3/D3 | | | PE3 | | | | | PE2/D2 | | | PE2 | | | | | PE1/D1 | | | PE1 | | | | | PE0/D0 | | | PE0 | | | Port | Description | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Input/Output<br>Type | |--------|-----------------------------------------|-------------|---------|--------|--------------------|----------------------| | Port F | General I/O port | PF7/φ | | | PF7/φ | | | | also functioning as | PF6/AS | | | PF6 | | | | φ output pin, bus control I/O pins, and | PF5/RD | | | PF5 | | | | interrupt input pins | PF4/HWR | | | PF4 | | | | | PF3/LWR/ADT | RG/IRQ3 | | PF3/ADTRG/<br>IRQ3 | | | | | PF2/WAIT | | | PF2 | | | | | PF0/IRQ2 | | | PF0/IRQ2 | | | Port H | General I/O port | PH7/PWM1H | | | | | | | also functioning as PWM output pins | PH6/PWM1G | | | | | | | | PH5/PWM1F | | | | | | | | PH4/PWM1E | | | | | | | | PH3/PWM1D | | | | | | | | PH2/PWM1C | | | | | | | | PH1/PWM1B | | | | | | | | PH0/PWM1A | | | | | | Port J | General I/O port | PJ7/PWM2H | | | | | | | also functioning as PWM output pins | PJ6/PWM2G | | | | | | | r www output pins | PJ5/PWM2F | | | | | | | | PJ4/PWM2E | | | | | | | | PJ3/PWM2D | | | | | | | | PJ2/PWM2C | | | | | | | | PJ1/PWM2B | | | | | | | | PJ0/PWM2A | | | | | | Port K | General I/O port | PK7 | | | | | | | | PK6 | | | | | ### 9.1 Port 1 Port 1 is an 8-bit I/O port. Port 1 pins also function as PPG output pins, TPU I/O pins, and external interrupt pins. - Port 1 data direction register (P1DDR) - Port 1 data register (P1DR) - Port 1 register (PORT1) ## 9.1.1 Port 1 Data Direction Register (P1DDR) P1DDR is a write-only register, the individual bits of which specify input or output for the pins of port 1. P1DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------| | 7 | P17DDR | 0 | W | Setting a P1DDR bit to 1 makes the corresponding port | | 6 | P16DDR | 0 | W | 1 pin an output pin, while clearing the bit to 0 makes the pin an input pin. | | 5 | P15DDR | 0 | W | pin an input pin. | | 4 | P14DDR | 0 | W | | | 3 | P13DDR | 0 | W | | | 2 | P12DDR | 0 | W | | | 1 | P11DDR | 0 | W | | | 0 | P10DDR | 0 | W | | # 9.1.2 Port 1 Data Register (P1DR) P1DR stores output data for the port 1 pins. | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | P17DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | P16DR | 0 | R/W | is specified to a general purpose output port. | | 5 | P15DR | 0 | R/W | | | 4 | P14DR | 0 | R/W | | | 3 | P13DR | 0 | R/W | | | 2 | P12DR | 0 | R/W | | | 1 | P11DR | 0 | R/W | | | 0 | P10DR | 0 | R/W | | # 9.1.3 Port 1 Register (PORT1) PORT1 shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | P17 | * | R | If this register read is performed while P1DDR bits are | | 6 | P16 | * | R | set to 1, the P1DR values are read. If this register read is performed while P1DDR bits are cleared to 0, the pin | | 5 | P15 | * | R | states are read. | | 4 | P14 | * | R | | | 3 | P13 | * | R | | | 2 | P12 | * | R | | | 1 | P11 | * | R | | | 0 | P10 | * | R | | Note: \* Determined by state of pins P17 to P10. #### 9.1.4 Pin Functions The correspondence between the register specification and the pin functions is shown below. #### P17/PO15/TIOCB2/TCLKD The pin function is switched as shown below according to the combination of the TPU channel 2 setting (by bits MD3 to MD0 in TMDR\_2, bits IOB3 to IOB0 in TIOR\_2, and bits CCLR1 and CCLR0 in TCR\_2), bits TPSC2 to TPSC0 in TCR\_0 and TCR\_5, bit NDER15 in NDERH, and bit P17DDR. | TPU channel 2 setting | Table below (1) | Table below (2) | | | | | | |-----------------------|-----------------|-----------------|------------|-------------|--|--|--| | P17DDR | _ | 0 | 1 | 1 | | | | | NDER15 | _ | _ | 0 | 1 | | | | | Pin function | TIOCB2 output | P17 input | P17 output | PO15 output | | | | | | | TIOCB2 input*1 | | | | | | | | | TCLKD | input*2 | | | | | | TPU channel 2 setting | (2) | (1) | (2) | (2) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------|--------|--------------------------|----------------------|--------| | MD3 to MD0 | B'( | 0000, B'01xx | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | _ | B'xx00 Other than B'xx00 | | B'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'10 | B'10 | | Output function | _ | Output compare output | _ | _ | PWM mode<br>2 output | _ | #### [Legend] x: Don't care Notes: 1. TIOCB2 input when MD3 to MD0 = B'0000 or B'01xx, and IOB3 = 1. TCLKD input when the setting for either TCR\_0 or TCR\_5 is: TPSC2 to TPSC0 = B'111. TCLKD input when channels 2 and 4 are set to phase counting mode. ## • P16/PO14/TIOCA2/IRQ1 The pin function is switched as shown below according to the combination of the TPU channel 2 setting (by bits MD3 to MD0 in TMDR\_2, bits IOA3 to IOA0 in TIOR\_2, and bits CCLR1 and CCLR0 in TCR\_2), bit NDER14 in NDERH, and bit P16DDR. | TPU channel 2 setting | Table below (1) | Table below (2) | | | | | | |-----------------------|-----------------|-----------------|------------|-------------|--|--|--| | P16DDR | _ | 0 | 1 | 1 | | | | | NDER14 | _ | _ | 0 | 1 | | | | | Pin function | TIOCA2 output | P16 input | P16 output | PO14 output | | | | | | | TIOCA2 input*1 | | | | | | | | | IRQ1 input | | | | | | | TPU channel 2 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------|--------|------------------------|-------------------------|------| | MD3 to MD0 | B'( | 0000, B'01xx | B'001x | B'0010 | B'001 | 1 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | B'xx00 | Other than<br>B'xx00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM mode<br>1 output*2 | PWM<br>mode 2<br>output | _ | # [Legend] x: Don't care Notes: 1. TIOCA2 input when MD3 to MD0 = B'0000 or B'01xx, and IOA3 = 1. 2. TIOCB2 output is disabled. #### P15/PO13/TIOCB1/TCLKC The pin function is switched as shown below according to the combination of the TPU channel 1 setting (by bits MD3 to MD0 in TMDR\_1, bits IOB3 to IOB0 in TIOR\_1, and bits CCLR1 and CCLR0 in TCR\_1), bits TPSC2 to TPSC0 in TCR\_0, TCR\_2, TCR\_4, and TCR\_5, bit NDER13 in NDERH, and bit P15DDR. | TPU channel 1 setting | Table below (1) | Table below (2) | | | | | | |-----------------------|-----------------|-----------------|----------------------|---|--|--|--| | P15DDR | _ | 0 | 1 | 1 | | | | | NDER13 | _ | _ | 0 | 1 | | | | | Pin function | TIOCB1 output | P15 input | P15 input P15 output | | | | | | | | TIOCB1 input*1 | | | | | | | | TCLKC input*2 | | | | | | | | TPU channel 1 setting | (2) | (1) | (2) | (2) | (1) | (2) | |-----------------------|--------|-----------------------|--------|--------|--------------------------|------| | MD3 to MD0 | B'( | 0000, B'01xx | B'0010 | B'0011 | | | | IOB3 to IOB0 | B'0000 | B'0001 to B'0011 | _ | B'xx00 | B'xx00 Other than B'xx00 | | | | B'0100 | B'0101 to B'0111 | | | | | | | B'1xxx | | | | | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'10 | B'10 | | Output function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | _ | #### [Legend] x: Don't care Notes: 1. TIOCB1 input when MD3 to MD0 = B'0000 or B'01xx, and IOB3 to IOB0 = B'10xx. 2. TCLKC input when the setting for either TCR\_0 or TCR\_2 is: TPSC2 to TPSC0 = B'110; or when the setting for either TCR\_4 or TCR\_5 is TPSC2 to TPSC0 = B'101. TCLKC input when channels 2 and 4 are set to phase counting mode. # • P14/PO12/TIOCA1/IRQ0 The pin function is switched as shown below according to the combination of the TPU channel 1 setting (by bits MD3 to MD0 in TMDR\_1, bits IOA3 to IOA0 in TIOR\_1, and bits CCLR1 and CCLR0 in TCR\_1), bit NDER12 in NDERH, and bit P14DDR. | TPU channel 1 setting | Table below (1) | Table below (2) | | | | | | |-----------------------|-----------------|-----------------|------------|-------------|--|--|--| | P14DDR | _ | 0 | 1 | 1 | | | | | NDER12 | _ | _ | 0 | 1 | | | | | Pin function | TIOCA1 output | P14 input | P14 output | PO12 output | | | | | | | TIOCA1 input*1 | | | | | | | | | IRQ0 input | | | | | | | TPU channel 1 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------|--------|------------------------|-------------------------|------| | MD3 to MD0 | B'( | 0000, B'01xx | B'001x | B'0010 | B'001 | 1 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | B'xx00 | Other than<br>B'xx00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM mode<br>1 output*2 | PWM<br>mode 2<br>output | _ | # [Legend] x: Don't care Notes: 1. TIOCA1 input when MD3 to MD0 = B'0000 or B'01xx, and IOA3 to IOA0 = B'10xx. 2. TIOCB1 output is disabled. #### P13/PO11/TIOCD0/TCLKB The pin function is switched as shown below according to the combination of the TPU channel 0 setting (by bits MD3 to MD0 in TMDR\_0, bits IOD3 to IOD0 in TIORL\_0, and bits CCLR2 to CCLR0 in TCR0), bits TPSC2 to TPSC0 in TCR\_0 to TCR\_2, bit NDER11 in NDERH, and bit P13DDR. | TPU channel 0 setting | Table below (1) | Table below (2) | | | | | | |-----------------------|-----------------|-----------------|------------|-------------|--|--|--| | P13DDR | _ | 0 | 1 | 1 | | | | | NDER11 | _ | _ | 0 | 1 | | | | | Pin function | TIOCD0 output | P13 input | P13 output | PO11 output | | | | | | | TIOCD0 input*1 | | | | | | | | TCLKB input*2 | | | | | | | | TPU channel 0 setting | (2) | (1) | (2) | (2) | (1) | (2) | |-----------------------|--------|-----------------------|--------|--------------------------|-------------------------|--------| | MD3 to MD0 | | B'0000 | B'0010 | B'0011 | | | | IOD3 to IOD0 | B'0000 | B'0001 to B'0011 | _ | B'xx00 Other than B'xx00 | | B'xx00 | | | B'0100 | B'0101 toB'0111 | | | | | | | B'1xxx | | | | | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'110 | B'110 | | Output function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | | #### [Legend] x: Don't care Notes: 1. TIOCD0 input when MD3 to MD0 = B'0000, and IOD3 to IOD0 = B'10xx. 2. TCLKB input when the setting for TCR\_0 to TCR\_2 is: TPSC2 to TPSC0 = B'101. TCLKB input when channels 1 and 5 are set to phase counting mode. #### P12/PO10/TIOCC0/TCLKA The pin function is switched as shown below according to the combination of the operating mode, the TPU channel 0 setting (by bits MD3 to MD0 in TMDR0, bits IOC3 to IOC0 in TIORL\_0, and bits CCLR2 to CCLR0 in TCR\_0), bits TPSC2 to TPSC0 in TCR\_0 to TCR\_5, bit NDER10 in NDERH, and bit P12DDR. | TPU channel 0 setting | Table below (1) | Table below (2) | | | | | | |-----------------------|-----------------|-----------------|-------------|---|--|--|--| | P12DDR | _ | 0 | 1 | 1 | | | | | NDER10 | _ | _ | 0 | 1 | | | | | Pin function | TIOCC0 output | P12 input | PO10 output | | | | | | | | TIOCC0 input*1 | | | | | | | | TCLKA input*2 | | | | | | | | TPU channel 0 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|-------------------------|--------|------------------------|-------------------------|-------| | MD3 to MD0 | | B'0000 | B'001x | B'0010 | B'001 | 1 | | IOC3 to IOC0 | B'0000<br>B'0100<br>B'1xxx | B'0100 B'0101 to B'0111 | | Other than<br>B'xx00 | Other than B'xx00 | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'101 | B'101 | | Output function | | Output compare output | _ | PWM mode<br>1 output*3 | PWM<br>mode 2<br>output | _ | ### [Legend] #### x: Don't care Notes: 1. TIOCC0 input when MD3 to MD0 = B'0000, and IOC3 to IOC0 = B'10xx. - 2. TCLKA input when the setting for TCR\_0 to TCR\_5 is: TPSC2 to TPSC0 = B'100. TCLKA input when channels 1 and 5 are set to phase counting mode. - 3. TIOCD0 output is disabled. When BFA = 1 or BFB = 1 in TMDR\_0, output is disabled and setting (2) applies. #### P11/PO9/TIOCB0 The pin function is switched as shown below according to the combination of the operating mode, and the TPU channel 0 setting (by bits MD3 to MD0 in TMDR\_0, and bits IOB3 to IOB0 in TIORH\_0), bit NDER9 in NDERH, and bit P11DDR. | TPU channel 0 setting | Table below (1) | Table below (2) | | | | |-----------------------|-----------------|-----------------|------------|------------|--| | P11DDR | _ | 0 | 1 | 1 | | | NDER9 | _ | _ | 0 | 1 | | | Pin function | TIOCB0 output | P11 input | P11 output | PO9 output | | | | | TIOCB0 input* | | | | | TPU channel 0 setting | (2) | (1) | (2) | (2) | (1) | (2) | |-----------------------|----------------------------|-------------------------|--------|--------------------------|-------------------------|--------| | MD3 to MD0 | | B'0000 | B'0010 | B'0011 | | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1xxx | B'0100 B'0101 to B'0111 | | B'xx00 Other than B'xx00 | | B'xx00 | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'010 | B'010 | | Output function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | _ | ### [Legend] x: Don't care Note: \* TIOCB0 input when MD3 to MD0 = B'0000, and IOB3 to IOB0 = B'10xx. #### • P10/PO8/TIOCA0 The pin function is switched as shown below according to the combination of the operating mode, and the TPU channel 0 setting (by bits MD3 to MD0 in TMDR\_0, bits IOA3 to IOA0 in TIORH 0, and bits CCLR2 to CCLR0 in TCR 0), bit NDER8 in NDERH, and bit P10DDR. | TPU channel 0 setting | Table below (1) | Table below (2) | | | | | |-----------------------|-----------------|-----------------|------------|------------|--|--| | P10DDR | _ | 0 | 1 | 1 | | | | NDER8 | _ | _ | 0 | 1 | | | | Pin function | TIOCA0 output | P10 input | P10 output | PO8 output | | | | | | TIOCA0 input*1 | | | | | | TPU channel 0 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|--------------------------------------------------------------|-----------------------|--------|------------------------|-------------------------|-------| | MD3 to MD0 | | B'0000 | B'001x | B'0010 | B'0011 | | | IOA3 to IOA0 | B'0000 B'0001 to B'0011<br>B'0100 B'0101 to B'0111<br>B'1xxx | | B'xx00 | Other than<br>B'xx00 | | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'001 | B'001 | | Output function | _ | Output compare output | _ | PWM mode<br>1 output*2 | PWM<br>mode 2<br>output | _ | ### [Legend] x: Don't care Notes: 1. TIOCA0 input when MD3 to MD0 = B'0000, and IOA3 to IOA0 = B'10xx. 2. TIOCB0 output is disabled. ## 9.2 Port 2 Port 2 is an 8-bit I/O port. Port 2 pins also function as TPU I/O pins. The pin functions of port 2 change with the operating mode. - Port 2 data direction register (P2DDR) - Port 2 data register (P2DR) - Port 2 register (PORT2) ## 9.2.1 Port 2 Data Direction Register (P2DDR) P2DDR is a write-only register, the individual bits of which specify input or output for the pins of port 2. P2DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------| | 7 | P27DDR | 0 | W | Setting a P2DDR bit to 1 makes the corresponding port | | 6 | P26DDR | 0 | W | 2 pin an output pin, while clearing the bit to 0 makes the pin an input pin. | | 5 | P25DDR | 0 | W | pin an input pin. | | 4 | P24DDR | 0 | W | | | 3 | P23DDR | 0 | W | | | 2 | P22DDR | 0 | W | | | 1 | P21DDR | 0 | W | | | 0 | P20DDR | 0 | W | | # 9.2.2 Port 2 Data Register (P2DR) P2DR stores output data for the port 2 pins. | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | P27DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | P26DR | 0 | R/W | is specified to a general purpose output port. | | 5 | P25DR | 0 | R/W | | | 4 | P24DR | 0 | R/W | | | 3 | P23DR | 0 | R/W | | | 2 | P22DR | 0 | R/W | | | 1 | P21DR | 0 | R/W | | | 0 | P20DR | 0 | R/W | | # 9.2.3 Port 2 Register (PORT2) PORT2 shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------| | 7 | P27 | * | R | If this register read is performed while P2DDR bits are | | 6 | P26 | * | R | set to 1, the P2DR values are read. If this port read is performed while P2DDR bits are cleared to 0, the pin | | 5 | P25 | * | R | states are read. | | 4 | P24 | * | R | | | 3 | P23 | * | R | | | 2 | P22 | * | R | | | 1 | P21 | * | R | | | 0 | P20 | * | R | | Note: \* Determined by state of pins P27 to P20. #### 9.2.4 Pin Functions The correspondence between the register specification and the pin functions is shown below. #### P27/TIOCB5 The pin function is switched as shown below according to the combination of the TPU channel 5 setting (by bits MD3 to MD0 in TMDR\_5, bits IOB3 to IOB0 in TIOR\_5, and bits CCLR1 and CCLR0 in TCR\_5), bits TPSC2 to TPSC0 in TCR\_0 and TCR\_5, and bit P17DDR. | TPU channel 5 setting | Table below (1) | Table below (2) | | | |-----------------------|-----------------|-----------------|------------|--| | P27DDR | _ | 0 | 1 | | | Pin function | TIOCB5 output | P27 input | P27 output | | | | | TIOCB5 input* | | | | TPU channel 5 setting | (2) | (1) | (2) | (2) | (1) | (2) | | |-----------------------|----------------------------|--------------------------------------|--------|--------|----------------------|------|--| | MD3 to MD0 | B'( | 0000, B'01xx | B'0010 | | B'0011 | | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | _ | B'xx00 | Other than B'xx00 | | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'10 | B'10 | | | Output function | _ | Output compare output | _ | _ | PWM mode<br>2 output | _ | | #### [Legend] x: Don't care Note: \* TIOCB5 input if MD3 to MD0 = B'0000 or B'01xx, and IOB = 1. ### • P26/TIOCA5 The pin function is switched as shown below according to the combination of the TPU channel 5 setting (by bits MD3 to MD0 in TMDR\_5, bits IOA3 to IOA0 in TIOR\_5, and bits CCLR1 and CCLR0 in TCR\_5), and bit P26DDR. | TPU channel 5 setting | Table below (1) | Table below (2) | | | |-----------------------|-----------------|-----------------|------------|--| | P26DDR | _ | 0 | 1 | | | Pin function | TIOCA5 output | P26 input | P26 output | | | | | TIOCA5 input | | | | TPU channel 5 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------|--------|-----------------------|-------------------------|--------| | MD3 to MD0 | B'( | 0000, B'01xx | B'001x | B'0010 | B'001 | 1 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | B'xx00 | Other than<br>B'xx00 | Other than | B'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM mode<br>1 output* | PWM<br>mode 2<br>output | _ | ## [Legend] x: Don't care Note: \* TIOCB5 output prohibited. ### • P25/TIOCB4 The pin function is switched as shown below according to the combination of the TPU channel 4 setting (by bits MD3 to MD0 in TMDR\_4, bits IOB3 to IOB0 in TIOR\_4, and bits CCLR1 and CCLR0 in TCR\_4) and bit P25DDR. | TPU channel 4 setting | Table below (1) | Table below (2) | | | |-----------------------|-----------------|-----------------|------------|--| | P25DDR | _ | 0 | 1 | | | Pin function | TIOCB4 output | P25 input | P25 output | | | | | TIOCB4 input | | | | TPU channel 4 setting | (2) | (1) | (2) | (2) | (1) | (2) | |-----------------------|--------|-----------------------|--------|--------|-------------------------|--------| | MD3 to MD0 | B'( | 0000, B'01xx | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000 | B'0001 to B'0011 | _ | B'xx00 | Other than | B'xx00 | | | B'0100 | B'0101 to B'0111 | | | | | | | B'1xxx | | | | | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'10 | B'10 | | Output function | _ | Output compare output | _ | | PWM<br>mode 2<br>output | | [Legend] x: Don't care ### • P24/TIOCA4 The pin function is switched as shown below according to the combination of the TPU channel 4 setting (by bits MD3 to MD0 in TMDR\_4, bits IOA3 to IOA0 in TIOR\_4, and bits CCLR1 and CCLR0 in TCR\_4), and bit P24DDR. | TPU channel 4 setting | Table below (1) | Table below (2) | | | |-----------------------|-----------------|-----------------|------------|--| | P24DDR | _ | 0 | 1 | | | Pin function | TIOCA4 output | P24 input | P24 output | | | | | TIOCA4 input | | | | TPU channel 4 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------|--------|-----------------------|-------------------------|--------| | MD3 to MD0 | B'( | 0000, B'01xx | B'001x | B'0010 | B'001 | 1 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | B'xx00 | Other than<br>B'xx00 | Other than | B'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM mode<br>1 output* | PWM<br>mode 2<br>output | _ | ### [Legend] x: Don't care Note: \* TIOCB4 output prohibited. ### • P23/TIOCD3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting (by bits MD3 to MD0 in TMDR\_3, bits IOD3 to IOD0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3) and bit P23DDR. | TPU channel 3 setting | Table below (1) | Table below (2) | | | |-----------------------|-----------------|-----------------|------------|--| | P23DDR | _ | 0 | 1 | | | Pin function | TIOCD3 output | P23 input | P23 output | | | | | TIOCD3 input | | | | TPU channel 3 setting | (2) | (1) | (2) | (2) | (1) | (2) | |-----------------------|--------|-----------------------|--------|--------|-------------------------|--------| | MD3 to MD0 | | B'0000 | B'0010 | | B'0011 | | | IOD3 to IOD0 | B'0000 | B'0001 to B'0011 | _ | B'xx00 | Other than | B'xx00 | | | B'0100 | B'0101 to B'0111 | | | | | | | B'1xxx | | | | | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'110 | B'110 | | Output function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | | [Legend] x: Don't care ### • P22/TIOCC3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting (by bits MD3 to MD0 in TMDR\_3, bits IOC3 to IOC0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3) and bit P22DDR. | TPU channel 3 setting | Table below (1) | Table below (2) | | | |-----------------------|-----------------|-----------------|------------|--| | P22DDR | _ | 0 | 1 | | | Pin function | TIOCC3 output | P22 input | P22 output | | | | | TIOCC3 input | | | | TPU channel 3 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------|--------|-----------------------|-------------------------|--------| | MD3 to MD0 | B'( | 0000, B'01xx | B'001x | B'0010 | B'001 | 1 | | IOC3 to IOC0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | B'xx00 | Other than<br>B'xx00 | Other than | B'xx00 | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'101 | B'101 | | Output function | _ | Output compare output | _ | PWM mode<br>1 output* | PWM<br>mode 2<br>output | _ | ### [Legend] x: Don't care Note: \* TIOCD3 output prohibited. ### • P21/TIOCB3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting (by bits MD3 to MD0 in TMDR\_3, bits IOB3 to IOB0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3) and bit P21DDR. | TPU channel 3 setting | Table below (1) | Table below (2) | | | |-----------------------|-----------------|-----------------|------------|--| | P21DDR | _ | 0 | 1 | | | Pin function | TIOCB3 output | P21 input | P21 output | | | | | TIOCB3 input | | | | TPU channel 3 setting | (2) | (1) | (2) | (2) | (1) | (2) | | |-----------------------|--------|-----------------------|--------|--------|-------------------------|-------|--| | MD3 to MD0 | | B'0000 | B'0010 | | B'0011 | | | | IOB3 to IOB0 | B'0000 | B'0001 to B'0011 | _ | B'xx00 | Other than B'xx00 | | | | | B'0100 | B'0101 to B'0111 | | | | | | | | B'1xxx | | | | | | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'010 | B'010 | | | Output function | _ | Output compare output | _ | _ | PWM<br>mode 2<br>output | | | [Legend] x: Don't care ### • P20/TIOCA3 The pin function is switched as shown below according to the combination of the TPU channel 3 setting (by bits MD3 to MD0 in TMDR\_3, bits IOA3 to IOA0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3) and bit P20DDR. | TPU channel 3 setting | Table below (1) | Table below (2) | | | | |-----------------------|-----------------|-----------------|------------|--|--| | P20DDR | _ | 0 | 1 | | | | Pin function | TIOCA3 output | P20 input | P20 output | | | | | | TIOCA3 input | | | | | TPU channel 3 setting | (2) | (1) | (2) | (1) | (1) | (2) | |-----------------------|----------------------------|--------------------------------------|--------|-----------------------|-------------------------|-------| | MD3 to MD0 | | B'0000 | B'001x | B'0010 | B'001 | 1 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | B'xx00 | Other than<br>B'xx00 | Other than B'xx00 | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'001 | B'001 | | Output function | _ | Output compare output | _ | PWM mode<br>1 output* | PWM<br>mode 2<br>output | _ | ### [Legend] x: Don't care Note: \* TIOCB3 output prohibited. ## 9.3 Port 3 Port 3 is an 8-bit I/O port. Port 3 pins also function as SCI I/O pins and external interrupt input pins. All of the port 3 pin functions have the same operating mode. - Port 3 data direction register (P3DDR) - Port 3 data register (P3DR) - Port 3 register (PORT3) - Port 3 open-drain control register (PORT3) ## 9.3.1 Port 3 Data Direction Register (P3DDR) P3DDR is a write-only register, the individual bits of which specify input or output for the pins of port 3. P3DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------| | 7 | P37DDR | 0 | W | Setting a P3DDR bit to 1 makes the corresponding port | | 6 | P36DDR | 0 | W | 3 pin an output pin, while clearing the bit to 0 makes the | | 5 | P35DDR | 0 | W | pin an input pin. | | 4 | P34DDR | 0 | W | | | 3 | P33DDR | 0 | W | | | 2 | P32DDR | 0 | W | | | 1 | P31DDR | 0 | W | | | 0 | P30DDR | 0 | W | | # 9.3.2 Port 3 Data Register (P3DR) P3DR stores output data for the port 3 pins. | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | P37DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | P36DR | 0 | R/W | is specified to a general purpose output port. | | 5 | P35DR | 0 | R/W | | | 4 | P34DR | 0 | R/W | | | 3 | P33DR | 0 | R/W | | | 2 | P32DR | 0 | R/W | | | 1 | P31DR | 0 | R/W | | | 0 | P30DR | 0 | R/W | | # 9.3.3 Port 3 Register (PORT3) PORT3 shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | P37 | * | R | If this register read is performed while P3DDR bits are | | 6 | P36 | * | R | set to 1, the P3DR values are read. If this register read is performed while P3DDR bits are cleared to 0, the pin | | 5 | P35 | * | R | states are read. | | 4 | P34 | * | R | | | 3 | P33 | * | R | | | 2 | P32 | * | R | | | 1 | P31 | * | R | | | 0 | P30 | * | R | | Note: \* Determined by state of pins P37 to P30. ## 9.3.4 Port 3 Open-Drain Control Register (P3ODR) P3ODR controls output of port 3. | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | P37ODR | 0 | R | By setting P3ODR to 1, the port 3 pins become an | | 6 | P36ODR | 0 | R | NMOS open drain output, and when cleared to 0 they become CMOS output. | | 5 | P35ODR | 0 | R | become GWO3 output. | | 4 | P34ODR | 0 | R | | | 3 | P33ODR | 0 | R | | | 2 | P32ODR | 0 | R | | | 1 | P31ODR | 0 | R | | | 0 | P30ODR | 0 | R | | ### 9.3.5 Pin Functions The correspondence between the register specification and the pin functions is shown below. #### P37/TxD4 The pin function is switched as shown below according to the combination of the TE bit in SCR of SCI 4 and P37DDR bit. | TE | ( | 1 | | |--------------|---------------|-----------------|-----------------| | P37DDR | 0 | 1 | _ | | Pin function | P37 input pin | P37 output pin* | TxD4 output pin | Note: \* When P370DR = 1, it becomes NMOS open drain output. ## P36/RxD4 The pin function is switched as shown below according to the combination of the RE bit in SCR of SCI4 and P36DDR bit. | RE | ( | ) | 1 | |--------------|---------------|-----------------|----------------| | P36DDR | 0 | 1 | _ | | Pin function | P36 input pin | P36 output pin* | RxD4 input pin | Note: \* When P36ODR = 1, it becomes NMOS open drain output. ## • P35/SCK1/SCK4/IRQ5 The pin function is switched as shown below according to the combination of the C/A bit in SMR of SCI\_1 or SCI\_4, the CKE0 and CKE1 bits in SCR, and the P35DDR bit. Do not set simultaneously SCK1 and SCK4 to output. | CKE1 | | 0 | | | | | | |--------------|------------------|-------------------|--------------------------|--------------------------|------------------------|--|--| | C/A | | 0 1 | | | | | | | CKE0 | ( | ) | 1 | _ | _ | | | | P35DDR | 0 | 1 | _ | _ | _ | | | | Pin function | P35<br>input pin | P35<br>output pin | SCK1/SCK4<br>output pin* | SCK1/SCK4<br>output pin* | SCK1/SCK4<br>input pin | | | | | ĪRQ5 input | | | | | | | Note: \* When P35ODR = 1, it becomes NMOS open drain output. #### P34/RxD1 The pin function is switched as shown below according to the combination of the RE bit in SCR of SCI\_1 and P34DDR bit. | RE | ( | 1 | | |--------------|---------------|-----------------|----------------| | P34DDR | 0 1 | | _ | | Pin function | P34 input pin | P34 output pin* | RxD1 input pin | Note: \* When P34ODR = 1, it becomes NMOS open drain output. #### P33/TxD1 The pin function is switched as shown below according to the combination of the TE bit in SCR of SCI 1 and P33DDR bit. | TE | ( | 1 | | |--------------|---------------|-----------------|-----------------| | P33DDR | 0 | _ | | | Pin function | P33 input pin | P33 output pin* | TxD1 output pin | Note: \* When P33ODR = 1, it becomes NMOS open drain output. ## P32/SCK0/IRQ4 The pin function is switched as shown below according to the combination of the $C/\overline{A}$ bit in SMR of SCI\_0, the CKE0 and CKE1 bits in SCR, and the P32DDR bit. | CKE1 | | 1 | | | | | | |--------------|------------------|-------------------|------------------|---------------------|----------------|--|--| | C/A | | 0 1 | | | | | | | CKE0 | ( | ) | 1 | _ | _ | | | | P32DDR | 0 1 | | _ | _ | _ | | | | Pin function | P32<br>input pin | P32<br>output pin | SCK0 output pin* | SCK0 output<br>pin* | SCK0 input pin | | | | | | | IRQ4 input | | | | | Note: \* When P32ODR = 1, it becomes NMOS open drain output. #### P31/RxD0 The pin function is switched as shown below according to the combination of the RE bit in SCR of SCI\_0 and P31DDR bit. | RE | ( | 1 | | |--------------|---------------|-----------------|----------------| | P31DDR | 0 | 1 | _ | | Pin function | P31 input pin | P31 output pin* | RxD0 input pin | Note: \* When P31ODR = 1, it becomes NMOS open drain output. #### P30/TxD0 The pin function is switched as shown below according to the combination of the TE bit in SCR of SCI\_0 and P30DDR bit. | TE | ( | 1 | | |--------------|---------------|-----------------|-----------------| | P30DDR | 0 | 1 | _ | | Pin function | P30 input pin | P30 output pin* | TxD0 output pin | Note: \* When P30ODR = 1, it becomes NMOS open drain output. ## 9.4 Port 4 Port 4 is an 8-bit input-only port. Port 4 pins also function as A/D converter analog input pins. Port 4 pin functions are the same in all operating modes. • Port 4 Register (PORT4) ## 9.4.1 Port 4 Register (PORT4) PORT4 is a read-only register that shows the pin states. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------| | 7 | P47 | * | R | The pin states are always read when PORT4 read is | | 6 | P46 | * | R | performed. | | 5 | P45 | * | R | | | 4 | P44 | * | R | | | 3 | P43 | * | R | | | 2 | P42 | * | R | | | 1 | P41 | * | R | | | 0 | P40 | * | R | | Note: \* Determined by state of pins P47 to P40. ### 9.4.2 Pin Functions Port 4 also functions as A/D converter analog input pins. ### 9.5 Port 5 Port 5 is a 3-bit I/O port. Port 5 pins also function as SCI I/O pins. The pin functions of port 5 are the same in all operating modes. - Port 5 data direction register (P5DDR) - Port 5 data register (P5DR) - Port 5 register (PORT5) ## 9.5.1 Port 5 Data Direction Register (P5DDR) P5DDR is a register, the individual bits of which specify input or output for the pins in port 5. P5DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------| | 7 to 3 | _ | Undefined | _ | Reserved | | 2 | P52DDR | 0 | W | Setting a P5DDR bit to 1 makes the corresponding port | | 1 | P51DDR | 0 | W | 5 pin an output pin, while clearing the bit to 0 makes the pin an input pin. | | 0 | P50DDR | 0 | W | pin an input pin. | # 9.5.2 Port 5 Data Register (P5DR) P5DR stores output data for the port 5 pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------| | 7 to 3 | _ | Undefined | _ | Reserved | | 2 | P52DR | 0 | R/W | An output data for a pin is stored when the pin function | | 1 | P51DR | 0 | R/W | is specified to a general purpose output port. | | 0 | P50DR | 0 | R/W | | ## 9.5.3 Port 5 Register (PORT5) PORT5 shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 to 3 | _ | Undefined | _ | Reserved | | 2 | P52 | * | R | If this register read is performed while P5DDR bits are | | 1 | P51 | * | R | set to 1, the P5DR values are read. If this register read is performed while P5DDR bits are cleared to 0, the pin | | 0 | P50 | * | R | states are read. | Note: \* Determined by state of pins P52 to P50. ## 9.5.4 Pin Functions The correspondence between the register specification and the pin functions is shown below. ### P52/SCK2 The pin function is switched as shown below according to a combination of the $C/\overline{A}$ bit in SMR, bits CKE0 and CKE1 in SCR of SCI\_2, and the P52DDR bit. | CKE1 | | 1 | | | | |--------------|------------------------------|---|-----------------|-----------------|----------------| | C/A | | 0 | | 1 | _ | | СКО | ( | ) | 1 | _ | _ | | P52DDR | 0 1 | | _ | _ | _ | | Pin function | P52 input pin P52 output pin | | SCK2 output pin | SCK2 output pin | SCK2 input pin | ### P51/RxD2 The pin function is switched as shown below according to a combination of the RE bit in SCR of SCI\_2 and the P51DDR bit. | RE | ( | ) | 1 | |--------------|---------------|----------------|----------------| | P51DDR | 0 | 1 | _ | | Pin function | P51 input pin | P51 output pin | RxD2 input pin | ### P50/TxD2 The pin function is switched as shown below according to a combination of the TE bit in SCR of SCI\_2 and the P50DDR bit. | TE | ( | 0 | 1 | |--------------|---------------|----------------|-----------------| | P50DDR | 0 | 1 | _ | | Pin function | P50 input pin | P50 output pin | TxD2 output pin | ## 9.6 Port 9 Port 9 is an 8-bit input-only port. Port 9 pins also function as A/D converter analog input pins. Port 9 pin functions are the same in all operating modes. • Port 9 Register (PORT9) ### 9.6.1 Port 9 Register (PORT9) PORT9 is a read-only register that shows the pin states. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------| | 7 | P97 | * | R | The pin states are always read when PORT9 read is | | 6 | P96 | * | R | performed. | | 5 | P95 | * | R | | | 4 | P94 | * | R | | | 3 | P93 | * | R | | | 2 | P92 | * | R | | | 1 | P91 | * | R | | | 0 | P90 | * | R | | Note: \* Determined by state of pins P97 to P90. ### 9.6.2 Pin Functions Port 9 also functions as A/D converter analog input pins. ### **9.7** Port A Port A is an 8-bit I/O port. Port A also functions as address bus output pins. The pin functions change according to the operating mode. Port A has a built-in MOS input pull-up function that can be controlled by software. - Port A data direction register (PADDR) - Port A data register (PADR) - Port A register (PORTA) - Port A pull-up MOS control register (PAPCR) - Port A open-drain control register (PAODR) ## 9.7.1 Port A Data Direction Register (PADDR) PADDR is a register, the individual bits of which specify input or output for the pins of port A. PADDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PA7DDR | 0 | W | Mode 7: | | 6 | PA6DDR | 0 | W | Setting a PADDR bit to 1 makes the corresponding port | | 5 | PA5DDR | 0 | W | A pin an output port, and clearing a bit to 0 makes the | | 4 | PA4DDR | 0 | W | corresponding pin an input port. W Modes 4 to 6: | | 3 | PA3DDR | 0 | W | | | 2 | PA2DDR | 0 | W | The port A pins function as address outputs as specified by the setting of bits AE3 to AE0 of PFCR, | | 1 | PA1DDR | 0 | W | regardless of the values of bits PA7DDR to PA0DDR. | | 0 | PA0DDR | 0 | W | Also, when the pins are not used as address outputs, setting a PADDR bit to 1 makes the corresponding port A pin an output port, and clearing a bit to 0 makes the corresponding pin an input port. | # 9.7.2 Port A Data Register (PADR) PADR stores output data for the port A pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------| | 7 | PA7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PA6DR | 0 | R/W | is specified to a general purpose output port. | | 5 | PA5DR | 0 | R/W | | | 4 | PA4DR | 0 | R/W | | | 3 | PA3DR | 0 | R/W | | | 2 | PA2DR | 0 | R/W | | | 1 | PA1DR | 0 | R/W | | | 0 | PA0DR | 0 | R/W | | # 9.7.3 Port A Register (PORTA) PORTA shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------| | 7 | PA7 | * | R | If this register read is performed while PADDR bits are | | 6 | PA6 | * | R | set to 1, the PADR values are read. If this register read | | 5 | PA5 | * | R | is performed while PADDR bits are cleared to 0, the pin states are read. | | 4 | PA4 | * | R | | | 3 | PA3 | * | R | | | 2 | PA2 | * | R | | | 1 | PA1 | * | R | | | 0 | PA0 | * | R | | Note: \* Determined by state of pins PA7 to PA0. # 9.7.4 Port A Pull-Up MOS Control Register (PAPCR) PAPCR controls the MOS input pull-up function incorporated into port A on an individual bit basis. | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PA7PCR | 0 | R/W | In modes 4 to 6, if a pin is in the input state in | | 6 | PA6PCR | 0 | R/W | accordance with the settings in PFCR and in DDR, setting the corresponding PAPCR bit to 1 turns on the | | 5 | PA5PCR | 0 | R/W | MOS input pull-up for that pin. | | 4 | PA4PCR | 0 | R/W | In mode 7, if a pin is in the input state in accordance | | 3 | PA3PCR | 0 | R/W | with the setting in DDR, setting the corresponding | | 2 | PA2PCR | 0 | R/W | PAPCR bit to 1 turns on the MOS input pull-up for that pin. | | 1 | PA1PCR | 0 | R/W | piii. | | 0 | PA0PCR | 0 | R/W | | ## 9.7.5 Port A Open-Drain Control Register (PAODR) PAODR controls output of port A. | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PA7ODR | 0 | R/W | When pins are not address outputs in accordance with | | 6 | PA6ODR | 0 | R/W | the setting of bits AE3 to AE0 in PFCR, setting a | | 5 | PA5ODR | 0 | R/W | PAODR bit makes the corresponding port A pin an NMOS open-drain output, while clearing the bit to 0 | | 4 | PA4ODR | 0 | R/W | makes the pin a CMOS output. | | 3 | PA3ODR | 0 | R/W | | | 2 | PA2ODR | 0 | R/W | | | 1 | PA10DR | 0 | R/W | | | 0 | PA0ODR | 0 | R/W | | #### 9.7.6 Pin Functions The correspondence between the register specification and the pin functions is shown below. #### PA7/A23 to PA0/A16 The pin function is switched as shown below according to the combinations of the operating mode, bits AE3 to AE0 in PFCR, and bits PA7DDR to PA0DDR in PADDR. | Operating mode | | Modes 4 to 6 | | | Mode 7 | |--------------------------|------------------------------|---------------------|----------------------|------------------|-------------------| | Setting of<br>AE3 to AE0 | Address<br>output<br>enabled | Address out | put disabled | _ | | | PAnDDR | _ | 0 | 1 | 0 | 1 | | Pin function | A23 to A16<br>output | PA7 to PA0<br>input | PA7 to PA0<br>output | PA7 to PA0 input | PA7 to PA0 output | (n = 7 to 0) ### 9.7.7 MOS Input Pull-Up Function Port A has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be specified as on or off on an individual bit basis. Table 9.2 shows the MOS input pull-up states. Table 9.2 MOS Input Pull-Up States (Port A) | Pin States | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------------------|-------|--------------------------|--------------------------|------------------------| | Address output | OFF | OFF | OFF | OFF | | Other than above | _ | | ON/OFF | ON/OFF | [Legend] OFF: MOS input pull-up is always off. ON/OFF: On when PADDR = 0 and PAODR = 1; otherwise off. ### 9.8 Port B Port B is an 8-bit I/O port. Port B also functions as address bus output pins. The pin functions are determined by the operating mode. Port B has a built-in MOS input pull-up function that can be controlled by software. - Port B data direction register (PBDDR) - Port B data register (PBDR) - Port B register (PORTB) - Port B pull-up MOS control register (PBPCR) - Port B open-drain control register (PBODR) ## 9.8.1 Port B Data Direction Register (PBDDR) PBDDR is a write-only register, the individual bits of which specify input or output for the pins of port B. PBDDR cannot be read; if it is, an undefined value will be read. | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PB7DDR | 0 | W | Setting a PBDDR bit to 1 makes the corresponding | | 6 | PB6DDR | 0 | W | port B pin an output pin, while clearing the bit to 0 | | 5 | PB5DDR | 0 | W | makes the pin an input pin. | | 4 | PB4DDR | 0 | W | | | 3 | PB3DDR | 0 | W | | | 2 | PB2DDR | 0 | W | | | 1 | PB1DDR | 0 | W | | | 0 | PB0DDR | 0 | W | | # 9.8.2 Port B Data Register (PBDR) PBDR stores output data for the port B pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|----------------------------------------------------|---------------------------------------------------------| | 7 | PB7DR | 0 | R/W | An output data for a pin is stored when the pin | | 6 | PB6DR | 0 | R/W function is specified to a general purpose out | function is specified to a general purpose output port. | | 5 | PB5DR | 0 | R/W | | | 4 | PB4DR | 0 | R/W | | | 3 | PB3DR | 0 | R/W | | | 2 | PB2DR | 0 | R/W | | | 1 | PB1DR | 0 | R/W | | | 0 | PB0DR | 0 | R/W | | # 9.8.3 Port B Register (PORTB) PORTB shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | PB7 | * | R | If this register read is performed while PBDDR bits are | | 6 | PB6 | * | R | set to 1, the PBDR values are read. If this register read is performed while PBDDR bits are cleared to 0, the pin | | 5 | PB5 | * | R | states are read. | | 4 | PB4 | * | R | | | 3 | PB3 | * | R | | | 2 | PB2 | * | R | | | 1 | PB1 | * | R | | | 0 | PB0 | * | R | | Note: \* Determined by state of pins PB7 to PB0. # 9.8.4 Port B Pull-Up MOS Control Register (PBPCR) PBPCR controls the MOS input pull-up function incorporated into port B on an individual bit basis. | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PB7PCR | 0 | R/W | In modes 4 to 6, if a pin is in the input state in | | 6 | PB6PCR | 0 | R/W | accordance with the settings in PFCR and in DDR, setting the corresponding PBPCR bit to 1 turns on the | | 5 | PB5PCR | 0 | R/W | MOS input pull-up for that pin. | | 4 | PB4PCR | 0 | R/W | In mode 7, if a pin is in the input state in accordance | | 3 | PB3PCR | 0 | R/W | with the setting in DDR, setting the corresponding | | 2 | PB2PCR | 0 | R/W | PBPCR bit to 1 turns on the MOS input pull-up for that pin. | | 1 | PB1PCR | 0 | R/W | Pii.i | | 0 | PB0PCR | 0 | R/W | | ## 9.8.5 Port B Open-Drain Control Register (PBODR) PBODR controls output of port B. | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PB7ODR | 0 | R/W | When pins are not address outputs in accordance with | | 6 | PB6ODR | 0 | R/W | the setting of bits AE3 to AE0 in PFCR, setting a | | 5 | PB5ODR | 0 | R/W | PBODR bit to 1 makes the corresponding port A pin an NMOS open-drain output, while clearing the bit to 0 | | 4 | PB4ODR | 0 | R/W | makes the pin a CMOS output. | | 3 | PB3ODR | 0 | R/W | | | 2 | PB2ODR | 0 | R/W | | | 1 | PB1ODR | 0 | R/W | | | 0 | PB0ODR | 0 | R/W | | ### 9.8.6 Pin Functions The correspondence between the register specification and the pin functions is shown below. ### PB/A15 to PB0/A8 The pin function is switched as shown below according to the combination of the operating mode, the AE3 to AE0 bits in PFCR, and the PBnDDR bit in PBDDR. | Operating mode | | Modes 4 to 6 | | | Mode 7 | |--------------------------|------------------------------|------------------------------------|--------------|------------------|-------------------| | Setting of<br>AE3 to AE0 | Address<br>output<br>enabled | Address out | put disabled | | _ | | PBnDDR | _ | 0 | 1 | 0 | 1 | | Pin function | A15 to A8<br>output | PB7 to PB0 PB7 to PB0 input output | | PB7 to PB0 input | PB7 to PB0 output | (n = 7 to 0) ### 9.8.7 MOS Input Pull-Up Function Port B has a built-in MOS input pull-up function that can be controlled by software. Table 9.3 shows the MOS input pull-up states. Table 9.3 MOS Input Pull-Up States (Port B) | Pin States | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------------------|----------|--------------------------|--------------------------|------------------------| | Address output | OFF | OFF | OFF | OFF | | Other than above | <u> </u> | | ON/OFF | ON/OFF | [Legend] OFF: MOS input pull-up is always off. ON/OFF: On when PBDDR = 0 and PBPCR = 1; otherwise off. ### **9.9** Port C Port C is an 8-bit I/O port. Port C also functions as address bus output pins. The pin functions are determined by the operating mode. Port C has a built-in MOS input pull-up function that can be controlled by software. - Port C data direction register (PCDDR) - Port C data register (PCDR) - Port C register (PORTC) - Port C pull-up MOS control register (PCPCR) - Port C open-drain control register (PCODR) ## 9.9.1 Port C Data Direction Register (PCDDR) PCDDR is a write-only register, the individual bits of which specify input or output for the pins of port C. PCDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------| | 7 | PC7DDR | 0 | W | Setting a PCDDR bit to 1 makes the corresponding port | | 6 | PC6DDR | 0 | W | C pin an output pin, while clearing the bit to 0 makes the pin an input pin. | | 5 | PC5DDR | 0 | W | the pin an input pin. | | 4 | PC4DDR | 0 | W | | | 3 | PC3DDR | 0 | W | | | 2 | PC2DDR | 0 | W | | | 1 | PC1DDR | 0 | W | | | 0 | PC0DDR | 0 | W | | # 9.9.2 Port C Data Register (PCDR) PCDR stores output data for the port C pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------| | 7 | PC7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PC6DR | 0 | R/W | is specified to a general purpose output port. | | 5 | PC5DR | 0 | R/W | | | 4 | PC4DR | 0 | R/W | | | 3 | PC3DR | 0 | R/W | | | 2 | PC2DR | 0 | R/W | | | 1 | PC1DR | 0 | R/W | | | 0 | PC0DR | 0 | R/W | | # 9.9.3 Port C Register (PORTC) PORTC shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | PC7 | * | R | If this register read is performed while PCDDR bits are | | 6 | PC6 | * | R | set to 1, the PCDR values are read. If this register read is performed while PCDDR bits are cleared to 0, the pin | | 5 | PC5 | * | R | states are read. | | 4 | PC4 | * | R | | | 3 | PC3 | * | R | | | 2 | PC2 | * | R | | | 1 | PC1 | * | R | | | 0 | PC0 | * | R | | Note: \* Determined by state of pins PC7 to PC0. # 9.9.4 Port C Pull-Up MOS Control Register (PCPCR) PCPCR controls the MOS input pull-up function incorporated into port C on an individual bit basis. | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PC7PCR | 0 | R/W | In modes 4 to 6, if a pin is in the input state in | | 6 | PC6PCR | 0 | R/W | accordance with the settings in PFCR and in DDR, setting the corresponding PCPCR bit to 1 turns on the | | 5 | PC5PCR | 0 | R/W | MOS input pull-up for that pin. | | 4 | PC4PCR | 0 | R/W | In mode 7, if a pin is in the input state in accordance | | 3 | PC3PCR | 0 | R/W | with the settings in DDR, setting the corresponding | | 2 | PC2PCR | 0 | R/W | PCPCR bit to 1 turns on the MOS input pull-up for that pin. | | 1 | PC1PCR | 0 | R/W | Part. | | 0 | PC0PCR | 0 | R/W | | ## 9.9.5 Port C Open-Drain Control Register (PCODR) PCODR controls output of port C. | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PC7ODR | 0 | R/W | If PCODR is set to 1 by setting AE3 to AE0 in PFCR in | | 6 | PC6ODR | 0 | R/W | mode other than address output mode, port C pins | | 5 | PC5ODR | 0 | R/W | function as NMOS open drain outputs and when the setting is cleared to 0, the pins function as CMOS | | 4 | PC4ODR | 0 | R/W | outputs. | | 3 | PC3ODR | 0 | R/W | | | 2 | PC2ODR | 0 | R/W | | | 1 | PC10DR | 0 | R/W | | | 0 | PC00DR | 0 | R/W | | ### 9.9.6 Pin Functions The correspondence between the register specification and the pin functions is shown below. #### PC7/A7 to PC0/A0 | Operating mode | Modes 4, 5 | Mod | de 6 | Mod | de 7 | |----------------|-----------------|---------------------|-----------------|---------------------|----------------------| | PCnDDR | _ | 0 | 1 | 0 | 1 | | Pin function | A7 to A0 output | PC7 to PC0<br>input | A7 to A0 output | PC7 to PC0<br>input | PC7 to PC0<br>output | Note: Modes 4 and 5 are expanded mode with on-chip ROM disabled. ## 9.9.7 MOS Input Pull-Up Function Port C has a built-in MOS input pull-up function that can be controlled by software. Table 9.4 shows the MOS input pull-up states. **Table 9.4** MOS Input Pull-Up States (Port C) | Pin States | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------------------|-------------|--------------------------|--------------------------|------------------------| | Address output | OFF | OFF | OFF | OFF | | Other than above | <del></del> | | ON/OFF | ON/OFF | [Legend] OFF: MOS input pull-up is always off. ON/OFF: On when PCDDR = 0 and PCPCR = 1; otherwise off. ### 9.10 Port D Port D is an 8-bit I/O port. Port D has a data bus I/O function, and the pin functions change according to the operating mode. Port D has a built-in MOS input pull-up function that can be controlled by software. - Port D data direction register (PDDDR) - Port D data register (PDDR) - Port D register (PORTD) - Port D pull-up MOS control register (PDPCR) ## 9.10.1 Port D Data Direction Register (PDDDR) PDDDR is a write-only register, the individual bits of which specify input or output for the pins of port D. PDDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------| | 7 | PD7DDR | 0 | W | Setting a PDDDR bit to 1 makes the corresponding port | | 6 | PD6DDR | 0 | W | D pin an output pin, while clearing the bit to 0 makes | | 5 | PD5DDR | 0 | W | the pin an input pin. | | 4 | PD4DDR | 0 | W | | | 3 | PD3DDR | 0 | W | | | 2 | PD2DDR | 0 | W | | | 1 | PD1DDR | 0 | W | | | 0 | PD0DDR | 0 | W | | # 9.10.2 Port D Data Register (PDDR) PDDR stores output data for the port D pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------| | 7 | PD7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PD6DR | 0 | R/W | is specified to a general purpose output port. | | 5 | PD5DR | 0 | R/W | | | 4 | PD4DR | 0 | R/W | | | 3 | PD3DR | 0 | R/W | | | 2 | PD2DR | 0 | R/W | | | 1 | PD1DR | 0 | R/W | | | 0 | PD0DR | 0 | R/W | | # 9.10.3 Port D Register (PORTD) PORTD shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | PD7 | * | R | If this register read is performed while PDDDR bits are | | 6 | PD6 | * | R | set to 1, the PDDR values are read. If this register read is performed while PDDDR bits are cleared to 0, the pin | | 5 | PD5 | * | R | states are read. | | 4 | PD4 | * | R | | | 3 | PD3 | * | R | | | 2 | PD2 | * | R | | | 1 | PD1 | * | R | | | 0 | PD0 | * | R | | Note: \* Determined by state of pins PD7 to PD0. # 9.10.4 Port D Pull-Up MOS Control Register (PDPCR) PDPCR controls the MOS input pull-up function incorporated into port D on an individual bit basis. | D: | Dit Name | Initial | DAM | Paramirata n | |-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PD7PCR | 0 | R/W | In mode 7, if a pin is in the input state in accordance | | 6 | PD6PCR | 0 | R/W | with the setting in PDDDR, setting the corresponding PDPCR bit to 1 turns on the MOS input pull-up for that | | 5 | PD5PCR | 0 | R/W | pin. | | 4 | PD4PCR | 0 | R/W | | | 3 | PD3PCR | 0 | R/W | | | 2 | PD2PCR | 0 | R/W | | | 1 | PD1PCR | 0 | R/W | | | 0 | PD0PCR | 0 | R/W | | ### 9.10.5 Pin Functions The correspondence between the register specification and the pin functions is shown below. | Operating mode | Modes 4 to 6 | Mode 7 | | | |----------------|---------------|------------------|-------------------|--| | PDnDDR | _ | 0 | 1 | | | Pin function | D15 to D8 I/O | PD7 to PD0 input | PD7 to PD0 output | | (n = 7 to 0) # 9.10.6 MOS Input Pull-Up Function Port D has a built-in MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in mode 7, and can be specified as on or off on an individual bit basis. Table 9.5 shows the MOS input pull-up states. **Table 9.5** MOS Input Pull-Up States (Port D) | Pin States | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------------|-------|--------------------------|--------------------------|------------------------| | 4 to 6 | OFF | OFF | OFF | OFF | | 7 | _ | | ON/OFF | ON/OFF | [Legend] OFF: MOS input pull-up is always off. ON/OFF: On when PDDDR = 0 and PDPCR = 1; otherwise off. ## 9.11 Port E Port E is an 8-bit I/O port. Port E has a data bus I/O function, and the pin functions change according to the operating mode and whether 8-bit or 16-bit bus mode is selected. Port E has a built-in MOS input pull-up function that can be controlled by software. - Port E data direction register (PEDDR) - Port E data register (PEDR) - Port E register (PORTE) - Port E pull-up MOS control register (PEPCR) ## 9.11.1 Port E Data Direction Register (PEDDR) PEDDR is a write-only register, the individual bits of which specify input or output for the pins of port E. PEDDR cannot be read; if it is, an undefined value will be read. | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PE7DDR | 0 | W | Setting a PEDDR bit to 1 makes the corresponding port | | 6 | PE6DDR | 0 | W | E pin an output pin, while clearing the bit to 0 makes the pin an input pin. | | 5 | PE5DDR | 0 | W | pin an input pin. | | 4 | PE4DDR | 0 | W | | | 3 | PE3DDR | 0 | W | | | 2 | PE2DDR | 0 | W | | | 1 | PE1DDR | 0 | W | | | 0 | PE0DDR | 0 | W | | # 9.11.2 Port E Data Register (PEDR) PEDR stores output data for the port E pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------| | 7 | PE7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PE6DR | 0 | R/W | is specified to a general purpose output port. | | 5 | PE5DR | 0 | R/W | | | 4 | PE4DR | 0 | R/W | | | 3 | PE3DR | 0 | R/W | | | 2 | PE2DR | 0 | R/W | | | 1 | PE1DR | 0 | R/W | | | 0 | PE0DR | 0 | R/W | | # 9.11.3 Port E Register (PORTE) PORTE shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | PE7 | * | R | If this register read is performed while PEDDR bits are | | | | | 6 | PE6 | * | R | set to 1, the PEDR values are read. If this register read is performed while PEDDR bits are cleared to 0, the pin | | | | | 5 | PE5 | * | R | states are read. | | | | | 4 | PE4 | * | R | | | | | | 3 | PE3 | * | R | | | | | | 2 | PE2 | * | R | | | | | | 1 | PE1 | * | R | | | | | | 0 | PE0 | * | R | | | | | Note: \* Determined by state of pins PE7 to PE0. # 9.11.4 Port E Pull-Up MOS Control Register (PEPCR) PEPCR controls the MOS input pull-up function incorporated into port E on an individual bit basis. | | | Initial | | | | |-----|----------|---------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--| | Bit | Bit Name | Value | R/W | Description | | | 7 | PE7PCR | 0 | R/W | In modes 4 to 6 with 8-bit-bus mode selected, or in | | | 6 | PE6PCR | 0 | R/W | mode 7, if a pin is in the input state in accordance with | | | 5 | PE5PCR | 0 | the setting in PEDDR, setting the corresponding R/W PEPCR bit to 1 turns on the MOS input pull-up f | | | | 4 | PE4PCR | 0 | R/W | pin. | | | 3 | PE3PCR | 0 | R/W | | | | 2 | PE2PCR | 0 | R/W | | | | 1 | PE1PCR | 0 | R/W | | | | 0 | PE0PCR | 0 | R/W | | | (n = 7 to 0) ## 9.11.5 Pin Functions The correspondence between the register specification and the pin functions is shown below. | Operating mode | | Modes 4 to 6 | | Mode 7 | | |-------------------|--------------|------------------------------|---|------------------|-------------------| | Bus width setting | 16-bit mode | 8-bit mode | | _ | | | PEnDDR | _ | 0 | 1 | 0 | 1 | | Pin function | D7 to D0 I/O | PE7 to PE0 PE7 to PE0 output | | PE7 to PE0 input | PE7 to PE0 output | (n = 7 to 0) # 9.11.6 MOS Input Pull-Up Function Port E has a built-in MOS input pull-up function that can be controlled by software. Table 9.6 shows the MOS input pull-up states. **Table 9.6** MOS Input Pull-Up States (Port E) | Pin Sta | ates | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |---------|------------|-------|--------------------------|--------------------------|------------------------| | 7 | | OFF | OFF | ON/OFF | ON/OFF | | 4 to 6 | 8-bit bus | | | | | | | 16-bit bus | | | OFF | OFF | [Legend] OFF: MOS input pull-up is always off. ON/OFF: On when PEDDR = 0 and PEPCR = 1; otherwise off. #### 9.12 Port F Port F is a 7-bit I/O port. Port F also functions as external interrupt input pins, the A/D trigger input pin, bus control signal I/O pins, and as the system clock output pin. - Port F data direction register (PFDDR) - Port F data register (PFDR) - Port F register (PORTF) ## 9.12.1 Port F Data Direction Register (PFDDR) PFDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port F. PFDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------| | 7 | PF7DDR | 1* | W | Setting a PFDDR bit to 1 makes the PF7 pin a $\phi$ output pin, while clearing the bit to 0 makes the pin an input pin. | | 6 | PF6DDR | 0 | W | Setting a PFDDR bit to 1 makes the corresponding port | | 5 | PF5DDR | 0 | W | F pin an output port, while clearing the bit to 0 makes the pin an input port. | | 4 | PF4DDR | 0 | W | the pin an input port. | | 3 | PF3DDR | 0 | W | | | 2 | PF2DDR | 0 | W | | | 1 | _ | Undefined | _ | Reserved | | 0 | PF0DDR | 0 | W | Setting a PFDDR bit to 1 makes the corresponding port F pin an output port, while clearing the bit to 0 makes the pin an input port. | Note: \* The initial value is 0 in mode 7. # 9.12.2 Port F Data Register (PFDR) PFDR stores output data for the port F pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------| | 7 | PF7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PF6DR | 0 | R/W | is specified to a general purpose output port. | | 5 | PF5DR | 0 | R/W | | | 4 | PF4DR | 0 | R/W | | | 3 | PF3DR | 0 | R/W | | | 2 | PF2DR | 0 | R/W | | | 1 | _ | Undefined | _ | Reserved | | 0 | PF0DR | 0 | R/W | An output data for a pin is stored when the pin function is specified to a general purpose output port. | # 9.12.3 Port F Register (PORTF) PORTF shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | PF7 | * | R | If this register read is performed while PFDDR bits are | | 6 | PF6 | * | R | set to 1, the PFDR values are read. If this register read is performed while PFDDR bits are cleared to 0, the pin | | 5 | PF5 | * | R | states are read. | | 4 | PF4 | * | R | | | 3 | PF3 | * | R | | | 2 | PF2 | * | R | | | 0 | PF0 | * | R | | | 1 | _ | Undefined — | | Reserved | Note: \* Determined by state of pins PF7 to PF2, and PF0. #### 9.12.4 Pin Functions The correspondence between the register specification and the pin functions is shown below. #### • PF7/φ The pin function is switched as shown below according to bit PF7DDR. | PF7DDR | 0 | 1 | |--------------|---------------|--------------| | Pin function | PF7 input pin | φ output pin | #### PF6/AS The pin function is switched as shown below according to the operating mode and the setting of PF6DDR bit. | Operating mode | Modes 4 to 6 | Mode 7 | | | |----------------|--------------|-----------|------------|--| | PF6DDR | | 0 | 1 | | | Pin function | AS output | PF6 input | PF6 output | | #### PF5/RD The pin function is switched as shown below according to the operating mode and the setting of PF5DDR bit. | Operating mode | Modes 4 to 6 | Mode 7 | | | |----------------|--------------|-----------|------------|--| | PF5DDR | _ | 0 | 1 | | | Pin function | RD output | PF5 input | PF5 output | | #### PF4/HWR The pin function is switched as shown below according to the operating mode and the setting of PF4DDR bit. | Operating mode | Modes 4 to 6 | Mod | de 7 | |----------------|--------------|-----------|------------| | PF4DDR | _ | 0 | 1 | | Pin function | HWR output | PF4 input | PF4 output | ## PF3/LWR/ADTRG/IRQ3 The pin function is switched as shown below according to the operating mode and the setting of bits TRGS1 and TRGS0 bits in ADCR and PF3DDR bit. | Operating mode | Мо | des 4 to 6 | N | Mode 7 | | |-------------------|----------------|------------------|----------------|---------------|----------------| | Bus width setting | 16-bit mode | 8-bit | mode | | | | PF3DDR | _ | 0 | 1 | 0 | 1 | | Pin function | LWR output pin | PF3<br>input pin | PF3 output pin | PF3 input pin | PF3 output pin | | | | ADTRG input pin* | | | | | | Ī | | | RQ3 input pin | | Note: \* ADTRG input when TRGS0=TRGS1=1. #### PF2/WAIT The pin function is switched as shown below according to the operating mode, and the setting of WAITE bit in BCRL and PF2DDR bit. | Operating mode | | Modes 4 to 6 | Mod | de 7 | | |----------------|-----------|--------------|------------|-----------|------------| | WAITE | ( | ) | 1 | - | _ | | PF2DDR | 0 | 1 | _ | 1 | _ | | Pin function | PF2 input | PF2 output | WAIT input | PF2 input | PF2 output | # • PF0/IRQ2 The pin function is switched as shown below according to the PF0DDR bit. | PF0DDR | 0 | 1 | |--------------|-----------|------------| | Pin function | PF0 input | PF0 output | | | ĪRQ2 | input | ## 9.13 Port H Port H is an 8-bit I/O port. Port H pins also function as motor control PWM timer output pins. - Port H data direction register (PHDDR) - Port H data register (PHDR) - Port H register (PORTH) #### 9.13.1 Port H Data Direction Register (PHDDR) PHDDR is a write-only register, the individual bits of which specify input or output for the pins of port H. PHDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------| | 7 | PH7DDR | 0 | W | Setting a PHDDR bit to 1 makes the corresponding port | | 6 | PH6DDR | 0 | W | H pin an output pin, while clearing the bit to 0 makes | | 5 | PH5DDR | 0 | W | the pin an input pin. | | 4 | PH4DDR | 0 | W | | | 3 | PH3DDR | 0 | W | | | 2 | PH2DDR | 0 | W | | | 1 | PH1DDR | 0 | W | | | 0 | PH0DDR | 0 | W | | # 9.13.2 Port H Data Register (PHDR) PHDR stores output data for the port H pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------| | 7 | PH7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PH6DR | 0 | R/W | is specified to a general purpose output port. | | 5 | PH5DR | 0 | R/W | | | 4 | PH4DR | 0 | R/W | | | 3 | PH3DR | 0 | R/W | | | 2 | PH2DR | 0 | R/W | | | 1 | PH1DR | 0 | R/W | | | 0 | PH0DR | 0 | R/W | | # 9.13.3 Port H Register (PORTH) PORTH shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | PH7 | * | R | If this register read is performed while PHDDR bits are | | 6 | PH6 | * | R | set to 1, the PHDR values are read. If this register read is performed while PHDDR bits are cleared to 0, the pin | | 5 | PH5 | * | R | states are read. | | 4 | PH4 | * | R | | | 3 | PH3 | * | R | | | 2 | PH2 | * | R | | | 1 | PH1 | * | R | | | 0 | PH0 | * | R | | Note: \* Determined by state of pins PH7 to PH0. #### 9.13.4 Pin Functions The correspondence between the register specification and the pin functions is shown below. The pin function is switched as shown below according to the OE1A to OE1H bits in PWOCR and the PHnDDR bit in PHDDR. | OE1A to OE1H | 1 | 0 | | | |--------------|--------------------------------|------------------|-------------------|--| | PHnDDR | _ | 0 | 1 | | | Pin function | Motor control PWM timer output | PH7 to PH0 input | PH7 to PH0 output | | <sup>(</sup>n = 7 to 0) #### 9.14 Port J Port J is an 8-bit I/O port. Port J pins also function as motor control PWM timer output pins. - Port J data direction register (PJDDR) - Port J data register (PJDR) - Port J register (PORTJ) # 9.14.1 Port J Data Direction Register (PJDDR) PJDDR is a write-only register, the individual bits of which specify input or output for the pins of port J. PJDDR cannot be read; if it is, an undefined value will be read. | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PJ7DDR | 0 | W | Setting a PJDDR bit to 1 makes the corresponding port | | 6 | PJ6DDR | 0 | W | J pin an output pin, while clearing the bit to 0 makes the pin an input pin. | | 5 | PJ5DDR | 0 | W | pin an input pin. | | 4 | PJ4DDR | 0 | W | | | 3 | PJ3DDR | 0 | W | | | 2 | PJ2DDR | 0 | W | | | 1 | PJ1DDR | 0 | W | | | 0 | PJ0DDR | 0 | W | | | | | | | | # 9.14.2 Port J Data Register (PJDR) PJDR stores output data for the port J pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------| | 7 | PJ7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PJ6DR | 0 | R/W | is specified to a general purpose output port. | | 5 | PJ5DR | 0 | R/W | | | 4 | PJ4DR | 0 | R/W | | | 3 | PJ3DR | 0 | R/W | | | 2 | PJ2DR | 0 | R/W | | | 1 | PJ1DR | 0 | R/W | | | 0 | PJ0DR | 0 | R/W | | # 9.14.3 Port J Register (PORTJ) PORTJ shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 7 | PJ7 | * | R | If this register read is performed while PJDDR bits are | | 6 | PJ6 | * | R | set to 1, the PJDR values are read. If this register read is performed while PJDDR bits are cleared to 0, the pin | | 5 | PJ5 | * | R | states are read. | | 4 | PJ4 | * | R | | | 3 | PJ3 | * | R | | | 2 | PJ2 | * | R | | | 1 | PJ1 | * | R | | | 0 | PJ0 | * | R | | Note: \* Determined by state of pins PJ7 to PJ0. #### 9.14.4 Pin Functions The correspondence between the register specification and the pin functions is shown below. The pin function is switched as shown below according to the OE2A to OE2H bits in PWOCR and the PJnDDR bit in PJnDDR. | OE2A to OE2H | 1 | 0 | | | |--------------|--------------------------------|------------------|-------------------|--| | PJnDDR | _ | 0 | 1 | | | Pin function | Motor control PWM timer output | PJ7 to PJ0 input | PJ7 to PJ0 output | | <sup>(</sup>n = 0 to 7) #### 9.15 Port K Port K is a 2-bit I/O port. - Port K data direction register (PKDDR) - Port K data register (PKDR) - Port K register (PORTK) # 9.15.1 Port K Data Direction Register (PKDDR) PKDDR is a write-only register, the individual bits of which specify input or output for the pins of port K. PKDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------| | 7 | PK7DDR | 0 | W | Setting a PKDDR bit to 1 makes the corresponding port | | 6 | PK6DDR | 0 | W | K pin an output pin, while clearing the bit to 0 makes the pin an input pin. | | 5 to 0 | _ | Undefine | d — | Reserved | ## 9.15.2 Port K Data Register (PKDR) PKDR stores output data for the port K pins. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|----------|----------------------------------------------------------| | 7 | PK7DR | 0 | R/W | An output data for a pin is stored when the pin function | | 6 | PK6DR | 0 | R/W | is specified to a general purpose output port. | | 5 to 0 | _ | Undefined | <u> </u> | Reserved | ## 9.15.3 Port K Register (PORTK) PORTK shows the pin states. It cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------| | 7 | PK7 | * | R | If this register read is performed while PKDDR bits are | | 6 | PK6 | * | R | set to 1, the PKDR values are read. If this register read is performed while PKDDR bits are cleared to 0, the pin states are read. | | 5 to 0 | _ | Undefined | I — | Reserved | Note: \* Determined by state of pins PK7 and PK6. #### 9.15.4 Pin Functions The correspondence between the register specification and the pin functions is shown below. | PKnDDR | 0 | 1 | |--------------|-------------------|--------------------| | Pin Function | PK7 and PK6 input | PK7 and PK6 output | (n = 7 and 6) # Section 10 16-Bit Timer Pulse Unit (TPU) This LSI has an on-chip 16-bit timer pulse unit (TPU) comprised of six 16-bit timer channels. The function list of the 16-bit timer unit and its block diagram are shown in table 10.1 and figure 10.1, respectively. #### 10.1 Features - Maximum 16-pulse input/output - Selection of 8 counter input clocks for each channel - The following operations can be set for each channel: - Waveform output at compare match - Input capture function - Counter clear operation - Synchronous operation: Multiple timer counters (TCNT) can be written to simultaneously Simultaneous clearing by compare match and input capture is possible Register simultaneous input/output is possible by synchronous counter operation - A maximum 15-phase PWM output is possible in combination with synchronous operation - Buffer operation settable for channels 0 and 3 - Phase counting mode settable independently for each of channels 1, 2, 4, and 5 - Cascaded operation - Fast access via internal 16-bit bus - 26 interrupt sources - Automatic transfer of register data - Programmable pulse generator (PPG) output trigger can be generated - A/D converter conversion start trigger can be generated - Module stop mode can be set **Table 10.1 TPU Functions** | Item | | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |---------------------------|---------------------|-------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------| | Count clos | ck . | φ/1<br>φ/4<br>φ/16<br>φ/64<br>TCLKA<br>TCLKB<br>TCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>TCLKA<br>TCLKB | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>ΤCLKA<br>ΤCLKB<br>ΤCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>φ/1024<br>φ/4096<br>TCLKA | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>ΤCLKA<br>TCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>ΤCLKA<br>ΤCLKC<br>TCLKD | | General re<br>(TGR) | egisters | TGRA_0<br>TGRB_0 | TGRA_1<br>TGRB_1 | TGRA_2<br>TGRB_2 | TGRA_3<br>TGRB_3 | TGRA_4<br>TGRB_4 | TGRA_5<br>TGRB_5 | | General re<br>buffer regi | | TGRC_0<br>TGRD_0 | _ | _ | TGRC_3<br>TGRD_3 | _ | _ | | I/O pins | I/O pins | | TIOCA1<br>TIOCB1 | TIOCA2<br>TIOCB2 | TIOCA3<br>TIOCB3<br>TIOCC3<br>TIOCD3 | TIOCA4<br>TIOCB4 | TIOCA5<br>TIOCB5 | | Counter clear function | | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | | Compare | 0 output | | 0 | 0 | 0 | 0 | 0 | | match<br>output | 1 output | 0 | 0 | 0 | 0 | 0 | 0 | | output | Toggle output | 0 | 0 | 0 | 0 | 0 | 0 | | Input capti<br>function | ure | 0 | 0 | 0 | 0 | 0 | 0 | | Synchrono operation | ous | 0 | 0 | 0 | 0 | 0 | 0 | | PWM mod | le | 0 | 0 | 0 | 0 | 0 | 0 | | Phase cou<br>mode | Phase counting mode | | 0 | 0 | _ | 0 | 0 | | Buffer ope | ration | 0 | _ | _ | 0 | _ | _ | | DTC activa | ation | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | | Item | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------| | A/D<br>converter<br>trigger | TGRA_0<br>compare<br>match or<br>input<br>capture | TGRA_1<br>compare<br>match or<br>input<br>capture | TGRA_2<br>compare<br>match or<br>input<br>capture | TGRA_3<br>compare<br>match or<br>input<br>capture | TGRA_4<br>compare<br>match or<br>input<br>capture | TGRA_5<br>compare<br>match or<br>input<br>capture | | PPG<br>trigger | TGRA_0/<br>TGRB_0<br>compare<br>match or<br>input<br>capture | TGRA_1/<br>TGRB_1<br>compare<br>match or<br>input<br>capture | TGRA_2/<br>TGRB_2<br>compare<br>match or<br>input<br>capture | TGRA_3/<br>TGRB_3<br>compare<br>match or<br>input<br>capture | _ | _ | | Interrupt sources | 5 sources Compare match or input capture 0A Compare match or input capture 0B Compare match or input capture 0C Compare match or input capture 0C Compare match or input capture 0C Compare match or input capture 0D Overflow | match or input capture 1A Compare match or input capture 1B Overflow Underflow | match or input capture 2A Compare match or input capture 2B Overflow | match or input capture 3A Compare match or input capture 3B Compare | match or<br>input<br>capture<br>4A | match or input capture 5A Compare match or input capture 5B Overflow | [Legend] ○: Possible -: Not possible Figure 10.1 Block Diagram of TPU # 10.2 Input/Output Pins Table 10.2 TPU Pins | Channel | Symbol | I/O | Function | |---------|--------|-------|--------------------------------------------------------------------------------| | All | TCLKA | Input | External clock A input pin (Channel 1 and 5 phase counting mode A phase input) | | | TCLKB | Input | External clock B input pin (Channel 1 and 5 phase counting mode B phase input) | | | TCLKC | Input | External clock C input pin (Channel 2 and 4 phase counting mode A phase input) | | | TCLKD | Input | External clock D input pin (Channel 2 and 4 phase counting mode B phase input) | | 0 | TIOCA0 | I/O | TGRA_0 input capture input/output compare output/PWM output pin | | | TIOCB0 | I/O | TGRB_0 input capture input/output compare output/PWM output pin | | | TIOCC0 | I/O | TGRC_0 input capture input/output compare output/PWM output pin | | | TIOCD0 | I/O | TGRD_0 input capture input/output compare output/PWM output pin | | 1 | TIOCA1 | I/O | TGRA_1 input capture input/output compare output/PWM output pin | | | TIOCB1 | I/O | TGRB_1 input capture input/output compare output/PWM output pin | | 2 | TIOCA2 | I/O | TGRA_2 input capture input/output compare output/PWM output pin | | | TIOCB2 | I/O | TGRB_2 input capture input/output compare output/PWM output pin | | 3 | TIOCA3 | I/O | TGRA_3 input capture input/output compare output/PWM output pin | | | TIOCB3 | I/O | TGRB_3 input capture input/output compare output/PWM output pin | | | TIOCC3 | I/O | TGRC_3 input capture input/output compare output/PWM output pin | | | TIOCD3 | I/O | TGRD_3 input capture input/output compare output/PWM output pin | | 4 | TIOCA4 | I/O | TGRA_4 input capture input/output compare output/PWM output pin | | | TIOCB4 | I/O | TGRB_4 input capture input/output compare output/PWM output pin | | 5 | TIOCA5 | I/O | TGRA_5 input capture input/output compare output/PWM output pin | | | TIOCB5 | I/O | TGRB_5 input capture input/output compare output/PWM output pin | ## 10.3 Register Descriptions The TPU has the following registers. To distinguish registers in each channel, an underscore and the channel number are added as a suffix to the register name; TCR for channel 0 is expressed as TCR\_0. - Timer control register 0 (TCR 0) - Timer mode register 0 (TMDR 0) - Timer I/O control register H\_0 (TIORH\_0) - Timer I/O control register L\_0 (TIORL\_0) - Timer interrupt enable register 0 (TIER 0) - Timer status register 0 (TSR 0) - Timer counter 0 (TCNT 0) - Timer general register A\_0 (TGRA\_0) - Timer general register B 0 (TGRB 0) - Timer general register C\_0 (TGRC\_0) - Timer general register D\_0 (TGRD\_0) - Timer control register\_1 (TCR\_1) - Timer mode register\_1 (TMDR\_1) - Timer I/O control register \_1 (TIOR\_1) - Timer interrupt enable register\_1 (TIER\_1) - Timer status register 1 (TSR 1) - Timer counter 1 (TCNT 1) - Timer general register A 1 (TGRA 1) - Timer general register B 1 (TGRB 1) - Timer control register 2 (TCR 2) - Timer mode register 2 (TMDR 2) - Timer I/O control register 2 (TIOR 2) - Timer interrupt enable register\_2 (TIER\_2) - Timer status register 2 (TSR 2) - Timer counter 2 (TCNT 2) - Timer general register A 2 (TGRA 2) - Timer general register B\_2 (TGRB\_2) - Timer control register 3 (TCR 3) - Timer mode register\_3 (TMDR\_3) - Timer I/O control register H\_3 (TIORH\_3) - Timer I/O control register L\_3 (TIORL\_3) - Timer interrupt enable register\_3 (TIER\_3) - Timer status register\_3 (TSR\_3) - Timer counter\_3 (TCNT\_3) - Timer general register A\_3 (TGRA\_3) - Timer general register B\_3 (TGRB\_3) - Timer general register C\_3 (TGRC\_3) - Timer general register D\_3 (TGRD\_3) - Timer control register\_4 (TCR\_4) - Timer mode register\_4 (TMDR\_4) - Timer I/O control register \_4 (TIOR\_4) - Timer interrupt enable register\_4 (TIER\_4) - Timer status register\_4 (TSR\_4) - Timer counter\_4 (TCNT\_4) - Timer general register A\_4 (TGRA\_4) - Timer general register B\_4 (TGRB\_4) - Timer control register\_5 (TCR\_5) - Timer mode register\_5 (TMDR\_5) - Timer I/O control register\_5 (TIOR\_5) - Timer interrupt enable register\_5 (TIER\_5) - Timer status register\_5 (TSR\_5) - Timer counter\_5 (TCNT\_5) - Timer general register A\_5 (TGRA\_5) - Timer general register B\_5 (TGRB\_5) ## Common Registers: - Timer start register (TSTR) - Timer synchro register (TSYR) ## 10.3.1 Timer Control Register (TCR) The TCR registers are 8-bit readable/writable registers that control the TCNT operation for each channel. The TPU has a total of six TCR registers, one for each channel (channel 0 to 5). TCR register settings should be conducted only when TCNT operation is stopped. | | | Initial | | | |--------|----------------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 7 | CCLR2 | 0 | R/W | Counter Clear 0 to 2 | | 6<br>5 | CCLR1<br>CCLR0 | 0 | R/W<br>R/W | These bits select the TCNT counter clearing source.<br>See tables 10.3 and 10.4 for details. | | 4 | CKEG1 | 0 | R/W | Clock Edge 0 and 1 | | 3 | CKEG0 | 0 | R/W | These bits select the input clock edge. When the input clock is counted using both edges, the input clock period is halved (e.g. $\phi/4$ both edges = $\phi/2$ rising edge). If phase counting mode is used on channels 1, 2, 4, and 5, this setting is ignored and the phase counting mode setting has priority. Internal clock edge selection is valid when the input clock is $\phi/4$ or slower. This setting is ignored if the input clock is $\phi/1$ , or when overflow/underflow of another channel is selected. | | | | | | 00: Count at rising edge | | | | | | 01: Count at falling edge | | | | | | 1X: Count at both edges | | | | | | [Legend]<br>X: Don't care | | 2 | TPSC2 | 0 | R/W | Time Prescaler 0 to 2 | | 1<br>0 | TPSC1<br>TPSC0 | 0 | R/W<br>R/W | These bits select the TCNT counter clock. The clock source can be selected independently for each channel. See tables 10.5 to 10.10 for details. | Table 10.3 CCLR0 to CCLR2 (Channels 0 and 3) | Channel | Bit 7<br>CCLR2 | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | |---------|----------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------| | 0, 3 | 0 | 0 | 0 | TCNT clearing disabled | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation* <sup>1</sup> | | | 1 | 0 | 0 | TCNT clearing disabled | | | | | 1 | TCNT cleared by TGRC compare match/input capture*2 | | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation* <sup>1</sup> | Notes: 1. Synchronous operation is set by setting the SYNC bit in TSYR to 1. 2. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. Table 10.4 CCLR0 to CCLR2 (Channels 1, 2, 4, and 5) | Channel | Bit 7<br>Reserved* <sup>2</sup> | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | |------------|---------------------------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------| | 1, 2, 4, 5 | 0 | 0 | 0 | TCNT clearing disabled | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/synchronous operation*1 | Notes: 1. Synchronous operation is selected by setting the SYNC bit in TSYR to 1. 2. Bit 7 is reserved in channels 1, 2, 4, and 5. It is always read as 0 and cannot be modified. Table 10.5 TPSC0 to TPSC2 (Channel 0) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 0 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | 1 | External clock: counts on TCLKD pin input | Table 10.6 TPSC0 to TPSC2 (Channel 1) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 1 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | Internal clock: counts on $\phi/256$ | | | | | 1 | Counts on TCNT2 overflow/underflow | Note: This setting is ignored when channel 1 is in phase counting mode. Table 10.7 TPSC0 to TPSC2 (Channel 2) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 2 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | 1 | Internal clock: counts on $\phi/1024$ | Note: This setting is ignored when channel 2 is in phase counting mode. Table 10.8 TPSC0 to TPSC2 (Channel 3) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 3 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | Internal clock: counts on $\phi/1024$ | | | | 1 | 0 | Internal clock: counts on $\phi/256$ | | | | | 1 | Internal clock: counts on $\phi/4096$ | Table 10.9 TPSC0 to TPSC2 (Channel 4) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 4 | 0 | 0 | 0 | Internal clock: counts on φ/1 | | | | | 1 | Internal clock: counts on φ/4 | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on φ/64 | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKC pin input | | | | 1 | 0 | Internal clock: counts on $\phi/1024$ | | | | | 1 | Counts on TCNT5 overflow/underflow | Note: This setting is ignored when channel 4 is in phase counting mode. Table 10.10 TPSC0 to TPSC2 (Channel 5) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 5 | 0 | 0 | 0 | Internal clock: counts on φ/1 | | | | | 1 | Internal clock: counts on φ/4 | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKC pin input | | | | 1 | 0 | Internal clock: counts on $\phi/256$ | | | | | 1 | External clock: counts on TCLKD pin input | Note: This setting is ignored when channel 5 is in phase counting mode. ## 10.3.2 Timer Mode Register (TMDR) The TMDR registers are 8-bit readable/writable registers that are used to set the operating mode of each channel. The TPU has six TMDR registers, one for each channel. TMDR register settings should be changed only when TCNT operation is stopped. | Bit | Bit Name | Initial<br>value | R/W | Description | |--------|------------|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 5 | BFB | 0 | R/W | Buffer Operation B | | | | | | Specifies whether TGRB is to operate in the normal way, or TGRB and TGRD are to be used together for buffer operation. When TGRD is used as a buffer register, TGRD input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRD, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: TGRB operates normally | | | | | | 1: TGRB and TGRD used together for buffer operation | | 4 | BFA | 0 | R/W | Buffer Operation A | | | | | | Specifies whether TGRA is to operate in the normal way, or TGRA and TGRC are to be used together for buffer operation. When TGRC is used as a buffer register, TGRC input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRC, bit 4 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: TGRA operates normally | | | | | | 1: TGRA and TGRC used together for buffer operation | | 3 | MD3 | 0 | R/W | Modes 0 to 3 | | 2<br>1 | MD2<br>MD1 | 0<br>0 | R/W<br>R/W | These bits are used to set the timer operating mode. | | 0 | MD0 | 0 | R/W | MD3 is a reserved bit. In a write, it should always be written with 0. See table 10.11 for details. | #### Table 10.11 MD0 to MD3 | Bit 3<br>MD3* <sup>1</sup> | Bit 2<br>MD2* <sup>2</sup> | Bit 1<br>MD1 | Bit 0<br>MD0 | Description | |----------------------------|----------------------------|--------------|--------------|-----------------------| | 0 | 0 | 0 | 0 | Normal operation | | | | | 1 | Reserved | | | | 1 | 0 | PWM mode 1 | | | | | 1 | PWM mode 2 | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | 1 | Phase counting mode 2 | | | | 1 | 0 | Phase counting mode 3 | | | | | 1 | Phase counting mode 4 | | 1 | Х | Χ | Х | _ | # [Legend] X: Don't care Notes: 1. MD3 is a reserved bit. In a write, it should always be written with 0. 2. Phase counting mode cannot be set for channels 0 and 3. In this case, 0 should always be written to MD2. #### 10.3.3 Timer I/O Control Register (TIOR) The TIOR registers are 8-bit readable/writable registers that control the TGR registers. The TPU has eight TIOR registers, two each for channels 0 and 3, and one each for channels 1, 2, 4, and 5. Care is required as TIOR is affected by the TMDR setting. The initial output specified by TIOR is valid when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. • TIORH\_0, TIOR\_1, TIOR\_2, TIORH\_3, TIOR\_4, TIOR\_5 | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|----------------------------------| | 7 | IOB3 | 0 | R/W | I/O Control B0 to B3 | | 6 | IOB2 | 0 | R/W | Specify the function of TGRB. | | 5 | IOB1 | 0 | R/W | openity the fallotter of Tartib. | | 4 | IOB0 | 0 | R/W | | | 3 | IOA3 | 0 | R/W | I/O Control A0 to A3 | | 2 | IOA2 | 0 | R/W | Specify the function of TGRA. | | 1 | IOA1 | 0 | R/W | openity the fallotion of TalliA. | | 0 | IOA0 | 0 | R/W | | ## • TIORL\_0, TIORL\_3 | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|----------------------------------| | 7 | IOD3 | 0 | R/W | I/O Control D0 to D3 | | 6 | IOD2 | 0 | R/W | Specify the function of TGRD. | | 5 | IOD1 | 0 | R/W | openity the fatibility of Farib. | | 4 | IOD0 | 0 | R/W | | | 3 | IOC3 | 0 | R/W | I/O Control C0 to C3 | | 2 | IOC2 | 0 | R/W | Specify the function of TGRC. | | 1 | IOC1 | 0 | R/W | opoony the fationer of Fatio. | | 0 | IOC0 | 0 | R/W | | Table 10.12 TIORH\_0 (Channel 0) | | | | | Description | | | |---------------|---------------|---------------|---------------|------------------------------|--------------------------------------------------------------------------------------------|--------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_0<br>Function | TIOCB0 Pin Function | | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | | 1 | compare<br>register | Initial output is 0 | | | | | | | register | 0 output at compare match | | | | | 1 | 0 | | Initial output is 0 | | | | | | | | 1 output at compare match | | | | | | 1 | | Initial output is 0 | | | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | -<br>-<br>- | Output disabled | | | | | | 1 | | Initial output is 1 | | | | | | | | 0 output at compare match | | | | | 1 | 0 | | Initial output is 1 | | | | | | | | 1 output at compare match | | | | | | 1 | = | Initial output is 1 | | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCB0 pin | | | | | 1 | register | Input capture at rising edge | | | | | | | 1 | | Capture input source is the TIOCB0 pin | | | | | | | | Input capture at falling edge | | | | | 1 | Х | <del>-</del> | Capture input source is the TIOCB0 pin | | | | | | | Input capture at both edges. | | | | | 1 | Х | Х | _ | Capture input source is channel 1/count clock Input capture at TCNT_1 count-up/count-down* | | [Legend] X: Don't care Note: \* When bits TPSC0 to TPSC2 in TCR\_1 are set to B'000 and $\phi/1$ is used as the TCNT\_1 count clock, this setting is invalid and input capture is not generated. ## Table 10.13 TIORL\_0 (Channel 0) | | | | | Description | | |---------------|---------------|---------------|---------------|-----------------------|-----------------------------------------------| | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | TGRD_0<br>Function | TIOCD0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register*² | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>_</del> | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | <del>_</del> | Initial output is 0 | | | | | | _ | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | 1 | | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCD0 pin | | | | | | register*2 | Input capture at rising edge | | | | | 1 | <del>_</del> | Capture input source is the TIOCD0 pin | | | | | | | Input capture at falling edge | | | | 1 | Х | _ | Capture input source is the TIOCD0 pin | | | | | | | Input capture at both edges | | | 1 | Χ | Х | _ | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down*1 | ## [Legend] X: Don't care Notes: 1. When bits TPSC0 to TPSC2 in TCR\_1 are set to B'000 and φ/1 is used as the TCNT\_1 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR\_0 is set to 1 and TGRD\_0 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.14 TIOR\_1 (Channel 1) | | | | | Description | | |---------------|---------------|---------------|---------------|--------------------|-------------------------------------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_1<br>Function | TIOCB1 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare register | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>-</del> | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | - | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | - | Output disabled | | | | | 1 | - | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCB1 pin | | | | | | register | Input capture at rising edge | | | | | 1 | | Capture input source is the TIOCB1 pin | | | | | | | Input capture at falling edge | | | | 1 | Χ | | Capture input source is the TIOCB1 pin | | | | | | _ | Input capture at both edges | | | 1 | Х | Х | - | TGRC_0 compare match/ input capture | | | | | | | Input capture at generation of TGRC_0 compare match/input capture | [Legend] # Table 10.15 TIOR\_2 (Channel 2) | | | | | Description | | |---------------|---------------|---------------|---------------|--------------------------------|----------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_2<br>Function | TIOCB2 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register | Initial output is 0 | | | | | | rogiotor | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 | | | | | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | Χ | 0 | 0 | | Capture input source is the TIOCB2 pin | | | | | | register | Input capture at rising edge | | | | | 1 | <del>-</del> " | Capture input source is the TIOCB2 pin | | | | | | | Input capture at falling edge | | | | 1 | Χ | <del>_</del> | Capture input source is the TIOCB2 pin | | | | | | | Input capture at both edges | [Legend] Table 10.16 TIORH\_3 (Channel 3) | | | | | Description | | |---------------|---------------|---------------|---------------|---------------------|-----------------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_3<br>Function | TIOCB3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>_</del> | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | <del>_</del> | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | <del>_</del> | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCB3 pin | | | | | | register | Input capture at rising edge | | | | | 1 | <del>_</del> | Capture input source is the TIOCB3 pin | | | | | | | Input capture at falling edge | | | | 1 | Х | _ | Capture input source is the TIOCB3 pin | | | | | | | Input capture at both edges | | | 1 | Χ | Χ | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down* | ## [Legend] X: Don't care Note: \* When bits TPSC0 to TPSC2 in TCR\_4 are set to B'000 and $\phi$ /1 is used as the TCNT\_4 count clock, this setting is invalid and input capture is not generated. ## Table 10.17 TIORL\_3 (Channel 3) | | | | | Description | | |---------------|---------------|---------------|---------------|----------------------------------------|-----------------------------------------------| | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | TGRD_3<br>Function | TIOCD3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register*2 | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | | Initial output is 0 | | | | | | _ | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | 1 | <del>-</del> | Initial output is 1 | | | | | | _ | 0 output at compare match | | | | 1 | 0 | | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | | | Capture input source is the TIOCD3 pin | | | | | | | register*2 | Input capture at rising edge | | | | | 1 | | Capture input source is the TIOCD3 pin | | | | | | | Input capture at falling edge | | | | 1 | Х | <del>-</del> | Capture input source is the TIOCD3 pin | | | | | | | Input capture at both edges | | | 1 | Χ | Х | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down*1 | ## [Legend] X: Don't care Notes: 1. When bits TPSC0 to TPSC2 in TCR\_4 are set to B'000 and φ/1 is used as the TCNT\_4 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR\_3 is set to 1 and TGRD\_3 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.18 TIOR\_4 (Channel 4) | atch | |------------------------| | atch | | atch | | atch | | | | | | atch | | | | are match | | | | | | atch | | | | atch | | | | re match | | the TIOCB4 pin | | edge | | the TIOCB4 pin | | edge | | the TIOCB4 pin | | dges | | TGRC_3 compare | | tion of TGRC_3 compare | | | [Legend] # Table 10.19 TIOR\_5 (Channel 5) | | | | Description | | |---------------|---------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_5<br>Function | TIOCB5 Pin Function | | 0 | 0 | 0 | Output | Output disabled | | | | 1 | • | Initial output is 0 | | | | | register | 0 output at compare match | | | 1 | 0 | <del>_</del> | Initial output is 0 | | | | | | 1 output at compare match | | | | 1 | <del>-</del> | Initial output is 0 | | | | | | Toggle output at compare match | | 1 | 0 | 0 | _ | Output disabled | | | | 1 | | Initial output is 1 | | | | | | 0 output at compare match | | | 1 | 0 | | Initial output is 1 | | | | | | 1 output at compare match | | | | 1 | _ | Initial output is 1 | | | | | | Toggle output at compare match | | Χ | 0 | 0 | | Capture input source is the TIOCB5 pin | | | | | register | Input capture at rising edge | | | | 1 | | Capture input source is the TIOCB5 pin | | | | | <u>_</u> | Input capture at falling edge | | | 1 | Χ | <del>_</del> | Capture input source is the TIOCB5 pin | | | | | | Input capture at both edges | | | 10B2<br>0 | 1 0 1 1 1 X 0 1 1 1 1 1 1 1 1 1 1 1 1 1 | IOB2 IOB1 IOB0 0 0 1 1 0 1 1 0 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 | Bit 6 IOB2 Bit 5 IOB1 Bit 4 IOB0 TGRB_5 Function 0 0 Output compare register 1 0 1 1 0 1 1 0 1 1 0 1 X 0 0 Input capture register 1 1 1 1 | [Legend] # Table 10.20 TIORH\_0 (Channel 0) | | | | | Description | | |---------------|---------------|---------------|---------------|---------------------|-----------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_0<br>Function | TIOCA0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register | Initial output is 0 | | | | | | rogistor | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 0 | • | Output disabled | | | | | | 1 | - | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCA0 pin | | | | | | register | Input capture at rising edge | | | | | 1 | _ | Capture input source is the TIOCA0 pin | | | | | | | Input capture at falling edge | | | | 1 | Χ | = | Capture input source is the TIOCA0 pin | | | | | | | Input capture at both edges | | | 1 | Χ | Χ | _ | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down | [Legend] ## Table 10.21 TIORL\_0 (Channel 0) | | | | | Description | | |---------------|---------------|---------------|---------------|----------------------|-----------------------------------------------| | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | TGRC_0<br>Function | TIOCC0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register* | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>_</del> | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | <del>_</del> | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | <del>_</del> | Output disabled | | | | | 1 | _ | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCC0 pin | | | | | | register* | Input capture at rising edge | | | | | 1 | _ | Capture input source is the TIOCC0 pin | | | | | | | Input capture at falling edge | | | | 1 | Х | | Capture input source is the TIOCC0 pin | | | | | | | Input capture at both edges | | | 1 | Χ | Χ | _ | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down | # [Legend] X: Don't care Note: \* When the BFA bit in TMDR\_0 is set to 1 and TGRC\_0 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.22 TIOR\_1 (Channel 1) | A1 pin | |----------------| | | | A1 pin | | | | A1 pin | | | | compare | | annel 0/TGRA_0 | | | [Legend] # Table 10.23 TIOR\_2 (Channel 2) | | | | | Description | | |---------------|---------------|---------------|---------------|---------------------|----------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_2<br>Function | TIOCA2 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>_</del> | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | <del>-</del> | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | <del>-</del> | Initial output is 1 | | | | | | - | 0 output at compare match | | | | 1 | 0 | | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | Χ | 0 | 0 | | Capture input source is the TIOCA2 pin | | | | | | register | Input capture at rising edge | | | | | 1 | - | Capture input source is the TIOCA2 pin | | | | | | | Input capture at falling edge | | | | 1 | 1 X | <del>_</del> | Capture input source is the TIOCA2 pin | | | | | | | Input capture at both edges | [Legend] Table 10.24 TIORH\_3 (Channel 3) | | | | | Description | | |---------------|---------------|---------------|---------------|---------------------|-----------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_3<br>Function | TIOCA3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>_</del> | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | 1 | <u>-</u> - | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCA3 pin | | | | | | register | Input capture at rising edge | | | | | 1 | | Capture input source is the TIOCA3 pin | | | | | | | Input capture at falling edge | | | | 1 | Х | | Capture input source is the TIOCA3 pin | | | | | | | Input capture at both edges | | | 1 | Х | Χ | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down | [Legend] ## Table 10.25 TIORL\_3 (Channel 3) | | | | | Description | | |---------------|---------------|---------------|---------------|----------------------|-----------------------------------------------| | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | TGRC_3 Function | TIOCC3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register* | Initial output is 0 | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>_</del> | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | <del>_</del> | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | <del>_</del> | Output disabled | | | | | 1 | _ | Initial output is 1 | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 | | | | | | | 1 output at compare match | | | | | 1 | | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | | Capture input source is the TIOCC3 pin | | | | | | register* | Input capture at rising edge | | | | | 1 | _ | Capture input source is the TIOCC3 pin | | | | | | | Input capture at falling edge | | | | 1 | Х | _ | Capture input source is the TIOCC3 pin | | | | | | | Input capture at both edges | | | 1 | Χ | Χ | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down | ## [Legend] X: Don't care Note: \* When the BFA bit in TMDR\_3 is set to 1 and TGRC\_3 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.26 TIOR\_4 (Channel 4) | | | | Description | | |---------------|-----------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_4<br>Function | TIOCA4 Pin Function | | 0 | 0 | 0 | Output | Output disabled | | | | 1 | | Initial output is 0 | | | | | register | 0 output at compare match | | | 1 | 0 | <del>-</del> | Initial output is 0 | | | | | | 1 output at compare match | | | | 1 | _ | Initial output is 0 | | | | | | Toggle output at compare match | | 1 | 0 | 0 | | Output disabled | | | | 1 | _ | Initial output is 1 | | | | | | 0 output at compare match | | | 1 | 0 | | Initial output is 1 | | | | | _ | 1 output at compare match | | | | 1 | | Initial output is 1 | | | | | | Toggle output at compare match | | 0 | 0 | 0 | Input capture register | Capture input source is the TIOCA4 pin | | | | | | Input capture at rising edge | | | | 1 | | Capture input source is the TIOCA4 pin | | | | | _ | Input capture at falling edge | | | 1 | Χ | | Capture input source is the TIOCA4 pin | | | | | | Input capture at both edges | | 1 | Χ | Х | - | Capture input source is TGRA_3 compare match/input capture | | | | | | Input capture at generation of TGRA_3 compare match/input capture | | | 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 10A2 IOA1 0 0 1 1 1 0 0 0 1 1 | IOA2 IOA1 IOA0 0 0 1 1 0 1 1 0 0 1 0 1 0 0 1 0 0 1 1 X | Bit 2 IOA1 Bit 0 IOA0 TGRA_4 Function 0 0 Output compare register 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 | [Legend] # Table 10.27 TIOR\_5 (Channel 5) | | | | | Description | | |---------------|---------------|---------------|---------------|---------------------|----------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_5<br>Function | TIOCA5 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare<br>register | Initial output is 0 | | | | | | rogiotor | 0 output at compare match | | | | 1 | 0 | | Initial output is 0 | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | 1 | _ | Initial output is 1 | | | | | | - | 0 output at compare match | | | | 1 | 0 | | Initial output is 1 | | | | | | <u>_</u> | 1 output at compare match | | | | | 1 | | Initial output is 1 | | | | | | | Toggle output at compare match | | 1 | Χ | 0 | 0 | | Capture input source is the TIOCA5 pin | | | | | | register | Input capture at rising edge | | | | | 1 | | Capture input source is the TIOCA5 pin | | | | | | <u>_</u> | Input capture at falling edge | | | | 1 | Х | <del>_</del> | Capture input source is the TIOCA5 pin | | | | | | | Input capture at both edges | [Legend] ## 10.3.4 Timer Interrupt Enable Register (TIER) The TIER registers are 8-bit readable/writable registers that control enabling or disabling of interrupt requests for each channel. The TPU has six TIER registers, one for each channel. | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TTGE | 0 | R/W | A/D Conversion Start Request Enable | | | | | | Enables or disables generation of A/D conversion start requests by TGRA input capture/compare match. | | | | | | 0: A/D conversion start request generation disabled | | | | | | 1: A/D conversion start request generation enabled | | 6 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1 and cannot be modified. | | 5 | TCIEU | 0 | R/W | Underflow Interrupt Enable | | | | | | Enables or disables interrupt requests (TCIU) by the TCFU flag when the TCFU flag in TSR is set to 1 in channels 1, 2, 4, and 5. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TCIU) by TCFU disabled | | | | | | 1: Interrupt requests (TCIU) by TCFU enabled | | 4 | TCIEV | 0 | R/W | Overflow Interrupt Enable | | | | | | Enables or disables interrupt requests (TCIV) by the TCFV flag when the TCFV flag in TSR is set to 1. | | | | | | 0: Interrupt requests (TCIV) by TCFV disabled | | | | | | 1: Interrupt requests (TCIV) by TCFV enabled | | 3 | TGIED | 0 | R/W | TGR Interrupt Enable D | | | | | | Enables or disables interrupt requests (TGID) by the TGFD bit when the TGFD bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TGID) by TGFD bit disabled | | | | | | 1: Interrupt requests (TGID) by TGFD bit enabled | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TGIEC | 0 | R/W | TGR Interrupt Enable C | | | | | | Enables or disables interrupt requests (TGIC) by the TGFC bit when the TGFC bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TGIC) by TGFC bit disabled | | | | | | 1: Interrupt requests (TGIC) by TGFC bit enabled | | 1 | TGIEB | 0 | R/W | TGR Interrupt Enable B | | | | | | Enables or disables interrupt requests (TGIB) by the TGFB bit when the TGFB bit in TSR is set to 1. | | | | | | 0: Interrupt requests (TGIB) by TGFB bit disabled | | | | | | 1: Interrupt requests (TGIB) by TGFB bit enabled | | 0 | TGIEA | 0 | R/W | TGR Interrupt Enable A | | | | | | Enables or disables interrupt requests (TGIA) by the TGFA bit when the TGFA bit in TSR is set to 1. | | | | | | 0: Interrupt requests (TGIA) by TGFA bit disabled | | | | | | 1: Interrupt requests (TGIA) by TGFA bit enabled | ## 10.3.5 Timer Status Register (TSR) The TSR registers are 8-bit readable/writable registers that indicate the status of each channel. The TPU has six TSR registers, one for each channel. | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TCFD | 1 | R | Count Direction Flag | | | | | | Status flag that shows the direction in which TCNT counts in channels 1, 2, 4, and 5. In channels 0 and 3, bit 7 is reserved. It is always read as 1 and cannot be modified. | | | | | | 0: TCNT counts down | | | | | | 1: TCNT counts up | | 6 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1 and cannot be modified. | | 5 | TCFU | 0 | R/(W) | Underflow Flag | | | | | | Status flag that indicates that TCNT underflow has occurred when channels 1, 2, 4, and 5 are set to phase counting mode. Only 0 can be written, for flag clearing. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting condition] | | | | | | When the TCNT value underflows (changes from H'0000 to H'FFFF) | | | | | | [Clearing condition] | | | | | | When 0 is written to TCFU after reading TCFU = 1 | | 4 | TCFV | 0 | R/(W) | Overflow Flag | | | | | | Status flag that indicates that TCNT overflow has occurred. Only 0 can be written, for flag clearing. | | | | | | [Setting condition] | | | | | | When the TCNT value overflows (changes from H'FFFF to H'0000) | | | | | | [Clearing condition] | | | | | | When 0 is written to TCFV after reading TCFV = 1 | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | TGFD | 0 | R/(W) | Input Capture/Output Compare Flag D | | | | | | Status flag that indicates the occurrence of TGRD input capture or compare match in channels 0 and 3. Only 0 can be written, for flag clearing. In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRD and TGRD is functioning as<br/>output compare register</li> </ul> | | | | | | <ul> <li>When TCNT value is transferred to TGRD by input<br/>capture signal and TGRD is functioning as input<br/>capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGID interrupt and the<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | • When 0 is written to TGFD after reading TGFD = 1 | | 2 | TGFC | 0 | R/(W) | Input Capture/Output Compare Flag C | | | | | | Status flag that indicates the occurrence of TGRC input capture or compare match in channels 0 and 3. Only 0 can be written, for flag clearing. In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRC and TGRC is functioning as<br/>output compare register</li> </ul> | | | | | | <ul> <li>When TCNT value is transferred to TGRC by input<br/>capture signal and TGRC is functioning as input<br/>capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGIC interrupt and the<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | • When 0 is written to TGFC after reading TGFC = 1 | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TGFB | 0 | R/(W) | Input Capture/Output Compare Flag B | | • | 10.5 | v | 17(77) | Status flag that indicates the occurrence of TGRB input capture or compare match. Only 0 can be written, for flag clearing. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRB and TGRB is functioning as<br/>output compare register</li> </ul> | | | | | | <ul> <li>When TCNT value is transferred to TGRB by input<br/>capture signal and TGRB is functioning as input<br/>capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGIB interrupt and the<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | • When 0 is written to TGFB after reading TGFB = 1 | | 0 | TGFA | 0 | R/(W) | Input Capture/Output Compare Flag A | | | | | | Status flag that indicates the occurrence of TGRA input capture or compare match. Only 0 can be written, for flag clearing. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRA and TGRA is functioning as<br/>output compare register</li> </ul> | | | | | | <ul> <li>When TCNT value is transferred to TGRA by input<br/>capture signal and TGRA is functioning as input<br/>capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGIA interrupt and the<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | • When 0 is written to TGFA after reading TGFA = 1 | ## 10.3.6 Timer Counter (TCNT) The TCNT registers are 16-bit readable/writable counters. The TPU has six TCNT counters, one for each channel. The TCNT counters are initialized to H'0000 by a reset, and in hardware standby mode. The TCNT counters cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. ## 10.3.7 Timer General Register (TGR) The TGR registers are dual function 16-bit readable/writable registers, functioning as either output compare or input capture registers. The TPU has 16 TGR registers, four each for channels 0 and 3 and two each for channels 1, 2, 4, and 5. TGRC and TGRD for channels 0 and 3 can also be designated for operation as buffer registers. The TGR registers cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. TGR buffer register combinations are TGRA—TGRC and TGRB—TGRD. ### 10.3.8 Timer Start Register (TSTR) TSTR is an 8-bit readable/writable register that selects operation/stoppage for channels 0 to 5. When setting the operating mode in TMDR or setting the count clock in TCR, first stop the TCNT counter. | Bit | Bit Name | Initial<br>value | R/W | Description | |-------------|----------------------|------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 0 | _ | Reserved | | | | | | The write value should always be 0. | | 5 | CST5 | 0 | R/W | Counter Start 0 to 5 (CST0 to CST5) | | 4<br>3 | CST4<br>CST3 | 0<br>0 | R/W | These bits select operation or stoppage for TCNT. | | 2<br>1<br>0 | CST2<br>CST1<br>CST0 | 0<br>0<br>0 | R/W R/W If 0 is written to the R/W TIOC pin designate the TIOC pin output TIOR is written to | If 0 is written to the CST bit during operation with the TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. | | | | | | 0: TCNT_0 to TCNT_5 count operation is stopped | | | | | | 1: TCNT_0 to TCNT_5 performs count operation | ## 10.3.9 Timer Synchro Register (TSYR) TSYR is an 8-bit readable/writable register that selects independent operation or synchronous operation for the channel 0 to 5 TCNT counters. A channel performs synchronous operation when the corresponding bit in TSYR is set to 1. | Bit | Bit Name | Initial<br>value | R/W | Description | |-------------|-------------------------|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 5 | SYNC5 | 0 | R/W | Timer Synchro 0 to 5 | | 4<br>3<br>2 | SYNC4<br>SYNC3<br>SYNC2 | 0<br>0<br>0 | R/W<br>R/W<br>R/W<br>R/W | These bits are used to select whether operation is independent of or synchronized with other channels. | | 1 0 | SYNC1<br>SYNC0 | 0 | | When synchronous operation is selected, the TCNT synchronous presetting of multiple channels, and synchronous clearing by counter clearing on another channel, are possible. | | | | | | To set synchronous operation, the SYNC bits for at least two channels must be set to 1. To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR0 to CCLR2 in TCR. | | | | | | 0: TCNT_0 to TCNT_5 operates independently (TCNT presetting /clearing is unrelated to other channels) | | | | | | 1: TCNT_0 to TCNT_5 performs synchronous operation | | | | | | TCNT synchronous presetting/synchronous clearing is possible | ## 10.4 Operation #### **10.4.1** Basic Functions Each channel has a TCNT and TGR register. TCNT performs up-counting, and is also capable of free-running operation, periodic counting, and external event counting. Each TGR can be used as an input capture register or output compare register. **Counter Operation:** When one of bits CST0 to CST5 is set to 1 in TSTR, the TCNT counter for the corresponding channel begins counting. TCNT can operate as a free-running counter, periodic counter, for example. Example of count operation setting procedure Figure 10.2 shows an example of the count operation setting procedure. Figure 10.2 Example of Counter Operation Setting Procedure #### 2. Free-running count operation and periodic count operation Immediately after a reset, the TPU's TCNT counters are all designated as free-running counters. When the relevant bit in TSTR is set to 1 the corresponding TCNT counter starts upcount operation as a free-running counter. When TCNT overflows (from H'FFFF to H'0000), the TCFV bit in TSR is set to 1. If the value of the corresponding TCIEV bit in TIER is 1 at this point, the TPU requests an interrupt. After overflow, TCNT starts counting up again from H'0000. Figure 10.3 Free-Running Counter Operation When compare match is selected as the TCNT clearing source, the TCNT counter for the relevant channel performs periodic count operation. The TGR register for setting the period is designated as an output compare register, and counter clearing by compare match is selected by means of bits CCLR0 to CCLR2 in TCR. After the settings have been made, TCNT starts up-count operation as a periodic counter when the corresponding bit in TSTR is set to 1. When the count value matches the value in TGR, the TGF bit in TSR is set to 1 and TCNT is cleared to H'0000. If the value of the corresponding TGIE bit in TIER is 1 at this point, the TPU requests an interrupt. After a compare match, TCNT starts counting up again from H'0000. Figure 10.4 illustrates periodic counter operation. Figure 10.4 Periodic Counter Operation Waveform Output by Compare Match: The TPU can perform 0, 1, or toggle output from the corresponding output pin using compare match. Example of setting procedure for waveform output by compare match Figure 10.5 shows an example of the setting procedure for waveform output by compare match Figure 10.5 Example of Setting Procedure for Waveform Output by Compare Match ### 2. Examples of waveform output operation Figure 10.6 shows an example of 0 output/1 output. In this example TCNT has been designated as a free-running counter, and settings have been made such that 1 is output by compare match A, and 0 is output by compare match B. When the set level and the pin level coincide, the pin level does not change. Figure 10.6 Example of 0 Output/1 Output Operation Figure 10.7 shows an example of toggle output. In this example, TCNT has been designated as a periodic counter (with counter clearing on compare match B), and settings have been made such that the output is toggled by both compare match A and compare match B. Figure 10.7 Example of Toggle Output Operation **Input Capture Function:** The TCNT value can be transferred to TGR on detection of the TIOC pin input edge. Rising edge, falling edge, or both edges can be selected as the detected edge. For channels 0, 1, 3, and 4, it is also possible to specify another channel's counter input clock or compare match signal as the input capture source. Note: When another channel's counter input clock is used as the input capture input for channels 0 and 3, $\phi/1$ should not be selected as the counter input clock used for input capture input. Input capture will not be generated if $\phi/1$ is selected. 1. Example of input capture operation setting procedure Figure 10.8 shows an example of the input capture operation setting procedure. Figure 10.8 Example of Input Capture Operation Setting Procedure ## 2. Example of input capture operation Figure 10.9 shows an example of input capture operation. In this example both rising and falling edges have been selected as the TIOCA pin input capture input edge, the falling edge has been selected as the TIOCB pin input capture input edge, and counter clearing by TGRB input capture has been designated for TCNT. Figure 10.9 Example of Input Capture Operation ### 10.4.2 Synchronous Operation In synchronous operation, the values in a number of TCNT counters can be rewritten simultaneously (synchronous presetting). Also, a number of TCNT counters can be cleared simultaneously by making the appropriate setting in TCR (synchronous clearing). Synchronous operation enables TGR to be incremented with respect to a single time base. Channels 0 to 5 can all be designated for synchronous operation. **Example of Synchronous Operation Setting Procedure:** Figure 10.10 shows an example of the synchronous operation setting procedure. Figure 10.10 Example of Synchronous Operation Setting Procedure **Example of Synchronous Operation:** Figure 10.11 shows an example of synchronous operation. In this example, synchronous operation and PWM mode 1 have been designated for channels 0 to 2, TGRB\_0 compare match has been set as the channel 0 counter clearing source, and synchronous clearing has been set for the channel 1 and 2 counter clearing source. Three-phase PWM waveforms are output from pins TIOCA0, TIOCA1, and TIOCA2. At this time, synchronous presetting, and synchronous clearing by TGRB\_0 compare match, are performed for channel 0 to 2 TCNT counters, and the data set in TGRB\_0 is used as the PWM cycle. For details of PWM modes, see section 10.4.5, PWM Modes. Figure 10.11 Example of Synchronous Operation ## 10.4.3 Buffer Operation Buffer operation, provided for channels 0 and 3, enables TGRC and TGRD to be used as buffer registers. Buffer operation differs depending on whether TGR has been designated as an input capture register or as a compare match register. Table 10.28 shows the register combinations used in buffer operation. **Table 10.28 Register Combinations in Buffer Operation** | Channel | Timer General Register | Buffer Register | |---------|------------------------|-----------------| | 0 | TGRA_0 | TGRC_0 | | | TGRB_0 | TGRD_0 | | 3 | TGRA_3 | TGRC_3 | | | TGRB_3 | TGRD_3 | • When TGR is an output compare register When a compare match occurs, the value in the buffer register for the corresponding channel is transferred to the timer general register. This operation is illustrated in figure 10.12. Figure 10.12 Compare Match Buffer Operation When TGR is an input capture register When input capture occurs, the value in TCNT is transferred to TGR and the value previously held in the timer general register is transferred to the buffer register. This operation is illustrated in figure 10.13. Figure 10.13 Input Capture Buffer Operation **Example of Buffer Operation Setting Procedure:** Figure 10.14 shows an example of the buffer operation setting procedure. Figure 10.14 Example of Buffer Operation Setting Procedure ## **Examples of Buffer Operation:** 1. When TGR is an output compare register Figure 10.15 shows an operation example in which PWM mode 1 has been designated for channel 0, and buffer operation has been designated for TGRA and TGRC. The settings used in this example are TCNT clearing by compare match B, 1 output at compare match A, and 0 output at compare match B. As buffer operation has been set, when compare match A occurs the output changes and the value in buffer register TGRC is simultaneously transferred to timer general register TGRA. This operation is repeated each time that compare match A occurs. For details of PWM modes, see section 10.4.5, PWM Modes. Figure 10.15 Example of Buffer Operation (1) #### 2. When TGR is an input capture register Figure 10.16 shows an operation example in which TGRA has been designated as an input capture register, and buffer operation has been designated for TGRA and TGRC. Counter clearing by TGRA input capture has been set for TCNT, and both rising and falling edges have been selected as the TIOCA pin input capture input edge. As buffer operation has been set, when the TCNT value is stored in TGRA upon the occurrence of input capture A, the value previously stored in TGRA is simultaneously transferred to TGRC. Figure 10.16 Example of Buffer Operation (2) ### **10.4.4** Cascaded Operation In cascaded operation, two 16-bit counters for different channels are used together as a 32-bit counter. This function works by counting the channel 1 (channel 4) counter clock upon overflow/underflow of TCNT 2 (TCNT 5) as set in bits TPSC0 to TPSC2 in TCR. Underflow occurs only when the lower 16-bit TCNT is in phase-counting mode. Table 10.29 shows the register combinations used in cascaded operation. Note: When phase counting mode is set for channel 1 or 4, the counter clock setting is invalid and the counters operates independently in phase counting mode. **Table 10.29 Cascaded Combinations** | Combination | Upper 16 Bits | Lower 16 Bits | |------------------|---------------|---------------| | Channels 1 and 2 | TCNT_1 | TCNT_2 | | Channels 4 and 5 | TCNT_4 | TCNT_5 | **Example of Cascaded Operation Setting Procedure:** Figure 10.17 shows an example of the setting procedure for cascaded operation. Figure 10.17 Cascaded Operation Setting Procedure **Examples of Cascaded Operation:** Figure 10.18 illustrates the operation when TCNT\_2 overflow/underflow counting has been set for TCNT\_1, when TGRA\_1 and TGRA\_2 have been designated as input capture registers, and when TIOC pin rising edge has been selected. When a rising edge is input to the TIOCA1 and TIOCA2 pins simultaneously, the upper 16 bits of the 32-bit data are transferred to TGRA\_1, and the lower 16 bits to TGRA\_2. Figure 10.18 Example of Cascaded Operation (1) Figure 10.19 illustrates the operation when TCNT\_2 overflow/underflow counting has been set for TCNT\_1 and phase counting mode has been designated for channel 2. TCNT\_1 is incremented by TCNT\_2 overflow and decremented by TCNT\_2 underflow. Figure 10.19 Example of Cascaded Operation (2) #### **10.4.5 PWM Modes** In PWM mode, PWM waveforms are output from the output pins. The output level can be selected as 0, 1, or toggle output in response to a compare match of each TGR. TGR registers settings can be used to output a PWM waveform in the range of 0% to 100% duty cycle. Designating TGR compare match as the counter clearing source enables the period to be set in that register. All channels can be designated for PWM mode independently. Synchronous operation is also possible. There are two PWM modes, as described below. #### PWM mode 1 PWM output is generated from the TIOCA and TIOCC pins by pairing TGRA with TGRB and TGRC with TGRD. The output specified by bits IOA0 to IOA3 and IOC0 to IOC3 in TIOR is output from the TIOCA and TIOCC pins at compare matches A and C, and the output specified by bits IOB0 to IOB3 and IOD0 to IOD3 in TIOR is output at compare matches B and D. The initial output value is the value set in TGRA or TGRC. If the set values of paired TGRs are identical, the output value does not change when a compare match occurs. In PWM mode 1, a maximum 8-phase PWM output is possible. #### PWM mode 2 PWM output is generated using one TGR as the cycle register and the others as duty cycle registers. The output specified in TIOR is performed by means of compare matches. Upon counter clearing by a synchronization register compare match, the output value of each pin is the initial value set in TIOR. If the set values of the cycle and duty cycle registers are identical, the output value does not change when a compare match occurs. In PWM mode 2, a maximum 15-phase PWM output is possible in combination use with synchronous operation. The correspondence between PWM output pins and registers is shown in table 10.30. Table 10.30 PWM Output Registers and Output Pins | | | Output Pins | | | |---------|-----------|-------------|------------|--| | Channel | Registers | PWM Mode 1 | PWM Mode 2 | | | 0 | TGRA_0 | TIOCA0 | TIOCA0 | | | | TGRB_0 | | TIOCB0 | | | | TGRC_0 | TIOCC0 | TIOCC0 | | | | TGRD_0 | | TIOCD0 | | | 1 | TGRA_1 | TIOCA1 | TIOCA1 | | | | TGRB_1 | | TIOCB1 | | | 2 | TGRA_2 | TIOCA2 | TIOCA2 | | | | TGRB_2 | | TIOCB2 | | | 3 | TGRA_3 | TIOCA3 | TIOCA3 | | | | TGRB_3 | | TIOCB3 | | | | TGRC_3 | TIOCC3 | TIOCC3 | | | | TGRD_3 | | TIOCD3 | | | 4 | TGR4A_4 | TIOCA4 | TIOCA4 | | | | TGR4B_4 | | TIOCB4 | | | 5 | TGRA_5 | TIOCA5 | TIOCA5 | | | | TGRB_5 | | TIOCB5 | | Note: \* In PWM mode 2, PWM output is not possible for the TGR register in which the period is set. **Example of PWM Mode Setting Procedure:** Figure 10.20 shows an example of the PWM mode setting procedure. Figure 10.20 Example of PWM Mode Setting Procedure **Examples of PWM Mode Operation:** Figure 10.21 shows an example of PWM mode 1 operation. In this example, TGRA compare match is set as the TCNT clearing source, 0 is set for the TGRA initial output value and output value, and 1 is set as the TGRB output value. In this case, the value set in TGRA is used as the period, and the values set in the TGRB registers are used as the duty cycle levels. Figure 10.21 Example of PWM Mode Operation (1) Figure 10.22 shows an example of PWM mode 2 operation. In this example, synchronous operation is designated for channels 0 and 1, TGRB\_1 compare match is set as the TCNT clearing source, and 0 is set for the initial output value and 1 for the output value of the other TGR registers (TGRA\_0 to TGRD\_0, TGRA\_1), outputting a 5-phase PWM waveform. In this case, the value set in TGRB\_1 is used as the cycle, and the values set in the other TGRs are used as the duty cycle levels. Figure 10.22 Example of PWM Mode Operation (2) Figure 10.23 shows examples of PWM waveform output with 0% duty cycle and 100% duty cycle in PWM mode. Figure 10.23 Example of PWM Mode Operation (3) #### 10.4.6 Phase Counting Mode In phase counting mode, the phase difference between two external clock inputs is detected and TCNT is incremented/decremented accordingly. This mode can be set for channels 1, 2, 4, and 5. When phase counting mode is set, an external clock is selected as the counter input clock and TCNT operates as an up/down-counter regardless of the setting of bits TPSC0 to TPSC2 and bits CKEG0 and CKEG1 in TCR. However, the functions of bits CCLR0 and CCLR1 in TCR, and of TIOR, TIER, and TGR, are valid, and input capture/compare match and interrupt functions can be used. This can be used for two-phase encoder pulse input. If overflow occurs when TCNT is counting up, the TCFV flag in TSR is set; if underflow occurs when TCNT is counting down, the TCFU flag is set. The TCFD bit in TSR is the count direction flag. Reading the TCFD flag reveals whether TCNT is counting up or down. Table 10.31 shows the correspondence between external clock pins and channels. **Table 10.31 Phase Counting Mode Clock Input Pins** | | External Clock Pins | | |---------------------------------------------------|---------------------|---------| | Channels | A-Phase | B-Phase | | When channel 1 or 5 is set to phase counting mode | TCLKA | TCLKB | | When channel 2 or 4 is set to phase counting mode | TCLKC | TCLKD | **Example of Phase Counting Mode Setting Procedure:** Figure 10.24 shows an example of the phase counting mode setting procedure. Figure 10.24 Example of Phase Counting Mode Setting Procedure **Examples of Phase Counting Mode Operation:** In phase counting mode, TCNT counts up or down according to the phase difference between two external clocks. There are four modes, according to the count conditions. ## 1. Phase counting mode 1 Figure 10.25 shows an example of phase counting mode 1 operation, and table 10.32 summarizes the TCNT up/down-count conditions. Figure 10.25 Example of Phase Counting Mode 1 Operation Table 10.32 Up/Down-Count Conditions in Phase Counting Mode 1 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | | Up-count | | Low level | V_ | | | <u></u> | Low level | | | <u>*</u> | High level | | | High level | V_ | Down-count | | Low level | | | | | High level | | | 1 | Low level | | ### [Legend] ## 2. Phase counting mode 2 Figure 10.26 shows an example of phase counting mode 2 operation, and table 10.33 summarizes the TCNT up/down-count conditions. Figure 10.26 Example of Phase Counting Mode 2 Operation Table 10.33 Up/Down-Count Conditions in Phase Counting Mode 2 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5)<br>TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|------------------------------------------------------|------------| | High level | _ | Don't care | | Low level | T. | Don't care | | | Low level | Don't care | | <u> </u> | High level | Up-count | | High level | ₹_ | Don't care | | Low level | | Don't care | | <u>_</u> | High level | Don't care | | <u></u> | Low level | Down-count | ## [Legend] Falling edge #### 3. Phase counting mode 3 Figure 10.27 shows an example of phase counting mode 3 operation, and table 10.34 summarizes the TCNT up/down-count conditions. Figure 10.27 Example of Phase Counting Mode 3 Operation Table 10.34 Up/Down-Count Conditions in Phase Counting Mode 3 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | _ | Don't care | | Low level | V_ | Don't care | | _ | Low level | Don't care | | 7 | High level | Up-count | | High level | <b>V</b> _ | Down-count | | Low level | | Don't care | | | High level | Don't care | | 1 | Low level | Don't care | # [Legend] Falling edge #### 4. Phase counting mode 4 Figure 10.28 shows an example of phase counting mode 4 operation, and table 10.35 summarizes the TCNT up/down-count conditions. Figure 10.28 Example of Phase Counting Mode 4 Operation Table 10.35 Up/Down-Count Conditions in Phase Counting Mode 4 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|-------------| | High level | | Up-count | | Low level | L | <del></del> | | | Low level | Don't care | | ₹ | High level | <del></del> | | High level | L | Down-count | | Low level | | <del></del> | | | High level | Don't care | | ₹_ | Low level | | #### [Legend] 📜: Falling edge **Phase Counting Mode Application Example:** Figure 10.29 shows an example in which channel 1 is in phase counting mode, and channel 1 is coupled with channel 0 to input servo motor 2-phase encoder pulses in order to detect position or speed. Channel 1 is set to phase counting mode 1, and the encoder pulse A-phase and B-phase are input to TCLKA and TCLKB. Channel 0 operates with TCNT counter clearing by TGRC\_0 compare match; TGRA\_0 and TGRC\_0 are used for the compare match function and are set with the speed control period and position control period. TGRB\_0 is used for input capture, with TGRB\_0 and TGRD\_0 operating in buffer mode. The channel 1 counter input clock is designated as the TGRB\_0 input capture source, and the pulse widths of 2-phase encoder 4-multiplication pulses are detected. TGRA\_1 and TGRB\_1 for channel 1 are designated for input capture, and channel 0 TGRA\_0 and TGRC\_0 compare matches are selected as the input capture source and store the up/down-counter values for the control periods. This procedure enables the accurate detection of position and speed. Figure 10.29 Phase Counting Mode Application Example # 10.5 Interrupt Sources There are three kinds of TPU interrupt source; TGR input capture/compare match, TCNT overflow, and TCNT underflow. Each interrupt source has its own status flag and enable/disabled bit, allowing the generation of interrupt request signals to be enabled or disabled individually. When an interrupt request is generated, the corresponding status flag in TSR is set to 1. If the corresponding enable/disable bit in TIER is set to 1 at this time, an interrupt is requested. The interrupt request is cleared by clearing the status flag to 0. Relative channel priorities can be changed by the interrupt controller, however the priority order within a channel is fixed. For details, see section 5, Interrupt Controller. Table 10.36 lists the TPU interrupt sources. # **Table 10.36 TPU Interrupts** | Channel | Name | Interrupt Source | Interrupt Flag | DTC<br>Activation | |---------|--------|------------------------------------|----------------|-------------------| | 0 | TGIA_0 | TGRA_0 input capture/compare match | TGFA_0 | Possible | | | TGIB_0 | TGRB_0 input capture/compare match | TGFB_0 | Possible | | | TGIC_0 | TGRC_0 input capture/compare match | TGFC_0 | Possible | | | TGID_0 | TGRD_0 input capture/compare match | TGFD_0 | Possible | | | TCIV_0 | TCNT_0 overflow | TCFV_0 | Not possible | | 1 | TGIA_1 | TGRA_1 input capture/compare match | TGFA_1 | Possible | | | TGIB_1 | TGRB_1 input capture/compare match | TGFB_1 | Possible | | | TCIV_1 | TCNT_1 overflow | TCFV_1 | Not possible | | | TCIU_1 | TCNT_1 underflow | TCFU_1 | Not possible | | 2 | TGIA_2 | TGRA_2 input capture/compare match | TGFA_2 | Possible | | | TGIB_2 | TGRB_2 input capture/compare match | TGFB_2 | Possible | | | TCIV_2 | TCNT_2 overflow | TCFV_2 | Not possible | | | TCIU_2 | TCNT_2 underflow | TCFU_2 | Not possible | | 3 | TGIA_3 | TGRA_3 input capture/compare match | TGFA_3 | Possible | | | TGIB_3 | TGRB_3 input capture/compare match | TGFB_3 | Possible | | | TGIC_3 | TGRC_3 input capture/compare match | TGFC_3 | Possible | | | TGID_3 | TGRD_3 input capture/compare match | TGFD_3 | Possible | | | TCIV_3 | TCNT_3 overflow | TCFV_3 | Not possible | | 4 | TGIA_4 | TGRA_4 input capture/compare match | TGFA_4 | Possible | | | TGIB_4 | TGRB_4 input capture/compare match | TGFB_4 | Possible | | | TCIV_4 | TCNT_4 overflow | TCFV_4 | Not possible | | | TCIU_4 | TCNT_4 underflow | TCFU_4 | Not possible | | 5 | TGIA_5 | TGRA_5 input capture/compare match | TGFA_5 | Possible | | | TGIB_5 | TGRB_5 input capture/compare match | TGFB_5 | Possible | | | TCIV_5 | TCNT_5 overflow | TCFV_5 | Not possible | | · | TCIU_5 | TCNT_5 underflow | TCFU_5 | Not possible | **Input Capture/Compare Match Interrupt:** An interrupt is requested if the TGIE bit in TIER is set to 1 when the TGF flag in TSR is set to 1 by the occurrence of a TGR input capture/compare match on a particular channel. The interrupt request is cleared by clearing the TGF flag to 0. The TPU has 16 input capture/compare match interrupts, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. **Overflow Interrupt:** An interrupt is requested if the TCIEV bit in TIER is set to 1 when the TCFV flag in TSR is set to 1 by the occurrence of TCNT overflow on a channel. The interrupt request is cleared by clearing the TCFV flag to 0. The TPU has six overflow interrupts, one for each channel. **Underflow Interrupt:** An interrupt is requested if the TCIEU bit in TIER is set to 1 when the TCFU flag in TSR is set to 1 by the occurrence of TCNT underflow on a channel. The interrupt request is cleared by clearing the TCFU flag to 0. The TPU has four underflow interrupts, one each for channels 1, 2, 4, and 5. #### 10.6 DTC Activation The DTC can be activated by the TGR input capture/compare match interrupt for a channel. For details, see section 8, Data Transfer Controller (DTC). A total of 16 TPU input capture/compare match interrupts can be used as DTC activation sources, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. #### 10.7 A/D Converter Activation The A/D converter can be activated by the TGRA input capture/compare match for a channel. If the TTGE bit in TIER is set to 1 when the TGFA flag in TSR is set to 1 by the occurrence of a TGRA input capture/compare match on a particular channel, a request to begin A/D conversion is sent to the A/D converter. If the TPU conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is begun. In the TPU, a total of six TGRA input capture/compare match interrupts can be used as A/D converter conversion start sources, one for each channel. # 10.8 Operation Timing ### 10.8.1 Input/Output Timing **TCNT Count Timing:** Figure 10.30 shows TCNT count timing in internal clock operation, and figure 10.31 shows TCNT count timing in external clock operation. Figure 10.30 Count Timing in Internal Clock Operation Figure 10.31 Count Timing in External Clock Operation **Output Compare Output Timing:** A compare match signal is generated in the final state in which TCNT and TGR match (the point at which the count value matched by TCNT is updated). When a compare match signal is generated, the output value set in TIOR is output at the output compare output pin. After a match between TCNT and TGR, the compare match signal is not generated until the TCNT input clock is generated. Figure 10.32 shows output compare output timing. Figure 10.32 Output Compare Output Timing **Input Capture Signal Timing:** Figure 10.33 shows input capture signal timing. Figure 10.33 Input Capture Input Signal Timing **Timing for Counter Clearing by Compare Match/Input Capture:** Figure 10.34 shows the timing when counter clearing on compare match is specified, and figure 10.35 shows the timing when counter clearing on input capture is specified. Figure 10.34 Counter Clear Timing (Compare Match) Figure 10.35 Counter Clear Timing (Input Capture) **Buffer Operation Timing:** Figures 10.36 and 10.37 show the timing in buffer operation. **Figure 10.36 Buffer Operation Timing (Compare Match)** **Figure 10.37 Buffer Operation Timing (Input Capture)** #### 10.8.2 Interrupt Signal Timing **TGF Flag Setting Timing in Case of Compare Match:** Figure 10.38 shows the timing for setting of the TGF flag in TSR on compare match, and TGI interrupt request signal timing. Figure 10.38 TGI Interrupt Timing (Compare Match) **TGF Flag Setting Timing in Case of Input Capture:** Figure 10.39 shows the timing for setting of the TGF flag in TSR on input capture, and TGI interrupt request signal timing. Figure 10.39 TGI Interrupt Timing (Input Capture) **TCFV Flag/TCFU Flag Setting Timing:** Figure 10.40 shows the timing for setting of the TCFV flag in TSR on overflow, and TCIV interrupt request signal timing. Figure 10.41 shows the timing for setting of the TCFU flag in TSR on underflow, and TCIU interrupt request signal timing. Figure 10.40 TCIV Interrupt Setting Timing Figure 10.41 TCIU Interrupt Setting Timing **Status Flag Clearing Timing:** After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. When the DTC is activated, the flag is cleared automatically. Figure 10.42 shows the timing for status flag clearing by the CPU, and figure 10.43 shows the timing for status flag clearing by the DTC. Figure 10.42 Timing for Status Flag Clearing by CPU Figure 10.43 Timing for Status Flag Clearing by DTC Activation ### 10.9 Usage Notes #### 10.9.1 Module Stop Mode Setting TPU operation can be disabled or enabled using the module stop control register. The initial setting is for TPU operation to be halted. Register access is enabled by clearing module stop mode. For details, refer to section 19, Power-Down Modes. #### 10.9.2 Input Clock Restrictions The input clock pulse width must be at least 1.5 states in the case of single-edge detection, and at least 2.5 states in the case of both-edge detection. The TPU will not operate properly at narrower pulse widths. In phase counting mode, the phase difference and overlap between the two input clocks must be at least 1.5 states, and the pulse width must be at least 2.5 states. Figure 10.44 shows the input clock conditions in phase counting mode. Figure 10.44 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode #### 10.9.3 Caution on Period Setting When counter clearing on compare match is set, TCNT is cleared in the final state in which it matches the TGR value (the point at which the count value matched by TCNT is updated). Consequently, the actual counter frequency is given by the following formula: $$f = \frac{\phi}{(N+1)}$$ Where f: Counter frequency φ: Operating frequency N: TGR set value #### 10.9.4 Conflict between TCNT Write and Clear Operations If the counter clear signal is generated in the T2 state of a TCNT write cycle, TCNT clearing takes precedence and the TCNT write is not performed. Figure 10.45 shows the timing in this case. Figure 10.45 Conflict between TCNT Write and Clear Operations ### 10.9.5 Conflict between TCNT Write and Increment Operations If incrementing occurs in the T2 state of a TCNT write cycle, the TCNT write takes precedence and TCNT is not incremented. Figure 10.46 shows the timing in this case. Figure 10.46 Conflict between TCNT Write and Increment Operations ### 10.9.6 Conflict between TGR Write and Compare Match If a compare match occurs in the T2 state of a TGR write cycle, the TGR write takes precedence and the compare match signal is inhibited. A compare match does not occur even if the previous value is written. Figure 10.47 shows the timing in this case. Figure 10.47 Conflict between TGR Write and Compare Match #### 10.9.7 Conflict between Buffer Register Write and Compare Match If a compare match occurs in the T2 state of a TGR write cycle, the data that is transferred to TGR by the buffer operation will be that in the buffer prior to the write. Figure 10.48 shows the timing in this case. Figure 10.48 Conflict between Buffer Register Write and Compare Match ### 10.9.8 Conflict between TGR Read and Input Capture If an input capture signal is generated in the T1 state of a TGR read cycle, the data that is read will be that in the buffer after input capture transfer. Figure 10.49 shows the timing in this case. Figure 10.49 Conflict between TGR Read and Input Capture ### 10.9.9 Conflict between TGR Write and Input Capture If an input capture signal is generated in the T2 state of a TGR write cycle, the input capture operation takes precedence and the write to TGR is not performed. Figure 10.50 shows the timing in this case. Figure 10.50 Conflict between TGR Write and Input Capture ### 10.9.10 Conflict between Buffer Register Write and Input Capture If an input capture signal is generated in the T2 state of a buffer register write cycle, the buffer operation takes precedence and the write to the buffer register is not performed. Figure 10.51 shows the timing in this case. Figure 10.51 Conflict between Buffer Register Write and Input Capture #### 10.9.11 Conflict between Overflow/Underflow and Counter Clearing If overflow/underflow and counter clearing occur simultaneously, the TCFV/TCFU flag in TSR is not set and TCNT clearing takes precedence. Figure 10.52 shows the operation timing when a TGR compare match is specified as the clearing source, and when H'FFFF is set in TGR. Figure 10.52 Conflict between Overflow and Counter Clearing #### 10.9.12 Conflict between TCNT Write and Overflow/Underflow If there is an up-count or down-count in the T2 state of a TCNT write cycle, and overflow/underflow occurs, the TCNT write takes precedence and the TCFV/TCFU flag in TSR is not set. Figure 10.53 shows the operation timing when there is conflict between TCNT write and overflow. Figure 10.53 Conflict between TCNT Write and Overflow ### 10.9.13 Multiplexing of I/O Pins In this LSI, the TCLKA input pin is multiplexed with the TIOCC0 I/O pin, the TCLKB input pin with the TIOCD0 I/O pin, the TCLKC input pin with the TIOCB1 I/O pin, and the TCLKD input pin with the TIOCB2 I/O pin. When an external clock is input, compare match output should not be performed from a multiplexed pin. ## 10.9.14 Interrupts in Module Stop Mode If module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DTC activation source. Interrupts should therefore be disabled before entering module stop mode. # Section 11 Programmable Pulse Generator (PPG) The programmable pulse generator provides pulse outputs using the 16-bit timer pulse unit (TPU) as a time base. The PPG pulse outputs are divided into 4-bit groups (group 2 and group 3) that can operate both simultaneously and independently. The block diagram of the PPG is shown in figure 11.1. #### 11.1 Features - 8-bit output data - Two output groups - Selectable output trigger signals - Non-overlap mode - Can operate in tandem with the data transfer controller (DTC) - Settable inverted output - Module stop mode can be set Figure 11.1 Block Diagram of PPG # 11.2 Input/Output Pins Table 11.1 summarizes the pin configuration of the PPG. **Table 11.1 Pin Configuration** | Pin Name | I/O | Function | | |----------|--------|----------------------|--| | PO15 | Output | Group 3 pulse output | | | PO14 | Output | | | | PO13 | Output | | | | PO12 | Output | | | | PO11 | Output | Group 2 pulse output | | | PO10 | Output | | | | PO9 | Output | | | | PO8 | Output | | | # 11.3 Register Descriptions The PPG has the following registers. - PPG output control register (PCR) - PPG output mode register (PMR) - Next data enable register H (NDERH) - Next data enable register L (NDERL) - Output data register H (PODRH) - Output data register L (PODRL) - Next data register H (NDRH) - Next data register L (NDRL) ### 11.3.1 Next Data Enable Registers H, L (NDERH, NDERL) NDERH and NDERL are 8-bit readable/writable registers that enable or disable pulse output on a bit-by-bit basis. The corresponding DDR also needs to be set to 1 in order to enable pulse output by the PPG. #### NDERH | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | NDER15 | 0 | R/W | Next Data Enable 8 to 15 | | 6 | NDER14 | 0 | R/W | When a bit is set to 1 for pulse output by NDRH, the | | 5 | NDER13 | 0 | R/W | value in the corresponding NDRH bit is transferred to the PODRH bit by the selected output trigger. Values | | 4 | NDER12 | 0 | R/W | are not transferred from NDRH to PODRH for cleared | | 3 | NDER11 | 0 | R/W | bits. | | 2 | NDER10 | 0 | R/W | | | 1 | NDER9 | 0 | R/W | | | 0 | NDER8 | 0 | R/W | | #### NDERL | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------| | 7 | NDER7 | 0 | R/W | Next Data Enable 0 to 7 | | 6 | NDER6 | 0 | R/W | When a bit is set to 1 for pulse output by NDRL, the | | 5 | NDER5 | 0 | R/W | value in the corresponding NDRL bit is transferred to | | 4 | NDER4 | 0 | R/W | the PODRL bit by the selected output trigger. Values are not transferred from NDRL to PODRL for cleared | | 3 | NDER3 | 0 | R/W | bits. | | 2 | NDER2 | 0 | R/W | | | 1 | NDER1 | 0 | R/W | | | 0 | NDER0 | 0 | R/W | | ### 11.3.2 Output Data Registers H, L (PODRH, PODRL) PODRH and PODRL are 8-bit readable/writable registers that store output data for use in pulse output. A bit that has been set for pulse output by NDER is read-only and cannot be modified. #### PODRH | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | POD15 | 0 | R/W | Output Data Register 8 to 15 | | 6 | POD14 | 0 | R/W | For bits that have been set to pulse output by NDERH, | | 5 | POD13 | 0 | R/W | the output trigger transfers NDRH values to this register during PPG operation. While NDERH is set to 1, the | | 4 | POD12 | 0 | R/W | CPU cannot write to this register. While NDERH is | | 3 | POD11 | 0 | R/W | cleared, the initial output value of the pulse can be set. | | 2 | POD10 | 0 | R/W | | | 1 | POD9 | 0 | R/W | | | 0 | POD8 | 0 | R/W | | #### PODRL | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | POD7 | 0 | R/W | Output Data Register 0 to 7 | | 6 | POD6 | 0 | R/W | For bits that have been set to pulse output by NDERL, | | 5 | POD5 | 0 | R/W | the output trigger transfers NDRL values to this register during PPG operation. While NDERL is set to 1, the | | 4 | POD4 | 0 | R/W | CPU cannot write to this register. While NDERL is | | 3 | POD3 | 0 | R/W | cleared, the initial output value of the pulse can be set. | | 2 | POD2 | 0 | R/W | | | 1 | POD1 | 0 | R/W | | | 0 | POD0 | 0 | R/W | | #### 11.3.3 Next Data Registers H, L (NDRH, NDRL) NDRH and NDRL are 8-bit readable/writable registers that store the data for the next pulse output. The NDR addresses differ depending on whether pulse output groups have the same output trigger or different output triggers. #### NDRH If pulse output groups 2 and 3 have the same output trigger, all eight bits are mapped to the same address and can be accessed at one time, as shown below. | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | NDR15 | 0 | R/W | Next Data Register 8 to 15 | | 6 | NDR14 | 0 | R/W | The register contents are transferred to the | | 5 | NDR13 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 4 | NDR12 | 0 | R/W | Specified with Fort. | | 3 | NDR11 | 0 | R/W | | | 2 | NDR10 | 0 | R/W | | | 1 | NDR9 | 0 | R/W | | | 0 | NDR8 | 0 | R/W | | If pulse output groups 2 and output pulse groups 3 have different output triggers, the upper 4 bits and the lower 4 bits are mapped to different addresses, as shown below. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------| | 7 | NDR15 | 0 | R/W | Next Data Register 12 to 15 | | 6 | NDR14 | 0 | R/W | The register contents are transferred to the | | 5 | NDR13 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 4 | NDR12 | 0 | R/W | specified with FCh. | | 3 to 0 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------------|------------------|-----|--------------------------------------------------------------------| | 7 to 4 | <del> </del> — | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 3 | NDR11 | 0 | R/W | Next Data Register 8 to11 | | 2 | NDR10 | 0 | R/W | The register contents are transferred to the | | 1 | NDR9 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 0 | NDR8 | 0 | R/W | specified with FOR. | #### NDRL If pulse output groups 0 and 1 have the same output trigger, all eight bits are mapped to the same address and can be accessed at one time, as shown below. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------| | 7 | NDR7 | 0 | R/W | Next Data Register 0 to 7 | | 6 | NDR6 | 0 | R/W | The register contents are transferred to the | | 5 | NDR5 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 4 | NDR4 | 0 | R/W | specified with FOA. | | 3 | NDR3 | 0 | R/W | | | 2 | NDR2 | 0 | R/W | | | 1 | NDR1 | 0 | R/W | | | 0 | NDR0 | 0 | R/W | | If pulse output groups 0 and output pulse groups 1 have different output triggers, upper 4 bits and lower 4 bits are mapped to the different addresses as shown below. | | | Initial | | | |--------|----------|---------|-----|--------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | NDR7 | 0 | R/W | Next Data Register 4 to 7 | | 6 | NDR6 | 0 | R/W | The register contents are transferred to the | | 5 | NDR5 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 4 | NDR4 | 0 | R/W | specified with FOn. | | 3 to 0 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------| | 7 to 4 — | | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 3 | NDR3 | 0 | R/W | Next Data Register 3 to 0 | | 2 | NDR2 | 0 | R/W | The register contents are transferred to the | | 1 | NDR1 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 0 | NDR0 | 0 | R/W | | ### 11.3.4 PPG Output Control Register (PCR) PCR is an 8-bit readable/writable register that selects output trigger signals on a group-by-group basis. For details on output trigger selection, see section 11.3.5, PPG Output Mode Register (PMR). | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | G3CMS1 | 1 | R/W | Group 3 Compare Match Select 0 and 1 | | 6 | G3CMS0 | 1 | R/W | Select output trigger of pulse output group 3. | | | | | | 00: Compare match in TPU channel 0 | | | | | | 01: Compare match in TPU channel 1 | | | | | | 10: Compare match in TPU channel 2 | | | | | | 11: Compare match in TPU channel 3 | | 5 | G2CMS1 | 1 | R/W | Group 2 Compare Match Select 0 and 1 | | 4 | G2CMS0 | 1 | R/W | Select output trigger of pulse output group 2. | | | | | | 00: Compare match in TPC channel 0 | | | | | | 01: Compare match in TPC channel 1 | | | | | | 10: Compare match in TPC channel 2 | | | | | | 11: Compare match in TPC channel 3 | | 3 | G1CMS1 | 1 | R/W | Reserved | | 2 | G1CMS0 | 1 | R/W | | | 1 | G0CMS1 | 1 | R/W | Reserved | | 0 | G0CMS0 | 1 | R/W | | #### 11.3.5 PPG Output Mode Register (PMR) The PMR is an 8-bit readable/writable register that selects the pulse output mode of the PPG for each group. If inverted output is selected, a low-level pulse is output when PODRH is 1 and a high-level pulse is output when PODRH is 0. If non-overlapping operation is selected, PPG updates its output values on compare match A or B of the TPU that becomes the output trigger. For details, see section 11.4.5, Non-Overlapping Pulse Output. | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|--------------------------------------------------------------------------------------------------| | 7 | G3INV | 1 | R/W | Group 3 Inversion | | | | | | Selects direct output or inverted output for pulse output group 3. | | | | | | 0: Inverted output | | | | | | 1: Direct output | | 6 | G2INV | 1 | R/W | Group 2 Inversion | | | | | | Selects direct output or inverted output for pulse output group 2. | | | | | | 0: Inverted output | | | | | | 1: Direct output | | 5, 4 | _ | All 1 | R/W | Reserved | | 3 | G3NOV | 0 | R/W | Group 3 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 3. | | | | | | 0: Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | 1: Non-overlapping operation (output values at compare match A or B in the selected TPU channel) | | 2 | G2NOV | 0 | R/W | Group 2 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 2. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | 1: Non-overlapping operation (output values at compare match A or B in the selected TPU channel) | | 1, 0 | _ | All 0 | R/W | Reserved | # 11.4 Operation #### 11.4.1 Overview Figure 11.2 shows a block diagram of the PPG. PPG pulse output is enabled when the corresponding bits in P1DDR and NDER are set to 1. An initial output value is determined by its corresponding PODR initial setting. When the compare match event specified by PCR occurs, the corresponding NDR bit contents are transferred to PODR to update the output values. The sequential output of up to 8 bits of data is possible by writing new output data to NDR before the next compare match. Figure 11.2 PPG Output Operation #### 11.4.2 Output Timing If pulse output is enabled, the contents of NDR contents are transferred to PODR and output when the specified compare match event occurs. Figure 11.3 shows the timing of these operations for the case of normal output in groups 2 and 3, triggered by compare match A. Figure 11.3 Timing of Transfer and Output of NDR Contents (Example) #### 11.4.3 Sample Setup Procedure for Normal Pulse Output Figure 11.4 shows a sample procedure for setting up normal pulse output. Figure 11.4 Setup Procedure for Normal Pulse Output (Example) #### 11.4.4 Example of Normal Pulse Output (Example of Five-Phase Pulse Output) Figure 11.5 shows an example in which pulse output is used for cyclic five-phase pulse output. Figure 11.5 Normal Pulse Output Example (Five-Phase Pulse Output) - Set up TGRA of the TPU that is used as the output trigger to be an output compare register. Set a frequency in TGRA so the counter will be cleared on compare match A. Set the TGIEA bit of TIER to 1 to enable the compare match/input capture A (TGIA) interrupt. - 2. Write H'F8 in P1DDR and NDERH, and set the G3CMS0, G3CMS1, G2CMS0, and G2CMS1 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Write output data H'80 in NDRH. - 3. When compare match A occurs, the NDRH contents are transferred to PODRH and output. The TGIA interrupt handling routine writes the next output data (H'C0) in NDRH. - 4. Five-phase overlapping pulse output (one or two phases active at a time) can be obtained subsequently by writing H'40, H'60, H'20, H'30. H'10, H'18, H'08, H'88... at successive TGIA interrupts. If the DTC is set for activation by this interrupt, pulse output can be obtained without imposing a load on the CPU. #### 11.4.5 Non-Overlapping Pulse Output During non-overlapping operation, transfer from NDR to PODR is performed as follows: - NDR bits are always transferred on PODR bits on compare match A. - On compare match B, NDR bits are transferred only if their value is 0. Bits are not transferred if their value is 1. Figure 11.6 illustrates the non-overlapping pulse output operation. Figure 11.6 Non-Overlapping Pulse Output Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A. The NDR contents should not be altered during the interval between compare match B and compare match A (the non-overlap margin). This can be accomplished by having the TGIA interrupt handling routine write the next data in NDR, or by having the TGIA interrupt activate the DTC. Note, however, that the next data must be written before the next compare match B occurs. Figure 11.7 shows the timing of this operation. Figure 11.7 Non-Overlapping Operation and NDR Write Timing #### 11.4.6 Sample Setup Procedure for Non-Overlapping Pulse Output Figure 11.8 shows a sample procedure for setting up non-overlapping pulse output. Figure 11.8 Setup Procedure for Non-Overlapping Pulse Output (Example) # 11.4.7 Example of Non-Overlapping Pulse Output (Example of Four-Phase Complementary Non-Overlapping Output) Figure 11.9 shows an example in which pulse output is used for four-phase complementary non-overlapping pulse output. Figure 11.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) - Set up the TPU channel to be used as the output trigger channel such that TGRA and TGRB are output compare registers. Set the trigger period in TGRB and the non-overlap margin in TGRA, and set the counter to be cleared on compare match B. Set the TGIEA bit in TIER to 1 to enable the TGIA interrupt. - 2. Write H'FF in P1DDR and NDERH, and set the G3CMS1, G3CMS0, G2CMS1, and G2CMS0 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Set the G3NOV and G2NOV bits in PMR to 1 to select non-overlapping output. Write output data H'95 in NDRH. - 3. The timer counter in the TPU channel starts. When a compare match with TGRB occurs, outputs change from 1 to 0. When a compare match with TGRA occurs, outputs change from 0 to 1 (the change from 0 to 1 is delayed by the value set in TGRA). The TGIA interrupt handling routine writes the next output data (H'65) in NDRH. - 4. Four-phase complementary non-overlapping pulse output can be obtained subsequently by writing H'59, H'56, H'95... at successive TGIA interrupts. If the DTC is set for activation by this interrupt, pulse output can be obtained without imposing a load on the CPU. ## 11.4.8 Inverted Pulse Output If the G3INV, G2INV, G1INV, and G0INV bits in PMR are cleared to 0, values that are the inverse of the PODR contents can be output. Figure 11.10 shows the outputs when G3INV and G2INV are cleared to 0, in addition to the settings of figure 11.9. Figure 11.10 Inverted Pulse Output (Example) #### 11.4.9 Pulse Output Triggered by Input Capture Pulse output can be triggered by TPU input capture as well as by compare match. If TGRA functions as an input capture register in the TPU channel selected by PCR, pulse output will be triggered by the input capture signal. Figure 11.11 shows the timing of this output. Figure 11.11 Pulse Output Triggered by Input Capture (Example) ## 11.5 Usage Notes #### 11.5.1 Module Stop Mode Setting PPG operation can be disabled or enabled using the module stop control register. The initial setting is for PPG operation to be halted. Register access is enabled by clearing module stop mode. For details, see section 19, Power-Down Modes. #### 11.5.2 Operation of Pulse Output Pins Pins PO8 to PO15 are also used for other peripheral functions such as the TPU. When output by another peripheral function is enabled, the corresponding pins cannot be used for pulse output. Note, however, that data transfer from NDR bits to PODR bits takes place, regardless of the usage of the pins. Pin functions should be changed only under conditions in which the output trigger event will not occur. # Section 12 Watchdog Timer (WDT) This LSI has a two-channel watchdog timer (WDT\_0, WDT\_1). WDT is an 8-bit timer that can generate an internal reset signal for this LSI if a system crash prevents the CPU from writing to the timer counter, thus allowing it to overflow. When this watchdog function is not needed, the WDT can be used as an interval timer. In interval timer operation, an interval timer interrupt is generated each time the counter overflows. The block diagrams of the WDT\_0 and WDT\_1 are shown in figures 12.1 and 12.2, respectively. #### 12.1 Features - Selectable from eight counter input clocks (WDT\_0) or sixteen counter input clocks (WDT\_1) - Switchable between watchdog timer mode and interval timer mode In watchdog timer mode: • If the counter overflows, it is possible to select whether this LSI is internally reset or not or whether an internal NMI interrupt is generated or not. In interval timer mode: • If the counter overflows, the WDT generates an interval timer interrupt (WOVI). Figure 12.1 Block Diagram of WDT\_0 Figure 12.2 Block Diagram of WDT\_1 ## 12.2 Register Descriptions The WDT has the following registers. To prevent accidental overwriting, TCSR, TCNT, and RSTCSR have to be written to by a different method to normal registers. For details, see section 12.5.1, Notes on Register Access. - Timer counter 0 (TCNT 0) - Timer control/status register\_0 (TCSR\_0) - Timer counter\_1 (TCNT\_1) - Timer control/status register\_1 (TCSR\_1) - Reset control/status register (RSTCSR) ## 12.2.1 Timer Counter (TCNT) TCNT is an 8-bit readable/writable up-counter. TCNT is initialized to H'00 by a reset, when the TME bit in TCSR is cleared to 0. #### 12.2.2 Timer Control/Status Register (TCSR) TCSR selects the clock source to be input to TCNT and the timer mode. • TCSR 0 | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OVF | 0 | R/(W)* | Overflow Flag | | | | | | Indicates that TCNT has overflowed. Only a write of 0 is permitted, to clear the flag. | | | | | | [Setting conditions] | | | | | | When TCNT overflows (changes from H'FF to H'00) | | | | | | <ul> <li>When internal reset request generation is selected<br/>in watchdog timer mode, OVF is cleared<br/>automatically by the internal reset.</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Cleared by reading TCSR when OVF = 1, then<br/>writing 0 to OVF</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------| | 6 | WT/IT | 0 | R/W | Timer Mode Select | | | | | | Selects whether the WDT is used as a watchdog timer or interval timer. | | | | | | 0: Interval timer mode | | | | | | 1: Watchdog timer mode | | 5 | TME | 0 | R/W | Timer Enable | | | | | | When this bit is set to 1, TCNT starts counting. When this bit is cleared, TCNT stops counting and is initialized to H'00. | | 4, 3 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 2 | CKS2 | 0 | R/W | Clock Select 2 to 0 | | 1 | CKS1 | 0 | R/W | These bits select the clock source to be input to TCNT. | | 0 | CKS0 | 0 | R/W | The overflow frequency for $\phi$ = 20 MHz is enclosed in parentheses. | | | | | | 000: Clock φ/2 (frequency: 25.6 μs) | | | | | | 001: Clock φ/64 (frequency: 819.2 μs) | | | | | | 010: Clock φ/128 (frequency: 1.6 ms) | | | | | | 011: Clock φ/512 (frequency: 6.6 ms) | | | | | | 100: Clock φ/2048 (frequency: 26.2 ms) | | | | | | 101: Clock φ/8192 (frequency: 104.9 ms) | | | | | | 110: Clock φ/32768 (frequency: 419.4 ms) | | | | | | 111: Clock φ/131072 (frequency: 1.68 s) | Note: \* Only 0 can be written, for flag clearing. ## TCSR\_1 | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|-------------------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OVF | 0 | R/(W)* | Overflow Flag | | | | | | Indicates that TCNT has overflowed from H'FF to H'00. Only a write of 0 is permitted, to clear the flag. | | | | | | [Setting conditions] | | | | | | • When TCNT overflows (changes from H'FF to H'00) | | | | | | <ul> <li>When internal reset request generation is selected<br/>in watchdog timer mode, OVF is cleared<br/>automatically by the internal reset.</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Cleared by reading TCSR when OVF = 1, then<br/>writing 0 to OVF</li> </ul> | | 6 | WT/ <del>IT</del> | 0 | R/W | Timer Mode Select | | | | | | Selects whether the WDT is used as a watchdog timer or interval timer. | | | | | | 0: Interval timer mode | | | | | | 1: Watchdog timer mode | | 5 | TME | 0 | R/W | Timer Enable | | | | | | When this bit is set to 1, TCNT starts counting. When this bit is cleared, TCNT stops counting and is initialized to H'00. | | 4 | PSS | 0 | R/W | Prescaler Select | | | | | | Selects the clock source to be input to TCNT. | | | | | | 0: Counts the divided clock of $\phi$ -based prescaler (PSM) | | | | | | 1: Counts the divided clock of φSUB–based prescaler (PSS) | | 3 | RST/NMI | 0 | R/W | Reset or NMI | | | | | | Selects whether an internal reset request or an NMI interrupt request when the TCNT overflows during the watchdog timer mode. | | | | | | 0: NMI interrupt request | | | | | | 1: Internal reset request | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------| | 2 | CKS2 | 0 | R/W | Clock Select 2 to 0 | | 1 | CKS1 | 0 | R/W | Selects the clock source to be input to TCNT. The | | 0 | CKS0 | 0 | R/W | overflow cycle is the period from which TCNT starts incrementing at H'00 and until it overflows. | | | | | | When PSS = 0 (values in parentheses are for $\phi$ = 20 MHz): | | | | | | 000: φ/2 (cycle: 25.6 μs) | | | | | | 001: φ/64 (cycle: 819.2 ms) | | | | | | 010: φ/128 (cycle: 1.6 ms) | | | | | | 011: φ/512 (cycle: 6.6 ms) | | | | | | 100: φ/2048 (cycle: 26.2 ms) | | | | | | 101: φ/8192 (cycle: 104.9 ms) | | | | | | 110: φ/32768 (cycle: 419.4 ms) | | | | | | 111: φ/131072 (cycle: 1.68 s) | | | | | | When PSS = 1 (values in parentheses are for $\phi$ SUB = 32.768 kHz): | | | | | | 000: φSUB/2 (cycle: 15.6 ms) | | | | | | 001: φSUB/4 (cycle: 31.3 ms) | | | | | | 010: φSUB/8 (cycle: 62.5 ms) | | | | | | 011: φSUB/16 (cycle: 125 ms) | | | | | | 100: φSUB/32 (cycle: 250 ms) | | | | | | 101: φSUB/64 (cycle: 500 ms) | | | | | | 110: φSUB/128 (cycle: 1 s) | | | | | | 111: φSUB/256 (cycle: 2 s) | Note: \* Only 0 can be written, for flag clearing. ## 12.2.3 Reset Control/Status Register (RSTCSR) RSTCSR controls the generation of the internal reset signal when TCNT overflows, and selects the type of internal reset signal. RSTCSR is initialized to H'1F by a reset signal from the $\overline{RES}$ pin, and not by the WDT internal reset signal caused by overflows. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | WOVF | 0 | R/(W)* | Watchdog Overflow Flag | | | | | | This bit is set when TCNT overflows in watchdog timer mode. This bit cannot be set in interval timer mode, and only 0 can be written. | | | | | | [Setting condition] | | | | | | <ul> <li>Set when TCNT overflows (changed from H'FF to<br/>H'00) in watchdog timer mode</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Cleared by reading RSTCSR when WOVF = 1, and<br/>then writing 0 to WOVF</li> </ul> | | 6 | RSTE | 0 | R/W | Reset Enable | | | | | | Specifies whether or not a reset signal is generated in the chip if TCNT overflows during watchdog timer operation. | | | | | | 0: Reset signal is not generated even if TCNT overflows (Though this LSI is not reset, TCNT and TCSR in WDT are reset) | | | | | | 1: Reset signal is generated if TCNT overflows | | 5 | RSTS | 0 | R/W | Reset Select | | | | | | Selects the type of internal reset generated if TCNT overflows during watchdog timer operation. | | | | | | 0: Power-on reset | | | | | | 1: Setting prohibited | | 4 to 0 | _ | All 1 | | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | Note: \* Only 0 can be written, for flag clearing. ## 12.3 Operation #### 12.3.1 Watchdog Timer Mode To use the WDT as a watchdog timer, set the WT/IT bit in TCSR and the TME bit to 1. TCNT does not overflow while the system is operating normally. Software must prevent TCNT overflows by rewriting the TCNT value (normally be writing H'00) before overflows occurs. When using the WDT\_0 and if TCNT overflows without being rewritten because of a system malfunction or other error, the WDT can internally reset this LSI. When the RSTE bit of the RSTCSR is set to 1, and if the TCNT overflows, an internal reset signal for this LSI is issued. In this case, select power-on reset by setting the RSTS bit in RSTCSR to 0. If a reset caused by a signal input to the $\overline{RES}$ pin occurs at the same time as a reset caused by a WDT overflow, the $\overline{RES}$ pin reset has priority and the WOVF bit in RSTCSR is cleared to 0. The WDTOVF signal is output for 132 states when the RSTE bit = 1 in RSTCSR, and for 130 states when the RSTE bit = 0. The internal reset signal is output for 518 states. This is illustrated in figure 12.3 (a). When the TCNT overflows in watchdog timer mode, the WOVF bit in RSTCSR is set to 1. If the RSTE bit in RSTCSR has been set to 1, an internal reset signal is generated in the LSI at TCNT overflow. In the case of the WDT\_1, the chip is reset, or an NMI interrupt request is generated, for 516 system clock periods (516 $\phi$ ) (515 or 516 states when the clock source is $\phi$ SUB (PSS = 1)). This is illustrated in figure 12.3 (b). An NMI interrupt request from the watchdog timer and an interrupt request from the NMI pin are both treated as having the same vector. So, avoid handling an NMI interrupt request from the watchdog timer and an interrupt request from the NMI pin at the same time. Figure 12.3 (a) WDT 0 Operation in Watchdog Timer Mode Figure 12.3 (b) WDT\_1 Operation in Watchdog Timer Mode #### 12.3.2 Interval Timer Mode When the WDT is used as an interval timer, an interval timer interrupt (WOVI) is generated each time the TCNT overflows. Therefore, an interrupt can be generated at intervals. When the TCNT overflows in interval timer mode, an interval timer interrupt (WOVI) is requested at the time the OVF bit of the TCSR is set to 1. ## 12.4 Interrupt Sources During interval timer mode operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR. OVF must be cleared to 0 in the interrupt handling routine. If an NMI interrupt request has been selected in watchdog timer mode, an NMI interrupt request is generated when the TCNT overflows. **Table 12.1 WDT Interrupt Sources** | Name | Interrupt Source | Interrupt Flag | |------|-------------------------------------|----------------| | WOVI | TCNT overflow (interval timer mode) | OVF | | NMI | TCNT overflow (watchdog timer mode) | OVF | #### 12.5 **Usage Notes** #### 12.5.1 **Notes on Register Access** The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write to. The procedures for writing to and reading these registers are given below. #### Writing to TCNT, TCSR, and RSTCSR These registers must be written to by a word transfer instruction. They cannot be written to by a byte transfer instruction. TCNT and TCSR both have the same write address. Therefore, the relative condition shown in figure 12.4 needs to be satisfied in order to write to TCNT or TCSR. The transfer instruction writes the lower byte data to TCNT or TCSR according to the satisfied condition. To write to RSTCSR, execute a word transfer instruction for address H'FF76. A byte transfer instruction cannot write to RSTCSR. The method of writing 0 to the WOVF bit differs from that of writing to the RSTE and RSTS bits. To write 0 to the WOVF bit, satisfy the condition shown in figure 12.4. If satisfied, the transfer instruction clears the WOVF bit to 0, but has no effect on the RSTE and RSTS bits. To write to the RSTE and RSTS bits, satisfy the condition shown in figure 12.4. If satisfied, the transfer instruction writes the values in bits 5 and 6 of the lower byte into the RSTE and RSTS bits, respectively, but has no effect on the WOVF bit. Figure 12.4 Writing to TCNT, TCSR, and RSTCSR (example for WDT0) #### Reading TCNT, TCSR, and RSTCSR (WDT0) These registers are read in the same way as other registers. The read addresses are H'FF74 for TCSR, H'FF75 for TCNT, and H'FF77 for RSTCSR. #### 12.5.2 Contention between Timer Counter (TCNT) Write and Increment If a timer counter clock pulse is generated during the T2 state of a TCNT write cycle, the write takes priority and the timer counter is not incremented. Figure 12.5 shows this operation. Figure 12.5 Contention between TCNT Write and Increment #### 12.5.3 Changing Value of CKS2 to CKS0 If bits CKS0 to CKS2 in TCSR are written to while the WDT is operating, errors could occur in the incrementation. Software must be used to stop the watchdog timer (by clearing the TME bit to 0) before changing the value of bits CKS0 to CKS2. ## 12.5.4 Switching between Watchdog Timer Mode and Interval Timer Mode If the mode is switched from watchdog timer to interval timer while the WDT is operating, errors could occur in the incrementation. Software must be used to stop the watchdog timer (by clearing the TME bit to 0) before switching the mode. #### 12.5.5 Internal Reset in Watchdog Timer Mode This LSI is not reset internally if TCNT overflows while the RSTE bit is cleared to 0 during watchdog timer operation, however TCNT and TCSR of the WDT are reset. TCNT, TCSR, or RSTCR cannot be written to for 132 states following an overflow. During this period, any attempt to read the WOVF flag is not acknowledged. Accordingly, wait 132 states after overflow to write 0 to the WOVF flag for clearing. #### 12.5.6 OVF Flag Clearing in Interval Timer Mode When the OVF flag setting conflicts with the OVF flag reading in interval timer mode, writing 0 to the OVF bit may not clear the flag even though the OVF bit has been read while it is 1. If there is a possibility that the OVF flag setting and reading will conflict, such as when the OVF flag is polled with the interval timer interrupt disabled, read the OVF bit while it is 1 at least twice before writing 0 to the OVF bit to clear the flag. ## Section 13 Serial Communication Interface (SCI) This LSI has four independent serial communication interface (SCI) channels. The SCI can handle both asynchronous and clocked synchronous serial communication. Serial data communication can be carried out using standard asynchronous communication chips such as a Universal Asynchronous Receiver/Transmitter (UART) or an Asynchronous Communication Interface Adapter (ACIA). A function is also provided for serial communication between processors (multiprocessor communication function). The SCI also supports an IC card (smart card) interface conforming to ISO/IEC 7816-3 (Identification Card) as a serial communication interface extension function. Figure 13.1 shows a block diagram of the SCI. #### 13.1 Features - Choice of asynchronous or clocked synchronous serial communication mode - Full-duplex communication capability - The transmitter and receiver are mutually independent, enabling transmission and reception to be executed simultaneously. - Double-buffering is used in both the transmitter and the receiver, enabling continuous transmission and continuous reception of serial data. - On-chip baud rate generator allows any bit rate to be selected External clock can be selected as a transfer clock source (except for in Smart card interface mode). - Choice of LSB-first or MSB-first transfer (except in the case of asynchronous mode 7-bit data) - Four interrupt sources - Transmit-end, transmit-data-empty, receive-data-full, and receive error that can issue requests. - The transmit-data-empty interrupt and receive data full interrupts can be used to activate the data transfer controller (DTC). - Module stop mode can be set #### Asynchronous Mode: - Data length: 7 or 8 bits - Stop bit length: 1 or 2 bits - Parity: Even, odd, or none - Receive error detection: Parity, overrun, and framing errors • Break detection: Break can be detected by reading the RxD pin level directly in the case of a framing error #### Clocked Synchronous Mode: - Data length: 8 bits - Receive error detection: Overrun errors detected #### Smart Card Interface: - Automatic transmission of error signal (parity error) in receive mode - Error signal detection and automatic data retransmission in transmit mode - Direct convention and inverse convention both supported Figure 13.1 Block Diagram of SCI ## 13.2 Input/Output Pins Table 13.1 shows the serial pins for each SCI channel. **Table 13.1 Pin Configuration** | Channel | Pin Name* | I/O | Function | |---------|-----------|--------|---------------------------| | 0 | SCK0 | I/O | SCI0 clock input/output | | | RxD0 | Input | SCI0 receive data input | | | TxD0 | Output | SCI0 transmit data output | | 1 | SCK1 | I/O | SCI1 clock input/output | | | RxD1 | Input | SCI1 receive data input | | | TxD1 | Output | SCI1 transmit data output | | 2 | SCK2 | I/O | SCI2 clock input/output | | | RxD2 | Input | SCI2 receive data input | | | TxD2 | Output | SCI2 transmit data output | | 4 | SCK4 | I/O | SCI4 clock input/output | | | RxD4 | Input | SCI4 receive data input | | | TxD4 | Output | SCI4 transmit data output | Note: \* Pin names SCK, RxD, and TxD are used in the text for all channels, omitting the channel designation. ## 13.3 Register Descriptions The SCI has the following registers for each channel. The serial mode register (SMR), serial status register (SSR), and serial control register (SCR) are described separately for normal serial communication interface mode and smart card interface mode because their bit functions differ in part. - Receive shift register (RSR) - Receive data register (RDR) - Transmit data register (TDR) - Transmit shift register (TSR) - Serial mode register (SMR) - Serial control register (SCR) - Serial status register (SSR) - Smart card mode register (SCMR) - Bit rate register (BRR) #### 13.3.1 Receive Shift Register (RSR) RSR is a shift register that is used to receive serial data input to the RxD pin and convert it into parallel data. When one byte of data has been received, it is transferred to RDR automatically. RSR cannot be directly accessed by the CPU. ## 13.3.2 Receive Data Register (RDR) RDR is an 8-bit register that stores received data. When the SCI has received one byte of serial data, it transfers the received serial data from RSR to RDR, where it is stored. After this, RSR is receive-enabled. As RSR and RDR function as a double buffer in this way, continuous receive operations are possible. After confirming that the RDRF bit in SSR is set to 1, read RDR only once. RDR cannot be written to by the CPU. #### 13.3.3 Transmit Data Register (TDR) TDR is an 8-bit register that stores data for transmission. When the SCI detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts transmission. The double-buffered structure of TDR and TSR enables continuous serial transmission. If the next transmit data has already been written to TDR during serial transmission, the SCI transfers the written data to TSR to continue transmission. Although TDR can be read or written to by the CPU at all times, to achieve reliable serial transmission, write transmit data to TDR only once after confirming that the TDRE bit in SSR is set to 1. #### 13.3.4 Transmit Shift Register (TSR) TSR is a shift register that transmits serial data. To perform serial data transmission, the SCI first transfers transmit data from TDR to TSR, and then sends the data to the TxD pin. TSR cannot be directly accessed by the CPU. #### 13.3.5 Serial Mode Register (SMR) SMR is used to set the SCI's serial transfer format and select the baud rate generator clock source. Some bit functions of SMR differ between normal serial communication interface mode and smart card interface mode. • Normal Serial Communication Interface Mode (When SMIF in SCMR is 0) | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------| | 7 | C/A | 0 | R/W | Communication Mode | | | | | | 0: Asynchronous mode | | | | | | 1: Clocked synchronous mode | | 6 | CHR | 0 | R/W | Character Length (enabled only in asynchronous mode) | | | | | | 0: Selects 8 bits as the data length. | | | | | | <ol> <li>Selects 7 bits as the data length. LSB-first is fixed<br/>and the MSB of TDR is not transmitted in<br/>transmission.</li> </ol> | | | | | | In clocked synchronous mode, a fixed data length of 8 bits is used. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | PE | 0 | R/W | Parity Enable (enabled only in asynchronous mode) | | | | | | When this bit is set to 1, the parity bit is added to transmit data before transmission, and the parity bit is checked in reception. For a multiprocessor format, parity bit addition and checking are not performed regardless of the PE bit setting. | | 4 | O/Ē | 0 | R/W | Parity Mode (enabled only when the PE bit is 1 in asynchronous mode) | | | | | | 0: Selects even parity. | | | | | | 1: Selects odd parity. | | 3 | STOP | 0 | R/W | Stop Bit Length (enabled only in asynchronous mode) | | | | | | Selects the stop bit length in transmission. | | | | | | 0: 1 stop bit | | | | | | 1: 2 stop bits | | | | | | In reception, only the first stop bit is checked. If the second stop bit is 0, it is treated as the start bit of the next transmit character. | | 2 | MP | 0 | R/W | Multiprocessor Mode (enabled only in asynchronous mode) | | | | | | When this bit is set to 1, the multiprocessor communication function is enabled. The PE bit and $O/\overline{E}$ bit settings are invalid in multiprocessor mode. | | 1 | CKS1 | 0 | R/W | Clock Select 0 and 1 | | 0 | CKS0 | 0 | R/W | These bits select the clock source for the baud rate generator. | | | | | | 00: φ clock (n = 0) | | | | | | 01: $\phi/4$ clock (n = 1) | | | | | | 10: $\phi/16$ clock (n = 2) | | | | | | 11: φ/64 clock (n = 3) | | | | | | For the relationship between the bit rate register setting and the baud rate, see section 13.3.9, Bit Rate Register (BRR). n is the decimal representation of the value of n in BRR (see section 13.3.9, Bit Rate Register (BRR)). | • Smart Card Interface Mode (When SMIF in SCMR is 1) | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | GM | 0 | R/W | GSM Mode | | | | | | When this bit is set to 1, the SCI operates in GSM mode. In GSM mode, the timing of the TEND setting is advanced by 11.0 etu (Elementary Time Unit: the time for transfer of one bit), and clock output control mode addition is performed. For details, see section 13.7.8, Clock Output Control. | | 6 | BLK | 0 | R/W | When this bit is set to 1, the SCI operates in block transfer mode. For details on block transfer mode, see section 13.7.3, Block Transfer Mode. | | 5 | PE | 0 | R/W | Parity Enable (enabled only in asynchronous mode) | | | | | | When this bit is set to 1, the parity bit is added to transmit data in transmission, and the parity bit is checked in reception. In smart card interface mode, this bit must be set to 1. | | 4 | O/E | 0 | R/W | Parity Mode (enabled only when the PE bit is 1 in asynchronous mode) | | | | | | 0: Selects even parity. | | | | | | 1: Selects odd parity. | | | | | | For details on setting this bit in smart card interface mode, see section 13.7.2, Data Format (Except for Block Transfer Mode). | | 3 | BCP1 | 0 | R/W | Basic Clock Pulse 1 and 2 | | 2 | BCP0 | 0 | R/W | These bits specify the number of basic clock periods in a 1-bit transfer interval on the smart card interface. | | | | | | 00: 32 clock (S = 32) | | | | | | 01: 64 clock (S = 64) | | | | | | 10: 372 clock (S = 372) | | | | | | 11: 256 clock (S = 256) | | | | | | For details, see section 13.7.4, Receive Data Sampling Timing and Reception Margin in smart card Interface Mode. S stands for the value of S in BRR (see section 13.3.9, Bit Rate Register (BRR)). | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CKS1 | 0 | R/W | Clock Select 0 and 1 | | 0 | CKS0 | 0 | R/W | These bits select the clock source for the baud rate generator. | | | | | | 00: φ clock (n = 0) | | | | | | 01: φ/4 clock (n = 1) | | | | | | 10: φ/16 clock (n = 2) | | | | | | 11: φ/64 clock (n = 3) | | | | | | For the relationship between the bit rate register setting and the baud rate, see section 13.3.9, Bit Rate Register (BRR). n is the decimal representation of the value of n in BRR (see section 13.3.9, Bit Rate Register (BRR)). | ## 13.3.6 Serial Control Register (SCR) SCR is a register that enables or disables SCI transfer operations and interrupt requests, and is also used to selection of the transfer clock source. For details on interrupt requests, see section 13.8, Interrupt Sources. Some bit functions of SCR differ between normal serial communication interface mode and smart card interface mode. Normal Serial Communication Interface Mode (When SMIF in SCMR is 0) | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | When this bit is set to 1, the TXI interrupt request is enabled. | | 6 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | When this bit is set to 1, RXI and ERI interrupt requests are enabled. | | 5 | TE | 0 | R/W | Transmit Enable | | | | | | When this bit s set to 1, transmission is enabled. | | 4 | RE | 0 | R/W | Receive Enable | | | | | | When this bit is set to 1, reception is enabled. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | MPIE | 0 | R/W | Multiprocessor Interrupt Enable (enabled only when the MP bit in SMR is 1 in asynchronous mode) | | | | | | When this bit is set to 1, receive data in which the multiprocessor bit is 0 is skipped, and setting of the RDRF, FER, and ORER status flags in SSR is prohibited. On receiving data in which the multiprocessor bit is 1, this bit is automatically cleared and normal reception is resumed. For details, see section 13.5, Multiprocessor Communication Function. | | 2 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | This bit is set to 1, TEI interrupt request is enabled. | | 1 | CKE1 | 0 | R/W | Clock Enable 0 and 1 | | 0 | CKE0 | 0 | R/W | Selects the clock source and SCK pin function. | | | | | | Asynchronous mode | | | | | | 00: Internal baud rate generator SCK pin functions as I/O port | | | | | | 01: Internal baud rate generator Outputs a clock of the same frequency as the bit rate from the SCK pin. | | | | | | 1X: External clock Inputs a clock with a frequency 16 times the bit rate from the SCK pin. | | | | | | Clocked synchronous mode | | | | | | 0X: Internal clock (SCK pin functions as clock output) | | | | | | 1X: External clock (SCK pin functions as clock input) | [Legend] X: Don't care • Smart Card Interface Mode (When SMIF in SCMR is 1) | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | When this bit is set to 1, TXI interrupt request is enabled. | | 6 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | When this bit is set to 1, RXI and ERI interrupt requests are enabled. | | 5 | TE | 0 | R/W | Transmit Enable | | | | | | When this bit is set to 1, transmission is enabled. | | 4 | RE | 0 | R/W | Receive Enable | | | | | | When this bit is set to 1, reception is enabled. | | 3 | MPIE | 0 | R/W | Multiprocessor Interrupt Enable (enabled only when the MP bit in SMR is 1 in asynchronous mode) | | | | | | Write 0 to this bit in smart card interface mode. | | 2 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | Write 0 to this bit in smart card interface mode. | | 1 | CKE1 | 0 | R/W | Clock Enable 0 and 1 | | 0 | CKE0 | 0 | R/W | Enables or disables clock output from the SCK pin. The clock output can be dynamically switched in GSM mode. For details, see section 13.7.8, Clock Output Control. | | | | | | When the GM bit in SMR is 0: | | | | | | 00: Output disabled (SCK pin can be used as an I/O port pin) | | | | | | 01: Clock output | | | | | | 1X: Reserved | | | | | | When the GM bit in SMR is 1: | | | | | | 00: Output fixed low | | | | | | 01: Clock output | | | | | | 10: Output fixed high | | | | | | 11: Clock output | [Legend] X: Don't care #### 13.3.7 Serial Status Register (SSR) SSR is a register containing status flags of the SCI and multiprocessor bits for transfer. 1 cannot be written to flags TDRE, RDRF, ORER, PER, and FER; they can only be cleared. Some bit functions of SSR differ between normal serial communication interface mode and smart card interface mode. • Normal Serial Communication Interface Mode (When SMIF in SCMR is 0) | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | TDRE | 1 | R/W | Transmit Data Register Empty | | | | | | Displays whether TDR contains transmit data. | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | <ul> <li>When data is transferred from TDR to TSR and data<br/>can be written to TDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to TDRE after reading TDRE = 1 | | | | | | <ul> <li>When the DTC is activated by a TXI interrupt</li> </ul> | | | | | | request and writes data to TDR | | 6 | RDRF | 0 | R/W | Receive Data Register Full | | | | | | Indicates that the received data is stored in RDR. | | | | | | [Setting condition] | | | | | | <ul> <li>When serial reception ends normally and receive<br/>data is transferred from RSR to RDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to RDRF after reading RDRF = 1 | | | | | | <ul> <li>When the DTC is activated by an RXI interrupt and<br/>transferred data from RDR</li> </ul> | | | | | | The RDRF flag is not affected and retains their previous values when the RE bit in SCR is cleared to 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------| | 5 | ORER | 0 | R/W | Overrun Error | | | | | | [Setting condition] | | | | | | <ul> <li>When the next serial reception is completed while<br/>RDRF = 1</li> </ul> | | | | | | [Clearing condition] | | | | | | • When 0 is written to ORER after reading ORER = 1 | | 4 | FER | 0 | R/W | Framing Error | | | | | | [Setting condition] | | | | | | When the stop bit is 0 | | | | | | [Clearing condition] | | | | | | <ul> <li>When 0 is written to FER after reading FER = 1</li> </ul> | | | | | | In 2-stop-bit mode, only the first stop bit is checked. | | 3 | PER | 0 | R/W | Parity Error | | | | | | [Setting condition] | | | | | | <ul> <li>When a parity error is detected during reception</li> <li>[Clearing condition]</li> </ul> | | | | | | • When 0 is written to PER after reading PER = 1 | | 2 | TEND | 1 | R | Transmit End | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | <ul> <li>When TDRE = 1 at transmission of the last bit of a<br/>1-byte serial transmit character</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to TDRE after reading TDRE = 1 | | | | | | <ul> <li>When the DTC is activated by a TXI interrupt and<br/>writes data to TDR</li> </ul> | | 1 | MPB | 0 | R | Multiprocessor Bit | | | | | | MPB stores the multiprocessor bit in the receive data. When the RE bit in SCR is cleared to 0 its previous state is retained. | | 0 | MPBT | 0 | R/W | Multiprocessor Bit Transfer | | | | | | MPBT stores the multiprocessor bit to be added to the transmit data. | • Smart Card Interface Mode (When SMIF in SCMR is 1) | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------| | 7 | TDRE | 1 | R/W | Transmit Data Register Empty | | | | | | Displays whether TDR contains transmit data. | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | <ul> <li>When data is transferred from TDR to TSR and data<br/>can be written to TDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | | | When the DTC is activated by a TXI interrupt | | | | | | request and writes data to TDR | | 6 | RDRF | 0 | R/W | Receive Data Register Full | | | | | | Indicates that the received data is stored in RDR. | | | | | | [Setting condition] | | | | | | <ul> <li>When serial reception ends normally and receive<br/>data is transferred from RSR to RDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to RDRF after reading RDRF = 1 | | | | | | <ul> <li>When the DTC is activated by an RXI interrupt and<br/>transferred data from RDR</li> </ul> | | | | | | The RDRF flag is not affected and retains their previous values when the RE bit in SCR is cleared to 0. | | 5 | ORER | 0 | R/W | Overrun Error | | | | | | [Setting condition] | | | | | | <ul> <li>When the next serial reception is completed while<br/>RDRF = 1</li> </ul> | | | | | | [Clearing condition] | | | | | | • When 0 is written to ORER after reading ORER = 1 | | 4 | ERS | 0 | R/W | Error Signal Status | | | | | | [Setting condition] | | | | | | When the low level of the error signal is sampled | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to ERS after reading ERS = 1</li> </ul> | | | | | | <u> </u> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | PER | 0 | R/W | Parity Error | | | | | | [Setting condition] | | | | | | When a parity error is detected during reception | | | | | | [Clearing condition] | | | | | | • When 0 is written to PER after reading PER = 1 | | 2 | TEND | 1 | R | Transmit End | | | | | | This bit is set to 1 when no error signal has been sent back from the receiving end and the next transmit data is ready to be transferred to TDR. | | | | | | [Setting conditions] | | | | | | <ul> <li>When the TE bit in SCR is 0 and the ERS bit is<br/>also 0</li> </ul> | | | | | | <ul> <li>When the ERS bit is 0 and the TDRE bit is 1 after<br/>the specified interval following transmission of 1-<br/>byte data.</li> </ul> | | | | | | The timing of bit setting differs according to the register setting as follows: | | | | | | When $GM = 0$ and $BLK = 0$ , 2.5 etu after transmission starts | | | | | | When $GM = 0$ and $BLK = 1$ , 1.5 etu after transmission starts | | | | | | When $GM = 1$ and $BLK = 0$ , 1.0 etu after transmission starts | | | | | | When $GM = 1$ and $BLK = 1$ , 1.0 etu after transmission starts | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | | | <ul> <li>When the DTC is activated by a TXI interrupt and<br/>writes data to TDR</li> </ul> | | 1 | MPB | 0 | R | Multiprocessor Bit | | | | | | This bit is not used in smart card interface mode. | | 0 | MPBT | 0 | R/W | Multiprocessor Bit Transfer | | | | | | Write 0 to this bit in smart card interface mode. | ## 13.3.8 Smart Card Mode Register (SCMR) SCMR is a register that selects smart card interface mode and its format. | | | Initial | | | |--------|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 4 | · — | All 1 | _ | Reserved | | | | | | These bits are always read as 1. | | 3 | SDIR | 0 | R/W | Smart Card Data Transfer Direction | | | | | | Selects the serial/parallel conversion format. | | | | | | 0: LSB-first in transfer | | | | | | 1: MSB-first in transfer | | | | | | The bit setting is valid only when the transfer data format is 8 bits. For 7-bit data, LSB-first is fixed. | | 2 | SINV | 0 | R/W | Smart Card Data Invert | | | | | | Specifies inversion of the data logic level. The SINV bit does not affect the logic level of the parity bit. To invert the parity bit, invert the $O/\overline{E}$ bit in SMR. | | | | | | 0: TDR contents are transmitted as they are. Receive data is stored as it is in RDR | | | | | | 1: TDR contents are inverted before being transmitted.<br>Receive data is stored in inverted form in RDR | | 1 | _ | 1 | | Reserved | | | | | | This bit is always read as 1. | | 0 | SMIF | 0 | R/W | Smart Card Interface Mode Select | | | | | | This bit is set to 1 to make the SCI operate in smart card interface mode. | | | | | | 0: Normal asynchronous mode or clocked synchronous mode | | | | | | 1: Smart card interface mode | #### Bit Rate Register (BRR) 13.3.9 BRR is an 8-bit register that adjusts the bit rate. As the SCI performs baud rate generator control independently for each channel, different bit rates can be set for each channel. Table 13.2 shows the relationships between the N setting in BRR and bit rate B for normal asynchronous mode, clocked synchronous mode, and smart card interface mode. The initial value of BRR is H'FF, and it can be read or written to by the CPU at all times. Table 13.2 The Relationships between The N Setting in BRR and Bit Rate B | Mode | BRR Setting N | Error | |--------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Asynchronous<br>Mode | | 1 Error (%) = { $\frac{\phi \times 10^6}{B \times 64 \times 2^{2n-1} \times (N+1)} - 1 $ } × 100 | | Clocked<br>Synchronous<br>Mode | $N = \frac{\phi \times 10^6}{8 \times 2^{2n-1} \times B} -$ | 1 | | Smart Card<br>Interface Mode | $N = \frac{\phi \times 10^6}{S \times 2^{2n+1} \times B} -$ | 1 Error (%) = { $\frac{\phi \times 10^6}{B \times S \times 2^{2n+1} \times (N+1)} - 1 $ } × 100 | [Legend] B: Bit rate (bit/s) BRR setting for baud rate generator ( $0 \le N \le 255$ ) N: Operating frequency (MHz) φ: n and S: Determined by the SMR settings shown in the following tables. | \$ | SMR Setting | | S | MR Setting | |------|-------------|---|------|------------| | CKS1 | CKS0 | n | BCP1 | BCP0 | | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 0 | 1 | | 1 | 0 | 2 | 1 | 0 | | 1 | 1 | 3 | 1 | 1 | | U | wii i Octung | | | |------|--------------|-----|--| | BCP1 | ВСР0 | s | | | 0 | 0 | 32 | | | 0 | 1 | 64 | | | 1 | 0 | 372 | | | 1 | 1 | 256 | | Table 13.3 shows sample N settings in BRR in normal asynchronous mode. Table 13.4 shows the maximum bit rate for each frequency in normal asynchronous mode. Table 13.6 shows sample N settings in BRR in clocked synchronous mode. Table 13.8 shows sample N settings in BRR in smart card interface mode. In smart card interface mode, S (the number of basic clock periods in a 1-bit transfer interval) can be selected. For details, see section 13.7.4, Receive Data Sampling Timing and Reception Margin in smart card Interface Mode. Tables 13.5 and 13.7 show the maximum bit rates with external clock input. Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) (1) ## Operating Frequency $\phi$ (MHz) | Bit Rate | | 4 | | | 4.91 | 52 | 5 | | | |----------|---|-----|-----------|---|------|-----------|---|-----|-----------| | (bit/s) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | | 110 | 2 | 70 | 0.03 | 2 | 86 | 0.31 | 2 | 88 | -0.25 | | 150 | 1 | 207 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | 300 | 1 | 103 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | 600 | 0 | 207 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | 1200 | 0 | 103 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | 2400 | 0 | 51 | 0.16 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | 4800 | 0 | 25 | 0.16 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | 9600 | 0 | 12 | 0.16 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | 19200 | _ | _ | _ | 0 | 7 | 0.00 | 0 | 7 | 1.73 | | 31250 | 0 | 3 | 0.00 | 0 | 4 | -1.70 | 0 | 4 | 0.00 | | 38400 | _ | _ | _ | 0 | 3 | 0.00 | 0 | 3 | 1.73 | ## Operating Frequency $\phi$ (MHz) | | | 6 | | | 6.14 | ļ | | 7.372 | 8 | | 8 | | |------------------|---|-----|--------------|---|------|--------------|---|-------|--------------|---|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 106 | -0.44 | 2 | 108 | 0.08 | 2 | 130 | -0.07 | 2 | 141 | 0.03 | | 150 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | 300 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | 600 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | 1200 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | 2400 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | 4800 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | 9600 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | 19200 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | | 31250 | 0 | 5 | 0.00 | 0 | 5 | 2.40 | _ | _ | _ | 0 | 7 | 0.00 | | 38400 | 0 | 4 | -2.34 | 0 | 4 | 0.00 | 0 | 5 | 0.00 | _ | _ | _ | Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) (2) ## Operating Frequency $\phi$ (MHz) | | | 9.830 | 4 | | 10 | | | 12 | | | 12.288 | 3 | |------------------|---|-------|--------------|---|-----|--------------|---|-----|--------------|---|--------|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 174 | -0.26 | 2 | 177 | -0.25 | 2 | 212 | 0.03 | 2 | 217 | 0.08 | | 150 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | 2 | 155 | 0.16 | 2 | 159 | 0.00 | | 300 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | | 600 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | | 1200 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | | 2400 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | | 4800 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | | 9600 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | | 19200 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | | 31250 | 0 | 9 | -1.70 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 11 | 2.40 | | 38400 | 0 | 7 | 0.00 | 0 | 7 | 1.73 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | ## | | | 14 | • | • | 14.74 | 56 | | 16 | | | 17.203 | 32 | |------------------|---|-----|--------------|---|-------|--------------|---|-----|--------------|---|--------|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 248 | -0.17 | 3 | 64 | 0.70 | 3 | 70 | 0.03 | 3 | 75 | 0.48 | | 150 | 2 | 181 | 0.13 | 2 | 191 | 0.00 | 2 | 207 | 0.16 | 2 | 223 | 0.00 | | 300 | 2 | 90 | 0.13 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | 2 | 111 | 0.00 | | 600 | 1 | 181 | 0.13 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | 1 | 223 | 0.00 | | 1200 | 1 | 90 | 0.13 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | 1 | 111 | 0.00 | | 2400 | 0 | 181 | 0.13 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | 0 | 223 | 0.00 | | 4800 | 0 | 90 | 0.13 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | 0 | 111 | 0.00 | | 9600 | 0 | 45 | -0.93 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | 0 | 55 | 0.00 | | 19200 | 0 | 22 | -0.93 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | 0 | 27 | 0.00 | | 31250 | 0 | 13 | 0.00 | 0 | 14 | -1.70 | 0 | 15 | 0.00 | 0 | 13 | 1.20 | | 38400 | _ | _ | _ | 0 | 11 | 0.00 | 0 | 12 | 0.16 | 0 | 13 | 0.00 | REJ09B0428-0100 Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) (3) ## | | | 18 | | | 19.660 | )8 | | 20 | | | | |------------------|---|-----|--------------|---|--------|--------------|---|-----|--------------|--|--| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | | 110 | 3 | 79 | -0.12 | 3 | 86 | 0.31 | 3 | 88 | -0.25 | | | | 150 | 2 | 233 | 0.16 | 2 | 255 | 0.00 | 3 | 64 | 0.16 | | | | 300 | 2 | 116 | 0.16 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | | | | 600 | 1 | 233 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | | | 1200 | 1 | 116 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | | | 2400 | 0 | 233 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | | | 4800 | 0 | 116 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | | | 9600 | 0 | 58 | -0.69 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | | | 19200 | 0 | 28 | 1.02 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | | | 31250 | 0 | 17 | 0.00 | 0 | 19 | -1.70 | 0 | 19 | 0.00 | | | | 38400 | 0 | 14 | -2.34 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | | Table 13.4 Maximum Bit Rate for Each Frequency (Asynchronous Mode) | φ (MHz) | Maximum Bit Rate (bit/s) | n | N | φ (MHz) | Maximum Bit<br>Rate (bit/s) | n | N | |---------|--------------------------|---|---|---------|-----------------------------|---|---| | 4 | 125000 | 0 | 0 | 12 | 375000 | 0 | 0 | | 4.9152 | 153600 | 0 | 0 | 12.288 | 384000 | 0 | 0 | | 5 | 156250 | 0 | 0 | 14 | 437500 | 0 | 0 | | 6 | 187500 | 0 | 0 | 14.7456 | 460800 | 0 | 0 | | 6.144 | 192000 | 0 | 0 | 16 | 500000 | 0 | 0 | | 7.3728 | 230400 | 0 | 0 | 17.2032 | 537600 | 0 | 0 | | 8 | 250000 | 0 | 0 | 18 | 562500 | 0 | 0 | | 9.8304 | 307200 | 0 | 0 | 19.6608 | 614400 | 0 | 0 | | 10 | 312500 | 0 | 0 | 20 | 625000 | 0 | 0 | Table 13.5 Maximum Bit Rate with External Clock Input (Asynchronous Mode) | (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | φ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | |--------|-------------------------------|-----------------------------|---------|-------------------------------|-----------------------------| | 4 | 1.0000 | 62500 | 12 | 3.0000 | 187500 | | 4.9152 | 1.2288 | 76800 | 12.288 | 3.0720 | 192000 | | 5 | 1.2500 | 78125 | 14 | 3.5000 | 218750 | | 6 | 1.5000 | 93750 | 14.7456 | 3.6864 | 230400 | | 6.144 | 1.5360 | 96000 | 16 | 4.0000 | 250000 | | 7.3728 | 1.8432 | 115200 | 17.2032 | 4.3008 | 268800 | | 8 | 2.0000 | 125000 | 18 | 4.5000 | 281250 | | 9.8304 | 2.4576 | 153600 | 19.6608 | 4.9152 | 307200 | | 10 | 2.5000 | 156250 | 20 | 5.0000 | 312500 | Table 13.6 BRR Settings for Various Bit Rates (Clocked Synchronous Mode) ## Operating Frequency $\phi$ (MHz) | Bit Rate | 4 | | | 8 | | 10 | | 16 | | 20 | | |----------|---|-----|---|-----|---|-----|---|-----|---|-----|--| | (bit/s) | n | N | n | N | n | N | n | N | n | N | | | 110 | _ | _ | | | | | | | | | | | 250 | 2 | 249 | 3 | 124 | _ | _ | 3 | 249 | | | | | 500 | 2 | 124 | 2 | 249 | _ | _ | 3 | 124 | _ | _ | | | 1k | 1 | 249 | 2 | 124 | _ | _ | 2 | 249 | _ | | | | 2.5k | 1 | 99 | 1 | 199 | 1 | 249 | 2 | 99 | 2 | 124 | | | 5k | 0 | 199 | 1 | 99 | 1 | 124 | 1 | 199 | 1 | 249 | | | 10k | 0 | 99 | 0 | 199 | 0 | 249 | 1 | 99 | 1 | 124 | | | 25k | 0 | 39 | 0 | 79 | 0 | 99 | 0 | 159 | 0 | 199 | | | 50k | 0 | 19 | 0 | 39 | 0 | 49 | 0 | 79 | 0 | 99 | | | 100k | 0 | 9 | 0 | 19 | 0 | 24 | 0 | 39 | 0 | 49 | | | 250k | 0 | 3 | 0 | 7 | 0 | 9 | 0 | 15 | 0 | 19 | | | 500k | 0 | 1 | 0 | 3 | 0 | 4 | 0 | 7 | 0 | 9 | | | 1M | 0 | 0* | 0 | 1 | | | 0 | 3 | 0 | 4 | | | 2.5M | | | | | 0 | 0* | | | 0 | 1 | | | 5M | | | | | | | | | 0 | 0* | | [Legend] Blank: Setting prohibited. —: Can be set, but there will be a degree of error. \*: Continuous transfer is not possible. Table 13.7 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) | φ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | φ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | |---------|-------------------------------|-----------------------------|---------|-------------------------------|-----------------------------| | 4 | 0.6667 | 666666.7 | 14 | 2.3333 | 2333333.3 | | 6 | 1.0000 | 1.000000.0 | 16 | 2.6667 | 2666666.7 | | 8 | 1.3333 | 1333333.3 | 18 | 3.0000 | 3000000.0 | | 10 | 1.6667 | 1666666.7 | 20 | 3.3333 | 3333333.3 | | 12 | 2.0000 | 2000000.0 | | | | Table 13.8 Examples of Bit Rate for Various BRR Settings (Smart Card Interface Mode) (When n = 0 and S = 372) ## Operating Frequency $\phi$ (MHz) | | | 7.1424 | | | 10.00 | | | 10.7136 | | | 13.00 | | | |------------------|---|--------|--------------|---|-------|--------------|---|---------|--------------|---|-------|--------------|--| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 9600 | 0 | 0 | 0.00 | 0 | 1 | 30 | 0 | 1 | 25 | 0 | 1 | 8.99 | | ## Operating Frequency $\phi$ (MHz) | | 14.2848 | | | 16.00 | | 18.00 | | | 20.00 | | | | |------------------|---------|----|--------------|-------|----|--------------|----------|----|--------------|---|----|--------------| | Bit Rate (bit/s) | | N | Error<br>(%) | _ | N | Error<br>(%) | <u> </u> | N | Error<br>(%) | | N | Error<br>(%) | | (DIUS) | n | IN | ( /0) | n | IN | ( /0) | n | IN | ( /0) | n | IN | ( /0) | | 9600 | 0 | 1 | 0.00 | 0 | 1 | 12.01 | 0 | 2 | 15.99 | 0 | 2 | 6.60 | Table 13.9 Maximum Bit Rate at Various Frequencies (Smart Card Interface Mode) (when S = 372) | φ (MHz) | Maximum Bit<br>Rate (bit/s) | n | N | φ (MHz) | Maximum Bit<br>Rate (bit/s) | n | N | |---------|-----------------------------|---|---|---------|-----------------------------|---|---| | 7.1424 | 9600 | 0 | 0 | 14.2848 | 19200 | 0 | 0 | | 10.00 | 13441 | 0 | 0 | 16.00 | 21505 | 0 | 0 | | 10.7136 | 14400 | 0 | 0 | 18.00 | 24194 | 0 | 0 | | 13.00 | 17473 | 0 | 0 | 20.00 | 26882 | 0 | 0 | ## 13.4 Operation in Asynchronous Mode Figure 13.2 shows the general format for asynchronous serial communication. One frame consists of a start bit (low level), followed by data (in LSB-first order), a parity bit (high or low level), and finally stop bits (high level). In asynchronous serial communication, the transmission line is usually held in the mark state (high level). The SCI monitors the transmission line. When the transmission line goes to the space state (low level), the SCI recognizes a start bit and starts serial communication. In asynchronous serial communication, the communication line is usually held in the mark state (high level). The SCI monitors the communication line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex. Both the transmitter and the receiver also have a double-buffered structure, so data can be read or written during transmission or reception, enabling continuous data transfer. Figure 13.2 Data Format in Asynchronous Communication (Example with 8-Bit Data, Parity, Two Stop Bits) #### 13.4.1 Data Transfer Format Table 13.10 shows the data transfer formats that can be used in asynchronous mode. Any of 12 transfer formats can be selected according to the SMR setting. For details on the multiprocessor bit, see section 13.5, Multiprocessor Communication Function. **Table 13.10 Serial Transfer Formats (Asynchronous Mode)** | | SMR S | ettings | | Serial Transfer Format and Frame Length | | | | | | |-----|-------|---------|------|-----------------------------------------|--|--|--|--|--| | CHR | PE | MP | STOP | 1 2 3 4 5 6 7 8 9 10 11 12 | | | | | | | 0 | 0 | 0 | 0 | S 8-bit data STOP | | | | | | | 0 | 0 | 0 | 1 | S 8-bit data STOP STOP | | | | | | | 0 | 1 | 0 | 0 | S 8-bit data P STOP | | | | | | | 0 | 1 | 0 | 1 | S 8-bit data P STOP STOP | | | | | | | 1 | 0 | 0 | 0 | S 7-bit data STOP | | | | | | | 1 | 0 | 0 | 1 | S 7-bit data STOP STOP | | | | | | | 1 | 1 | 0 | 0 | S 7-bit data P STOP | | | | | | | 1 | 1 | 0 | 1 | S 7-bit data P STOP STOP | | | | | | | 0 | _ | 1 | 0 | S 8-bit data MPB STOP | | | | | | | 0 | _ | 1 | 1 | S 8-bit data MPB STOP STOP | | | | | | | 1 | _ | 1 | 0 | S 7-bit data MPB STOP | | | | | | | 1 | _ | 1 | 1 | S 7-bit data MPB STOP STOP | | | | | | ## [Legend] S: Start bit STOP: Stop bit P: Parity bit MPB: Multiprocessor bit REJ09B0428-0100 #### 13.4.2 Receive Data Sampling Timing and Reception Margin in Asynchronous Mode In asynchronous mode, the SCI operates on a basic clock with a frequency of 16 times the transfer rate. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. Receive data is latched internally at the rising edge of the 8th pulse of the basic clock as shown in figure 13.3. Thus, the reception margin in asynchronous mode is given by formula (1) below. $$M = \{ (0.5 - \frac{1}{2N}) - \frac{D - 0.5}{N} - (L - 0.5) F \} \times 100 [\%]$$ ... Formula (1) Where N: Ratio of bit rate to clock (N = 16) D: Clock duty cycle (D = 0.5 to 1.0) L: Frame length (L = 9 to 12) F: Absolute value of clock rate deviation Assuming values of F (absolute value of clock rate deviation) = 0 and D (clock duty cycle) = 0.5 in formula (1), the reception margin can be given by the formula. $$M = \{0.5 - 1/(2 \times 16)\} \times 100 \, [\%] = 46.875\%$$ However, this is only the computed value, and a margin of 20% to 30% should be allowed for in system design. Figure 13.3 Receive Data Sampling Timing in Asynchronous Mode #### 13.4.3 Clock Either an internal clock generated by the on-chip baud rate generator or an external clock input at the SCK pin can be selected as the SCI's serial clock, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE0 and CKE1 bits in SCR. When an external clock is input at the SCK pin, the clock frequency should be 16 times the bit rate used. When the SCI is operated on an internal clock, the clock can be output from the SCK pin. The frequency of the clock output in this case is equal to the bit rate, and the phase is such that the rising edge of the clock is in the middle of the transmit data, as shown in figure 13.4. Figure 13.4 Relationship between Output Clock and Transfer Data Phase (Asynchronous Mode) #### **13.4.4** SCI Initialization (Asynchronous Mode) Before transmitting and receiving data, first clear the TE and RE bits in SCR to 0, then initialize the SCI as described below. When the operating mode, or transfer format, is changed for example, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1. Note that clearing the RE bit to 0 does not initialize the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. When the external clock is used in asynchronous mode, the clock must be supplied even during initialization. Figure 13.5 Sample SCI Initialization Flowchart #### 13.4.5 Data Transmission (Asynchronous Mode) Figure 13.6 shows an example of operation for transmission in asynchronous mode. In transmission, the SCI operates as described below. - 1. The SCI monitors the TDRE flag in SSR. If the flag is cleared to 0, the SCI recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - 2. After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit is set to 1 at this time, a transmit data empty interrupt request (TXI) is generated. Continuous transmission is possible because the TXI interrupt routine writes next transmit data to TDR before transmission of the current transmit data has been completed. - 3. Data is sent from the TxD pin in the following order: start bit, transmit data, parity bit or multiprocessor bit (may be omitted depending on the format), and stop bit. - 4. The SCI checks the TDRE flag at the timing for sending the stop bit. - 5. If the TDRE flag is 0, the data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. - 6. If the TDRE flag is 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the "mark state" is entered, in which 1 is output. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. Figure 13.7 shows a sample flowchart for transmission in asynchronous mode. Figure 13.6 Example of Operation in Transmission in Asynchronous Mode (Example with 8-Bit Data, Parity, One Stop Bit) - [1] SCI initialization: - The TxD pin is automatically designated as the transmit data output pin. - After the TE bit is set to 1, a frame of 1s is output, and transmission is enabled. - [2] SCI status check and transmit data write: - Read SSR and check that the TDRE flag is set to 1, then write transmit data to TDR and clear the TDRE flag to 0. - [3] Serial transmission continuation procedure: - To continue serial transmission, read 1 from the TDRE flag to confirm that writing is possible, then write data to TDR, and then clear the TDRE flag to 0. Checking and clearing of the TDRE flag is automatic when the DTC is activated by a transmit data empty interrupt (TXI) request, and data is written to TDR. - [4] Break output at the end of serial transmission: - To output a break in serial transmission, set DDR for the port corresponding to the TxD pin to 1, clear DR to 0, then clear the TE bit in SCR to 0. Figure 13.7 Sample Serial Transmission Flowchart #### 13.4.6 Serial Data Reception (Asynchronous Mode) Figure 13.8 shows an example of operation for reception in asynchronous mode. In serial reception, the SCI operates as described below. - 1. The SCI monitors the communication line. If a start bit is detected, the SCI performs internal synchronization, receives receive data in RSR, and checks the parity bit and stop bit. - 2. If an overrun error occurs (when reception of the next data is completed while the RDRF flag is still set to 1), the ORER bit in SSR is set to 1. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. Receive data is not transferred to RDR. The RDRF flag remains to be set to 1. - 3. If a parity error is detected, the PER bit in SSR is set to 1 and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. - 4. If a framing error is detected (when the stop bit is 0), the FER bit in SSR is set to 1 and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. - 5. If reception is completed successfully, the RDRF bit in SSR is set to 1, and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt request is generated. Continuous reception is possible because the RXI interrupt routine reads the receive data transferred to RDR before reception of the next receive data has been completed. Figure 13.8 Example of SCI Operation in Reception (Example with 8-Bit Data, Parity, One Stop Bit) Table 13.11 shows the states of the SSR status flags and receive data handling when a receive error is detected. If a receive error is detected, the RDRF flag retains its state before receiving data. Reception cannot be resumed while a receive error flag is set to 1. Accordingly, clear the ORER, FER, PER, and RDRF bits to 0 before resuming reception. Figure 13.9 shows a sample flow chart for serial data reception. Table 13.11 SSR Status Flags and Receive Data Handling #### **SSR Status Flag** | RDRF* | ORER | FER | PER | Receive Data | Receive Error Type | |-------|------|-----|-----|--------------------|----------------------------------------------| | 1 | 1 | 0 | 0 | Lost | Overrun error | | 0 | 0 | 1 | 0 | Transferred to RDR | Framing error | | 0 | 0 | 0 | 1 | Transferred to RDR | Parity error | | 1 | 1 | 1 | 0 | Lost | Overrun error + framing error | | 1 | 1 | 0 | 1 | Lost | Overrun error + parity error | | 0 | 0 | 1 | 1 | Transferred to RDR | Framing error + parity error | | 1 | 1 | 1 | 1 | Lost | Overrun error + framing error + parity error | Note: \* The RDRF flag retains the state it had before data reception. Figure 13.9 Sample Serial Reception Data Flowchart (1) Figure 13.9 Sample Serial Reception Data Flowchart (2) ## 13.5 Multiprocessor Communication Function Use of the multiprocessor communication function enables data transfer between a number of processors sharing communication lines by asynchronous serial communication using the multiprocessor format, in which a multiprocessor bit is added to the transfer data. When multiprocessor communication is performed, each receiving station is addressed by a unique ID code. The serial communication cycle consists of two component cycles; an ID transmission cycle that specifies the receiving station, and a data transmission cycle. The multiprocessor bit is used to differentiate between the ID transmission cycle and the data transmission cycle. If the multiprocessor bit is 1, the cycle is an ID transmission cycle; if the multiprocessor bit is 0, the cycle is a data transmission cycle. Figure 13.10 shows an example of inter-processor communication using the multiprocessor format. The transmitting station first sends the ID code of the receiving station with which it wants to perform serial communication as data with a 1 multiprocessor bit added. When data with a 1 multiprocessor bit is received, the receiving station compares that data with its own ID. The station whose ID matches then receives the data sent next. Stations whose IDs do not match continue to skip data until data with a 1 multiprocessor bit is again received. The SCI uses the MPIE bit in SCR to implement this function. When the MPIE bit is set to 1, transfer of receive data from RSR to RDR, error flag detection, and setting the SSR status flags, RDRF, FER, and ORER to 1, are inhibited until data with a 1 multiprocessor bit is received. On reception of a receive character with a 1 multiprocessor bit, the MPB bit in SSR is set to 1 and the MPIE bit is automatically cleared, thus normal reception is resumed. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt is generated. When the multiprocessor format is selected, the parity bit setting is rendered invalid. All other bit settings are the same as those in normal asynchronous mode. The clock used for multiprocessor communication is the same as that in normal asynchronous mode. Figure 13.10 Example of Communication Using Multiprocessor Format (Transmission of Data H'AA to Receiving Station A) #### 13.5.1 Multiprocessor Serial Data Transmission Figure 13.11 shows a sample flowchart for multiprocessor serial data transmission. For an ID transmission cycle, set the MPBT bit in SSR to 1 before transmission. For a data transmission cycle, clear the MPBT bit in SSR to 0 before transmission. All other SCI operations are the same as those in asynchronous mode. Figure 13.11 Sample Multiprocessor Serial Transmission Flowchart #### 13.5.2 Multiprocessor Serial Data Reception Figure 13.13 shows a sample flowchart for multiprocessor serial data reception. If the MPIE bit in SCR is set to 1, data is skipped until data with a 1 multiprocessor bit is sent. On receiving data with a 1 multiprocessor bit, the receive data is transferred to RDR. An RXI interrupt request is generated at this time. All other SCI operations are the same as in asynchronous mode. Figure 13.12 shows an example of SCI operation for multiprocessor format reception. Figure 13.12 Example of SCI Operation in Reception (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) Figure 13.13 Sample Multiprocessor Serial Reception Flowchart (1) Figure 13.13 Sample Multiprocessor Serial Reception Flowchart (2) ## 13.6 Operation in Clocked Synchronous Mode Figure 13.14 shows the general format for clocked synchronous communication. In clocked synchronous mode, data is transmitted or received synchronous with clock pulses. In clocked synchronous serial communication, data on the transmission line is output from one falling edge of the serial clock to the next. In clocked synchronous mode, the SCI receives data in synchronous with the rising edge of the serial clock. After 8-bit data is output, the transmission line holds the MSB state. In clocked synchronous mode, no parity or multiprocessor bit is added. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication through the use of a common clock. Both the transmitter and the receiver also have a double-buffered structure, so data can be read or written during transmission or reception, enabling continuous data transfer. Figure 13.14 Data Format in Synchronous Communication (For LSB-First) #### 13.6.1 Clock Either an internal clock generated by the on-chip baud rate generator or an external synchronization clock input at the SCK pin can be selected, according to the setting of CKE0 and CKE1 bits in SCR. When the SCI is operated on an internal clock, the serial clock is output from the SCK pin. Eight serial clock pulses are output in the transfer of one character, and when no transfer is performed the clock is fixed high. #### 13.6.2 SCI Initialization (Clocked Synchronous Mode) Before transmitting and receiving data, the TE and RE bits in SCR should be cleared to 0, then the SCI should be initialized as described in a sample flowchart in figure 13.15. When the operating mode, or transfer format, is changed for example, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. Figure 13.15 Sample SCI Initialization Flowchart #### 13.6.3 Serial Data Transmission (Clocked Synchronous Mode) Figure 13.16 shows an example of SCI operation for transmission in clocked synchronous mode. In serial transmission, the SCI operates as described below. - 1. The SCI monitors the TDRE flag in SSR, and if the flag is 0, the SCI recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - 2. After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. Continuous transmission is possible because the TXI interrupt routine writes the next transmit data to TDR before transmission of the current transmit data has been completed. - 3. 8-bit data is sent from the TxD pin synchronized with the output clock when output clock mode has been specified, and synchronized with the input clock when use of an external clock has been specified. - 4. The SCI checks the TDRE flag at the timing for sending the MSB (bit 7). - 5. If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, and serial transmission of the next frame is started. - 6. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, and the TDRE flag maintains the output state of the last bit. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. The SCK pin is fixed high. Figure 13.17 shows a sample flow chart for serial data transmission. Even if the TDRE flag is cleared to 0, transmission will not start while a receive error flag (ORER, FER, or PER) is set to 1. Make sure that the receive error flags are cleared to 0 before starting transmission. Note that clearing the RE bit to 0 does not clear the receive error flags. Figure 13.16 Sample SCI Transmission Operation in Clocked Synchronous Mode Figure 13.17 Sample Serial Transmission Flowchart ### 13.6.4 Serial Data Reception (Clocked Synchronous Mode) Figure 13.18 shows an example of SCI operation for reception in clocked synchronous mode. In serial reception, the SCI operates as described below. - 1. The SCI performs internal initialization synchronous with a synchronous clock input or output, starts receiving data, and stores the received data in RSR. - 2. If an overrun error occurs (when reception of the next data is completed while the RDRF flag in SSR is still set to 1), the ORER bit in SSR is set to 1. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated, receive data is not transferred to RDR, and the RDRF flag remains to be set to 1. - 3. If reception is completed successfully, the RDRF bit in SSR is set to 1, and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt request is generated. Continuous reception is possible because the RXI interrupt routine reads the receive data transferred to RDR before reception of the next receive data has finished. Figure 13.18 Example of SCI Operation in Reception Reception cannot be resumed while a receive error flag is set to 1. Accordingly, clear the ORER, FER, PER, and RDRF bits to 0 before resuming reception. Figure 13.19 shows a sample flow chart for serial data reception. Figure 13.19 Sample Serial Reception Flowchart # 13.6.5 Simultaneous Serial Data Transmission and Reception (Clocked Synchronous Mode) Figure 13.20 shows a sample flowchart for simultaneous serial transmit and receive operations. The following procedure should be used for simultaneous serial data transmit and receive operations after initializing the SCI. To switch from transmit mode to simultaneous transmit and receive mode, after checking that the SCI has finished transmission and the TDRE and TEND flags are set to 1, clear TE to 0. Then simultaneously set TE and RE to 1 with a single instruction. To switch from receive mode to simultaneous transmit and receive mode, after checking that the SCI has finished reception, clear RE to 0. Then after checking that the RDRF and receive error flags (ORER, FER, and PER) are cleared to 0, simultaneously set TE and RE to 1 with a single instruction. transmit and receive operations, first clear the TE bit and RE bit to 0. then set both these bits to 1 simultaneously. - SCI initialization: The TxD pin is designated as the transmit data output pin, and the RxD pin is designated as the receive data input pin, enabling simultaneous - [2] SCI status check and transmit data write: Read SSR and check that the TDRF flag is set to 1, then write transmit data to TDR and clear the TDRE flag to 0. Transition of the TDRE flag from 0 to 1 can also be identified by a TXI - [3] Receive error processing: If a receive error occurs, read the ORER flag in SSR, and after performing the appropriate error processing, clear the ORER flag to 0. Transmission/reception cannot be resumed if the ORER flag is set to 1. - SCI status check and receive data read: Read SSR and check that the RDRF flag is set to 1, then read the receive data in RDR and clear the RDRF flag to 0. Transition of the RDRF flag from 0 to 1 can also be identified by an RXI interrupt. - [5] Serial transmission/reception continuation procedure: To continue serial transmission/ reception, before the MSB (bit 7) of the current frame is received, finish reading the RDRF flag, reading RDR, and clearing the RDRF flag to 0. Also, before the MSB (bit 7) of the current frame is transmitted, read 1 from the TDRE flag to confirm that writing is possible. Then write data to TDR and clear the TDRE flag to 0. Checking and clearing of the TDRE flag is automatic when the DTC is activated by a transmit data empty interrupt (TXI) request and data is written to TDR. Also, the RDRF flag is cleared automatically when the DTC is activated by a receive data full interrupt (RXI) request and the RDR value is read. # 13.7 Operation in Smart Card Interface The SCI supports an IC card (smart card) interface that conforms to ISO/IEC 7816-3 (Identification Card) as a serial communication interface extension function. Switching between the normal serial communication interface and the smart card interface mode is carried out by means of a register setting. #### **13.7.1** Pin Connection Example Figure 13.21 shows an example of connection with the smart card. In communication with an IC card, as both transmission and reception are carried out on a single data transmission line, the TxD pin and RxD pin should be connected to the LSI pin. The data transmission line should be pulled up to the $V_{\rm cc}$ power supply with a resistor. If an IC card is not connected, and the TE and RE bits are both set to 1, closed transmission/reception is possible, enabling self-diagnosis to be carried out. When the clock generated on the smart card interface is used by an IC card, the SCK pin output is input to the CLK pin of the IC card. This LSI port output is used as the reset signal. Figure 13.21 Schematic Diagram of Smart Card Interface Pin Connections #### 13.7.2 Data Format (Except for Block Transfer Mode) Figure 13.22 shows the transfer data format in smart card interface mode. - One frame consists of 8-bit data plus a parity bit in asynchronous mode. - In transmission, a guard time of at least 2 etu (Elementary Time Unit: the time for transfer of one bit) is left between the end of the parity bit and the start of the next frame. - If a parity error is detected during reception, a low error signal level is output for one etu period, 10.5 etu after the start bit. - If an error signal is sampled during transmission, the same data is retransmitted automatically after a delay of 2 etu or longer. Figure 13.22 Normal Smart Card Interface Data Format Data transfer with other types of IC cards (direct convention and inverse convention) are performed as described in the following. Figure 13.23 Direct Convention (SDIR = SINV = $O/\overline{E} = 0$ ) With the direction convention type IC and the above sample start character, the logic 1 level corresponds to state Z and the logic 0 level to state A, and transfer is performed in LSB-first order. The start character data above is H'3B. For the direct convention type, clear the SDIR and SINV bits in SCMR to 0. According to smart card regulations, clear the $O/\overline{E}$ bit in SMR to 0 to select even parity mode. Figure 13.24 Inverse Convention (SDIR = SINV = $O/\overline{E} = 1$ ) With the inverse convention type, the logic 1 level corresponds to state A and the logic 0 level to state Z, and transfer is performed in MSB-first order. The start character data for the above is H'3F. For the inverse convention type, set the SDIR and SINV bits in SCMR to 1. According to smart card regulations, even parity mode is the logic 0 level of the parity bit, and corresponds to state Z. In this LSI, the SINV bit inverts only data bits D0 to D7. Therefore, set the $O/\overline{E}$ bit in SMR to 1 to invert the parity bit for both transmission and reception. #### 13.7.3 Block Transfer Mode Operation in block transfer mode is the same as that in SCI asynchronous mode, except for the following points. - In reception, though the parity check is performed, no error signal is output even if an error is detected. However, the PER bit in SSR is set to 1 and must be cleared before receiving the parity bit of the next frame. - In transmission, a guard time of at least 1 etu is left between the end of the parity bit and the start of the next frame. - In transmission, because retransmission is not performed, the TEND flag is set to 1, 11.5 etu after transmission start. - As with the normal smart card interface, the ERS flag indicates the error signal status, but since error signal transfer is not performed, this flag is always cleared to 0. # 13.7.4 Receive Data Sampling Timing and Reception Margin in Smart Card Interface Mode In smart card interface mode, the SCI operates on a basic clock with a frequency of 32, 64, 372, or 256 times the transfer rate (fixed at 16 times in normal asynchronous mode) as determined by bits BCP1 and BCP0. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. As shown in figure 13.25, by sampling receive data at the rising-edge of the 16th, 32nd, 186th, or 128th pulse of the basic clock, data can be latched at the middle of the bit. The reception margin is given by the following formula. $$M = \left| (0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{\left| D - 0.5 \right|}{N} (1 + F) \right| \times 100\%$$ Where M: Reception margin (%) N: Ratio of bit rate to clock (N = 32, 64, 372, and 256) D: Clock duty cycle (D = 0 to 1.0) L: Frame length (L = 10) F: Absolute value of clock frequency deviation Assuming values of F = 0, D = 0.5 and N = 372 in the above formula, the reception margin formula is as follows. $$M = (0.5 - 1/2 \times 372) \times 100\%$$ $$= 49.866\%$$ Figure 13.25 Receive Data Sampling Timing in Smart Card Mode (Using Clock of 372 Times the Transfer Rate) #### 13.7.5 Initialization Before transmitting and receiving data, initialize the SCI as described below. Initialization is also necessary when switching from transmit mode to receive mode, or vice versa. - 1. Clear the TE and RE bits in SCR to 0. - 2. Clear the error flags ERS, PER, and ORER in SSR to 0. - 3. Set the GM, BLK, O/E, BCP0, BCP1, CKS0, and CKS1 bits in SMR. Set the PE bit to 1. - 4. Set the SMIF, SDIR, and SINV bits in SCMR. When the SMIF bit is set to 1, the TxD and RxD pins are both switched from ports to SCI pins, and are placed in the high-impedance state. - 5. Set the value corresponding to the bit rate in BRR. - 6. Set the CKE0 and CKE1 bits in SCR. Clear the TIE, RIE, TE, RE, MPIE, and TEIE bits to 0. If the CKE0 bit is set to 1, the clock is output from the SCK pin. - 7. Wait at least one bit interval, then set the TIE, RIE, TE, and RE bits in SCR. Do not set the TE bit and RE bit at the same time, except for self-diagnosis. To switch from receive mode to transmit mode, after checking that the SCI has finished reception, initialize the SCI, and set RE to 0 and TE to 1. Whether SCI has finished reception or not can be checked with the RDRF, PER, or ORER flags. To switch from transmit mode to receive mode, after checking that the SCI has finished transmission, initialize the SCI, and set TE to 0 and RE to 1. Whether SCI has finished transmission or not can be checked with the TEND flag. ### 13.7.6 Data Transmission (Except for Block Transfer Mode) As data transmission in smart card interface mode involves error signal sampling and retransmission processing, the operations are different from those in normal serial communication interface mode (except for block transfer mode). Figure 13.26 illustrates the retransfer operation when the SCI is in transmit mode. - 1. If an error signal is sent back from the receiving end after transmission of one frame is complete, the ERS bit in SSR is set to 1. If the RIE bit in SCR is enabled at this time, an ERI interrupt request is generated. The ERS bit in SSR should be kept cleared to 0 until the next parity bit is sampled. - 2. The TEND bit in SSR is not set for a frame in which an error signal indicating an abnormality is received. Data is retransferred from TDR to TSR, and retransmitted automatically. - 3. If an error signal is not sent back from the receiving end, the ERS bit in SSR is not set. Transmission of one frame, including a retransfer, is judged to have been completed, and the TEND bit in SSR is set to 1. If the TIE bit in SCR is enabled at this time, a TXI interrupt request is generated. Writing transmit data to TDR transfers the next transmit data. Figure 13.28 shows a flowchart for transmission. The sequence of transmit operations can be performed automatically by specifying the DTC to be activated with a TXI interrupt source. In a transmit operation, the TDRE flag is set to 1 at the same time as the TEND flag in SSR is set, and a TXI interrupt will be generated if the TIE bit in SCR has been set to 1. If the TXI request is designated beforehand as a DTC activation source, the DTC will be activated by the TXI request, and transfer of the transmit data will be carried out. The TDRE and TEND flags are automatically cleared to 0 when data is transferred by the DTC. In the event of an error, the SCI retransmits the same data automatically. During this period, the TEND flag remains cleared to 0 and the DTC is not activated. Therefore, the SCI and DTC will automatically transmit the specified number of bytes in the event of an error, including retransmission. However, the ERS flag is not cleared automatically when an error occurs, and so the RIE bit should be set to 1 beforehand so that an ERI request will be generated in the event of an error, and the ERS flag will be cleared. When performing transfer using the DTC, it is essential to set and enable the DTC before carrying out SCI setting. For details of the DTC setting procedures, see section 8, Data Transfer Controller (DTC). Figure 13.26 Retransfer Operation in SCI Transmit Mode The timing for setting the TEND flag depends on the value of the GM bit in SMR. The TEND flag set timing is shown in figure 13.27. Figure 13.27 TEND Flag Generation Timing in Transmission Operation Figure 13.28 Example of Transmission Processing Flow #### 13.7.7 Serial Data Reception (Except for Block Transfer Mode) Data reception in smart card interface mode uses the same operation procedure as for normal serial communication interface mode. Figure 13.29 illustrates the retransfer operation when the SCI is in receive mode. - 1. If an error is found when the received parity bit is checked, the PER bit in SSR is automatically set to 1. If the RIE bit in SCR is set at this time, an ERI interrupt request is generated. The PER bit in SSR should be kept cleared to 0 until the next parity bit is sampled. - 2. The RDRF bit in SSR is not set for a frame in which an error has occurred. - 3. If no error is found when the received parity bit is checked, the PER bit in SSR is not set to 1, the receive operation is judged to have been completed normally, and the RDRF flag in SSR is automatically set to 1. If the RIE bit in SCR is enabled at this time, an RXI interrupt request is generated. Figure 13.30 shows a flowchart for reception. A sequence of receive operations can be performed automatically by specifying the DTC to be activated using an RXI interrupt source. In a receive operation, an RXI interrupt request is generated when the RDRF flag in SSR is set to 1. If the RXI request is designated beforehand as a DTC activation source, the DTC will be activated by the RXI request, and the receive data will be transferred. The RDRF flag is cleared to 0 automatically when data is transferred by the DTC. If an error occurs in receive mode and the ORER or PER flag is set to 1, a transfer error interrupt (ERI) request will be generated. Hence, so the error flag must be cleared to 0. In the event of an error, the DTC is not activated and receive data is skipped. Therefore, receive data is transferred for only the specified number of bytes in the event of an error. Even when a parity error occurs in receive mode and the PER flag is set to 1, the data that has been received is transferred to RDR and can be read from there. Note: For details on receive operations in block transfer mode, see section 13.4, Operation in Asynchronous Mode. Figure 13.29 Retransfer Operation in SCI Receive Mode Figure 13.30 Example of Reception Processing Flow #### 13.7.8 Clock Output Control When the GM bit in SMR is set to 1, the clock output level can be fixed with bits CKE0 and CKE1 in SCR. At this time, the minimum clock pulse width can be made the specified width. Figure 13.31 shows the timing for fixing the clock output level. In this example, GM is set to 1, CKE1 is cleared to 0, and the CKE0 bit is controlled. Figure 13.31 Timing for Fixing Clock Output Level When turning on the power or switching between smart card interface mode and software standby mode, the following procedures should be followed in order to maintain the clock duty cycle. #### Powering on: To secure clock duty cycle from power-on, the following switching procedure should be followed. - 1. The initial state is port input and high impedance. Use a pull-up resistor or pull-down resistor to fix the potential. - 2. Fix the SCK pin to the specified output level with the CKE1 bit in SCR. - 3. Set SMR and SCMR, and switch to smart card mode operation. - 4. Set the CKE0 bit in SCR to 1 to start clock output. #### When changing from smart card interface mode to software standby mode: - 1. Set the data register (DR) and data direction register (DDR) corresponding to the SCK pin to the value for the fixed output state in software standby mode. - 2. Write 0 to the TE bit and RE bit in the serial control register (SCR) to halt transmit/receive operation. At the same time, set the CKE1 bit to the value for the fixed output state in software standby mode. - 3. Write 0 to the CKE0 bit in SCR to halt the clock. - Wait for one serial clock period. During this interval, clock output is fixed at the specified level, with the duty cycle preserved. - 5. Make the transition to the software standby state. #### When returning to smart card interface mode from software standby mode: - 1. Exit the software standby state. - 2. Write 1 to the CKE0 bit in SCR and output the clock. Signal generation is started with the normal duty cycle. Figure 13.32 Clock Halt and Restart Procedure # 13.8 Interrupt Sources #### 13.8.1 Interrupts in Normal Serial Communication Interface Mode Table 13.12 shows the interrupt sources in normal serial communication interface mode. A different interrupt vector is assigned to each interrupt source, and individual interrupt sources can be enabled or disabled using the enable bits in SCR. When the TDRE flag in SSR is set to 1, a TXI interrupt request is generated. When the TEND flag in SSR is set to 1, a TEI interrupt request is generated. A TXI interrupt can activate the DTC to perform data transfer. The TDRE flag is cleared to 0 automatically when data is transferred by the DTC. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When the ORER, PER, or FER flag in SSR is set to 1, an ERI interrupt request is generated. An RXI interrupt request can activate the DTC to transfer data. The RDRF flag is cleared to 0 automatically when data is transferred by the DTC. A TEI interrupt is requested when the TEND flag is set to 1 and the TEIE bit is set to 1. If a TEI interrupt and a TXI interrupt are requested simultaneously, the TXI interrupt has priority for acceptance. However, if the TDRE and TEND flags are cleared simultaneously by the TXI interrupt routine, the SCI cannot branch to the TEI interrupt routine later. **Table 13.12 SCI Interrupt Sources** | Channel | Name | Interrupt Source | Interrupt Flag | DTC Activation | |---------|-------|---------------------|----------------|----------------| | 0 | ERI_0 | Receive Error | ORER, FER, PER | Not possible | | | RXI_0 | Receive Data Full | RDRF | Possible | | | TXI_0 | Transmit Data Empty | TDRE | Possible | | | TEI_0 | Transmission End | TEND | Not possible | | 1 | ERI_1 | Receive Error | ORER, FER, PER | Not possible | | | RXI_1 | Receive Data Full | RDRF | Possible | | | TXI_1 | Transmit Data Empty | TDRE | Possible | | | TEI_1 | Transmission End | TEND | Not possible | | 2 | ERI_2 | Receive Error | ORER, FER, PER | Not possible | | | RXI_2 | Receive Data Full | RDRF | Possible | | | TXI_2 | Transmit Data Empty | TDRE | Possible | | | TEI_2 | Transmission End | TEND | Not possible | | 4 | ERI_4 | Receive Error | ORER, FER, PER | Not possible | | | RXI_4 | Receive Data Full | RDRF | Possible | | | TXI_4 | Transmit Data Empty | TDRE | Possible | | | TEI_4 | Transmission End | TEND | Not possible | #### 13.8.2 Interrupts in Smart Card Interface Mode Table 13.13 shows the interrupt sources in smart card interface mode. The transmit end interrupt (TEI) request cannot be used in this mode. **Table 13.13 SCI Interrupt Sources** | Channel | Name | Interrupt Source | Interrupt Flag | DTC Activation | |---------|-------|---------------------------------------|----------------|----------------| | 0 | ERI_0 | Receive Error, error signal detection | ORER, PER, ERS | Not possible | | | RXI_0 | Receive Data Full | RDRF | Possible | | | TXI_0 | Transmit Data Empty | TEND | Possible | | 1 | ERI_0 | Receive Error, error signal detection | ORER, PER, ERS | Not possible | | | RXI_0 | Receive Data Full | RDRF | Possible | | | TXI_0 | Transmit Data Empty | TEND | Possible | | 2 | ERI_2 | Receive Error, error signal detection | ORER, PER, ERS | Not possible | | | RXI_2 | Receive Data Full | RDRF | Possible | | | TXI_2 | Transmit Data Empty | TEND | Possible | | 4 | ERI_0 | Receive Error, error signal detection | ORER, PER, ERS | Not possible | | | RXI_0 | Receive Data Full | RDRF | Possible | | | TXI_0 | Transmit Data Empty | TEND | Possible | In smart card interface mode, as in normal serial communication interface mode, transfer can be carried out using the DTC. In transmit operations, the TDRE flag is also set to 1 at the same time as the TEND flag in SSR is set, and a TXI interrupt is generated. If the TXI request is designated beforehand as a DTC activation source, the DTC will be activated by the TXI request, and transmit data will be transferred. The TDRE and TEND flags are automatically cleared to 0 when data is transferred by the DTC. In the event of an error, the SCI retransmits the same data automatically. During this period, the TEND flag remains cleared to 0 and the DTC is not activated. Therefore, the SCI and DTC will automatically transmit the specified number of bytes in the event of an error, including retransmission. However, the ERS flag is not cleared automatically when an error occurs. Hence, the RIE bit should be set to 1 beforehand so that an ERI request will be generated in the event of an error, and the ERS flag will be cleared. When transferring using the DTC, it is essential to set and enable the DTC before carrying out SCI setting. For details of the DTC setting procedures, see section 8, Data Transfer Controller (DTC). In receive operations, an RXI interrupt request is generated when the RDRF flag in SSR is set to 1. If the RXI request is designated beforehand as a DTC activation source, the DTC will be activated by the RXI request, and the receive data will be transferred. The RDRF flag is cleared to 0 automatically when data is transferred by the DTC. If an error occurs, an error flag is set but the RDRF flag is not. Consequently, the DTC is not activated, instead, an ERI interrupt request is sent to the CPU. Therefore, the error flag should be cleared. # 13.9 Usage Notes #### 13.9.1 Module Stop Mode Setting SCI operation can be disabled or enabled using the module stop control register. The initial setting is for SCI operation to be halted. Register access is enabled by clearing module stop mode. For details, see section 19, Power-Down Modes. #### 13.9.2 Break Detection and Processing When framing error detection is performed, a break can be detected by reading the RxD pin value directly. In a break, the input from the RxD pin becomes all 0s, setting the FER flag, and possibly the PER flag. Note that as the SCI continues the receive operation after receiving a break, even if the FER flag is cleared to 0, it will be set to 1 again. #### 13.9.3 Mark State and Break Detection When TE is 0, the TxD pin is used as an I/O port whose direction (input or output) and level are determined by DR and DDR. This can be used to set the TxD pin to mark state (high level) or send a break during serial data transmission. To maintain the communication line at mark state until TE is set to 1, set both DDR and DR to 1. As TE is cleared to 0 at this point, the TxD pin becomes an I/O port, and 1 is output from the TxD pin. To send a break during serial transmission, first set DDR to 1 and DR to 0, and then clear TE to 0. When TE is cleared to 0, the transmitter is initialized regardless of the current transmission state, the TxD pin becomes an I/O port, and 0 is output from the TxD pin. # 13.9.4 Receive Error Flags and Transmit Operations (Clocked Synchronous Mode Only) Transmission cannot be started when a receive error flag (ORER, PER, or FER) is set to 1, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 before starting transmission. Note also that receive error flags cannot be cleared to 0 even if the RE bit is cleared to 0. #### 13.9.5 Restrictions on Using DTC When the external clock source is used as a synchronization clock, update TDR by the DTC and wait for at least five $\phi$ clock cycles before allowing the transmit clock to be input. If the transmit clock is input within four clock cycles after TDR modification, the SCI may malfunction (figure 13.33). When using the DTC to read RDR, be sure to set the receive end interrupt source (RXI) as a DTC activation source. Figure 13.33 Sample Transmission using DTC in Clocked Synchronous Mode # 13.9.6 SCI Operations during Mode Transitions **Transmission:** Before making the transition to module stop, software standby, watch, sub-active, or sub-sleep mode, stop all transmit operations (TE = TIE = TEIE = 0). TSR, TDR, and SSR are reset. The states of the output pins during each mode depend on the port settings, and the pins output a high-level signal after mode is cancelled and then the TE is set to 1 again. If the transition is made during data transmission, the data being transmitted will be undefined. To transmit data in the same transmission mode after mode cancellation, set TE to 1, read SSR, write to TDR, clear TDRE in this order, and then start transmission. To transmit data in a different transmission mode, initialize the SCI first. Figure 13.34 shows a sample flowchart for mode transition during transmission. Figures 13.35 and 13.36 show the pin states during transmission. Before making the transition from the transmission mode using DTC transfer to module stop, software standby, watch, sub-active, or sub-sleep mode, stop all transmit operations (TE = TIE = TEIE = 0). Setting TE and TIE to 1 after mode cancellation generates a TXI interrupt request to start transmission using the DTC. Figure 13.34 Sample Flowchart for Mode Transition during Transmission Figure 13.35 Pin States during Transmission in Asynchronous Mode (Internal Clock) Figure 13.36 Pin States during Transmission in Clocked Synchronous Mode (Internal Clock) **Reception:** Before making the transition to module stop, software standby, watch, sub-active, or sub-sleep mode, stop reception (RE = 0). RSR, RDR, and SSR are reset. If transition is made during data reception, the data being received will be invalid. To receive data in the same reception mode after mode cancellation, set RE to 1, and then start reception. To receive data in a different reception mode, initialize the SCI first. Figure 13.37 shows a sample flowchart for mode transition during reception. $Figure\ 13.37\quad Sample\ Flowchart\ for\ Mode\ Transition\ during\ Reception$ ### 13.9.7 Notes when Switching from SCK Pin to Port Pin - Problem in Operation: When DDR and DR are set to 1, SCI clock output is used in clocked synchronous mode, and the SCK pin is changed to the port pin while transmission is ended, port output is enabled after low-level output occurs for one half-cycle. When switching the SCK pin to the port pin by making the following settings while DDR = 1, DR = 1, C/A = 1, CKE1 = 0, CKE0 = 0, and TE = 1, low-level output occurs for one half- - 1. End of serial data transmission - 2. TE bit = 0 cycle. - 3. $C/\overline{A}$ bit = 0 ... switchover to port output - 4. Occurrence of low-level output (see figure 13.38) Figure 13.38 Operation when Switching from SCK Pin to Port Pin • Usage Note: To prevent low-level output occurred when switching the SCK pin to port pin, follow the procedure described below. As this sample procedure temporarily places the SCK pin in the input state, the SCK/port pin should be pulled up beforehand with an external circuit. With DDR = 1, DR = 1, $C/\overline{A}$ = 1, CKE1 = 0, CKE0 = 0, and TE = 1, make the following settings in the order shown. - 1. End of serial data transmission - 2. TE bit = 0 - 3. CKE1 bit = 1 - 4. $C/\overline{A}$ bit = 0 ... switchover to port output - 5. CKE1 bit = 0 Figure 13.39 Operation when Switching from SCK Pin to Port Pin (Example of Preventing Low-Level Output) # Section 14 A/D Converter This LSI includes a successive approximation type 10-bit A/D converter that allows up to sixteen analog input channels to be selected. The block diagram of the A/D converter is shown in figure 14.1. #### 14.1 Features - 10-bit resolution - Sixteen input channels - Conversion time: 13.3 µs per channel (at 20 MHz operation) - Two operating modes - Single mode: Single-channel A/D conversion - Scan mode: Continuous A/D conversion on 1 to 4 channels - Four data registers - Conversion results are held in a 16-bit data register for each channel - Sample and hold function - Three conversion start methods - Software - 16-bit timer pulse unit (TPU) conversion start trigger - External trigger signal - Interrupt request - An A/D conversion end interrupt request (ADI) can be generated - Module stop mode can be set Figure 14.1 Block Diagram of A/D Converter # 14.2 Input/Output Pins Table 14.1 summarizes the input pins used by the A/D converter. 16 analog input pins are divided into four groups, each of which includes four channels; analog input pins 0 to 3 (AN0 to AN3) comprising group 0, analog input pins 4 to 7 (AN4 to AN7) comprising group 1, analog input pins 8 to 11 (AN8 to AN11) comprising group 2, and analog input pins 12 to 15 (AN12 to AN15) comprising group 3. The AVcc and AVss pins are the power supply pins for the A/D converter analog section. The Vref pin is the A/D conversion reference voltage pin. **Table 14.1 Pin Configuration** | Pin Name | Symbol | I/O | Function | |--------------------------------|------------------|-------|--------------------------------------------------------| | Analog power supply pin | AV <sub>cc</sub> | Input | Analog section power supply and reference voltage | | Analog ground pin | AV <sub>ss</sub> | Input | Analog section ground and reference voltage | | Reference voltage pin | Vref | Input | Reference voltage of A/D conversion | | Analog input pin 0 | AN0 | Input | Group 0 analog input pins | | Analog input pin 1 | AN1 | Input | <del>-</del> | | Analog input pin 2 | AN2 | Input | <del>-</del> | | Analog input pin 3 | AN3 | Input | _ | | Analog input pin 4 | AN4 | Input | Group 1 analog input pins | | Analog input pin 5 | AN5 | Input | _ | | Analog input pin 6 | AN6 | Input | _ | | Analog input pin 7 | AN7 | Input | _ | | Analog input pin 8 | AN8 | Input | Group 2 analog input pins | | Analog input pin 9 | AN9 | Input | _ | | Analog input pin 10 | AN10 | Input | _ | | Analog input pin 11 | AN11 | Input | _ | | Analog input pin 12 | AN12 | Input | Group 3 analog input pins | | Analog input pin 13 | AN13 | Input | _ | | Analog input pin 14 | AN14 | Input | _ | | Analog input pin 15 | AN15 | Input | _ | | A/D external trigger input pin | ADTRG | Input | External trigger input pin for starting A/D conversion | # 14.3 Register Description The A/D converter has the following registers. - A/D data register A (ADDRA) - A/D data register B (ADDRB) - A/D data register C (ADDRC) - A/D data register D (ADDRD) - A/D control/status register (ADCSR) - A/D control register (ADCR) #### 14.3.1 A/D Data Registers A to D (ADDRA to ADDRD) There are four 16-bit read-only ADDR registers ADDRA to ADDRD, used to store the results of A/D conversion. The ADDR registers to store conversion results for each channel are shown in table 14.2. The converted 10-bit data is stored in bits 6 to 15 in ADDR. The lower 6 bits are always read as 0. The data bus between the CPU and the A/D converter is 8 bits wide. The upper byte can be read directly from the CPU, however the lower byte should be read via a temporary register. The temporary register contents are transferred from the ADDR when the upper byte data is read. When reading the ADDR, always read the upper byte first, and then read the lower byte, or read in word unit. Otherwise, the read contents are not guaranteed. Table 14.2 Analog Input Channels and Corresponding ADDR Registers **Analog Input Channel** #### CH3 = 0CH3 = 1A/D Data Register to Group 0 Store the A/D Group 1 Group 2 Group 3 (CH2 = 0)(CH2 = 1)(CH2 = 0)(CH2 = 1)**Conversion Results** AN<sub>0</sub> AN4 AN8 AN12 **ADDRA** AN<sub>1</sub> AN<sub>5</sub> AN9 AN13 ADDRB AN<sub>2</sub> AN<sub>6</sub> AN<sub>10</sub> AN14 **ADDRC** AN<sub>3</sub> AN7 AN11 AN15 ADDRD # 14.3.2 A/D Control/Status Register (ADCSR) ADCSR controls A/D conversion operations. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADF | 0 | R/(W) | A/D End Flag | | | | | | A status flag that indicates the end of A/D conversion. | | | | | | [Setting conditions] | | | | | | When A/D conversion ends | | | | | | <ul> <li>When A/D conversion ends on all specified<br/>channels</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written after reading ADF = 1</li> </ul> | | | | | | <ul> <li>When the DTC is activated by an ADI interrupt and<br/>ADDR is read</li> </ul> | | 6 | ADIE | 0 | R/W | A/D Interrupt Enable | | | | | | A/D conversion end interrupt (ADI) is enabled when this bit is set to 1. | | 5 | ADST | 0 | R/W | A/D Start | | | | | | Clearing this bit to 0 stops A/D conversion, and the A/D converter enters the wait state. | | | | | | Setting this bit to 1 starts A/D conversion. In single mode, this bit is automatically cleared to 0 when conversion on the specified channel is complete. In scan mode, conversion continues sequentially on the specified channels until this bit is cleared to 0 by software, a reset, or a transition to software standby mode, hardware standby mode or module stop mode. | | 4 | SCAN | 0 | R/W | Scan Mode | | | | | | Selects the A/D conversion operating mode. | | | | | | 0: Single mode | | | | | | 1: Scan mode | | | | Initial | | | | |-----|----------|---------|-----|--------------------------|--------------------| | Bit | Bit Name | Value | R/W | Description | | | 3 | CH3 | 0 | R/W | Channel Select 0 to 3 | | | 2 | CH2 | 0 | R/W | Select analog input chan | nels. | | 1 | CH1 | 0 | R/W | When SCAN = 0 | When SCAN = 1 | | 0 | CH0 | 0 | R/W | 0000: AN0 | 0000: AN0 | | | | | | 0001: AN1 | 0001: AN0, AN1 | | | | | | 0010: AN2 | 0010: AN0 to AN2 | | | | | | 0011: AN3 | 0011: AN0 to AN3 | | | | | | 0100: AN4 | 0100: AN4 | | | | | | 0101: AN5 | 0101: AN4, AN5 | | | | | | 0110: AN6 | 0110: AN4 to AN6 | | | | | | 0111: AN7 | 0111: AN4 to AN7 | | | | | | 1000: AN8 | 1000: AN8 | | | | | | 1001: AN9 | 1001: AN8, AN9 | | | | | | 1010: AN10 | 1010: AN8 to AN10 | | | | | | 1011: AN11 | 1011: AN8 to AN11 | | | | | | 1100: AN12 | 1100: AN12 | | | | | | 1101: AN13 | 1101: AN12, AN13 | | | | | | 1110: AN14 | 1110: AN12 to AN14 | | | | | | 1111: AN15 | 1111: AN12 to AN15 | # 14.3.3 A/D Control Register (ADCR) The ADCR enables A/D conversion started by an external trigger signal. | | | Initial | | | |------|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | TRGS1 | 0 | R/W | Timer Trigger Select 0 and 1 | | 6 | TRGS0 | 0 | R/W | Enable the start of A/D conversion by a trigger signal. Bits TRGS0 and TRGS1 should be set while A/D conversion is stopped (ADST = 0). | | | | | | 00: A/D conversion is started by software | | | | | | 01: A/D conversion is started by TPU conversion start trigger | | | | | | 10: Setting prohibited | | | | | | 11: A/D conversion is started by the ADTRG pin | | 5, 4 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1. | | 3 | CKS1 | 0 | R/W | Clock Select 0 and 1 | | 2 | CKS0 | 0 | R/W | Specify the A/D conversion time. The conversion time should be changed only when ADST = 0. Specify a value within the range shown in table 21.7 in section 21, Electrical Characteristics. | | | | | | 00: Conversion time = 530 states (max.) | | | | | | 01: Conversion time = 266 states (max.) | | | | | | 10: Conversion time = 134 states (max.) | | | | | | 11: Conversion time = 68 states (max.) | | 1, 0 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1. | # 14.4 Operation The A/D converter operates by successive approximation with 10-bit resolution. It has two operating modes; single mode and scan mode. When changing the operating mode or analog input channel, clear the ADST bit in ADCSR to 0 first in order to prevent incorrect operation. The ADST bit can be set at the same time as the operating mode or analog input channel is changed. #### 14.4.1 Single Mode In single mode, A/D conversion is performed only once on the specified single channel as follows: - 1. A/D conversion is started when the ADST bit is set to 1 by software or external trigger input. - 2. When A/D conversion is completed, the result is transferred to the A/D data register corresponding to the channel. - 3. On completion of conversion, the ADF bit in ADCSR is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt request is generated. - 4. The ADST bit retains 1 during A/D conversion. When A/D conversion ends, the ADST bit is automatically cleared to 0 and the A/D converter enters the wait state. If the ADST bit is cleared to 0 during A/D conversion, the conversion is stopped and the A/D converter enters the wait state. #### 14.4.2 Scan Mode In scan mode, A/D conversion is to be performed sequentially on the specified channels up to four channels as follows. - 1. When the ADST bit is set to 1 by software, TPU or external trigger input, A/D conversion starts on the first channel in the group (for example, AN0 when CH3 and CH2 = 00, AN4 when CH3 and CH2 = 01, AN8 when CH3 and CH2 = 10, or AN12 when CH3 and CH2 = 11). - 2. When the A/D conversion is completed on one channel, the result is sequentially transferred to the A/D data register corresponding to the channel. - 3. When the conversion is completed on all the selected channels, the ADF bit in ADCSR is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt is requested after A/D conversion ends. Then, the A/D converter restarts the conversion from the first channel in the group. - 4. Steps 2 to 3 are repeated as long as the ADST bit is set to 1. When the ADST bit is cleared to 0, the A/D conversion stops and the A/D converter enters the wait state. #### 14.4.3 Input Sampling and A/D Conversion Time The A/D converter includes the sample-and-hold circuit. The A/D converter samples the analog input when the A/D conversion start delay time (t<sub>D</sub>) has passed after the ADST bit is set to 1, and then conversion is started. Figure 14.2 shows the A/D conversion timing. Table 14.3 shows the A/D conversion time. As shown in figure 14.2, the A/D conversion time $(t_{CONV})$ includes $t_D$ and input sampling time $(t_{SPL})$ . The length of $t_D$ varies depending on the timing of the write access to ADCSR. Therefore, the total conversion time varies within the range shown in table 14.3. In scan mode, the values given in table 14.3 indicate the first conversion time. The second and subsequent conversion time is shown in table 14.4. In both cases, set bits CKS1 and CKS0 in ADCR within the range shown in table 21.7 in section 21, Electrical Characteristics. Figure 14.2 A/D Conversion Timing Table 14.3 A/D Conversion Time (Single Mode) | | | | CKS1 = 0 | | | CKS1 = 1 | | | | | | | | |----------------------------|-------------------|------|----------|------|------|----------|------|------|-------|------|------|------|------| | | | С | KS0 : | = 0 | С | KS0 : | = 1 | С | KS0 : | = 0 | C | KS0 | = 1 | | Item | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | | A/D conversion start delay | t <sub>D</sub> | 18 | _ | 33 | 10 | _ | 17 | 6 | _ | 9 | 4 | _ | 5 | | Input sampling time | t <sub>SPL</sub> | _ | 127 | _ | _ | 63 | _ | _ | 31 | _ | _ | 15 | _ | | A/D conversion time | t <sub>conv</sub> | 515 | _ | 530 | 259 | _ | 266 | 131 | _ | 134 | 67 | _ | 68 | Note: All values represent the number of states. Table 14.4 A/D Conversion Time (Scan Mode) | CKS1 | CKS0 | Conversion Time (State) | |------|------|-------------------------| | 0 | 0 | 512 (Fixed) | | | 1 | 256 (Fixed) | | 1 | 0 | 128 (Fixed) | | | 1 | 64 (Fixed) | #### 14.4.4 External Trigger Input Timing A/D conversion can be externally triggered. When bits TRGS0 and TRGS1 in ADCR are set to 11, an external trigger is input on the ADTRG pin. At the falling edge of the ADTRG pin, the ADST bit in ADCSR is set to 1, and the A/D conversion starts. Other operations are the same as when the ADST bit has been set to 1 by software in both single and scan modes. Figure 14.3 shows the timing. Figure 14.3 External Trigger Input Timing # 14.5 Interrupt Source When A/D conversion is completed, the A/D converter generates an A/D conversion end interrupt (ADI). The ADI interrupt request is enabled when the ADIE bit is set to 1 while the ADF bit in ADCSR is set to 1 after A/D conversion is completed. The DTC can be activated by an ADI interrupt. Having the converted data read by the DTC in response to an ADI interrupt enables continuous conversion without imposing a load on software. Table 14.5 A/D Converter Interrupt Source | Name | Interrupt Source | Interrupt Source Flag | DTC Activation | |------|--------------------------|-----------------------|----------------| | ADI | A/D conversion completed | ADF | Possible | # 14.6 A/D Conversion Accuracy Definitions This LSI's A/D conversion accuracy definitions are given below. Resolution The number of A/D converter digital output codes Quantization error The deviation inherent in the A/D converter, given by 1/2 LSB (see figure 14.4). Offset error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from the minimum voltage value B'0000000000 (H'000) to B'0000000001 (H'001) (see figure 14.5). Full-scale error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from B'1111111110 (H'3FE) to B'1111111111 (H'3FF) (see figure 14.5). • Nonlinearity error The error with respect to the ideal A/D conversion characteristic between zero voltage and full-scale voltage. Does not include offset error, full-scale error, or quantization error (see figure 14.5). Absolute accuracy The deviation between the digital value and the analog input value. Includes offset error, full-scale error, quantization error, and nonlinearity error. Figure 14.4 A/D Conversion Accuracy Definitions Figure 14.5 A/D Conversion Accuracy Definitions ### 14.7 Usage Notes #### 14.7.1 Module Stop Mode Setting Operation of the A/D converter can be disabled or enabled using the module stop control register. The initial setting is for operation of the A/D converter to be halted. Register access is enabled by clearing module stop mode. For details, refer to section 19, Power-Down Modes. ### 14.7.2 Permissible Signal Source Impedance This LSI's analog input is designed such that conversion accuracy is guaranteed for an input signal for which the signal source impedance is $5~k\Omega$ or less. This specification is provided to enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the sampling time; if the sensor output impedance exceeds $5~k\Omega$ , charging may be insufficient and it may not be possible to guarantee A/D conversion accuracy. However, for A/D conversion in single mode with a large capacitance provided externally, the input load will essentially comprise only the internal input resistance of $10~k\Omega$ , and the signal source impedance is ignored. However, as a low-pass filter effect is obtained in this case, it may not be possible to follow an analog signal with a large differential coefficient (e.g., $5~mV/\mu s$ or greater) (see Figure 14.6). When converting a high-speed analog signal or converting in scan mode, a low-impedance buffer should be inserted. ### 14.7.3 Influences on Absolute Accuracy Adding capacitance results in coupling with GND, and therefore noise in GND may adversely affect absolute accuracy. Be sure to make the connection to an electrically stable GND such as AVss. Care is also required to insure that filter circuits do not communicate with digital signals on the mounting board (i.e., acting as antennas). Figure 14.6 Example of Analog Input Circuit #### 14.7.4 Range of Analog Power Supply and Other Pin Settings If the conditions below are not met, the reliability of the device may be adversely affected. - Analog input voltage range The voltage applied to analog input pin ANn during A/D conversion should be in the range AVss ≤ VNn ≤ AVcc. - Relationship between AVcc, AVss and Vcc, Vss Set AVss = Vss as the relationship between AVcc, AVss and Vcc, Vss. If the A/D converter is not used, the AVcc and AVss pins must not be left open. - Setting range of the Vref pin The reference voltage set by the Vref pin should be in the range Vref ≤ AVcc. ## 14.7.5 Notes on Board Design In board design, digital circuitry and analog circuitry should be as mutually isolated as possible, and layout in which digital circuit signal lines and analog circuit signal lines cross or are in close proximity should be avoided as far as possible. Failure to do so may result in incorrect operation of the analog circuitry due to inductance, adversely affecting A/D conversion values. Also, digital circuitry must be isolated from the analog input signals (AN0 to AN15) and analog power supply (AVcc) by the analog ground (AVss). Also, the analog ground (AVss) should be connected at one point to a stable digital ground (Vss) on the board. #### 14.7.6 Notes on Noise Countermeasures A protection circuit should be connected in order to prevent damage due to abnormal voltage, such as an excessive surge at the analog input pins (AN0 to AN15), between AVcc and AVss, as shown in Figure 14.7. Also, the bypass capacitors connected to AVcc and the filter capacitor connected to AN0 to AN15 must be connected to AVss. If a filter capacitor is connected, the input currents at the analog input pins (AN0 to AN15) are averaged, and so an error may arise. Also, when A/D conversion is performed frequently, as in scan mode, if the current charged and discharged by the capacitance of the sample-and-hold circuit in the A/D converter exceeds the current input via the input impedance ( $R_{\mbox{\tiny in}}$ ), an error will arise in the analog input pin voltage. Careful consideration is therefore required when deciding circuit constants. Figure 14.7 Example of Analog Input Protection Circuit **Table 14.6 Analog Pin Specifications** | Item | Min. | Max. | Unit | |-------------------------------------|------|------|------| | Analog input capacitance | _ | 20 | pF | | Permissible signal source impedance | _ | 5 | kΩ | Figure 14.8 Analog Input Pin Equivalent Circuit # Section 15 Motor Control PWM Timer (PWM) This LSI has two channels of on-chip motor control PWM (pulse width modulator) with a maximum capability of 16 pulse outputs in total. #### 15.1 Features - Maximum of 16 pulse outputs - Two 10-bit PWM channels, each with eight outputs. - 10-bit counter (PWCNT) and cycle register (PWCYR). - Duty and output polarity can be set for each output. - Automatic data transfer in every cycle - Each of four duty registers (PWDTR) is provided with buffer registers (PWBFR), with data transferred automatically every cycle. - Duty settings selectable - A duty cycle of 0% to 100% can be selected by means of a duty register setting. - Operating clock selectable - There is a choice of five operating clocks ( $\phi$ , $\phi/2$ , $\phi/4$ , $\phi/8$ , $\phi/16$ ). - High-speed access via internal 16-bit bus - Two interrupt sources - An interrupt can be requested independently for each channel by a cycle register compare match. - Automatic transfer of register data - Block transfer and one-word data transfer are available by activating the data transfer controller (DTC). - On-chip output driver - Module stop mode can be set Figure 15.1 shows a block diagram of PWM. Figure 15.1 Block Diagram of PWM # 15.2 Input/Output Pins Table 15.1 shows the PWM pin configuration. **Table 15.1 Pin Configuration** | Channel | Name | Abbrev. | I/O | Function | |---------|-------------------|---------|--------|-----------------------| | 1 | PWM output pin 1A | PWM1A | Output | Channel 1A PWM output | | | PWM output pin 1B | PWM1B | Output | Channel 1B PWM output | | | PWM output pin 1C | PWM1C | Output | Channel 1C PWM output | | | PWM output pin 1D | PWM1D | Output | Channel 1D PWM output | | | PWM output pin 1E | PWM1E | Output | Channel 1E PWM output | | | PWM output pin 1F | PWM1F | Output | Channel 1F PWM output | | | PWM output pin 1G | PWM1G | Output | Channel 1G PWM output | | | PWM output pin 1H | PWM1H | Output | Channel 1H PWM output | | 2 | PWM output pin 2A | PWM2A | Output | Channel 2A PWM output | | | PWM output pin 2B | PWM2B | Output | Channel 2B PWM output | | | PWM output pin 2C | PWM2C | Output | Channel 2C PWM output | | | PWM output pin 2D | PWM2D | Output | Channel 2D PWM output | | | PWM output pin 2E | PWM2E | Output | Channel 2E PWM output | | | PWM output pin 2F | PWM2F | Output | Channel 2F PWM output | | | PWM output pin 2G | PWM2G | Output | Channel 2G PWM output | | | PWM output pin 2H | PWM2H | Output | Channel 2H PWM output | ## 15.3 Register Descriptions The PWM has the following registers for each channel. - PWM control register (PWCR) - PWM output control register (PWOCR) - PWM polarity register (PWPR) - PWM counter (PWCNT) - PWM cycle register (PWCYR) - PWM duty register A (PWDTRA) - PWM duty register C (PWDTRC) - PWM duty register E (PWDTRE) - PWM duty register G (PWDTRG) - PWM buffer register A (PWBFRA) - PWM buffer register C (PWBFRC) - PWM buffer register E (PWBFRE) - PWM buffer register G (PWBFRG) - PWM buffer transfer control register (PWBTCR) ## 15.3.1 PWM Control Register (PWCR) PWCR performs interrupt control, starting/stopping of the counter, and counter clock selection. It also contains a flag that indicates a compare match with PWCYR. | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 5 | IE | 0 | R/W | Interrupt Enable | | | | | | Enables or disables an interrupt request in the event of a compare match with PWCYR of the corresponding channel. | | | | | | 0: Interrupt disabled | | | | | | 1: Interrupt enabled | | 4 | CMF | 0 | R/(W)* | Compare Match Flag | | | | | | Indicates the occurrence of a compare match with PWCYR of the corresponding channel. | | | | | | [Setting condition] | | | | | | When PWCNT = PWCYR | | | | | | [Clearing condition] | | | | | | • When 0 is written to CMF after reading CMF = 1 | | | | | | <ul> <li>When the DTC is activated by a compare match<br/>interrupt, and the DISEL bit in MRB of the DTC is 0</li> </ul> | | 3 | CST | 0 | R/W | Counter Start | | | | | | Selects starting or stopping of PWCNT of the corresponding channel. | | | | | | 0: PWCNT is stopped | | | | | | 1: PWCNT is started | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------------------------------------------------------|------------------------| | 2 | CKS2 | 0 | R/W | Clock Select | | 1 | CKS1 | 0 | R/W These bits select the operating clock for PWCNT of | | | 0 | CKS0 | 0 | R/W corresponding channel. | corresponding channel. | | | | | | 000: Counts on φ/1 | | | | | | 001: Counts on φ/2 | | | | | | 010: Counts on φ/4 | | | | | | 011: Counts on φ/8 | | | | | | 1xx: Counts on φ/16 | ## [Legend] x: Don't care Note: \* Only 0 can be written, to clear the flag. ## 15.3.2 PWM Output Control Register (PWOCR) PWOCR enables or disables PWM output. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|------------------------------------------------------|--------------------------------------------| | 7 | OEnH | 0 | R/W | Output Enable | | 6 | OEnG | 0 | R/W | Each of these bits enables or disables the | | 5 | OEnF | 0 | R/W | corresponding PWM output. | | 4 | OEnE | 0 | R/W 0: PWM output disabled R/W 1: PWM output enabled | ' | | 3 | OEnD | 0 | | - 1: PWM output enabled | | 2 | OEnC | 0 | R/W | - | | 1 | OEnB | 0 | R/W | - | | 0 | OEnA | 0 | R/W | - | (n = 1, 2) ### 15.3.3 PWM Polarity Register (PWPR) PWPR selects the PWM output polarity. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------| | 7 | OPSnH | 0 | R/W | Output Polarity Select | | 6 | OPSnG | 0 | R/W | Each of these bits selects the PWM output polarity. | | 5 | OPSnF | 0 | R/W | 0: PWM direct output | | 4 | OPSnE | 0 | R/W | 1: PWM inverse output | | 3 | OPSnD | 0 | R/W | | | 2 | OPSnC | 0 | R/W | | | 1 | OPSnB | 0 | R/W | | | 0 | OPSnA | 0 | R/W | _ | | | | | | | (n = 1, 2) ### 15.3.4 PWM Counter (PWCNT) PWCNT is a 10-bit up-counter incremented by the input clock. The input clock is selected by clock select bits CKS2 to CKS0 in PWCR. PWCNT can not be directly accessed by the CPU. PWCNT is initialized to H'FC00, when CST bit in PWCR is 0. ### 15.3.5 PWM Cycle Register (PWCYR) PWCYR is a 16-bit readable/writable register that sets the PWM conversion cycle. When a PWCYR compare match occurs, PWCNT is cleared and data is transferred from the buffer register (PWBFR) to the duty register (PWDTR). PWCYR should be written to only while PWCNT is stopped. A value of H'FC00 must not be set. PWCYR is initialized to H'FFFF. Figure 15.2 Cycle Register Compare Match ### 15.3.6 PWM Duty Registers A, C, E, G (PWDTRA, PWDTRC, PWDTRE, PWDTRG) There are four PWDTR registers (PWDTRA, PWDTRC, PWDTRE, and PWDTRG). The PWDTRA is used for outputs PWMA and PWMB, PWDTRC for outputs PWMC and PWMD, PWDTRE for outputs PWME and PWMF, and PWDTRG for outputs PWMG and PWMH. PWDTR can not be directly accessed by the CPU. When a PWCYR compare match occurs, data is transferred from the buffer register (PWBFR) to the duty register (PWDTR). | Bit | Bit Name | Initial<br>Value | R/W | Description | | | |----------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15 to 13 | _ | _ | _ | Reserved | | | | 12 | OTS | 0 | _ | Output Terminal Select | | | | | | | | Selects the pin used for PWM output. Unselected pins output a low level (or a high level when the corresponding bit in PWPR is set to 1). For details, see table 15.2. | | | | 11, 10 | _ | _ | | Reserved | | | | 9 | DT9 | 0 | _ | Duty | | | | 8 | DT8 | 0 | _ | These bits specify the PWM output duty. A high level | | | | 7 | DT7 | 0 | | (or a low level when the corresponding bit in PWPR is set to 1) is output from the time PWCNT is cleared by PWCYR compare match until a PWDTR compare | | | | 6 | DT6 | 0 | _ | | | | | 5 | DT5 | 0 | _ | match occurs. When all of the bits are 0, there is no<br>high-level (or low-level when the corresponding bit in | | | | 4 | DT4 | 0 | _ | PWPR is set to 1) output period. | | | | 3 | DT3 | 0 | _ | _ | | | | 2 | DT2 | 0 | _ | | | | | 1 | DT1 | 0 | | _ | | | | 0 | DT0 | 0 | _ | _ | | | Table 15.2 Output Selection by OTS Bit | | Bit 12 | | |----------|--------|----------------------| | Register | OTS | Description | | PWDTR1A/ | 0 | PWMA output selected | | PWDTR2A | 1 | PWMB output selected | | PWDTR1C/ | 0 | PWMC output selected | | PWDTR2C | 1 | PWMD output selected | | PWDTR1E/ | 0 | PWME output selected | | PWDTR2E | 1 | PWMF output selected | | PWDTR1G/ | 0 | PWMG output selected | | PWDTR2G | 1 | PWMH output selected | Figure 15.3 Duty Register Compare Match (OPS = 0 in PWPR) Figure 15.4 Differences in PWM Output According to Duty Register Set Value (OPS = 0 in PWPR) ## 15.3.7 PWM Buffer Registers A, C, E, G (PWBFRA, PWBFRC, PWBFRE, PWBFRG) There are four PWBFR registers (PWBFRA, PWBFRC, PWBFRE, and PWBFRG). When a PWCYR compare match occurs, data is transferred from the buffer register (PWBFR) to the duty register (PWDTR). | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|---------------------------------------------------------| | 15 to 13 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 12 | OTS | 0 | R/W | Output Terminal Select | | | | | | Holds the data to be sent to bit 12 in PWDTR. | | 11, 10 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 9 | DT9 | 0 | R/W | Duty | | 8 | DT8 | 0 | R/W | These bits hold the data to be sent to bits 9 to 0 in | | 7 | DT7 | 0 | R/W | PWDTR. | | 6 | DT6 | 0 | R/W | _ | | 5 | DT5 | 0 | R/W | _ | | 4 | DT4 | 0 | R/W | _ | | 3 | DT3 | 0 | R/W | _ | | 2 | DT2 | 0 | R/W | _ | | 1 | DT1 | 0 | R/W | _ | | 0 | DT0 | 0 | R/W | _ | ## 15.3.8 PWM Buffer Transfer Control Register (PWBTCR) PWBTCR enables or disables the data transfer from buffer register to duty register with the compare match of PWM counter and PWM cycle register. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------| | 7 | BTC2G | 0 | R/W | 0: Data transfer from PWBFR to PWDTR enabled with | | 6 | BTC2E | 0 | R/W | PWCNT and PWCYR compare match | | 5 | BTC2C | 0 | R/W | R/W 1: Data transfer from PWBFR to PWDTR disabled with PWCNT and PWCYR compare match | | 4 | BTC2A | 0 | R/W | - Trom and Trom compare materi | | 3 | BTC1G | 0 | R/W | _ | | 2 | BTC1E | 0 | R/W | _ | | 1 | BTC1C | 0 | R/W | _ | | 0 | BTC1A | 0 | R/W | _ | #### 15.4 Bus Master Interface #### 15.4.1 16-Bit Data Registers PWCYR and PWBFR are 16-bit registers. These registers are linked to the bus master by a 16-bit data bus, and can be read or written in 16-bit units. They cannot be read or written by 8-bit access; 16-bit access must always be used. Figure 15.5 16-Bit Register Access Operation (Bus Master ↔ PWCYR (16 Bits)) #### 15.4.2 8-Bit Data Registers PWCR, PWOCR, and PWPR are 8-bit registers that can be read and written to in 8-bit units. These registers are linked to the bus master by a 16-bit data bus, and can be read or written by 16-bit access; in this case, the lower eight bits are read as an undefined value. Figure 15.6 8-Bit Register Access Operation (Bus Master ↔ PWCR (Upper Eight Bits)) ## 15.5 Operation #### 15.5.1 PWM Operation PWM waveforms are output from pins PWM1A to PWM1H and PWM2A to PWM2H as shown in figure 15.7. **Initial Settings:** Set the PWM output polarity in PWPR; set the OEn bit in PWOCR to 1 to enable PWM output from the corresponding pin; select the clock to be input to PWCNT with the CKS2 to CKS0 bits in PWCR; set the PWM conversion cycle in PWCYR; and set the first frame of data in PWBFRA, PWBFRC, PWBFRE, and PWBFRG. **Activation:** Setting the CST bit in PWCR to 1 starts counting by PWCNT. When a compare match between PWCNT and PWCYR occurs, data is transferred from the buffer register to the duty register and the CMF bit in PWCR is set to 1. If the IE bit in PWCR has been set to 1 at this time, an interrupt can be requested or the DTC can be activated. **Waveform Output:** The PWM outputs selected by the OTS bits in PWDTRA, PWDTRC, PWDTRE, and PWDTRG go high when a compare match occurs between PWCNT and PWCYR. The PWM outputs not selected by the OTS bit are low. When a compare match occurs between PWCNT and PWDTRA, PWDTRC, PWDTRE, or PWDTRG, the corresponding PWM output goes low. If the corresponding bit in PWPR is set to 1, the output is inverted. Figure 15.7 PWM Operation **Next Frame:** When a compare match occurs between PWCNT and PWCYR, data is transferred from the buffer register to the duty register. PWCNT is reset and starts counting up from H'000. The CMF bit in PWCR is set, and if the IE bit in PWCR1 or PWCR2 has been set, an interrupt can be requested or the DTC can be activated. **Stopping:** When the CST bit in PWCR is cleared to 0, PWCNT is reset and stops. All PWM outputs go low (or high if the corresponding bit in PWPR is set to 1). #### 15.5.2 Buffer Transfer Control Setting a corresponding bit in the PWM buffer transfer control register disables a buffer transfer on compare match. This prevents the output from changing when compare match occurs while the buffer register is being changed. A buffer transfer on compare match is resumed after cleaning the bit. Figure 15.8 Disabling Buffer Transfer ### 15.6 Usage Note Conflict between Buffer Register Write and Compare Match: If a PWBFR write is performed in the state immediately after a cycle register compare match, the buffer register and duty register are both modified. PWM output changed by the cycle register compare match is not changed by modification of the duty register due to conflict. This may result in unanticipated duty output. Buffer register modification must be completed before automatic transfer by the DTC, exception handling due to a compare match interrupt, or the occurrence of a cycle register compare match on detection of the rise of CMF (compare match flag) in PWCR. Figure 15.9 Conflict between Buffer Register Write and Compare Match # Section 16 RAM This LSI has an 8-kbyte on-chip high-speed static RAM. The RAM is connected to the CPU by a 16-bit data bus, enabling one-state access by the CPU to both byte data and word data. The on-chip RAM can be enabled or disabled by means of the RAME bit in the system control register (SYSCR). For details on SYSCR, see section 3.2.2, System Control Register (SYSCR). ## Section 17 ROM The features of the flash memory are summarized below. The block diagram of the flash memory is shown in figure 17.1. #### 17.1 Features - Size: 256 kbytes - Programming/erase methods The flash memory is programmed in 128-byte units at a time. Erase is performed in single-block units. The flash memory is configured as follows: $64 \text{ kbytes} \times 3 \text{ blocks}$ , $32 \text{ kbytes} \times 1 \text{ block}$ , and $4 \text{ kbytes} \times 8 \text{ blocks}$ . To erase the entire flash memory, each block must be erased in turn. Reprogramming capability The flash memory can be reprogrammed for 100 times. Two on-board programming modes Boot mode User program mode On-board programming/erasing can be done in boot mode, in which the boot program built into the chip is started to erase or program the entire flash memory. In normal user program mode, individual blocks can be erased or programmed. Programmer mode Flash memory can be programmed/erased in programmer mode using a PROM programmer, as well as in on-board programming mode. Automatic bit rate adjustment For data transfer in boot mode, this LSI's bit rate can be automatically adjusted to match the transfer bit rate of the host. Programming/erasing protection There are three protect modes, hardware, software, and error protect, which allow protected status to be designated for flash memory program/erase operations. Emulation function for flash memory in RAM The real-time emulation for programming of flash memory is possible by overlapping the flash memory to a part of RAM. Figure 17.1 Block Diagram of Flash Memory ### 17.2 Mode Transitions When the mode pins and the FWE pin are set in the reset state and a reset-start is executed, this LSI enters an operating mode as shown in figure 17.2. In user mode, flash memory can be read but not programmed or erased. The boot, user program, and programmer modes are provided as modes to program and erase the flash memory. The differences between boot mode and user program mode are shown in table 17.1. Figure 17.3 shows the operation flow for boot mode and figure 17.4 shows that for user program mode. Figure 17.2 Flash Memory State Transitions Table 17.1 Differences between Boot Mode and User Program Mode | | <b>Boot Mode</b> | User Program Mode | |------------------------------|------------------------|---------------------------------------------------------| | Entire erase | Yes | Yes | | Block erase | No | Yes | | Programming control program* | Program/program-verify | Program/program-verify/erase/<br>erase-verify/emulation | Note: \* To be provided by the user, in accordance with the recommended algorithm. #### 1. Initial state The old program version or data remains written in the flash memory. The user should prepare the programming control program and new application program beforehand in the host. 3. Flash memory initialization The erase program in the boot program area (in RAM) is executed, and the flash memory is initialized (to H'FF). In boot mode, total flash memory erasure is performed, without regard to blocks. Programming control program transfer When boot mode is entered, the boot program in this LSI (originally incorporated in the chip) is started and the programming control program in the host is transferred to RAM via SCI communication. The boot program required for flash memory erasing is automatically transferred to the RAM boot program area. Writing new application program The programming control program transferred from the host to RAM is executed, and the new application program in the host is written into the flash memory. Figure 17.3 Boot Mode #### 1. Initial state The FWE assessment program that confirms that user program mode has been entered, and the program that will transfer the programming/erase control program from flash memory to on-chip RAM should be written into the flash memory by the user beforehand. The programming/erase control program should be prepared in the host or in the flash memory. Flash memory initialization The programming/erase program in RAM is executed, and the flash memory is initialized (to H'FF). Erasing can be performed in block units, but not in byte units. Programming/erase control program transfer When user program mode is entered, user software confirms this fact, executes transfer program in the flash memory, and transfers the programming/erase control program to RAM. Writing new application program Next, the new application program in the host is written into the erased flash memory blocks. Do not write to unerased blocks. Figure 17.4 User Program Mode (Example) ## 17.3 Block Configuration Figure 17.5 shows the block configuration of 256-kbyte flash memory. The thick lines indicate erasing units, the narrow lines indicate programming units, and the values are addresses. The flash memory is divided into 4 kbytes (8 blocks), 32 kbytes (1 block), and 64 kbytes (3 blocks). Erasing is performed in these units. Programming is performed in 128-byte units starting from an address with lower eight bits H'00 or H'80. Figure 17.5 Flash Memory Block Configuration ## 17.4 Input/Output Pins The flash memory is controlled by means of the pins shown in table 17.2. **Table 17.2** Pin Configuration | Pin Name | I/O | Function | |----------|--------|--------------------------------------------| | RES | Input | Reset | | FWE | Input | Flash program/erase protection by hardware | | MD2 | Input | Sets this LSI's operating mode | | MD1 | Input | Sets this LSI's operating mode | | MD0 | Input | Sets this LSI's operating mode | | PF0 | Input | Sets MCU operating mode in programmer mode | | P16 | Input | Sets MCU operating mode in programmer mode | | P14 | Input | Sets MCU operating mode in programmer mode | | TxD1 | Output | Serial transmit data output | | RxD1 | Input | Serial receive data input | ## 17.5 Register Descriptions The flash memory has the following registers. - Flash memory control register 1 (FLMCR1) - Flash memory control register 2 (FLMCR2) - Erase block register 1 (EBR1) - Erase block register 2 (EBR2) - RAM emulation register (RAMER) - Flash memory power control register (FLPWCR) ## 17.5.1 Flash Memory Control Register 1 (FLMCR1) FLMCR1 is a register that makes the flash memory change to program mode, program-verify mode, erase mode, or erase-verify mode. For details on register setting, see section 17.8, Flash Memory Programming/Erasing. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FWE | _ | R | Flash Write Enable Bit | | | | | | Reflects the input level at the FWE pin. It is set to 1 when a low level is input to the FWE pin, and cleared to 0 when a high level is input. When this bit is cleared to 0, the flash memory changes to hardware protect mode. | | 6 | SWE | 0 | R/W | Software Write Enable Bit | | | | | | When this bit is set to 1 while FWE = 1, flash memory programming/erasing is enabled. When this bit is cleared to 0, bits 5 to 0 in FLMCR1 and all EBR1 and EBR2 bits cannot be set. | | 5 | ESU | 0 | R/W | Erase Setup Bit | | | | | | When this bit is set to 1, the flash memory changes to the erase setup state. When it is cleared to 0, the erase setup state is cancelled. Set this bit to 1 before setting the E bit in FLMCR1. | | 4 | PSU | 0 | R/W | Program Setup Bit | | | | | | When this bit is set to 1, the flash memory changes to the program setup state. When it is cleared to 0, the program setup state is cancelled. Set this bit to 1 before setting the P bit in FLMCR1. | | 3 | EV | 0 | R/W | Erase-Verify | | | | | | When this bit is set to 1, the flash memory changes to erase-verify mode. When it is cleared to 0, erase-verify mode is cancelled. | | 2 | PV | 0 | R/W | Program-Verify | | | | | | When this bit is set to 1, the flash memory changes to program-verify mode. When it is cleared to 0, program-verify mode is cancelled. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Е | 0 | R/W | Erase | | | | | | When this bit is set to 1, the flash memory changes to erase mode. When it is cleared to 0, erase mode is cancelled. | | 0 | Р | 0 | R/W | Program | | | | | | When this bit is set to 1, and while the SWE and PSU bits are 1, the flash memory changes to program mode. When it is cleared to 0, program mode is cancelled. | ## 17.5.2 Flash Memory Control Register 2 (FLMCR2) FLMCR2 is a register that displays the state of flash memory programming/erasing. FLMCR2 is a read-only register, and should not be written to. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FLER | 0 | R | Flash Memory Error | | | | | | Indicates that an error has occurred during an operation on flash memory (programming or erasing). When FLER is set to 1, flash memory goes to the error-protection state. | | | | | | See section 17.9.3, Error Protection, for details. | | 6 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. | ## 17.5.3 Erase Block Register 1 (EBR1) EBR1 specifies the flash memory erase area block. EBR1 is initialized to H'00 when the SWE bit in FLMCR1 is 0. Do not set more than one bit at a time, as this will cause all the bits in EBR1 and EBR2 to be automatically cleared to 0. | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | EB7 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB7 (H'007000 to H'007FFF) will be erased. | | 6 | EB6 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB6 (H'006000 to H'006FFF) will be erased. | | 5 | EB5 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB5 (H'005000 to H'005FFF) will be erased. | | 4 | EB4 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB4 (H'004000 to H'004FFF) will be erased. | | 3 | EB3 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB3 (H'003000 to H'003FFF) will be erased. | | 2 | EB2 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB2 (H'002000 to H'002FFF) will be erased. | | 1 | EB1 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB1 (H'001000 to H'001FFF) will be erased. | | 0 | EB0 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB0 (H'000000 to H'000FFF) will be erased. | | | | | | | ### 17.5.4 Erase Block Register 2 (EBR2) EBR2 specifies the flash memory erase area block. EBR2 is initialized to H'00 when the SWE bit in FLMCR1 is 0. Do not set more than one bit at a time, as this will cause all the bits in EBR1 and EBR2 to be automatically cleared to 0. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------| | 7 to 4 | _ | All 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 3 | EB11 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB11 (H'030000 to H'03FFFF) will be erased. | | 2 | EB10 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB10 (H'020000 to H'02FFFF) will be erased. | | 1 | EB9 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB9 (H'010000 to H'01FFFF) will be erased. | | 0 | EB8 | 0 | R/W | When this bit is set to 1, 32 kbytes of EB8 (H'008000 to H'00FFFF) will be erased. | ### 17.5.5 RAM Emulation Register (RAMER) RAMER specifies the area of flash memory to be overlapped with part of RAM when emulating real-time flash memory programming. RAMER settings should be made in user mode or user program mode. To ensure correct operation of the emulation function, the ROM for which RAM emulation is performed should not be accessed immediately after this register has been modified. Normal execution of an access immediately after register modification is not guaranteed. | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. | | 5, 4 | _ | 0 | R/W | Reserved | | | | | | Always write 0 before read. | | 3 | RAMS | 0 | R/W | RAM Select | | | | | | Specifies selection or non-selection of flash memory emulation in RAM. When RAMS = 1, the flash memory is overlapped with part of RAM, and all flash memory block are program/erase-protected. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------| | 2 | RAM2 | 0 | R/W | Flash Memory Area Selection | | 1 | RAM1 | 0 | R/W | When the RAMS bit is set to 1, one of the following flash | | 0 | RAM0 | 0 | R/W | memory areas is selected to overlap the RAM area. The areas correspond with 4-kbyte erase blocks. | | | | | | 000: H'000000 to H'000FFF (EB0) | | | | | | 001: H'001000 to H'001FFF (EB1) | | | | | | 010: H'002000 to H'002FFF (EB2) | | | | | | 011: H'003000 to H'003FFF (EB3) | | | | | | 100: H'004000 to H'004FFF (EB4) | | | | | | 101: H'005000 to H'005FFF (EB5) | | | | | | 110: H'006000 to H'006FFF (EB6) | | | | | | 111: H'007000 to H'007FFF (EB7) | # 17.5.6 Flash Memory Power Control Register (FLPWCR) FLPWCR enables/disables transition to power-down modes for the flash memory when this LSI enters sub-active mode. | | | Initial | | | |--------|----------|---------|-----|------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | PDWND | 0 | R/W | Power Down Disable | | | | | | Enables/disables transition to power-down modes for the flash memory when this LSI enters sub-active mode. | | | | | | 0: Transition to power-down modes for the flash memory enabled. | | | | | | 1: Transition to power-down modes for the flash memory disabled. | | 6 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. | ## 17.6 On-Board Programming Modes When pins are set to on-board programming mode, program/erase/verify operations can be performed on the on-chip flash memory. There are two on-board programming modes: boot mode and user program mode. The pin settings for transition to each of these modes are shown in table 17.3. For a diagram of the transitions to the various flash memory modes, see figure 17.2. **Table 17.3 Setting On-Board Programming Modes** | Mode Setting | | FWE | MD2 | MD1 | MD0 | | |-------------------|------------------|----------|-----|-----|-----|--| | Boot mode | Expanded mode | 1 | 0 | 1 | 0 | | | | Single-chip mode | <u> </u> | 0 | 1 | 1 | | | User program mode | Expanded mode | 1 | 1 | 1 | 0 | | | | Single-chip mode | | 1 | 1 | 1 | | #### 17.6.1 Boot Mode Table 17.4 shows the boot mode operations between reset end and branching to the programming control program. - 1. When boot mode is used, the flash memory programming control program must be prepared in the host beforehand. Prepare a programming control program in accordance with the description in section 17.8, Flash Memory Programming/Erasing. In host mode, if any data has been programmed into the flash memory (if all data is not 1) all - In boot mode, if any data has been programmed into the flash memory (if all data is not 1), all flash memory blocks are erased. Boot mode is for use when user program mode is unavailable, such as the first time on-board programming is performed, or if the program activated in user program mode is accidentally erased. - 2. SCI\_1 should be set to asynchronous mode, and the transfer format as follows: 8-bit data, 1 stop bit, and no parity. - 3. When the boot program is initiated, the chip measures the low-level period of asynchronous SCI communication data (H'00) transmitted continuously from the host. The chip then calculates the bit rate of transmission from the host, and adjusts the SCI\_1 bit rate to match that of the host. The reset should end with the RxD pin high. The RxD and TxD pins should be pulled up on the board if necessary. After the reset is complete, it takes approximately 100 states before the chip is ready to measure the low-level period. - 4. After matching the bit rates, the chip transmits one H'00 byte to the host to indicate the completion of bit rate adjustment. The host should confirm that this adjustment end indication (H'00) has been received normally, and transmit one H'55 byte to the chip. If reception could not be performed normally, initiate boot mode again by a reset. Depending on the host's transfer bit rate and system clock frequency of this LSI, there will be a discrepancy between the bit rates of the host and the chip. To operate the SCI properly, set the host's transfer bit rate and system clock frequency of this LSI within the ranges listed in table 17.5. - 5. In boot mode, a part of the on-chip RAM area is used by the boot program. The area H'FFE800 to H'FFEFBF is the area to which the programming control program is transferred from the host. The boot program area cannot be used until the execution state in boot mode switches to the programming control program. - 6. Before branching to the programming control program, the chip terminates transfer operations by SCI\_1 (by clearing the RE and TE bits in SCR to 0), however the adjusted bit rate value remains set in BRR. Therefore, the programming control program can still use it for transfer of write data or verify data with the host. The TxD pin is high. The contents of the CPU general registers are undefined immediately after branching to the programming control program. These registers must be initialized at the beginning of the programming control program, as the stack pointer (SP), in particular, is used implicitly in subroutine calls, etc. - 7. Boot mode can be cleared by driving the reset pin low, waiting at least 20 states, then setting the FWE pin and mode pins, and executing reset release. Boot mode is also cleared when a WDT overflow occurs. - 8. All interrupts are disabled during programming or erasing of the flash memory. **Table 17.4 Boot Mode Operation** Table 17.5 System Clock Frequencies for which Automatic Adjustment of LSI Bit Rate is Possible | Host Bit Rate | System Clock Frequency Range of this LSI | |---------------|------------------------------------------| | 19,200 bps | 20 MHz | | 9,600 bps | 8 to 20 MHz | | 4,800 bps | 4 to 20 MHz | ### 17.6.2 Programming/Erasing in User Program Mode On-board programming/erasing of an individual flash memory block can also be performed in user program mode by branching to a user program/erase control program. The user must prepare on-board means for controlling FWE, on-board means of supplying programming data, and branching conditions. The flash memory must contain the user program/erase control program or a program that provides the user program/erase control program from external memory. As the flash memory itself cannot be read during programming/erasing, transfer the user program/erase control program to on-chip RAM, as in boot mode. Figure 17.6 shows a sample procedure for programming/erasing in user program mode. Prepare a user program/erase control program in accordance with the description in section 17.8, Flash Memory Programming/Erasing. Figure 17.6 Programming/Erasing Flowchart Example in User Program Mode ## 17.7 Flash Memory Emulation in RAM A setting in the RAM emulation register (RAMER) enables part of RAM to be overlapped onto the flash memory area so that data to be written to flash memory can be emulated in RAM in real time. Emulation can be performed in user mode or user program mode. Figure 17.7 shows an example of emulation of real-time flash memory programming. - Set RAMER to overlap part of RAM onto the area for which real-time programming is required. - 2. Emulation is performed using the overlapping RAM. - 3. After the program data has been confirmed, the RAMS bit is cleared, thus releasing the RAM overlap. - 4. The data written in the overlapping RAM is written into the flash memory space. Figure 17.7 Flowchart for Flash Memory Emulation in RAM An example in which flash memory block area EB0 is overlapped is shown in figure 17.8. - 1. The RAM area to be overlapped is fixed at a 4-kbyte area in the range H'FFD800 to H'FFE7FF. - 2. The flash memory area to be overlapped is selected by RAMER from a 4-kbyte area of the EB0 to EB7 blocks. - 3. The overlapped RAM area can be accessed from both the flash memory addresses and RAM addresses. - 4. When the RAMS bit in RAMER is set to 1, program/erase protection is enabled for all flash memory blocks (emulation protection). In this state, setting the P or E bit in FLMCR1 to 1 does not cause a transition to program mode or erase mode. - 5. A RAM area cannot be erased by execution of software in accordance with the erase algorithm. - 6. Block area EB0 contains the vector table. When performing RAM emulation, the vector table is needed in the overlap RAM. Figure 17.8 Example of RAM Overlap Operation ## 17.8 Flash Memory Programming/Erasing A software method using the CPU is employed to program and erase flash memory in the on-board programming modes. Depending on the FLMCR1 setting, the flash memory operates in one of the following four modes: Program mode, program-verify mode, erase mode, and erase-verify mode. The programming control program in boot mode and the user program/erase control program in user program mode use these operating modes in combination to perform programming/erasing. Flash memory programming and erasing should be performed in accordance with the descriptions in section 17.8.1, Program/Program-Verify and section 17.8.2, Erase/Erase-Verify, respectively. ### 17.8.1 Program/Program-Verify When writing data or programs to the flash memory, the program/program-verify flowchart shown in figure 17.9 should be followed. Performing programming operations according to this flowchart will enable data or programs to be written to the flash memory without subjecting the chip to voltage stress or sacrificing program data reliability. - 1. Programming must be done to an empty address. Do not reprogram an address to which programming has already been performed. - 2. Programming should be carried out 128 bytes at a time. A 128-byte data transfer must be performed even if writing fewer than 128 bytes. In this case, H'FF data must be written to the extra addresses. - 3. Prepare the following data storage areas in RAM: A 128-byte programming data area, a 128-byte reprogramming data area, and a 128-byte additional-programming data area. Perform reprogramming data computation and additional programming data computation according to figure 17.10. - 4. Consecutively transfer 128 bytes of data in byte units from the reprogramming data area or additional-programming data area to the flash memory. The program address and 128-byte data are latched in the flash memory. The lower 8 bits of the start address in the flash memory destination area must be H'00 or H'80. - 5. The time during which the P bit is set to 1 is the programming time. Figure 17.10 shows the allowable programming times. - 6. The watchdog timer (WDT) is set to prevent over-programming due to program runaway, etc. Set a value greater than (tspsu + tsp200 + tcp + tcpsu) µs as the WDT overflow period. - 7. For a dummy write to a verify address, write 1-byte data H'FF to an address whose lower 2 bits are B'00. Verify data can be read in words from the address to which a dummy write was performed. 8. The maximum number of repetitions of the program/program-verify sequence of the same bit is (N). Figure 17.9 Program/Program-Verify Flowchart ## 17.8.2 Erase/Erase-Verify When erasing flash memory, the erase/erase-verify flowchart shown in figure 17.10 should be followed. - 1. Prewriting (setting erase block data to all 0) is not necessary. - 2. Erasing is performed in block units. Make only a single-bit specification in the erase block register 1 and 2 (EBR1 and EBR2). To erase multiple blocks, each block must be erased in turn. - 3. The time during which the E bit is set to 1 is the flash memory erase time. - 4. The watchdog timer (WDT) is set to prevent over-programming due to program runaway, etc. Set a value greater than $(t_{sess} + t_{ce} + t_{cess})$ ms as the WDT overflow period. - 5. For a dummy write to a verify address, write 1-byte data H'FF to an address whose lower two bits are B'00. Verify data can be read in words from the address to which a dummy write was performed. - 6. If the read data is not erased successfully, set erase mode again, and repeat the erase/erase-verify sequence as before. The maximum number of repetitions of the erase/erase-verify sequence is (N). ### 17.8.3 Interrupt Handling when Programming/Erasing Flash Memory All interrupts, including the $\overline{\text{NMI}}$ interrupt, are disabled while flash memory is being programmed or erased, or while the boot program is executing, for the following three reasons: - 1. Interrupt during programming/erasing may cause a violation of the programming or erasing algorithm, with the result that normal operation cannot be assured. - 2. If interrupt exception handling starts before the vector address is written or during programming/erasing, a correct vector cannot be fetched and the CPU malfunctions. - 3. If an interrupt occurs during boot program execution, normal boot mode sequence cannot be carried out. Figure 17.10 Erase/Erase-Verify Flowchart ## 17.9 Program/Erase Protection There are three kinds of flash memory program/erase protection; hardware protection, software protection, and error protection. #### 17.9.1 Hardware Protection Hardware protection refers to a state in which programming/erasing of flash memory is forcibly disabled or aborted because of a transition to reset or standby mode. Flash memory control register 1 (FLMCR1), flash memory control register 2 (FLMCR2), erase block register 1 (EBR1), and erase block register 2 (EBR2) are initialized. In a reset via the $\overline{\text{RES}}$ pin, the reset state is not entered unless the $\overline{\text{RES}}$ pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the $\overline{\text{RES}}$ pin low for the $\overline{\text{RES}}$ pulse width specified in the AC Characteristics section. #### 17.9.2 Software Protection Software protection can be implemented against programming/erasing of all flash memory blocks by clearing the SWE bit in FLMCR1. When software protection is in effect, setting the P or E bit in FLMCR1 does not cause a transition to program mode or erase mode. By setting the erase block register 1 and 2 (EBR1 and EBR2), erase protection can be set for individual blocks. When EBR1 and EBR2 are set to H'00, erase protection is set for all blocks. By setting bit RAMS in RAMER, programming/erase protection is set for all blocks. #### 17.9.3 Error Protection In error protection, an error is detected when CPU runaway occurs during flash memory programming/erasing, or operation is not performed in accordance with the program/erase algorithm, and the program/erase operation is aborted. Aborting the program/erase operation prevents damage to the flash memory due to over-programming or over-erasing. When the following errors are detected during programming/erasing of flash memory, the FLER bit in FLMCR2 is set to 1, and the error protection state is entered. - When the flash memory of the relevant address area is read during programming/erasing (including vector read and instruction fetch) - Immediately after exception handling (excluding a reset) during programming/erasing - When a SLEEP instruction is executed during programming/erasing - When the CPU loses the bus during programming/erasing The FLMCR1, FLMCR2, EBR1, and EBR2 settings are retained, however program mode or erase mode is aborted at the point at which the error occurred. Program mode or erase mode cannot be re-entered by re-setting the P or E bit. However, PV and EV bit setting is enabled, and a transition can be made to verify mode. Error protection can be cleared only by a reset or in hardware standby. # 17.10 Interrupt Handling when Programming/Erasing Flash Memory All interrupts, including NMI input, are disabled when flash memory is being programmed or erased (when the P or E bit is set in FLMCR1), and while the boot program is executing in boot mode\*<sup>1</sup>, to give priority to the program or erase operation. There are three reasons for this: - 1. Interrupt during programming or erasing might cause a violation of the programming or erasing algorithm, with the result that normal operation could not be assured. - 2. In the interrupt exception handling sequence during programming or erasing, the vector would not be read correctly\*<sup>2</sup>, possibly resulting in CPU runaway. - 3. If an interrupt occurred during boot program execution, it would not be possible to execute the normal boot mode sequence. Notes: 1. Interrupt requests must be disabled inside and outside the CPU until the programming control program has completed programming. - 2. The vector may not be read correctly in this case for the following two reasons: - If flash memory is read while being programmed or erased (while the P or E bit is set in FLMCR1), correct read data will not be obtained (undetermined values will be returned). - If the interrupt entry in the vector table has not been programmed yet, interrupt exception handling will not be executed correctly. # 17.11 Programmer Mode In programmer mode, a PROM programmer can be used to perform programming/erasing via a socket adapter, just as for a discrete flash memory. Use a PROM programmer that supports the Renesas 256-kbyte flash memory on-chip microcomputer device type (FZTAT256V5A). ## 17.12 Power-Down States for Flash Memory In user mode, the flash memory will operate in either of the following states: - Normal operating mode The God because and a second sittle of the second s - The flash memory can be read and written to at high speed. Power-down state - The flash memory can be read when part of the power circuit is halted and the LSI operates by subclocks. - Standby mode All flash memory circuits are halted. Table 17.6 shows the correspondence between the operating modes of this LSI and the flash memory. When the flash memory returns to its normal operating state from standby mode, a period to stabilize the power supply circuits that were stopped is needed. When the flash memory returns to its normal operating state, bits STS2 to STS0 in SBYCR must be set to provide a wait time of at least 100 µs, even when the external clock is being used. **Table 17.6 Flash Memory Operating States** | LSI Operating State | Flash Memory Operating State | | |-------------------------------------------------------------|------------------------------|--| | Active mode | Normal operating mode | | | Sleep mode | Normal operating mode | | | Watch mode | Standby mode | | | Standby mode | | | | Sub-active mode PDWND = 0: Power-down mode (read only) | | | | Sub-sleep mode PDWND = 1: Normal operating mode (read only) | | | ## 17.13 Usage Notes **Use the specified voltages and timing for programming and erasing:** Applied voltages in excess of the rating can permanently damage the device. Only use the specified socket adapter. Failure to observe this point may result in damage to the device. **Powering on and off:** Do not apply a high level to the FWE pin until VCC has stabilized. Also, drive the FWE pin low before turning off VCC. When applying or disconnecting VCC power, fix the FWE pin low and place the flash memory in the hardware protection state. The power-on and power-off timing requirements should also be satisfied in the event of a power failure and subsequent recovery. **FWE application/disconnection:** FWE application should be carried out when MCU operation is in a stable condition. If MCU operation is not stable, fix the FWE pin low and set the protection state. The following points must be observed concerning FWE application and disconnection to prevent unintentional programming or erasing of flash memory: - Apply FWE when the VCC voltage has stabilized within its rated voltage range. - In boot mode, apply and disconnect FWE during a reset. - In user program mode, FWE can be switched between high and low level regardless of the reset state. FWE input can also be switched during execution of a program in flash memory. - Do not apply FWE if program runaway has occurred. - Disconnect FWE only when the SWE, ESU, PSU, EV, PV, P, and E bits in FLMCR1 are cleared. Make sure that the SWE, ESU, PSU, EV, PV, P, and E bits are not set by mistake when applying or disconnecting FWE. **Do not apply a constant high level to the FWE pin:** Apply a high level to the FWE pin only when programming or erasing flash memory. A system configuration in which a high level is constantly applied to the FWE pin should be avoided. Also, while a high level is applied to the FWE pin, the watchdog timer should be activated to prevent over-programming or over-erasing due to program runaway, etc. Use the recommended algorithm when programming and erasing flash memory: The recommended algorithm enables programming and erasing to be carried out without subjecting the device to voltage stress or sacrificing program data reliability. When setting the P or E bit in FLMCR1, the watchdog timer should be set beforehand as a precaution against program runaway, etc. **Do not set or clear the SWE bit during execution of a program in flash memory:** Wait for at least 100 µs after clearing the SWE bit before executing a program or reading data in flash memory. When the SWE bit is set, data in flash memory can be rewritten. Access flash memory only for verify operations (verification during programming/erasing). Also, do not clear the SWE bit during programming, erasing, or verifying. Similarly, when using the RAM emulation function while a high level is being input to the FWE pin, the SWE bit must be cleared before executing a program or reading data in flash memory. However, the RAM area overlapping flash memory space can be read and written to regardless of whether the SWE bit is set or cleared. **Do not use interrupts while flash memory is being programmed or erased:** All interrupt requests, including NMI, should be disabled during FWE application to give priority to program/erase operations. **Do not perform additional programming. Erase the memory before reprogramming:** In onboard programming, perform only one programming operation on a 128-byte programming unit block. In programmer mode, too, perform only one programming operation on a 128-byte programming unit block. Programming should be carried out with the entire programming unit block erased. Before programming, check that the chip is correctly mounted in the PROM programmer: Overcurrent damage to the device can result if the index marks on the PROM programmer socket, socket adapter, and chip are not correctly aligned. **Do not touch the socket adapter or chip during programming:** Touching either of these can cause contact faults and write errors. **Reset the flash memory before turning on the power:** To reset the flash memory during oscillation stabilization period, the reset signal must be input for at least 100 µs. Apply the reset signal while SWE is low to reset the flash memory during its operation: The reset signal is applied at least 100 µs after the SWE bit has been cleared. **Note on switching from F-ZTAT version to mask ROM version:** The mask ROM version does not have the internal registers for flash memory control that are provided in the F-ZTAT version. Table 17.7 lists the registers that are present in the F-ZTAT version but not in the mask ROM version. If a register listed in table 17.7 is read in the mask ROM version, an undefined value will be returned. Therefore, if application software developed on the F-ZTAT version is switched to a mask ROM version product, it must be modified to ensure that the registers in table 17.7 have no effect. Table 17.7 Registers Present in F-ZTAT Version but Absent in Mask ROM Version | Register | Abbreviation | Address | | |-------------------------------------|--------------|---------|--| | Flash memory control register 1 | FLMCR1 | H'FFA8 | | | Flash memory control register 2 | FLMCR2 | H'FFA9 | | | Erase block register 1 | EBR1 | H'FFAA | | | RAM emulation register | RAMER | H'FEDB | | | Flash memory power control register | FLPWCR | H'FFAC | | # Section 18 Clock Pulse Generator This LSI has an on-chip clock pulse generator that generates the system clock $(\phi)$ , the bus master clock, and internal clocks. The clock pulse generator consists of an oscillator, PLL circuit, clock selection circuit, medium-speed clock divider, and bus master clock selection circuit. A block diagram of the clock pulse generator is shown in figure 18.1. Figure 18.1 Block Diagram of Clock Pulse Generator The frequency can be changed by means of the PLL circuit. Frequency changes are performed by software by settings in the low-power control register (LPWRCR) and system clock control register (SCKCR). # **18.1** Register Descriptions The on-chip clock pulse generator has the following registers. For details on LPWRCR, see section 19.1.2, Low-Power Control Register (LPWRCR). - System clock control register (SCKCR) - Low-power control register (LPWRCR) ## 18.1.1 System Clock Control Register (SCKCR) SCKCR performs $\phi$ clock output control, selection of operation when the PLL circuit frequency multiplication factor is changed, and medium-speed mode control. | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | |--------|----------|------------------|-----|------------------------------------|--|--|--| | 7 | PSTOP | 0 | R/W | φ Clock Output Disable | | | | | | | | | Controls φ output. | | | | | | | | | High-speed Mode, Medium-Speed Mode | | | | | | | | | 0: φ output | | | | | | | | | 1: Fixed high | | | | | | | | | Sleep Mode | | | | | | | | | 0: φ output | | | | | | | | | 1: Fixed high | | | | | | | | | Software Standby Mode | | | | | | | | | 0: Fixed high | | | | | | | | | 1: Fixed high | | | | | | | | | Hardware Standby Mode | | | | | | | | | 0: High impedance | | | | | | | | | 1: High impedance | | | | | 6 to 4 | 1 — | All 0 | _ | Reserved | | | | | | | | | These bits are always read as 0. | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------|--| | 3 | STCS | 0 | R/W | Frequency Multiplication Factor Switching Mode Selec | | | | | | | Selects the operation when the PLL circuit frequency multiplication factor is changed. | | | | | | | Specified multiplication factor is valid after transition to software standby mode | | | | | | | Specified multiplication factor is valid immediately after STC1 bit and STC0 bit are rewritten | | | 2 | SCK2 | 0 | R/W | System Clock Select 0 to 2 | | | 1 | SCK1 | 0 | R/W | These bits select the bus master clock. | | | 0 | SCK0 | 0 | R/W | 000: High-speed mode | | | | | | | 001: Medium-speed clock is φ/2 | | | | | | | 010: Medium-speed clock is φ/4 | | | | | | | 011: Medium-speed clock is φ/8 | | | | | | | 100: Medium-speed clock is φ/16 | | | | | | | 101: Medium-speed clock is φ/32 | | | | | | | 11X: Setting prohibited | | [Legend] X: Don't care #### 18.2 Oscillator Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock. In either case, the input clock should not exceed 20 MHz. #### 18.2.1 Connecting a Crystal Resonator Circuit Configuration: A crystal resonator can be connected as shown in the example in figure 18.2. Select the damping resistance $R_d$ according to table 18.1. An AT-cut parallel-resonance crystal should be used. Figure 18.2 Connection of Crystal Resonator (Example) **Table 18.1 Damping Resistance Value** | Frequency (MHz) | 4 | 8 | 10 | 12 | 16 | 20 | |--------------------|-----|-----|----|----|----|----| | $R_{_{d}}(\Omega)$ | 500 | 200 | 0 | 0 | 0 | 0 | Figure 18.3 shows the equivalent circuit of the crystal resonator. Use a crystal resonator that has the characteristics shown in table 18.2. Figure 18.3 Crystal Resonator Equivalent Circuit | <b>Table 18.2</b> | Crystal | Resonator | Characteristics | |-------------------|---------|-----------|-----------------| |-------------------|---------|-----------|-----------------| | Frequency (MHz) | 4 | 8 | 10 | 12 | 16 | 20 | |-------------------------|-----|----|----|----|----|----| | $R_s \max (\Omega)$ | 120 | 80 | 70 | 60 | 50 | 40 | | C <sub>0</sub> max (pF) | 7 | 7 | 7 | 7 | 7 | 7 | ## 18.2.2 External Clock Input Circuit Configuration: An external clock signal can be input as shown in the examples in figure 18.4. If the XTAL pin is left open, ensure that stray capacitance does not exceed 10 pF. When complementary clock is input to the XTAL pin, the external clock input should be fixed high in standby mode. Figure 18.4 External Clock Input (Examples) Table 18.3 shows the input conditions for the external clock. **Table 18.3 External Clock Input Conditions** | | | <b>V</b> <sub>cc</sub> = 9 | 5.0 V ± 10% | | | |---------------------------------------|------------------|----------------------------|-------------|------|-----------------| | Item | Symbol | Min. | Max. | Unit | Test Conditions | | External clock input low pulse width | t <sub>EXL</sub> | 15 | _ | ns | Figure 18.5 | | External clock input high pulse width | t <sub>exh</sub> | 15 | _ | ns | | | External clock rise time | t <sub>exr</sub> | _ | 5 | ns | | | External clock fall time | t <sub>EXf</sub> | _ | 5 | ns | | Figure 18.5 External Clock Input Timing ## 18.3 PLL Circuit The PLL circuit multiplies the frequency of the clock from the oscillator by a factor of 1, 2, or 4. The multiplication factor is set by the STC0 bit and the STC1 bit in LPWRCR. The phase of the rising edge of the internal clock is controlled so as to match that at the EXTAL pin. When the multiplication factor of the PLL circuit is changed, the operation varies according to the setting of the STCS bit in SCKCR. When STCS = 0, the setting becomes valid after a transition to software standby mode. The transition time count is performed in accordance with the setting of bits STS0 to STS2 in SBYCR. For details on SBYCR, see section 19.1.1, Standby Control Register (SBYCR). - 1. The initial PLL circuit multiplication factor is 1. - 2. STS0 to STS2 are set to give the specified transition time. - 3. The target value is set in STC0 and STC1, and a transition is made to software standby mode. - 4. The clock pulse generator stops and the value set in STC0 and STC1 becomes valid. - 5. Software standby mode is cleared, and a transition time is secured in accordance with the setting in STS0 to STS2. - 6. After the set transition time has elapsed, this LSI resumes operation using the target multiplication factor. If a PC break is set for the SLEEP instruction, software standby mode is entered and break exception handling is executed after the oscillation settling time. In this case, the instruction following the SLEEP instruction is executed after execution of the RTE instruction. When STCS = 1, this LSI operates on the changed multiplication factor immediately after bits STC0 and STC1 are rewritten. # 18.4 Medium-Speed Clock Divider The medium-speed clock divider divides the system clock to generate $\phi/2$ , $\phi/4$ , $\phi/8$ , $\phi/16$ , and $\phi/32$ . ### 18.5 Bus Master Clock Selection Circuit The bus master clock selection circuit selects the clock supplied to the bus master by setting the bits SCK 2 to 0 in SCKCR. The bus master clock can be selected from high-speed mode, or medium-speed clocks ( $\phi$ /2, $\phi$ /4, $\phi$ /8, $\phi$ /16, $\phi$ /32). #### 18.6 Subclock Oscillator ## 18.6.1 Connecting 32.768-kHz Crystal Resonator To supply a clock to the subclock divider, connect a 32.768-kHz crystal resonator, as shown in figure 18.6. Concerning the note on connection, see section 18.8.2, Note on Board Design. Figure 18.6 Connection Example of 32.768-kHz Crystal Resonator Figure 18.7 shows the equivalent circuit for a 32.768-kHz crystal resonator. Figure 18.7 Equivalent Circuit for 32.768-kHz Crystal Resonator ### 18.6.2 Handling Pins when Subclock is not Used If no subclock is required, connect the OSC1 pin to Vss and leave the OSC2 pin open, as shown in figure 18.8. Figure 18.8 Pin Handling when Subclock is not Used ### 18.7 Subclock Waveform Generation Circuit To eliminate noise from the subclock input from the OSC1 pin, the subclock is sampled using the dividing clock φ. The sampling frequency is set using the NESEL bit in LPWRCR. For details, see section 19.1.2, Low-Power Control Register (LPWRCR). No sampling is performed in subactive, subsleep, and watch mode. # 18.8 Usage Notes ## 18.8.1 Note on Crystal Resonator As various characteristics related to the crystal resonator are closely linked to the user's board design, thorough evaluation is necessary on the user's part, using the resonator connection examples shown in this section as a guide. As the resonator circuit ratings will depend on the floating capacitance of the resonator and the mounting circuit, the ratings should be determined in consultation with the resonator manufacturer. The design must ensure that a voltage exceeding the maximum rating is not applied to the oscillator pin. ### 18.8.2 Note on Board Design When designing the board, place the crystal resonator and its load capacitors as close as possible to the XTAL and EXTAL pins. Other signal lines should be routed away from the oscillator circuit, as shown in figure 18.9. This is to prevent induction from interfering with correct oscillation. Figure 18.9 Note on Board Design of Oscillator Circuit Figure 18.10 shows external circuitry recommended to be provided around the PLL circuit. Place oscillation settling capacitor C1 and resistor R1 close to the PLLCAP pin, and ensure that no other signal lines cross this line. Separate PLLVss from the other Vcc and Vss lines at the board power supply source, and be sure to insert bypass capacitors CB close to the pins. Figure 18.10 External Circuitry Recommended for PLL Circuit # Section 19 Power-Down Modes In addition to the normal program execution state, this LSI has power-down modes in which operation of the CPU and oscillator is halted and power consumption is reduced. Low-power operation can be achieved by individually controlling the CPU, on-chip peripheral modules, and so on. This LSI's operating modes are as follows: - High-speed mode - Medium-speed mode - Subactive mode - Sleep mode - Subsleep mode - Watch mode - Module stop mode - Software standby mode - Hardware standby mode The above modes except the high-speed mode are power-down modes. Sleep mode and subsleep mode are CPU states, medium-speed mode is a CPU and bus master state, subactive mode is a CPU, bus master, and on-chip peripheral function state, and module stop mode is an on-chip peripheral function (including bus masters other than the CPU) state. Some of these states can be combined. After a reset, the LSI operates in high-speed mode with on-chip peripheral modules other than the DTC in module stop mode. Table 19.1 shows the internal state of the LSI in each mode. Table 19.2 shows the conditions for shifting between the power-down modes. Figure 19.1 shows the mode transition diagram. Table 19.1 LSI Internal States in Each Mode | Function System clock pulse generator | | High-<br>Speed | Medium-<br>Speed | Sleep | Module<br>Stop | Watch | Subactive | Subsleep<br>Halted | Software<br>Standby<br>Halted | Hardware<br>Standby<br>Halted | |----------------------------------------|---------------------------|----------------|-------------------------------|----------------------|----------------------------------------|----------------------|-----------------------|----------------------|-------------------------------|-------------------------------| | | | Functioning | Functioning | Functioning | Functioning | Halted | Halted | | | | | Subclock g | enerator | Functioning Halted | Halted | | CPU | Instructions<br>Registers | Functioning | Medium-<br>speed<br>operation | Halted<br>(retained) | High/<br>medium-<br>speed<br>operation | Halted<br>(retained) | Subclock<br>operation | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(undefined) | | External | NMI | Functioning Halted | | interrupts | IRQ0 to<br>IRQ5 | • | | | | | | | | | | Peripheral functions | WDT0 | Functioning | Functioning | Functioning | _ | Halted<br>(retained) | Subclock operation | Subclock operation | Halted<br>(retained) | Halted<br>(reset) | | | WDT1 | Functioning | Functioning | Functioning | _ | Subclock operation | Subclock operation | Subclock operation | Halted<br>(retained) | Halted<br>(reset) | | | DTC | Functioning | Medium-<br>speed<br>operation | Functioning | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(reset) | | | TPU | Functioning | Functioning | Functioning | Halted | Halted | Halted | Halted | Halted | Halted | | | PPG | _' | | | (retained) | (retained) | (retained) | (retained) | (retained) | (reset) | | | PBC | Functioning | Functioning | Functioning | Halted<br>(retained) | Halted<br>(retained) | Subclock operation | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(reset) | | | SCI0 to<br>SCI2 | Functioning | Functioning | Functioning | Halted<br>(retained/ | Halted<br>(retained/ | Halted<br>(retained/ | Halted<br>(retained/ | Halted<br>(reset) | Halted<br>(reset) | | | SCI4 | - | | | reset) | reset) | reset) | reset) | | | | | PWM | Functioning | Functioning | Functioning | Halted | Halted | Halted | Halted | Halted | Halted | | | A/D | - | | | (reset) | (reset) | (reset) | (reset) | (reset) | (reset) | | | RAM | Functioning | Functioning | Functioning (DTC) | Functioning | Retained | Functioning | Retained | Retained | Retained | | | I/O | Functioning | Functioning | Functioning | Functioning | Retained | Functioning | Retained | Retained | High impedance | Notes: "Halted (retained)" means that internal register values are retained. The internal state is "operation suspended." "Halted (reset)" means that internal register values and internal states are initialized. In module stop mode, only modules for which a stop setting has been made are halted (reset or retained). - 2. NMI, IRQ0 to IRQ5, IWDT0 interrupts, and WDT1 interrupts. - 3. All interrupts - 4. NMI and IRQ0 to IRQ5 - When a transition is made between modes by means of an interrupt, the transition cannot be made on interrupt source generation alone. Ensure that interrupt handling is performed after accepting the interrupt request. - From any state except hardware standby mode, a transition to the reset state occurs when RES is driven low. - From any state, a transition to hardware standby mode occurs when STBY is driven low. - · Always select high-speed mode before making a transition to watch mode or subactive mode. Figure 19.1 Mode Transition Diagram **Table 19.2 Power-Down Mode Transition Conditions** | Pre- | St | | Control E | Bit at | State after Transition | State after Transition back from Power- | | | |------------------------|----------|---|-----------|--------|---------------------------------|-----------------------------------------|--|--| | Transition<br>State | SSBY PSS | | LSON DTON | | Invoked by SLEEP<br>Instruction | Down Mode Invoked<br>by Interrupt | | | | High-speed/<br>medium- | 0 | Х | 0 | Х | Sleep | High-speed/medium-<br>speed | | | | speed | 0 | Χ | 1 | Х | _ | _ | | | | | 1 | 0 | 0 | Х | Software standby | High-speed/medium-<br>speed | | | | | 1 | 0 | 1 | Х | _ | _ | | | | | 1 | 1 | 0 | 0 | Watch | High-speed | | | | | 1 | 1 | 1 | 0 | Watch | Subactive | | | | | 1 | 1 | 0 | 1 | _ | _ | | | | | 1 | 1 | 1 | 1 | Subactive | _ | | | | Subactive | 0 | 0 | Х | Х | _ | _ | | | | | 0 | 1 | 0 | Х | _ | _ | | | | | 0 | 1 | 1 | Х | Subsleep | Subactive | | | | | 1 | 0 | Χ | Х | _ | _ | | | | | 1 | 1 | 0 | 0 | Watch | High-speed | | | | | 1 | 1 | 1 | 0 | Watch | Subactive | | | | | 1 | 1 | 0 | 1 | High-speed | _ | | | | | 1 | 1 | 1 | 1 | _ | _ | | | [Legend] X: Don't care —: Setting prohibited # 19.1 Register Descriptions Registers related to power-down modes are shown below. For details on SCKCR, see section 18.1.1, System Clock Control Register (SCKCR). For details on TCSR, see section 12.2.2, Timer Control/Status Register (TCSR). - Standby control register (SBYCR) - System clock control register (SCKCR) - Low-power control register (LPWRCR) - Timer control/status register (TCSR) - Module stop control register A (MSTPCRA) - Module stop control register B (MSTPCRB) - Module stop control register C (MSTPCRC) - Module stop control register D (MSTPCRD) ## 19.1.1 Standby Control Register (SBYCR) SBYCR controls power-down modes. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SSBY | 0 | R/W | Software Standby | | | | | | This bit in combination with other control bits specifies the operating mode after executing the SLEEP instruction. For details, see table 19.2. | | | | | | Shifts to sleep mode when the SLEEP instruction is executed in high-speed mode or medium-speed mode, or to subsleep mode when the SLEEP instruction is executed in subactive mode | | | | | | 1: Shifts to software standby mode, subactive mode, or watch mode when the SLEEP instruction is executed in high-speed mode or medium-speed mode, or to watch mode or high-speed mode when the SLEEP instruction is executed in subactive mode | | | | | | This bit does not change when shifting between modes by using interrupts. 0 should be written to this bit to clear it. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|--------------|------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | STS2 | 1 | R/W | Standby Timer Select | | 5 | STS1<br>STS0 | 0 1 | R/W<br>R/W | These bits select the MCU standby time for clock stabilization when software standby mode, watch mode, or subactive mode is canceled by an interrupt or an instruction to shift to high-speed mode or medium-speed mode. With a crystal resonator (table 19.3), select a standby time of 8 ms (oscillation stabilization time) or more, depending on the operating frequency. With an external clock, any standby time can be selected. | | | | | | 000: Standby time = 8192 states | | | | | | 001: Standby time = 16384 states | | | | | | 010: Standby time = 32768 states | | | | | | 011: Standby time = 65536 states | | | | | | 100: Standby time = 131072 states | | | | | | 101: Standby time = 262144 states | | | | | | 110: Reserved | | | | | | 111: Standby time = 16 states | | 3 | OPE | 1 | R/W | Output Port Enable | | | | | | Specifies whether the outputs of the address bus and bus control signals (AS, RD, HWR, LWR) are retained or set to high-impedance state in software standby mode or watch mode, or when making a direct transition. | | 2 to 0 | _ | All 0 | _ | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | ## With Crystal Resonator The STS2 to STS0 bits must be specified appropriately so that the standby time (oscillation stabilization time) is at least 8 ms. Table 19.3 shows the standby time determined by a combination of the operating frequency and the STS2 to STS0 bit setting. **Table 19.3 Standby Time Settings** | | | | | Operating Frequency (MHz) | | | Unit | | | | | |------|------|------|---------------|---------------------------|------|------|------|------|------|------|----| | STS2 | STS1 | STS0 | Standby Time | 20 | 16 | 12 | 10 | 8 | 6 | 4 | _ | | 0 | 0 | 0 | 8192 states | 0.41 | 0.51 | 0.65 | 0.8 | 1.0 | 1.3 | 2.0 | ms | | 0 | 0 | 1 | 16384 states | 0.82 | 1.0 | 1.3 | 1.6 | 2.0 | 2.7 | 4.1 | _ | | 0 | 1 | 0 | 32768 states | 1.6 | 2.0 | 2.7 | 3.3 | 4.1 | 5.5 | 8.2 | Ī | | 0 | 1 | 1 | 65536 states | 3.3 | 4.1 | 5.5 | 6.6 | 8.2 | 10.9 | 16.4 | _ | | 1 | 0 | 0 | 131072 states | 6.6 | 8.2 | 10.9 | 13.1 | 16.4 | 21.8 | 32.8 | _ | | 1 | 0 | 1 | 262144 states | 13.1 | 16.4 | 21.8 | 26.2 | 32.8 | 43.6 | 65.6 | _ | | 1 | 1 | 0 | Reserved | | _ | _ | _ | _ | _ | _ | _ | | 1 | 1 | 1 | 16 states* | 8.0 | 1.0 | 1.3 | 1.6 | 2.0 | 1.7 | 4.0 | μs | Notes: : Recommended standby time #### With External Clock The PLL circuit stabilization time must be ensured. Specify 2-ms or more standby time. <sup>\*</sup> Setting prohibited # 19.1.2 Low-Power Control Register (LPWRCR) LPWRCR controls power-down modes. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DTON | 0 | R/W | Direct Transition ON Flag | | | | | | This bit in combination with the SSBY bit in SBYCR, the LSON bit in LPWRCR, and the PSS bit in TCSR specifies the operating mode after executing the SLEEP instruction. For details, see table 19.2. | | 6 | LSON | 0 | R/W | Low-Speed ON Flag | | | | | | This bit in combination with the SSBY bit in SBYCR, the DTON bit in LPWRCR, and the PSS bit in TCSR specifies the operating mode after executing the SLEEP instruction. For details, see table 19.2. | | 5 | NESEL | 0 | R/W | Noise Elimination Sampling Frequency Select | | | | | | Selects the frequency of the clock ( $\phi$ ) generated by the system clock oscillator to be used to sample the subclock ( $\phi_{\text{SuB}}$ ) generated by the subclock oscillator. Set this bit to 0 when $\phi$ is 5 MHz or larger. | | | | | | 0: Sampled at φ/32 | | | | | | 1: Sampled at $\phi/4$ | | 4 | SUBSTP | 0 | R/W | Subclock Enable | | | | | | Enables or disables subclock generation | | | | | | Enables subclock generation Disables subclock generation | | 3 | RFCUT | 0 | R/W | Oscillation Circuit Feedback Resistance Control | | | | | | Turns the internal feedback resistance of the main clock oscillator on or off. | | | | | | 0: When the main clock is oscillating, sets the<br>feedback resistance on. When the main clock is<br>stopped, sets the feedback resistance off. | | | | | | 1: Sets the feedback resistance off. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------| | 2 | _ | 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 1 | STC1 | 0 | R/W | Frequency Multiplication Factor | | 0 | STC0 | 0 | R/W | These bits specify the frequency multiplication factor of the PLL circuit. | | | | | | 00: ×1 | | | | | | 01: ×2 | | | | | | 10: ×4 | | | | | | 11: Setting prohibited | ## 19.1.3 Module Stop Control Registers A to D (MSTPCRA to MSTPCRD) MSTPCR controls module stop mode. Setting a bit to 1 causes the corresponding module to enter module stop mode. Clearing the bit to 0 clears the module stop mode. #### MSTPCRA | Bit | Bit Name | Initial<br>Value | R/W | Module | |-----|----------|------------------|-----|------------------------------------| | 7 | MSTPA7*1 | 0 | R/W | | | 6 | MSTPA6 | 0 | R/W | Data transfer controller (DTC) | | 5 | MSTPA5 | 1 | R/W | 16-bit timer pulse unit (TPU) | | 4 | MSTPA4*2 | 1 | R/W | | | 3 | MSTPA3 | 1 | R/W | Programmable pulse generator (PPG) | | 2 | MSTPA2*2 | 1 | R/W | | | 1 | MSTPA1 | 1 | R/W | A/D converter | | 0 | MSTPA0*2 | 1 | R/W | | #### MSTPCRB | | | Initial | | | |-----|----------|---------|-----|------------------------------------------| | Bit | Bit Name | Value | R/W | Module | | 7 | MSTPB7 | 1 | R/W | Serial communication interface_0 (SCI_0) | | 6 | MSTPB6 | 1 | R/W | Serial communication interface_1 (SCI_1) | | 5 | MSTPB5 | 1 | R/W | Serial communication interface_2 (SCI_2) | | 4 | MSTPB4*2 | 1 | R/W | | | 3 | MSTPB3*2 | 1 | R/W | | | 2 | MSTPB2*2 | 1 | R/W | | | 1 | MSTPB1*2 | 1 | R/W | | | 0 | MSTPB0*2 | 1 | R/W | | #### MSTPCRC | Bit | Bit Name | Initial<br>Value | R/W | Module | |-----|----------|------------------|--------|------------------------------------------| | | | Value | .,,,,, | modulo | | 7 | MSTPC7*2 | 1 | R/W | | | 6 | MSTPC6 | 1 | R/W | Serial communication interface_4 (SCI_4) | | 5 | MSTPC5*2 | 1 | R/W | | | 4 | MSTPC4 | 1 | R/W | PC break controller (PBC) | | 3 | MSTPC3*2 | 1 | R/W | | | 2 | MSTPC2*2 | 1 | R/W | | | 1 | MSTPC1*2 | 1 | R/W | | | 0 | MSTPC0*2 | 1 | R/W | | #### MSTPCRD | | | Initial | | | |-----|----------|-----------|-----|-------------------------------| | Bit | Bit Name | Value | R/W | Module | | 7 | MSTPD7 | 1 | R/W | Motor control PWM timer (PWM) | | 6 | MSTPD6*2 | 1 | R/W | | | 5 | MSTPD5*3 | Undefined | _ | | | 4 | MSTPD4*2 | 1 | R/W | | | 3 | MSTPD3*3 | Undefined | _ | | | 2 | MSTPD2*2 | 1 | R/W | | | 1 | MSTPD1*3 | Undefined | _ | | | 0 | MSTPD0*3 | Undefined | _ | | Notes: 1. Although this bit is readable/writable, only 0 should be written to. - 2. Although this bit is readable/writable, only 1 should be written to. - 3. This bit is read as undefined value and cannot be modified. ## 19.2 Medium-Speed Mode When the SCK2 to SCK0 bits in SCKCR are set to 1 in high-speed mode, the operating mode changes to medium-speed mode as soon as the current bus cycle ends. In medium-speed mode, the CPU operates on the operating clock ( $\phi$ /2, $\phi$ /4, $\phi$ /8, $\phi$ /16, or $\phi$ /32) specified by the SCK2 to SCK0 bits. The bus master (DTC) other than the CPU operates in medium-speed mode. On-chip peripheral modules other than the bus masters always operate on the high-speed clock $(\phi)$ . In medium-speed mode, a bus access is executed in the specified number of states with respect to the bus master operating clock. For example, if $\phi/4$ is selected as the operating clock, on-chip memory is accessed in four states, and internal I/O registers in eight states. Medium-speed mode is canceled by clearing all of bits SCK2 to SCK0 to 0. A transition is made to high-speed mode and medium-speed mode is canceled at the end of the current bus cycle. If the SLEEP instruction is executed when the SSBY bit in SBYCR = 0 and LSON bit in LPWRCR = 0, a transition is made to sleep mode. When sleep mode is canceled by an interrupt, medium-speed mode is restored. When the SLEEP instruction is executed with the SSBY bit = 1, LSON bit in LPWRCR = 0, and PSS bit in TCSR (WDT1) = 0, operation shifts to software standby mode. When software standby mode is canceled by an external interrupt, medium-speed mode is restored. When the RES pin is driven low and medium-speed mode is canceled, operation shifts to the reset state. The same applies to a reset caused by an overflow of the watchdog timer. When the STBY pin is driven low, a transition is made to hardware standby mode. Figure 19.2 shows the timing for transition to and clearance of medium-speed mode. Figure 19.2 Medium-Speed Mode Transition and Clearance Timing ## 19.3 Sleep Mode When the SLEEP instruction is executed when the SSBY bit in SBYCR = 0 and the LSON bit in LPWRCR = 0, the CPU enters the sleep mode. In sleep mode, CPU operation stops but the contents of the CPU's internal registers are retained. Other peripheral modules do not stop. Sleep mode is canceled by any interrupt, or signals at the $\overline{RES}$ or $\overline{STBY}$ pin. When an interrupt occurs, sleep mode is canceled and interrupt exception handling starts. Sleep mode is not canceled if the interrupt is disabled, or if interrupts other than NMI are masked by the CPU. When the $\overline{RES}$ pin is driven low, operation shifts to the reset state. After the stipulated reset input duration, driving the $\overline{RES}$ pin high makes the CPU start reset exception handling. When the STBY pin is driven low, a transition is made to hardware standby mode. ## 19.4 Software Standby Mode When the SLEEP instruction is executed when the SSBY bit in SBYCR = 1, the LSON bit in LPWRCR = 0, and the PSS bit in TCSR (WDT1) = 0, a transition is made to software standby mode. In this mode, the CPU, on-chip peripheral modules, and oscillator all stop. However, the contents of the CPU internal registers and on-chip RAM data, the states of on-chip peripheral modules other than the SCI, A/D converter, and motor control PWM, and the states of I/O ports are retained. The address bus and bus control signals are placed in the high-impedance state. Software standby mode is canceled by an external interrupt (NMI and $\overline{IRQ5}$ to $\overline{IRQ0}$ pins), or signals at the $\overline{RES}$ pin or $\overline{STBY}$ pin. When an NMI or IRQ5 to IRQ0 interrupt request signal is input, clock oscillation starts, and after the time set in bits STS2 to STS0 in SBYCR has elapsed, stable clocks are supplied to the entire chip, software standby mode is canceled, and interrupt exception handling is started. When canceling software standby mode with an IRQ5 to IRQ0 interrupt, set the corresponding enable bit to 1 and ensure that no interrupt with a higher priority than interrupts IRQ5 to IRQ0 is generated. Software standby mode cannot be canceled if the interrupt has been masked on the CPU side or has been designated as a DTC activation source. When the RES pin is driven low, clock oscillation starts. At the same time as clock oscillation starts, the clock is supplied to the entire chip. Note that the $\overline{\text{RES}}$ pin must be held low until clock oscillation stabilizes. When the $\overline{\text{RES}}$ pin is driven high, the CPU begins reset exception handling. When the STBY pin is driven low, a transition is made to hardware standby mode. Figure 19.3 shows an example in which a transition is made to software standby mode at a falling edge of the NMI pin, and software standby mode is canceled at a rising edge of the NMI pin. In this example, an NMI interrupt is accepted with the NMIEG bit in SYSCR cleared to 0 (falling edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set to 1, and a SLEEP instruction is executed, causing a transition to software standby mode. Software standby mode is then canceled at the rising edge of the NMI pin. Figure 19.3 Software Standby Mode Application Example ## 19.5 Hardware Standby Mode When the STBY pin is driven low, a transition is made to hardware standby mode from any mode. In hardware standby mode, all functions enter the reset state and stop operation, resulting in a significant reduction in power consumption. As long as the prescribed voltage is supplied, on-chip RAM data is retained. The I/O ports are set to the high-impedance state. In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before driving the $\overline{STBY}$ pin low. Do not change the state of the mode pins (MD2 and MD0) while this LSI is in hardware standby mode. Hardware standby mode is canceled by signals at the $\overline{STBY}$ pin and the $\overline{RES}$ pin. When the $\overline{STBY}$ pin is driven high while the $\overline{RES}$ pin is low, the reset state is entered and clock oscillation is started. Ensure that the $\overline{RES}$ pin is held low until the clock oscillator stabilizes (at least 8 ms (oscillation stabilization time) when using a crystal oscillator). When the $\overline{RES}$ pin is subsequently driven high, a transition is made to the program execution state via the reset exception handling state. When the $\overline{STBY}$ pin is driven low after the $\overline{RES}$ pin has been driven low, a transition is made to hardware standby mode. Hardware standby mode is canceled by driving the $\overline{STBY}$ pin high, waiting for the oscillation stabilization time, then switching the $\overline{RES}$ pin from low to high. Figure 19.4 Hardware Standby Mode Timing #### 19.6 Watch Mode When the SLEEP instruction is executed in high-speed mode or subactive mode with the SSBY bit in SBYCR = 1, the DTON bit in LPWRCR = 0, and the PSS bit in TCSR (WDT1) = 1, CPU operation shifts to watch mode. In watch mode, the CPU stops and peripheral modules other than WDT1 also stop. The contents of the CPU internal registers and on-chip RAM data, the states of on-chip peripheral modules other than the SCI, A/D converter, and motor control PWM, and the states of I/O ports are retained. Watch mode is canceled by any interrupt (WOVI1 interrupt, NMI pin, or $\overline{IRQ5}$ to $\overline{IRQ0}$ pins), or signals at the $\overline{RES}$ or $\overline{STBY}$ pin. When an interrupt occurs, watch mode is canceled and a transition is made to high-speed mode or medium-speed mode when the LSON bit in LPWRCR = 0 or to subactive mode when the LSON bit = 1. When a transition is made to high-speed mode, a stable clock is supplied to the entire LSI and interrupt exception handling starts after the time set in the STS2 to STS0 bits of SBYCR has elapsed. For an IRQ5 to IRQ0 interrupt, watch mode is not canceled if the corresponding enable bit has been cleared to 0. For an interrupt from an on-chip peripheral module, if the interrupt enable register has been set to disable the reception of that interrupt or is masked by the CPU, watch mode is not canceled. For the setting of the oscillation stabilization time when making a transition from watch mode to high-speed mode, see table 19.3. For canceling watch mode by the RES pin, see section 19.4, Software Standby Mode. When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode. ## 19.7 Subsleep Mode When the SLEEP instruction is executed in subactive mode with the SSBY bit in SBYCR = 0, the LSON bit in LPWRCR = 1, and the PSS bit in TCSR (WDT1) = 1, CPU operation shifts to subsleep mode. In subsleep mode, the CPU stops and peripheral modules other than WDT0 and WDT1 also stop. The contents of the CPU internal registers and on-chip RAM data, and the states of on-chip peripheral modules other than the SCI, A/D converter, and motor control PWM, and the states of I/O ports are retained. Subsleep mode is canceled by any interrupt (interrupts from on-chip peripheral modules, NMI pin, or $\overline{IRQ5}$ to $\overline{IRQ0}$ pins), or signals at the $\overline{RES}$ or $\overline{STBY}$ pin. When an interrupt occurs, subsleep mode is canceled and interrupt exception handling starts. For an IRQ5 to IRQ0 interrupt, subsleep mode is not canceled if the corresponding enable bit has been cleared to 0. For an interrupt from an on-chip peripheral module, if the interrupt enable register has been set to disable the reception of that interrupt or is masked by the CPU, subsleep mode is not canceled. For canceling subsleep mode by the RES pin, see section 19.4, Software Standby Mode. When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode. ### 19.8 Subactive Mode CPU operation shifts to subactive mode when the SLEEP instruction is executed in high-speed mode with the SSBY bit in SBYCR = 1, the DTON bit in LPWRCR = 1, the LSON bit = 1, and the PSS bit in TCSR (WDT1) = 1. When an interrupt occurs in watch mode, and if the LSON bit in LPWRCR is 1, a transition is made to subactive mode. If an interrupt occurs in subsleep mode, a transition is made to subactive mode. In subactive mode, the CPU operates at low speed on the subclock, and the program is executed one after another. Peripheral modules other than WDT0 and WDT1 are also stopped. When operating the CPU in subactive mode, the SCK2 to SCK0 bits in SCKCR must be set to 0. Subactive mode is canceled by the SLEEP instruction or signals at the $\overline{RES}$ or $\overline{STBY}$ pin. When the SLEEP instruction is executed with the SSBY bit in SBYCR = 1, the DTON bit in LPWRCR = 0, and the PSS bit in TCSR (WDT1) = 1, subactive mode is canceled and a transition is made to watch mode. When the SLEEP instruction is executed with the SSBY bit in SBYCR = 0, the LSON bit in LPWRCR = 1, and the PSS bit in TCSR (WDT1) = 1, a transition is made to subsleep mode. When the SLEEP instruction is executed with the SSBY bit in SBYCR = 1, the DTON bit in LPWRCR = 1, the LSON bit = 0, and the PSS bit in TCSR (WDT1) = 1, a direct transition is made to high-speed mode (SCK0 to SCK2 are all 0). For details on direct transitions, see section 19.10, Direct Transitions For canceling subactive mode by the $\overline{RES}$ pin, see section 19.4, Software Standby Mode. When the STBY pin is driven low, a transition is made to hardware standby mode. ## 19.9 Module Stop Mode Module stop mode can be set for individual on-chip peripheral modules. When the corresponding MSTP bit in MSTPCR is set to 1, module operation stops at the end of the bus cycle and a transition is made to module stop mode. The CPU continues operating independently. Table 19.4 shows MSTP bits and the corresponding on-chip supporting modules. When the corresponding MSTP bit is cleared to 0, module stop mode is canceled and the module starts operating at the end of the bus cycle. In module stop mode, the internal states of modules other than the SCI\*, motor control PWM, and A/D converter are retained. After reset clearance, all modules other than DTC are in module stop mode. When an on-chip peripheral module is in module stop mode, read/write access to its registers is disabled. Note \* Internal states in some part of registers in SCI are retained. #### 19.10 Direct Transitions #### 19.10.1 Overview of Direct Transitions There are three modes, high-speed, medium-speed, and subactive, in which the CPU executes programs. When a direct transition is made, there is no interruption of program execution in shifting between high-speed and subactive modes. Direct transitions are enabled by setting the DTON bit in LPWRCR to 1, then executing the SLEEP instruction. After a transition, direct transition interrupt exception handling starts. **Direct Transition from High-Speed Mode to Subactive Mode:** Execute the SLEEP instruction in high-speed mode with the SSBY bit in SBYCR = 1, the LSON bit in LPWRCR = 1, the DTON bit = 1, and the PSS bit in TCSR (WDT1) = 1, to make a direct transition to subactive mode. **Direct Transition from Subactive Mode to High-Speed Mode:** Execute the SLEEP instruction in subactive mode with the SSBY bit in SBYCR = 1, the LSON bit in LPWRCR = 0, the DTON bit = 1, and the PSS bit in TCSR (WDT\_1) = 1, to make a direct transition to high-speed mode after the time set in the STS2 to STS0 bits in SBYCR has elapsed. #### The output of the $\phi$ clock can be controlled by means of the PSTOP bit in SCKCR and DDR for the corresponding port. When the PSTOP bit is set to 1, the $\phi$ clock stops at the end of the bus cycle, and $\phi$ output goes high. $\phi$ clock output is enabled when the PSTOP bit is cleared to 0. When DDR for the corresponding port is cleared to 0, $\phi$ clock output is disabled and input port mode is set. Table 19.4 shows the state of the $\phi$ pin in each processing state. | Register S | ettings | High-Speed Mode<br>Medium-Speed<br>Mode, Subactive | ,<br>Sleep Mode, | Software Standby<br>Mode, Watch<br>Mode, Direct | Hardware Standby | |------------|---------|----------------------------------------------------|------------------|-------------------------------------------------|------------------| | DDR | PSTOP | Mode | Subsleep Mode | Transitions | Mode | | 0 | Х | High impedance | High impedance | High impedance | High impedance | | 1 | 0 | φ output | φ output | Fixed high | _ | | 1 | 1 | Fixed high | Fixed high | | | [Legend] X: Don't care ## 19.12 Usage Notes #### 19.12.1 I/O Port Status The status of the I/O ports is retained in software standby mode and watch mode. When the OPE bit is set to 1, the address bus and bus control signal outputs are also retained. Therefore, when a high level is output, the current consumption is not diminished by the amount of current to support the high level output. #### 19.12.2 Current Consumption during Oscillation Stabilization Wait Period The current consumption increases during the oscillation stabilization wait period. #### 19.12.3 DTC Module Stop Setting The MSTPA6 bits cannot be set to 1 depending on the DTC operating status. Module stop mode for the DTC must be specified while the DTC is stopped. For details, see section 8, Data Transfer Controller (DTC). ### 19.12.4 On-Chip Peripheral Module Interrupts Relevant interrupt operations cannot be performed in module stop mode. Consequently, if module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source activation source. Interrupts should therefore be disabled before entering module stop mode. ## 19.12.5 Writing to MSTPCR MSTPCR should only be written to by the CPU. #### 19.12.6 Transition to Subactive Mode 1. Transition to subactive mode or watch mode should be instructed after setting the DTC to module stop mode (write 1 to the corresponding bit in MSTPCR) and reading 1 from the bit. Clearing the module stop mode (write 0 to the corresponding bit in MSTPCR) should be executed after a transition to high-speed (medium-speed) mode from subactive mode. If DTC activation source occurs while in subactive mode, DTC is activated when clearing module stop mode after a transition to high-speed (medium-speed) mode. - 2. On-chip modules (DTC, TPU) that stop in subactive mode cannot clear this interrupt in subactive mode. Consequently, if transition to subactive mode is made when an interrupt has been requested, it will not be possible to clear the CPU interrupt activation source. Interrupts to each module should therefore be disabled before executing the SLEEP instruction and making a transition to subactive mode/watch mode. - 3. In subactive mode, when the pin status of ports 1, 4, 9, and F is read during operation, "1" is always read (P13 to P10 in port 1 are readable). Each port can be used as an output port except ports 4 and 9. In subactive mode, pin status detection method during operation is shown below. - a. Use ports 3 A to E, H, and J as an input port. - b. Use external interrupts IRQ5 to IRQ0. (The IRQ pin that has been set to the level sense generates an interrupt, when a low level signal is input.) - 4. If transition to subactive mode/subsleep mode/watch mode is made with the SUBSTP bit in LPWRCR set to 1 (disables subclock generation), the operation will not be guaranteed. The SUBSTP bit should therefore be set to 0 before making a transition to subactive mode/subsleep mode/watch mode. # Section 20 List of Registers The register list gives information on the on-chip I/O register addresses, how the register bits are configured, and the register states in each operating mode. The information is given as shown below. - 1. Register addresses (address order) - Registers are listed in the order of ascending addresses. - For 16-bit registers, the addresses of MSB are shown. - Registers are classified according to functional modules. - The access size is indicated. - 2. Register bits - Bit configurations of the registers are listed in the same order as the register addresses. - Reserved bits are indicated by "—" in the bit name columns. - Registers for which bit numbers are shown are those operate as counters or hold data. - For 16-bit registers, bits in MSB are shown in the upper line and bits in LSB in the lower line. - 3. Register states in each operating mode - Register states are listed in the same order as the register addresses. - The register states shown here are for the basic operating modes. If an on-chip module has its own reset state, refer to the section on that on-chip module. ## 20.1 Register Addresses (Address Order) The data bus width indicates the numbers of bits by which the register is accessed. The number of access states indicates the number of states based on the specified reference clock. | Register Name | Abbreviation | Number of Bits | Address* | Module | Data<br>Bus<br>Width | Number of<br>Access<br>States | |--------------------------------|--------------|----------------|----------|--------|----------------------|-------------------------------| | PWM control register_1 | PWCR_1 | 8 | H'FC00 | PWM_1 | 16 | 4 | | PWM output control register_1 | PWOCR_1 | 8 | H'FC02 | PWM_1 | 16 | 4 | | PWM polarity register_1 | PWPR_1 | 8 | H'FC04 | PWM_1 | 16 | 4 | | PWM cycle register_1 | PWCYR_1 | 16 | H'FC06 | PWM_1 | 16 | 4 | | PWM buffer register_1A | PWBFR_1A | 16 | H'FC08 | PWM_1 | 16 | 4 | | PWM buffer register_1C | PWBFR_1C | 16 | H'FC0A | PWM_1 | 16 | 4 | | PWM buffer register_1E | PWBFR_1E | 16 | H'FC0C | PWM_1 | 16 | 4 | | PWM buffer register_1G | PWBFR_1G | 16 | H'FC0E | PWM_1 | 16 | 4 | | PWM control register_2 | PWCR_2 | 8 | H'FC10 | PWM_2 | 16 | 4 | | PWM output control register_2 | PWOCR_2 | 8 | H'FC12 | PWM_2 | 16 | 4 | | PWM polarity register_2 | PWPR_2 | 8 | H'FC14 | PWM_2 | 16 | 4 | | PWM cycle register_2 | PWCYR_2 | 16 | H'FC16 | PWM_2 | 16 | 4 | | PWM buffer register_2A | PWBFR_2A | 16 | H'FC18 | PWM_2 | 16 | 4 | | PWM buffer register_2C | PWBFR_2C | 16 | H'FC1A | PWM_2 | 16 | 4 | | PWM buffer register_2E | PWBFR_2E | 16 | H'FC1C | PWM_2 | 16 | 4 | | PWM buffer register_2G | PWBFR_2G | 16 | H'FC1E | PWM_2 | 16 | 4 | | Port H data direction register | PHDDR | 8 | H'FC20 | PORT | 16 | 4 | | Port J data direction register | PJDDR | 8 | H'FC21 | PORT | 16 | 4 | | Port K data direction register | PKDDR | 8 | H'FC22 | PORT | 16 | 4 | | Port H data register | PHDR | 8 | H'FC24 | PORT | 16 | 4 | | Port J data register | PJDR | 8 | H'FC25 | PORT | 16 | 4 | | Port K data register | PKDR | 8 | H'FC26 | PORT | 16 | 4 | | Port H register | PORTH | 8 | H'FC28 | PORT | 16 | 4 | | Port J register | PORTJ | 8 | H'FC29 | PORT | 16 | 4 | | Port K register | PORTK | 8 | H'FC2A | PORT | 16 | 4 | | Register Name | Abbreviation | Number of Bits | Address* | Module | Data<br>Bus<br>Width | Number of<br>Access<br>States | |--------------------------------------|--------------|----------------|----------|---------------|----------------------|-------------------------------| | LCD Port control register | LPCR | 8 | H'FC30 | LCD | 16 | 4 | | LCD control register | LCR | 8 | H'FC31 | LCD | 16 | 4 | | LCD control register 2 | LCR2 | 8 | H'FC32 | LCD | 16 | 4 | | Module stop mode control register_D | MSTPCRD | 8 | H'FC60 | SYSTEM | 8 | 4 | | PWM buffer transfer control register | PWBTCR | 8 | H'FC66 | PWM<br>common | 8 | 4 | | Serial mode register_4 | SMR_4 | 8 | H'FDD8 | SCI_4 | 8 | 2 | | Bit rate register_4 | BRR_4 | 8 | H'FDD9 | SCI_4 | 8 | 2 | | Serial control register_4 | SCR_4 | 8 | H'FDDA | SCI_4 | 8 | 2 | | Transmit data register_4 | TDR_4 | 8 | H'FDDB | SCI_4 | 8 | 2 | | Serial status register_4 | SSR_4 | 8 | H'FDDC | SCI_4 | 8 | 2 | | Receive data register_4 | RDR_4 | 8 | H'FDDD | SCI_4 | 8 | 2 | | Smart card mode register_4 | SCMR_4 | 8 | H'FDDE | SCI_4 | 8 | 2 | | Standby control register | SBYCR | 8 | H'FDE4 | SYSTEM | 8 | 2 | | System control register_4 | SYSCR | 8 | H'FDE5 | SYSTEM | 8 | 2 | | System clock control register | SCKCR | 8 | H'FDE6 | SYSTEM | 8 | 2 | | Mode control register | MDCR | 8 | H'FDE7 | SYSTEM | 8 | 2 | | Module stop control register A | MSTPCRA | 8 | H'FDE8 | SYSTEM | 8 | 2 | | Module stop control register B | MSTPCRB | 8 | H'FDE9 | SYSTEM | 8 | 2 | | Module stop control register C | MSTPCRC | 8 | H'FDEA | SYSTEM | 8 | 2 | | Pin function control register | PFCR | 8 | H'FDEB | BSC | 8 | 2 | | Low power control register | LPWRCR | 8 | H'FDEC | SYSTEM | 8 | 2 | | Break address register A | BARA | 32 | H'FE00 | PBC | 32 | 2 | | Break address register B | BARB | 32 | H'FE04 | PBC | 32 | 2 | | Break control register A | BCRA | 8 | H'FE08 | PBC | 8 | 2 | | Break control register B | BCRB | 8 | H'FE09 | PBC | 8 | 2 | | IRQ sense control register H | ISCRH | 8 | H'FE12 | INT | 8 | 2 | | IRQ sense control register L | ISCRL | 8 | H'FE13 | INT | 8 | 2 | | IRQ enable register | IER | 8 | H'FE14 | INT | 8 | 2 | | IRQ status register | ISR | 8 | H'FE15 | INT | 8 | 2 | | | | Number | | | Data<br>Bus | Number of<br>Access | |--------------------------------|--------------|---------|----------|--------|-------------|---------------------| | Register Name | Abbreviation | of Bits | Address* | Module | Width | States | | DTC enable register A | DTCERA | 8 | H'FE16 | DTC | 8 | 2 | | DTC enable register B | DTCERB | 8 | H'FE17 | DTC | 8 | 2 | | DTC enable register C | DTCERC | 8 | H'FE18 | DTC | 8 | 2 | | DTC enable register D | DTCERD | 8 | H'FE19 | DTC | 8 | 2 | | DTC enable register E | DTCERE | 8 | H'FE1A | DTC | 8 | 2 | | DTC enable register F | DTCERF | 8 | H'FE1B | DTC | 8 | 2 | | DTC enable register G | DTCERG | 8 | H'FE1C | DTC | 8 | 2 | | DTC enable register I | DTCERI | 8 | H'FE1E | DTC | 8 | 2 | | DTC vector register | DTVECR | 8 | H'FE1F | DTC | 8 | 2 | | PPG output control register | PCR | 8 | H'FE26 | PPG | 8 | 2 | | PPG output mode register | PMR | 8 | H'FE27 | PPG | 8 | 2 | | Next data enable register H | NDERH | 8 | H'FE28 | PPG | 8 | 2 | | Next data enable register L | NDERL | 8 | H'FE29 | PPG | 8 | 2 | | Output data register H | PODRH | 8 | H'FE2A | PPG | 8 | 2 | | Output data register L | PODRL | 8 | H'FE2B | PPG | 8 | 2 | | Next data register H | NDRH | 8 | H'FE2C | PPG | 8 | 2 | | Next data register L | NDRL | 8 | H'FE2D | PPG | 8 | 2 | | Next data register H | NDRH | 8 | H'FE2E | PPG | 8 | 2 | | Next data register L | NDRL | 8 | H'FE2F | PPG | 8 | 2 | | Port 1 data direction register | P1DDR | 8 | H'FE30 | PORT | 8 | 2 | | Port 2 data direction register | P2DDR | 8 | H'FE31 | PORT | 8 | 2 | | Port 3 data direction register | P3DDR | 8 | H'FE32 | PORT | 8 | 2 | | Port 5 data direction register | P5DDR | 8 | H'FE34 | PORT | 8 | 2 | | Port A data direction register | PADDR | 8 | H'FE39 | PORT | 8 | 2 | | Port B data direction register | PBDDR | 8 | H'FE3A | PORT | 8 | 2 | | Port C data direction register | PCDDR | 8 | H'FE3B | PORT | 8 | 2 | | Port D data direction register | PDDDR | 8 | H'FE3C | PORT | 8 | 2 | | Port E data direction register | PEDDR | 8 | H'FE3D | PORT | 8 | 2 | | Port F data direction register | PFDDR | 8 | H'FE3E | PORT | 8 | 2 | | Register Name | Abbreviation | Number of Bits | Address* | Module | Data<br>Bus<br>Width | Number of<br>Access<br>States | |-------------------------------------|--------------|----------------|----------|--------|----------------------|-------------------------------| | Port A pull-up MOS control register | PAPCR | 8 | H'FE40 | PORT | 8 | 2 | | Port B pull-up MOS control register | PBPCR | 8 | H'FE41 | PORT | 8 | 2 | | Port C pull-up MOS control register | PCPCR | 8 | H'FE42 | PORT | 8 | 2 | | Port D pull-up MOS control register | PDPCR | 8 | H'FE43 | PORT | 8 | 2 | | Port E pull-up MOS control register | PEPCR | 8 | H'FE44 | PORT | 8 | 2 | | Port 3 open-drain control register | P3ODR | 8 | H'FE46 | PORT | 8 | 2 | | Port A open-drain control register | PAODR | 8 | H'FE47 | PORT | 8 | 2 | | Port B open-drain control register | PBODR | 8 | H'FE48 | PORT | 8 | 2 | | Port C open-drain control register | PCODR | 8 | H'FE49 | PORT | 8 | 2 | | Timer control register_3 | TCR_3 | 8 | H'FE80 | TPU_3 | 16 | 2 | | Timer mode register_3 | TMDR_3 | 8 | H'FE81 | TPU_3 | 16 | 2 | | Timer I/O control register H_3 | TIORH_3 | 8 | H'FE82 | TPU_3 | 16 | 2 | | Timer I/O control register L_3 | TIORL_3 | 8 | H'FE83 | TPU_3 | 16 | 2 | | Timer interrupt enable register_3 | TIER_3 | 8 | H'FE84 | TPU_3 | 16 | 2 | | Timer status register_3 | TSR_3 | 8 | H'FE85 | TPU_3 | 16 | 2 | | Timer counter H_3 | TCNTH_3 | 8 | H'FE86 | TPU_3 | 16 | 2 | | Timer counter L_3 | TCNTL_3 | 8 | H'FE87 | TPU_3 | 16 | 2 | | Timer general register AH_3 | TGRAH_3 | 8 | H'FE88 | TPU_3 | 16 | 2 | | Timer general register AL_3 | TGRAL_3 | 8 | H'FE89 | TPU_3 | 16 | 2 | | Timer general register BH_3 | TGRBH_3 | 8 | H'FE8A | TPU_3 | 16 | 2 | | Timer general register BL_3 | TGRBL_3 | 8 | H'FE8B | TPU_3 | 16 | 2 | | Timer general register CH_3 | TGRCH_3 | 8 | H'FE8C | TPU_3 | 16 | 2 | | Timer general register CL_3 | TGRCL_3 | 8 | H'FE8D | TPU_3 | 16 | 2 | | Timer general register DH_3 | TGRDH_3 | 8 | H'FE8E | TPU_3 | 16 | 2 | | Timer general register DL_3 | TGRDL_3 | 8 | H'FE8F | TPU_3 | 16 | 2 | | Timer control register_4 | TCR_4 | 8 | H'FE90 | TPU_4 | 16 | 2 | | Timer mode register_4 | TMDR_4 | 8 | H'FE91 | TPU_4 | 16 | 2 | | | | Number | | | Data<br>Bus | Number of Access | |-----------------------------------|--------------|--------|----------|---------------|-------------|------------------| | Register Name | Abbreviation | | Address* | Module | Width | States | | Timer I/O control register _4 | TIOR_4 | 8 | H'FE92 | TPU_4 | 16 | 2 | | Timer interrupt enable register_4 | TIER_4 | 8 | H'FE94 | TPU_4 | 16 | 2 | | Timer status register_4 | TSR_4 | 8 | H'FE95 | TPU_4 | 16 | 2 | | Timer counter H_4 | TCNTH_4 | 8 | H'FE96 | TPU_4 | 16 | 2 | | Timer counter L_4 | TCNTL_4 | 8 | H'FE97 | TPU_4 | 16 | 2 | | Timer general register AH_4 | TGRAH_4 | 8 | H'FE98 | TPU_4 | 16 | 2 | | Timer general register AL_4 | TGRAL_4 | 8 | H'FE99 | TPU_4 | 16 | 2 | | Timer general register BH_4 | TGRBH_4 | 8 | H'FE9A | TPU_4 | 16 | 2 | | Timer general register BL_4 | TGRBL_4 | 8 | H'FE9B | TPU_4 | 16 | 2 | | Timer control register_5 | TCR_5 | 8 | H'FEA0 | TPU_5 | 16 | 2 | | Timer mode register_5 | TMDR_5 | 8 | H'FEA1 | TPU_5 | 16 | 2 | | Timer I/O control register _5 | TIOR_5 | 8 | H'FEA2 | TPU_5 | 16 | 2 | | Timer interrupt enable register_5 | TIER_5 | 8 | H'FEA4 | TPU_5 | 16 | 2 | | Timer status register_5 | TSR_5 | 8 | H'FEA5 | TPU_5 | 16 | 2 | | Timer counter H_5 | TCNTH_5 | 8 | H'FEA6 | TPU_5 | 16 | 2 | | Timer counter L_5 | TCNTL_5 | 8 | H'FEA7 | TPU_5 | 16 | 2 | | Timer general register AH_5 | TGRAH_5 | 8 | H'FEA8 | TPU_5 | 16 | 2 | | Timer general register AL_5 | TGRAL_5 | 8 | H'FEA9 | TPU_5 | 16 | 2 | | Timer general register BH_5 | TGRBH_5 | 8 | H'FEAA | TPU_5 | 16 | 2 | | Timer general register BL_5 | TGRBL_5 | 8 | H'FEAB | TPU_5 | 16 | 2 | | Timer start register | TSTR | 8 | H'FEB0 | TPU<br>common | 16 | 2 | | Timer synchro register | TSYR | 8 | H'FEB1 | TPU<br>common | 16 | 2 | | Interrupt priority register A | IPRA | 8 | H'FEC0 | INT | 8 | 2 | | Interrupt priority register B | IPRB | 8 | H'FEC1 | INT | 8 | 2 | | Interrupt priority register C | IPRC | 8 | H'FEC2 | INT | 8 | 2 | | Interrupt priority register D | IPRD | 8 | H'FEC3 | INT | 8 | 2 | | Interrupt priority register E | IPRE | 8 | H'FEC4 | INT | 8 | 2 | | Interrupt priority register F | IPRF | 8 | H'FEC5 | INT | 8 | 2 | | Interrupt priority register G | IPRG | 8 | H'FEC6 | INT | 8 | 2 | | Register Name | Abbreviation | Number of Bits | Address* | Module | Data<br>Bus<br>Width | Number of<br>Access<br>States | |-----------------------------------|--------------|----------------|----------|-------------------|----------------------|-------------------------------| | Interrupt priority register H | IPRH | 8 | H'FEC7 | INT | 8 | 2 | | Interrupt priority register J | IPRJ | 8 | H'FEC9 | INT | 8 | 2 | | Interrupt priority register K | IPRK | 8 | H'FECA | INT | 8 | 2 | | Interrupt priority register M | IPRM | 8 | H'FECC | INT | 8 | 2 | | Interrupt priority register O | IPRO | 8 | H'FECE | INT | 8 | 2 | | Bus width control register | ABWCR | 8 | H'FED0 | BSC | 8 | 2 | | Access state control register | ASTCR | 8 | H'FED1 | BSC | 8 | 2 | | Wait control register H | WCRH | 8 | H'FED2 | BSC | 8 | 2 | | Wait control register L | WCRL | 8 | H'FED3 | BSC | 8 | 2 | | Bus control register H | BCRH | 8 | H'FED4 | BSC | 8 | 2 | | Bus control register L | BCRL | 8 | H'FED5 | BSC | 8 | 2 | | RAM emulation register | RAMER | 8 | H'FEDB | FLASH<br>(F-ZTAT) | 8 | 2 | | Port 1 data direction register | P1DR | 8 | H'FF00 | PORT | 8 | 2 | | Port 2 data direction register | P2DR | 8 | H'FF01 | PORT | 8 | 2 | | Port 3 data direction register | P3DR | 8 | H'FF02 | PORT | 8 | 2 | | Port 5 data direction register | P5DR | 8 | H'FF04 | PORT | 8 | 2 | | Port A data direction register | PADR | 8 | H'FF09 | PORT | 8 | 2 | | Port B data direction register | PBDR | 8 | H'FF0A | PORT | 8 | 2 | | Port C data direction register | PCDR | 8 | H'FF0B | PORT | 8 | 2 | | Port D data direction register | PDDR | 8 | H'FF0C | PORT | 8 | 2 | | Port E data direction register | PEDR | 8 | H'FF0D | PORT | 8 | 2 | | Port F data direction register | PFDR | 8 | H'FF0E | PORT | 8 | 2 | | Timer control register_0 | TCR_0 | 8 | H'FF10 | TPU_0 | 16 | 2 | | Timer mode register_0 | TMDR_0 | 8 | H'FF11 | TPU_0 | 16 | 2 | | Timer I/O control register H_0 | TIORH_0 | 8 | H'FF12 | TPU_0 | 16 | 2 | | Timer I/O control register L_0 | TIORL_0 | 8 | H'FF13 | TPU_0 | 16 | 2 | | Timer interrupt enable register_0 | TIER_0 | 8 | H'FF14 | TPU_0 | 16 | 2 | | Timer status register_0 | TSR_0 | 8 | H'FF15 | TPU_0 | 16 | 2 | | Timer counter H_0 | TCNTH_0 | 8 | H'FF16 | TPU_0 | 16 | 2 | | | | Number | | | Data<br>Bus | Number of Access | |-----------------------------------|--------------|---------|----------|--------|-------------|------------------| | Register Name | Abbreviation | of Bits | Address* | Module | Width | States | | Timer counter L_0 | TCNTL_0 | 8 | H'FF17 | TPU_0 | 16 | 2 | | Timer general register AH_0 | TGRAH_0 | 8 | H'FF18 | TPU_0 | 16 | 2 | | Timer general register AL_0 | TGRAL_0 | 8 | H'FF19 | TPU_0 | 16 | 2 | | Timer general register BH_0 | TGRBH_0 | 8 | H'FF1A | TPU_0 | 16 | 2 | | Timer general register BL_0 | TGRBL_0 | 8 | H'FF1B | TPU_0 | 16 | 2 | | Timer general register CH_0 | TGRCH_0 | 8 | H'FF1C | TPU_0 | 16 | 2 | | Timer general register CL_0 | TGRCL_0 | 8 | H'FF1D | TPU_0 | 16 | 2 | | Timer general register DH_0 | TGRDH_0 | 8 | H'FF1E | TPU_0 | 16 | 2 | | Timer general register DL_0 | TGRDL_0 | 8 | H'FF1F | TPU_0 | 16 | 2 | | Timer control register_1 | TCR_1 | 8 | H'FF20 | TPU_1 | 16 | 2 | | Timer mode register_1 | TMDR_1 | 8 | H'FF21 | TPU_1 | 16 | 2 | | Timer I/O control register _1 | TIOR_1 | 8 | H'FF22 | TPU_1 | 16 | 2 | | Timer interrupt enable register_1 | TIER_1 | 8 | H'FF24 | TPU_1 | 16 | 2 | | Timer status register_1 | TSR_1 | 8 | H'FF25 | TPU_1 | 16 | 2 | | Timer counter H_1 | TCNTH_1 | 8 | H'FF26 | TPU_1 | 16 | 2 | | Timer counter L_1 | TCNTL_1 | 8 | H'FF27 | TPU_1 | 16 | 2 | | Timer general register AH_1 | TGRAH_1 | 8 | H'FF28 | TPU_1 | 16 | 2 | | Timer general register AL_1 | TGRAL_1 | 8 | H'FF29 | TPU_1 | 16 | 2 | | Timer general register BH_1 | TGRBH_1 | 8 | H'FF2A | TPU_1 | 16 | 2 | | Timer general register BL_1 | TGRBL_1 | 8 | H'FF2B | TPU_1 | 16 | 2 | | Timer control register_2 | TCR_2 | 8 | H'FF30 | TPU_2 | 16 | 2 | | Timer mode register_2 | TMDR_2 | 8 | H'FF31 | TPU_2 | 16 | 2 | | Timer I/O control register_2 | TIOR_2 | 8 | H'FF32 | TPU_2 | 16 | 2 | | Timer interrupt enable register_2 | TIER_2 | 8 | H'FF34 | TPU_2 | 16 | 2 | | Timer status register_2 | TSR_2 | 8 | H'FF35 | TPU_2 | 16 | 2 | | Timer counter H_2 | TCNTH_2 | 8 | H'FF36 | TPU_2 | 16 | 2 | | Timer counter L_2 | TCNTL_2 | 8 | H'FF37 | TPU_2 | 16 | 2 | | Timer general register AH_2 | TGRAH_2 | 8 | H'FF38 | TPU_2 | 16 | 2 | | Timer general register AL_2 | TGRAL_2 | 8 | H'FF39 | TPU_2 | 16 | 2 | | Timer general register BH_2 | TGRBH_2 | 8 | H'FF3A | TPU_2 | 16 | 2 | | Register Name | Abbreviation | Number | Address* | Module | Data<br>Bus<br>Width | Number of<br>Access<br>States | |---------------------------------|--------------|--------|----------|--------|----------------------|-------------------------------| | Timer general register BL_2 | TGRBL 2 | 8 | H'FF3B | TPU 2 | 16 | 2 | | Timer control/status register 0 | TCSR 0 | 8 | H'FF74 | WDT 0 | 16 | 2 | | Timer counter 0 | TCNT_0 | 8 | H'FF75 | WDT 0 | 16 | 2 | | Reset control/status register | RSTCSR | 8 | H'FF77 | WDT 0 | 16 | 2 | | Serial mode register_0 | SMR_0 | 8 | H'FF78 | SCI_0 | 8 | 2 | | Bit rate register_0 | BRR_0 | 8 | H'FF79 | SCI_0 | 8 | 2 | | Serial control register_0 | SCR_0 | 8 | H'FF7A | SCI_0 | 8 | 2 | | Transmit data register_0 | TDR 0 | 8 | H'FF7B | SCI 0 | 8 | 2 | | Serial status register_0 | SSR_0 | 8 | H'FF7C | SCI_0 | 8 | 2 | | Receive data register_0 | RDR_0 | 8 | H'FF7D | SCI_0 | 8 | 2 | | Smart card mode register_0 | SCMR_0 | 8 | H'FF7E | SCI_0 | 8 | 2 | | Serial mode register_1 | <br>SMR_1 | 8 | H'FF80 | SCI_1 | 8 | 2 | | Bit rate register_1 | BRR_1 | 8 | H'FF81 | SCI_1 | 8 | 2 | | Serial control register_1 | SCR_1 | 8 | H'FF82 | SCI_1 | 8 | 2 | | Transmit data register_1 | TDR_1 | 8 | H'FF83 | SCI_1 | 8 | 2 | | Serial status register_1 | SSR_1 | 8 | H'FF84 | SCI_1 | 8 | 2 | | Receive data register_1 | RDR_1 | 8 | H'FF85 | SCI_1 | 8 | 2 | | Smart card mode register_1 | SCMR_1 | 8 | H'FF86 | SCI_1 | 8 | 2 | | Serial mode register_2 | SMR_2 | 8 | H'FF88 | SCI_2 | 8 | 2 | | Bit rate register_2 | BRR_2 | 8 | H'FF89 | SCI_2 | 8 | 2 | | Serial control register_2 | SCR_2 | 8 | H'FF8A | SCI_2 | 8 | 2 | | Transmit data register_2 | TDR_2 | 8 | H'FF8B | SCI_2 | 8 | 2 | | Serial status register_2 | SSR_2 | 8 | H'FF8C | SCI_2 | 8 | 2 | | Receive data register_2 | RDR_2 | 8 | H'FF8D | SCI_2 | 8 | 2 | | Smart card mode register_2 | SCMR_2 | 8 | H'FF8E | SCI_2 | 8 | 2 | | A/D data register AH | ADDR AH | 8 | H'FF90 | A/D | 8 | 2 | | A/D data register AL | ADDRAL | 8 | H'FF91 | A/D | 8 | 2 | | A/D data register BH | ADDRBH | 8 | H'FF92 | A/D | 8 | 2 | | A/D data register BL | ADDRBL | 8 | H'FF93 | A/D | 8 | 2 | | A/D data register CH | ADDRCH | 8 | H'FF94 | A/D | 8 | 2 | | Register Name | Abbreviation | Number of Bits | Address* | Module | Data<br>Bus<br>Width | Number of<br>Access<br>States | |-------------------------------------|--------------|----------------|----------|-------------------|----------------------|-------------------------------| | A/D data register CL | ADDRCL | 8 | H'FF95 | A/D | 8 | 2 | | A/D data register DH | ADDRDH | 8 | H'FF96 | A/D | 8 | 2 | | A/D data register DL | ADDRDL | 8 | H'FF97 | A/D | 8 | 2 | | A/D control/status register | ADCSR | 8 | H'FF98 | A/D | 8 | 2 | | A/D control register | ADCR | 8 | H'FF99 | A/D | 8 | 2 | | Timer control/status register_1 | TCSR_1 | 8 | H'FFA2 | WDT_1 | 16 | 2 | | Timer counter_1 | TCNT_1 | 8 | H'FFA3 | WDT_1 | 16 | 2 | | Flash memory control register 1 | FLMCR1 | 8 | H'FFA8 | FLASH<br>(F-ZTAT) | 8 | 2 | | Flash memory control register 2 | FLMCR2 | 8 | H'FFA9 | FLASH<br>(F-ZTAT) | 8 | 2 | | Erase block register 1 | EBR1 | 8 | H'FFAA | FLASH<br>(F-ZTAT) | 8 | 2 | | Erase block register 2 | EBR2 | 8 | H'FFAB | FLASH<br>(F-ZTAT) | 8 | 2 | | Flash memory power control register | FLPWCR | 8 | H'FFAC | FLASH<br>(F-ZTAT) | 8 | 2 | | Port 1 register | PORT1 | 8 | H'FFB0 | PORT | 8 | 2 | | Port 2 register | PORT2 | 8 | H'FFB1 | PORT | 8 | 2 | | Port 3 register | PORT3 | 8 | H'FFB2 | PORT | 8 | 2 | | Port 4 register | PORT4 | 8 | H'FFB3 | PORT | 8 | 2 | | Port 5 register | PORT5 | 8 | H'FFB4 | PORT | 8 | 2 | | Port 9 register | PORT9 | 8 | H'FFB8 | PORT | 8 | 2 | | Port A register | PORTA | 8 | H'FFB9 | PORT | 8 | 2 | | Port B register | PORTB | 8 | H'FFBA | PORT | 8 | 2 | | Port C register | PORTC | 8 | H'FFBB | PORT | 8 | 2 | | Port D register | PORTD | 8 | H'FFBC | PORT | 8 | 2 | | Port E register | PORTE | 8 | H'FFBD | PORT | 8 | 2 | | Port F register | PORTF | 8 | H'FFBE | PORT | 8 | 2 | Note: \* The lower 16 bits are indicated. ## 20.2 Register Bits Register addresses and bit names of the on-chip peripheral modules are described below. Each line covers eight bits, and 16-bit registers are shown as 2 lines, respectively. | Abbreviation Bit 7 Bit 6 Bit 5 Bit 4 Bit 2 Bit 1 Bit 0 Module PWCR_11 — — IE CMF CST CK92 CK91 CK90 PWM_1 PWCR_11 OPS1H OPS1G OPS1E OPS1D OPS1C OPS1B OPS1A PWF PWGR_11 OPS1H OPS1G OPS1E OPS1D OPS1C OPS1B OPS1A PWF BWGYR_1 — — — — — — Bit 9 Bit 9 Bit 9 PWBFR_15 — — — — — DT9 DT8 <td< th=""><th>Register</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></td<> | Register | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|--------------| | PWOCR_1 OE1H OE1G OE1F OE1E OE1D OE1C OE1B OE1A PWPR_1 OPS1H OPS1G OPS1F OPS1E OPS1D OPS1C OPS1B OPS1A PWPR_1 — — — — — — Bit9 Bit8 PWSPR_1A — — — OTS — — DT9 DT8 PWBFR_1A — — — OTS — — DT9 DT8 PWBFR_1A — — — OTS — — DT9 DT8 PWBFR_1C — — — OTS — — DT9 DT8 PWBFR_1E — — — OTS — — DT9 DT8 PWBFR_1B — — — OTS DT4 DT3 DT2 DT1 DT0 PWBFR_1B — — — OTS DT4 DT3 <th>Abbreviation</th> <th>Bit 7</th> <th>Bit 6</th> <th>Bit 5</th> <th>Bit 4</th> <th>Bit 3</th> <th>Bit 2</th> <th>Bit 1</th> <th>Bit 0</th> <th>Module</th> | Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | | PWPR_1 OPS1H OPS1G OPS1F OPS1E OPS1D OPS1C OPS1B OPS1A PWCYR_1 — — — — — — Bit9 Bit8 PWBFR_1A — — — OTS — — DT9 DT8 PWBFR_1A — — — OTS — — DT9 DT8 PWBFR_1C — — — OTS — — DT9 DT8 PWBFR_1E — — — OTS — — DT9 DT8 PWBFR_1E — — — OTS — — DT9 DT8 PWBFR_1E — — — OTS DT4 DT3 DT2 DT1 DT0 PWBFR_1E — — — OTS DT4 DT3 DT2 DT1 DT0 PWCR_2 — — — OTS DT4 <td< td=""><td>PWCR_1</td><td>_</td><td>_</td><td>IE</td><td>CMF</td><td>CST</td><td>CKS2</td><td>CKS1</td><td>CKS0</td><td>PWM_1</td></td<> | PWCR_1 | _ | _ | IE | CMF | CST | CKS2 | CKS1 | CKS0 | PWM_1 | | PWCYR_1 | PWOCR_1 | OE1H | OE1G | OE1F | OE1E | OE1D | OE1C | OE1B | OE1A | | | Bit7 | PWPR_1 | OPS1H | OPS1G | OPS1F | OPS1E | OPS1D | OPS1C | OPS1B | OPS1A | | | PWBFR_1A — — OTS — DT9 DT8 PWBFR_1C — — — OTS — — DT9 DT8 PWBFR_1C — — — OTS — — DT9 DT8 PWBFR_1E — — — OTS — — DT9 DT8 PWBFR_1E — — — OTS — — DT9 DT8 PWBFR_1G — — — OTS — — DT9 DT8 PWBFR_1G — — — OTS — — DT9 DT8 PWBFR_1G — — — OTS DT4 DT3 DT2 DT1 DT0 PWBFR_1G — — — OTS DT4 DT3 DT2 DT1 DT0 PWCR_2 — — — CST CKS2 CKS1 CKS0 OPS2A | PWCYR_1 | _ | _ | _ | _ | _ | _ | Bit9 | Bit8 | | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | PWBFR_1C — — — DT9 DT8 PWBFR_1E — — — DT3 DT2 DT1 DT0 PWBFR_1E — — — OTS — — DT9 DT8 PWBFR_1G — — — OTS — — DT9 DT8 PWBFR_1G — — — OTS — — DT9 DT8 PWBFR_1G — — — OTS — — DT9 DT8 PWBFR_1G — — — OTS — — DT9 DT8 PWCR_2 — — IE CMF CST CKS2 CKS1 CKS0 PWM_2 PWOCR_2 OPS2H OPS2G OPS2E OPS2D OPS2C OPS2C OPS2B OPS2B OPS2A PWGYR_2 — — — — — Bit9 Bit9 Bit9 Bit9 <td>PWBFR_1A</td> <td>_</td> <td>_</td> <td>_</td> <td>OTS</td> <td></td> <td></td> <td>DT9</td> <td>DT8</td> <td></td> | PWBFR_1A | _ | _ | _ | OTS | | | DT9 | DT8 | | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | <del>_</del> | | PWBFR_1E — — — OTS — — DT9 DT8 PWBFR_1G DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_1G — — — OTS — — DT9 DT8 PWCR_2 — — IE CMF CST CKS2 CKS1 CKS0 PWM_2 PWOCR_2 OE2H OE2G OE2F OE2E OE2D OE2C OE2B OE2A PWPR_2 OPS2H OPS2G OPS2F OPS2E OPS2D OPS2C OPS2B OPS2A PWCYR_2 — — — — — — Bit9 Bit8 PWBFR_2A — — — TDS — — DT9 DT8 PWBFR_2C — — — TDS — — DT9 DT8 PWBFR_2E — — — — TDS | PWBFR_1C | _ | _ | _ | OTS | _ | _ | DT9 | DT8 | | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | <del>_</del> | | PWBFR_1G — — — OTS — — DT9 DT8 PWCR_2 — — DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWCR_2 — — IE CMF CST CKS2 CKS1 CKS0 PWM_2 PWOCR_2 OE2H OE2G OE2F OE2E OE2D OE2C OE2B OE2A PWPR_2 OPS2H OPS2G OPS2F OPS2E OPS2D OPS2C OPS2B OPS2A PWCYR_2 — — — — — Bit9 Bit8 Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 PWBFR_2A — — — — TDS — — DT9 DT8 PWBFR_2C — — — TDS — — DT9 DT8 PWBFR_2E — — — — TDS <td>PWBFR_1E</td> <td>_</td> <td>_</td> <td>_</td> <td>OTS</td> <td>_</td> <td>_</td> <td>DT9</td> <td>DT8</td> <td><del>_</del></td> | PWBFR_1E | _ | _ | _ | OTS | _ | _ | DT9 | DT8 | <del>_</del> | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | <del>_</del> | | PWCR_2 — — IE CMF CST CKS2 CKS1 CKS0 PWM_2 PWOCR_2 OE2H OE2G OE2F OE2E OE2D OE2C OE2B OE2A PWPR_2 OPS2H OPS2G OPS2F OPS2E OPS2D OPS2C OPS2B OPS2A PWCYR_2 — — — — — Bit9 Bit8 Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 PWBFR_2A — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — — DT5 DT4 DT3 DT2 | PWBFR_1G | _ | _ | _ | OTS | _ | _ | DT9 | DT8 | <del>_</del> | | PWOCR_2 OE2H OE2G OE2F OE2E OE2D OE2C OE2B OE2A PWPR_2 OPS2H OPS2G OPS2F OPS2E OPS2D OPS2C OPS2B OPS2A PWCYR_2 — — — — — Bit9 Bit8 Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 PWBFR_2A — — — TDS — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2E — — — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — — <td></td> <td>DT7</td> <td>DT6</td> <td>DT5</td> <td>DT4</td> <td>DT3</td> <td>DT2</td> <td>DT1</td> <td>DT0</td> <td>_</td> | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | _ | | PWPR_2 OPS2H OPS2G OPS2F OPS2E OPS2D OPS2C OPS2B OPS2A PWCYR_2 — — — — — Bit9 Bit8 Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 PWBFR_2A — — — TDS — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — TDS — — DT9 DT8 PWBFR_2E — — — TDS — — DT9 DT8 PWBFR_2G — — — TDS — — DT9 DT8 PWBFR_2G — — — TDS — — DT9 DT8 | PWCR_2 | _ | _ | IE | CMF | CST | CKS2 | CKS1 | CKS0 | PWM_2 | | PWCYR_2 — — — — — Bit9 Bit8 Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 PWBFR_2A — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2E — — — TDS — — DT9 DT8 PWBFR_2G — — — TDS — — DT9 DT8 | PWOCR_2 | OE2H | OE2G | OE2F | OE2E | OE2D | OE2C | OE2B | OE2A | <del>_</del> | | Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 PWBFR_2A — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2E — — — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — DT9 DT8 | PWPR_2 | OPS2H | OPS2G | OPS2F | OPS2E | OPS2D | OPS2C | OPS2B | OPS2A | <del>_</del> | | PWBFR_2A — — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2E — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — TDS — — DT9 DT8 | PWCYR_2 | _ | _ | _ | _ | _ | _ | Bit9 | Bit8 | <del>_</del> | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2C — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2E — — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — DT9 DT8 | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del>_</del> | | PWBFR_2C — — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2E — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — DT9 DT8 | PWBFR_2A | _ | _ | _ | TDS | _ | _ | DT9 | DT8 | _ | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2E — — — TDS — — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — DT9 DT8 | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | _ | | PWBFR_2E — — TDS — DT9 DT8 DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — DT9 DT8 | PWBFR_2C | _ | _ | _ | TDS | _ | _ | DT9 | DT8 | _ | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 PWBFR_2G — — — DT9 DT8 | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | <del>_</del> | | PWBFR_2G DT9 DT8 | PWBFR_2E | _ | _ | _ | TDS | _ | _ | DT9 | DT8 | _ | | | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | _ | | DT7 DT6 DT5 DT4 DT3 DT2 DT1 DT0 | PWBFR_2G | _ | _ | _ | TDS | _ | _ | DT9 | DT8 | _ | | | | DT7 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | DT0 | _ | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|--------|--------|--------|--------|--------|---------------| | PHDDR | PH7DDR | PH6DDR | PH5DDR | PH4DDR | PH3DDR | PH2DDR | PH1DDR | PH0DDR | PORT | | PJDDR | PJ7DDR | PJ6DDR | PJ5DDR | PJ4DDR | PJ3DDR | PJ2DDR | PJ1DDR | PJ0DDR | _ | | PKDDR | PK7DDR | PK6DDR | _ | _ | _ | _ | _ | _ | _ | | PHDR | PH7DR | PH6DR | PH5DR | PH4DR | PH3DR | PH2DR | PH1DR | PH0DR | _ | | PJDR | PJ7DR | PJ6DR | PJ5DR | PJ4DR | PJ3DR | PJ2DR | PJ1DR | PJ0DR | _ | | PKDR | PK7DR | PK6DR | _ | _ | _ | _ | _ | _ | _ | | PORTH | PH7 | PH6 | PH5 | PH4 | PH3 | PH2 | PH1 | PH0 | = | | PORTJ | PJ7 | PJ6 | PJ5 | PJ4 | PJ3 | PJ2 | PJ1 | PJ0 | PORT | | PORTK | PK7 | PK6 | _ | _ | _ | _ | _ | _ | = | | LPCR | DTS1 | DTS0 | CMX | _ | SGS3 | SGS2 | SGS1 | SGS0 | LCD | | LCR | _ | PSW | ACT | DISP | CKS3 | CKS2 | CKS1 | CKS0 | = | | LCR2 | LCDAB | _ | _ | _ | _ | _ | _ | _ | _ | | MSTPCRD | MSTPD7 | MSTPD6 | MSTPD5 | MSTPD4 | MSTPD3 | MSTPD2 | MSTPD1 | MSTPD0 | SYSTEM | | PWBTCR | BTC2G | BTC2E | BTC2C | BTC2A | BTC2G | BTC1E | BTC1C | BTC1A | PWM<br>common | | SMR_4* | C/A | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI_4 | | | (GM) | (BLK) | (PE) | (O/E) | (BCP1) | (BCP0) | (CKS1) | (CKS0) | _ | | BRR_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCR_4 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SSR_4* | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | | (TDRE) | (RDRF) | (ORER) | (ERS) | (PER) | (TEND) | (MPB) | (MPBT) | _ | | RDR_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_4 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | SBYCR | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | SYSTEM | | SYSCR | MACS | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | | SCKCR | PSTOP | _ | _ | _ | STCS | SCK2 | SCK1 | SCK0 | | | MDCR | | | | | | MDS2 | MDS1 | MDS0 | _ | | MSTPCRA | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | _ | | MSTPCRB | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | _ | | MSTPCRC | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|---------|---------|---------|---------|---------|---------|---------|---------|--------| | PFCR | _ | _ | _ | _ | AE3 | AE2 | AE1 | AE0 | BSC | | LPWRCR | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STC1 | STC0 | SYSTEM | | BARA | _ | _ | _ | _ | _ | _ | _ | _ | PBC | | | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | _ | | | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | BARB | _ | _ | _ | _ | _ | _ | _ | _ | PBC | | | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | = | | | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | = | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | BCRA | CMFA | CDA | BAMA2 | BAMA1 | BAMA0 | CSELA1 | CSELA0 | BIEA | = | | BCRB | CMFB | CDB | BAMB2 | BAMB1 | BAMB0 | CSELB1 | CSELB0 | BIEB | = | | ISCRH | _ | _ | _ | _ | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | INT | | ISCRL | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | = | | IER | _ | _ | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | = | | ISR | _ | _ | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | _ | | DTCERA | DTCEA7 | DTCEA6 | DTCEA5 | DTCEA4 | DTCEA3 | DTCEA2 | DTCEA1 | DTCEA0 | DTC | | DTCERB | DTCEB7 | DTCEB6 | DTCEB5 | DTCEB4 | DTCEB3 | DTCEB2 | DTCEB1 | DTCEB0 | _ | | DTCERC | DTCEC7 | DTCEC6 | DTCEC5 | DTCEC4 | DTCEC3 | DTCEC2 | DTCEC1 | DTCEC0 | _ | | DTCERD | DTCED7 | DTCED6 | DTCED5 | DTCED4 | DTCED3 | DTCED2 | DTCED1 | DTCED0 | _ | | DTCERE | DTCEE7 | DTCEE6 | DTCEE5 | DTCEE4 | DTCEE3 | DTCEE2 | DTCEE1 | DTCEE0 | _ | | DTCERF | DTCEF7 | DTCEF6 | DTCEF5 | DTCEF4 | DTCEF3 | DTCEF2 | DTCEF1 | DTCEF0 | _ | | DTCERG | DTCEG7 | DTCEG6 | DTCEG5 | DTCEG4 | DTCEG3 | DTCEG2 | DTCEG1 | DTCEG0 | _ | | DTCERI | DTCEI7 | DTCEI6 | DTCEI5 | DTCEI4 | DTCEI3 | DTCEI2 | DTCEI1 | DTCEI0 | _ | | DTVECR | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | _ | | PCR | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | PPG | | PMR | G3INV | G2INV | G1INV | GOINV | G3NOV | G2NOV | G1NOV | G0NOV | - | | NDERH | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | = | | NDERL | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | - | | PODRH | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | - | | PODRL | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | _ | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | NDRH | NDR15 | NDR14 | NDR13 | NDR12 | _ | _ | _ | _ | PPG | | NDRL | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | _ | _ | _ | | NDRH | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | _ | | NDRL | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | _ | | P1DDR | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | PORT | | P2DDR | P27DDR | P26DDR | P25DDR | P24DDR | P23DDR | P22DDR | P21DDR | P20DDR | _ | | P3DDR | P37DDR | P36DDR | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | _ | | P5DDR | _ | _ | _ | _ | _ | P52DDR | P51DDR | P50DDR | _ | | PADDR | PA7DDR | PA6DDR | PA5DDR | PA4DDR | PA3DDR | PA2DDR | PA1DDR | PA0DDR | _ | | PBDDR | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | _ | | PCDDR | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | _ | | PDDDR | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | _ | | PEDDR | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | _ | | PFDDR | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | _ | PF0DDR | _ | | PAPCR | PA7PCR | PA6PCR | PA5PCR | PA4PCR | PA3PCR | PA2PCR | PA1PCR | PA0PCR | _ | | PBPCR | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | _ | | PCPCR | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | _ | | PDPCR | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | _ | | PEPCR | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | _ | | P3ODR | P37ODR | P36ODR | P35ODR | P34ODR | P33ODR | P32ODR | P31ODR | P30ODR | _ | | PAODR | PA7ODR | PA6ODR | PA5ODR | PA4ODR | PA3ODR | PA2ODR | PA10DR | PA0ODR | _ | | PBODR | PB7ODR | PB6ODR | PB5ODR | PB4ODR | PB3ODR | PB2ODR | PB1ODR | PB0ODR | _ | | PCODR | PC70DR | PC6ODR | PC5ODR | PC4ODR | PC3ODR | PC2ODR | PC10DR | PC0ODR | | | TCR_3 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_3 | | TMDR_3 | | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | _ | | TIORH_3 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIORL_3 | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | _ | | TIER_3 | TTGE | | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | _ | | TSR_3 | | | | TCFV | TGFD | TGFC | TGFB | TGFA | _ | | TCNTH_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TCNTL_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |---------|-------|-------|-------|-------|-------|-------|-------|-------|--------| | TGRAH_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | TPU_3 | | TGRAL_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRBH_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRBL_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRCH_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRCL_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRDH_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRDL_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCR_4 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_4 | | TMDR_4 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_4 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_4 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_4 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | TCNTH_4 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TCNTL_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRAH_4 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRAL_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRBH_4 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRBL_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCR_5 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_5 | | TMDR_5 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_5 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_5 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_5 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | TCNTH_5 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TCNTL_5 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRAH_5 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRAL_5 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRBH_5 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRBL_5 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|-------|-------|--------|--------|--------|-------|-------|-------|-------------------| | TSTR | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | TPU | | TSYR | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | common | | IPRA | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | INT | | IPRB | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del>_</del> | | IPRC | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del>_</del> | | IPRD | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | IPRE | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | IPRF | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | IPRG | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | IPRH | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | _ | | IPRJ | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | IPRK | _ | IPR6 | IPR5 | IPR4 | | IPR2 | IPR1 | IPR0 | | | IPRM | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | IPRO | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | ABWCR | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | BSC | | ASTCR | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | | WCRH | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | | | WCRL | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | | | BCRH | ICIS1 | ICIS0 | BRSTRM | BRSTS1 | BRSTS0 | _ | _ | _ | <u></u> | | BCRL | _ | _ | _ | _ | _ | _ | WDBE | WAITE | | | RAMER | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | FLASH<br>(F-ZTAT) | | P1DR | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | PORT | | P2DR | P27DR | P26DR | P25DR | P24DR | P23DR | P22DR | P21DR | P20DR | _ | | P3DR | P37DR | P36DR | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | _ | | P5DR | _ | _ | _ | _ | _ | P52DR | P51DR | P50DR | _ | | PADR | PA7DR | PA6DR | PA5DR | PA4DR | PA3DR | PA2DR | PA1DR | PA0DR | _ | | PBDR | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | _ | | PCDR | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | _ | | PDDR | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | | PEDR | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | | PFDR | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | _ | PF0DR | | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------| | TCR_0 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_0 | | TMDR_0 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | <del>_</del> | | TIORH_0 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIORL_0 | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | _ | | TIER_0 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | _ | | TSR_0 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | _ | | TCNTH_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TCNTL_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del>_</del> | | TGRAH_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | <del>_</del> | | TGRAL_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del>_</del> | | TGRBH_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRBL_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del>_</del> | | TGRCH_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRCL_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del>_</del> | | TGRDH_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | <del>_</del> | | TGRDL_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del>_</del> | | TCR_1 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_1 | | TMDR_1 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_1 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_1 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_1 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | TCNTH_1 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TCNTL_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRAH_1 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRAL_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRBH_1 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | <del>_</del> | | TGRBL_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCR_2 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_2 | | TMDR_2 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_2 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | <del>-</del><br>_ | | TIER_2 | TTGE | _ | TCIEU | TCIEV | _ | | TGIEB | TGIEA | _ | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|--------------------|--------|--------|--------|--------|------------------| | TSR_2 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | TPU_2 | | TCNTH_2 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TCNTL_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRAH_2 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRAL_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRBH_2 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | TGRBL_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCSR_0 | OVF | WT/ĪT | TME | _ | _ | CKS2 | CKS1 | CKS0 | WDT_0 | | TCNT_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | RSTCSR | WOVF | RSTE | RSTS | _ | _ | _ | _ | _ | _ | | SMR_0* | C/A | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI_0 | | | (GM) | (BLK) | (PE) | $(O/\overline{E})$ | (BCP1) | (BCP0) | (CKS1) | (CKS0) | | | BRR_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCR_0 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SSR_0* | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | | (TDRE) | (RDRF) | (ORER) | (ERS) | (PER) | (TEND) | (MPB) | (MPBT) | | | RDR_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_0 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | SMR_1* | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI_1 | | | (GM) | (BLK) | (PE) | $(O/\overline{E})$ | (BCP1) | (BCP0) | (CKS1) | (CKS0) | | | BRR_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCR_1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SSR_1* | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | | | | (TDRE) | (RDRF) | (ORER) | (ERS) | (PER) | (TEND) | (MPB) | (MPBT) | | | RDR_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_1 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | SMR_2* | C/A | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI_2 | | | (GM) | (BLK) | (PE) | (O/E) | (BCP1) | (BCP0) | (CKS1) | (CKS0) | _ | | BRR_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del>-</del><br> | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|-------|---------|--------|-------|--------|---------------| | SCR_2 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | SCI_2 | | TDR_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SSR_2* | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | | (TDRE) | (RDRF) | (ORER) | (ERS) | (PER) | (TEND) | (MPB) | (MPBT) | <del></del> | | RDR_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_2 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | ADDRAH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | A/D | | ADDRAL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | <del></del> | | ADDRBH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | <del></del> | | ADDRBL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | <del></del> | | ADDRCH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | ADDRCL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | <del></del> | | ADDRDH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | <del></del> | | ADDRDL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | ADCSR | ADF | ADIE | ADST | SCAN | _ | CH2 | CH1 | CH0 | <del></del> | | ADCR | TRGS1 | TRGS0 | _ | _ | CKS1 | CKS0 | _ | _ | _ | | TCSR_1 | OVF | WT/IT | TME | PSS | RST/NMI | CKS2 | CKS1 | CKS0 | WDT_1 | | TCNT_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | <del></del> " | | FLMCR1 | FWE | SWE | ESU | PSU | EV | PV | E | Р | FLASH | | FLMCR2 | FLER | _ | _ | _ | _ | _ | _ | _ | (F-ZTAT) | | EBR1 | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | <del>_</del> | | EBR2 | _ | _ | _ | _ | EB11 | EB10 | EB9 | EB8 | <del></del> | | FLPWCR | PDWND | _ | _ | _ | _ | _ | _ | _ | <del></del> " | | PORT1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | PORT | | PORT2 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | <del></del> | | PORT3 | P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | <del>_</del> | | PORT4 | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | | PORT5 | | | | | | P52 | P51 | P50 | <u></u> | | PORT9 | P97 | P96 | P95 | P94 | P93 | P92 | P91 | P90 | _ | | PORTA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | <del></del> | | PORTB | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | <del>_</del> | | Register | | | | | | | | | | |--------------|-------|-------|-------|-------|-------|-------|-------|-------|--------| | Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | | PORTC | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | PORT | | PORTD | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | | PORTE | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | | PORTE | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | | PF0 | | Note: \* Parts of the bit functions differ in normal mode and the smart card interface mode. The bit function in smart card interface mode is enclosed in parentheses. ## 20.3 Register States in Each Operating Mode | tion Reset speed speed Sleep Stop Watch subactive subsiseop Standby Standby Module PWCR_1 Initialized - - Initialized I | Register | | | | | | | | | • " | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|---------------|-----------------|----------|----------------|-------------|-------------|-------------|---------------------|---------------------|--------| | PWCR_1 Initialized — — Initialized Ini | Abbrevia-<br>tion | Reset | High<br>speed | Medium<br>speed | Sleep | Module<br>Stop | Watch | Subactive | Subsleep | Software<br>Standby | Hardware<br>Standby | Module | | PWOCR_1 Initialized - - Initialized Init | PWCR 1 | Initialized | _ | - | <u> </u> | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | PWM 1 | | PWCYR_1 Initialized - - Initialized Init | - | | | _ | _ | Initialized | Initialized | Initialized | | Initialized | Initialized | = | | PWBFR_1C Initialized - - - Initialized Initiali | PWPR_1 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | PWBFR_1C Initialized - - Initialized Initialize | PWCYR_1 | Initialized | _ | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | PWBFR_1E Initialized | PWBFR_1A | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | PWBFR_1G Initialized | PWBFR_1C | Initialized | _ | _ | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | PWCR_2 Initialized - Initialized Initial | PWBFR_1E | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | = | | PWOCR_2 Initialized - Initialized PORT PWBFR_2E Initialized — — — Initialized PORT Initialized Initialized Initialized Initia | PWBFR_1G | Initialized | _ | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | = | | PWPR_2 Initialized - - Initialized Initi | PWCR_2 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | PWM_2 | | PWCYR_2 Initialized - - Initialized PORT PJDDR Initialized - - - - - - - - - - Initialized PORT Initialized Initialized PORT Initialized Initialized Initialized Initialized Initialized Initialized Initialized Initialized Initialized Initializ | PWOCR_2 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | PWBFR_2A Initialized - Initialized PORT PORT PHDDR Initialized - - - - - - - - - Initialized Initialized Initialized Initialized PORT PORT PORT Initialized Initialized - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - </td <td>PWPR_2</td> <td>Initialized</td> <td>-</td> <td>-</td> <td>-</td> <td>Initialized</td> <td>Initialized</td> <td>Initialized</td> <td>Initialized</td> <td>Initialized</td> <td>Initialized</td> <td>-</td> | PWPR_2 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | PWBFR_2C Initialized - - Initialized PORT PHDDR Initialized - - - - - - - Initialized Initialized Initialized PORT PJDDR Initialized - - - - - - - - Initialized - - Initialized PORT PORT Initialized - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - <t< td=""><td>PWCYR_2</td><td>Initialized</td><td>-</td><td>-</td><td>-</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>-</td></t<> | PWCYR_2 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | PWBFR_2E Initialized - - Initialized PORT PHDDR Initialized - - - - - - - - Initialized Initialized - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | PWBFR_2A | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | =' | | PWBFR_2G Initialized PORT PJDDR Initialized Initialized PKDDR Initialized Initialized PHDR Initialized Initialized PJDR Initialized Initialized PKDR Initialized Initialized PKDR Initialized Initialized PORTH Initialized Initialized PORTJ Initialized Initialized PORTK Initialized Initialized LCD LCR Initialized Initialized LCD | PWBFR_2C | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | =' | | PHDDR Initialized - - - - - - Initialized PORT PJDDR Initialized - - - - - - - Initialized PKDDR Initialized - - - - - - Initialized PJDR Initialized - - - - - - Initialized PKDR Initialized - - - - - - - Initialized PORTH Initialized - - - - - - - Initialized PORTJ Initialized - - - - - - - - Initialized LCR Initialized - - - - - - - - - - - - - - - - - - - <td< td=""><td>PWBFR_2E</td><td>Initialized</td><td>-</td><td>-</td><td>-</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>='</td></td<> | PWBFR_2E | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | =' | | PJDDR Initialized - - - - - - - Initialized PKDDR Initialized - - - - - - - Initialized PHDR Initialized - - - - - - - Initialized PJDR Initialized - - - - - - - Initialized PKDR Initialized - - - - - - - Initialized PORTH Initialized - - - - - - - - Initialized PORTK Initialized - - - - - - - - Initialized LCD LCR Initialized - - - - - - - - - - Initialized LCD Initialized | PWBFR_2G | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | • | | PKDDR Initialized - - - - - - Initialized PHDR Initialized - - - - - - Initialized PJDR Initialized - - - - - - Initialized PKDR Initialized - - - - - - Initialized PORTH Initialized - - - - - - Initialized PORTJ Initialized - - - - - - - Initialized LPCR Initialized - - - - - - - - Initialized LCD | PHDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | PORT | | PHDR Initialized - - - - - - Initialized PJDR Initialized - - - - - - Initialized PKDR Initialized - - - - - - Initialized PORTH Initialized - - - - - - Initialized PORTJ Initialized - - - - - - Initialized PORTK Initialized - - - - - - Initialized LPCR Initialized - - - - - - - Initialized LCD Initialized - - - - - - - - Initialized | PJDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | PJDR Initialized - - - - - - - Initialized PKDR Initialized - - - - - - - Initialized PORTH Initialized - - - - - - Initialized PORTJ Initialized - - - - - - - Initialized PORTK Initialized - - - - - - - Initialized LPCR Initialized - - - - - - - Initialized LCR Initialized - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | PKDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | PKDR Initialized - - - - - - Initialized PORTH Initialized - - - - - - Initialized PORTJ Initialized - - - - - - Initialized PORTK Initialized - - - - - - - Initialized LPCR Initialized - - - - - - Initialized LCD LCR Initialized - - - - - - Initialized | PHDR | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | PORTH Initialized - - - - - - - Initialized PORTJ Initialized - - - - - - - Initialized PORTK Initialized - - - - - - Initialized LPCR Initialized - - - - - - Initialized LCD LCR Initialized - - - - - - Initialized | PJDR | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | PORTJ Initialized - - - - - - Initialized PORTK Initialized - - - - - - - Initialized LPCR Initialized - - - - - - - Initialized LCD LCR Initialized - - - - - - Initialized Initialized | PKDR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | PORTK Initialized - - - - - - Initialized LPCR Initialized - - - - - - Initialized LCD LCR Initialized - - - - - - Initialized | PORTH | Initialized | - | - | - | - | - | - | - | _ | Initialized | - | | LPCR Initialized - - - - - - - Initialized - LCD LCR Initialized - - - - - - - Initialized - - Initialized - - - Initialized - - - - - - - - Initialized - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | PORTJ | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | LCR Initialized – – – – – – Initialized | PORTK | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | | LPCR | Initialized | - | - | - | - | - | - | - | - | Initialized | LCD | | I CB2 Initialized Initialized | LCR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | ESTE TRIBUTE OF THE PROPERTY O | LCR2 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | MSTPCRD | Register<br>Abbrevia- | | High | Medium | | Module | | | | | Hardware | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|-------|--------|-------|-------------|-------------|-------------|-------------|-------------|-------------|--------| | PWBTCR | tion | Reset | speed | speed | Sleep | Stop | Watch | Subactive | Subsleep | Standby | Standby | Module | | SMR_4 | MSTPCRD | Initialized | - | _ | - | - | - | - | - | - | Initialized | SYSTEM | | BRR_4 | PWBTCR | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | | | SCR_4 | SMR_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | SCI_4 | | TDR_4 | BRR_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | SSR_4 | SCR_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | RDR_4 | TDR_4 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | • | | SCMR_4 Initialized - - - - - Initialized SBYCR Initialized - - - - - - Initialized SYSTEM SYSCR Initialized - - - - - - Initialized SCKCR Initialized - - - - - - Initialized MDCR Initialized - - - - - - Initialized MSTPCRA Initialized - - - - - - Initialized MSTPCRB Initialized - - - - - - Initialized MSTPCRC Initialized - - - - - - - Initialized BSC LPWRCR Initialized - - - - - - - - Initialized PBC <tr< td=""><td>SSR_4</td><td>Initialized</td><td>-</td><td>-</td><td>-</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>Initialized</td><td>•</td></tr<> | SSR_4 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | • | | SBYCR Initialized - - - - - Initialized SYSTEM SYSCR Initialized - - - - - - Initialized SCKCR Initialized - - - - - - Initialized MDCR Initialized - - - - - Initialized MSTPCRA Initialized - - - - - - Initialized MSTPCRA Initialized - - - - - Initialized MSTPCRB Initialized - - - - - Initialized MSTPCRC Initialized - - - - - Initialized BSC LPWRCR Initialized - - - - - - Initialized PBC BARB Initialized - - - - | RDR_4 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | • | | SYSCR Initialized - - - - Initialized SCKCR Initialized - - - - - Initialized MDCR Initialized - - - - - Initialized MSTPCRA Initialized - - - - - Initialized MSTPCRB Initialized - - - - - Initialized MSTPCRC Initialized - - - - - Initialized MSTPCRC Initialized - - - - - Initialized MSTPCRC Initialized - - - - - Initialized BSC LPWRCR Initialized - - - - - - Initialized PBC BARB Initialized - - - - - - Initialized BCR | SCMR_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | SCKCR Initialized - - - - - Initialized MDCR Initialized - - - - - - Initialized MSTPCRA Initialized - - - - - - Initialized MSTPCRB Initialized - - - - - - Initialized MSTPCRC Initialized - - - - - - Initialized PFCR Initialized - - - - - - Initialized BSC LPWRCR Initialized - - - - - - - Initialized PBC BARA Initialized - - - - - - - Initialized PBC BARA Initialized - - - - - - - Initialized | SBYCR | Initialized | - | - | - | - | - | - | - | - | Initialized | SYSTEM | | MDCR Initialized - - - - - - Initialized MSTPCRA Initialized - - - - - - Initialized MSTPCRB Initialized - - - - - - Initialized MSTPCRC Initialized - - - - - - Initialized PFCR Initialized - - - - - - - Initialized BSC LPWRCR Initialized - - - - - - - Initialized SYSTEM BARA Initialized - - - - - - - Initialized PBC BARB Initialized - - - - - - - Initialized Initialized Initialized Initialized Initialized Initialized Initialized Initialized | SYSCR | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | MSTPCRA Initialized - - - - - - Initialized MSTPCRB Initialized - - - - - - - Initialized MSTPCRC Initialized - - - - - - - Initialized PFCR Initialized - - - - - - - Initialized BSC LPWRCR Initialized - - - - - - - - Initialized SYSTEM BARA Initialized - - - - - - - Initialized PBC BARB Initialized - - - - - - - Initialized Initialized Initialized Initialized INT INT INT INT INT Initialized Initialized - - - - - - - - - - - </td <td>SCKCR</td> <td>Initialized</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>Initialized</td> <td>='</td> | SCKCR | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | MSTPCRB Initialized - - - - - - Initialized MSTPCRC Initialized - - - - - - Initialized PFCR Initialized - - - - - - Initialized BSC LPWRCR Initialized - - - - - - Initialized SYSTEM BARA Initialized - - - - - - Initialized PBC BARB Initialized - - - - - - Initialized PBC BCRA Initialized - - - - - - - Initialized Initialized Initialized Initialized INT Initialized Initialize | MDCR | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | MSTPCRC Initialized - - - - - - Initialized BSC LPWRCR Initialized - - - - - - Initialized SYSTEM BARA Initialized - - - - - - Initialized PBC BARB Initialized - - - - - - Initialized - - Initialized - - Initialized - - - - - - Initialized I | MSTPCRA | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | PFCR Initialized - - - - - - - - Initialized BSC LPWRCR Initialized - - - - - - - Initialized SYSTEM BARA Initialized - - - - - - Initialized PBC - - - - - Initialized PBC - - - - - - Initialized PBC - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - </td <td>MSTPCRB</td> <td>Initialized</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td> <td>Initialized</td> <td>='</td> | MSTPCRB | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | LPWRCR Initialized - - - - - - Initialized SYSTEM BARA Initialized - - - - - - Initialized PBC BARB Initialized - - - - - - Initialized BCRA Initialized - - - - - - Initialized BCRB Initialized - - - - - - Initialized ISCRH Initialized - - - - - - Initialized IER Initialized - - - - - - - Initialized | MSTPCRC | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | BARA Initialized - - - - - - - Initialized PBC BARB Initialized - - - - - - - Initialized BCRA Initialized - - - - - - Initialized BCRB Initialized - - - - - - Initialized ISCRL Initialized - - - - - - Initialized IER Initialized - - - - - - - Initialized | PFCR | Initialized | - | - | - | - | - | - | - | - | Initialized | BSC | | BARB Initialized - - - - - - Initialized BCRA Initialized - - - - - - Initialized BCRB Initialized - - - - - - Initialized ISCRH Initialized - - - - - - Initialized Initialized IER Initialized - - - - - - Initialized | LPWRCR | Initialized | - | - | - | - | - | - | - | - | Initialized | SYSTEM | | BCRA Initialized - - - - - - Initialized BCRB Initialized - - - - - - Initialized ISCRH Initialized - - - - - - Initialized ISCRL Initialized - - - - - - Initialized IER Initialized - - - - - - Initialized | BARA | Initialized | - | - | - | - | - | - | - | - | Initialized | PBC | | BCRB Initialized - - - - - - Initialized ISCRH Initialized - - - - - - Initialized | BARB | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | ISCRH Initialized - - - - - - Initialized INT ISCRL Initialized - - - - - - Initialized IER Initialized - - - - - - Initialized | BCRA | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | ISCRL Initialized - - - - - - Initialized IER Initialized - - - - - - Initialized | BCRB | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | IER Initialized – – – – – – Initialized | ISCRH | Initialized | - | - | - | - | - | - | - | - | Initialized | INT | | | ISCRL | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | ISR Initialized – – – – – – Initialized | IER | Initialized | - | - | - | - | _ | - | - | _ | Initialized | - | | | ISR | Initialized | - | - | - | - | _ | - | - | _ | Initialized | - | | Register | | Uiah | Madium | | Madula | | | | Coffusions | Handman | | |-------------------|-------------|---------------|-----------------|-------|----------------|-------|-----------|----------|------------|---------------------|--------| | Abbrevia-<br>tion | Reset | High<br>speed | Medium<br>speed | Sleep | Module<br>Stop | Watch | Subactive | Subsleep | Standby | Hardware<br>Standby | Module | | DTCERA | Initialized | _ | _ | _ | _ | _ | _ | _ | _ | Initialized | DTC | | DTCERB | Initialized | _ | _ | _ | _ | _ | _ | _ | _ | Initialized | - | | DTCERC | Initialized | _ | - | _ | _ | _ | - | _ | - | Initialized | - | | DTCERD | Initialized | _ | - | - | - | _ | - | - | _ | Initialized | = | | DTCERE | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | DTCERF | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | DTCERG | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | DTCERI | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | DTVECR | Initialized | - | - | - | - | - | - | - | - | Initialized | | | PCR | Initialized | - | - | - | - | - | - | - | - | Initialized | PPG | | PMR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | NDERH | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | NDERL | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PODRH | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PODRL | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | NDRH | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | NDRL | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | NDRH | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | NDRL | Initialized | - | - | - | - | - | - | - | - | Initialized | | | P1DDR | Initialized | - | - | - | - | - | - | - | - | Initialized | PORT | | P2DDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | P3DDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | P5DDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PADDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PBDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PCDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PDDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PEDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | PFDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | | | Register<br>Abbrevia- | | High | Medium | | Module | | | | Software | Hardware | | |-----------------------|-------------|-------|--------|-------|--------|-------|-----------|----------|----------|-------------|--------| | tion | Reset | speed | speed | Sleep | Stop | Watch | Subactive | Subsleep | | Standby | Module | | PAPCR | Initialized | - | - | - | - | - | - | - | - | Initialized | PORT | | PBPCR | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | PCPCR | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | PDPCR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | PEPCR | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | P3ODR | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | PAODR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | PBODR | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | PCODR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TCR_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU_3 | | TMDR_3 | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | TIORH_3 | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | TIORL_3 | Initialized | - | - | - | - | - | _ | - | _ | Initialized | - | | TIER_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TSR_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TCNTH_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TCNTL_3 | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | TGRAH_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TGRAL_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TGRBH_3 | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | TGRBL_3 | Initialized | - | - | - | - | - | _ | - | - | Initialized | - | | TGRCH_3 | Initialized | - | - | - | - | - | _ | - | _ | Initialized | - | | TGRCL_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TGRDH_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TGRDL_3 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TCR_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU_4 | | TMDR_4 | Initialized | - | - | - | - | - | _ | _ | _ | Initialized | - | | TIOR_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | = | | TIER_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | = | | TSR_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | Register<br>Abbrevia- | | High | Medium | | Module | | | | Software | Hardware | | |-----------------------|-------------|-------|--------|-------|--------|-------|-----------|----------|----------|-------------|--------------| | tion | Reset | speed | speed | Sleep | Stop | Watch | Subactive | Subsleep | Standby | Standby | Module | | TCNTH_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU_4 | | TCNTL_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRAH_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | TGRAL_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | TGRBH_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | TGRBL_4 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TCR_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU_5 | | TMDR_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | TIOR_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TIER_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | TSR_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | TCNTH_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TCNTL_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRAH_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRAL_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | TGRBH_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRBL_5 | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | TSTR | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU | | TSYR | Initialized | - | - | - | - | - | - | - | - | Initialized | common | | IPRA | Initialized | - | - | - | - | - | - | - | - | Initialized | INT | | IPRB | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | IPRC | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | IPRD | Initialized | - | - | - | - | - | - | - | - | Initialized | <del>-</del> | | IPRE | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | IPRF | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | IPRG | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | IPRH | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | IPRJ | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | IPRK | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | IPRM | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | IPRO | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | Register | | 11: | Madiana | | Madula | | | | 0-4 | Haudinaua | | |-------------------|-------------|---------------|-----------------|-------|----------------|-------|-----------|----------|---------|---------------------|-------------------| | Abbrevia-<br>tion | Reset | High<br>speed | Medium<br>speed | Sleep | Module<br>Stop | Watch | Subactive | Subsleep | Standby | Hardware<br>Standby | Module | | ABWCR | Initialized | _ | _ | - | - | - | _ | - | _ | Initialized | BSC | | ASTCR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | WCRH | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | WCRL | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | BCRH | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | BCRL | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | RAMER | Initialized | - | - | - | - | - | - | - | - | Initialized | FLASH<br>(F-ZTAT) | | P1DR | Initialized | - | - | - | - | - | - | - | - | Initialized | PORT | | P2DR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | P3DR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | P5DR | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | PADR | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | PBDR | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | PCDR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | PDDR | Initialized | - | - | - | - | - | - | - | - | Initialized | | | PEDR | Initialized | - | - | - | - | - | - | - | - | Initialized | | | PFDR | Initialized | - | - | - | - | - | - | - | - | Initialized | | | TCR_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU_0 | | TMDR_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | TIORH_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | TIORL_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | TIER_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | TSR_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TCNTH_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | TCNTL_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | TGRAH_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | _ | | TGRAL_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TGRBH_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TGRBL_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | Register<br>Abbrevia- | | High | Medium | | Module | | | | Software | Hardware | | |-----------------------|-------------|-------|--------|-------|--------|-------|-----------|----------|----------|-------------|--------| | tion | Reset | speed | speed | Sleep | Stop | Watch | Subactive | Subsleep | Standby | Standby | Module | | TGRCH_0 | Initialized | - | - | - | _ | _ | _ | - | _ | Initialized | TPU_0 | | TGRCL_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRDH_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRDL_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TCR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU_1 | | TMDR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TIOR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TIER_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TSR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TCNTH_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TCNTL_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRAH_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRAL_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRBH_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRBL_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TCR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | TPU_2 | | TMDR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TIOR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TIER_2 | Initialized | - | - | - | - | - | _ | - | _ | Initialized | • | | TSR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TCNTH_2 | Initialized | - | - | - | - | - | - | - | _ | Initialized | • | | TCNTL_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRAH_2 | Initialized | - | - | - | - | - | - | - | _ | Initialized | • | | TGRAL_2 | Initialized | - | - | - | - | - | - | - | _ | Initialized | • | | TGRBH_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TGRBL_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | TCSR_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | WDT_0 | | TCNT_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | RSTCSR | Initialized | - | - | - | - | - | - | - | - | Initialized | • | | Register | | LI: arla | Madium | | Madula | | | | Coffware | Uandurana | | |-------------------|-------------|---------------|-----------------|-------|----------------|-------------|-------------|-------------|-------------|---------------------|----------| | Abbrevia-<br>tion | Reset | High<br>speed | Medium<br>speed | Sleep | Module<br>Stop | Watch | Subactive | Subsleep | Standby | Hardware<br>Standby | Module | | SMR_0 | Initialized | _ | - | _ | _ | _ | _ | - | _ | Initialized | SCI_0 | | BRR_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | SCR_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | <u>-</u> | | TDR_0 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | SSR_0 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | RDR_0 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | SCMR_0 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | SMR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | SCI_1 | | BRR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | SCR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TDR_1 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | SSR_1 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | RDR_1 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | SCMR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | SMR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | SCI_2 | | BRR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | SCR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | TDR_2 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | | | SSR_2 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | RDR_2 | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | SCMR_2 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | ADDRAH | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | A/D | | ADDRAL | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADDRBH | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADDRBL | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADDRCH | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADDRCL | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADDRDH | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADDRDL | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADCSR | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | ADCR | Initialized | - | - | - | Initialized | Initialized | Initialized | Initialized | Initialized | Initialized | - | | Register<br>Abbrevia- | | High | Medium | | Module | | | | Coffusions | Hardware | | |-----------------------|-------------|-------|--------|-------|--------|-------|-----------|----------|------------|-------------|----------| | tion | Reset | speed | speed | Sleep | Stop | Watch | Subactive | Subsleep | Standby | | Module | | TCSR_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | WDT_1 | | TCNT_1 | Initialized | - | - | - | - | - | - | - | - | Initialized | =' | | FLMCR1 | Initialized | - | - | - | - | - | - | - | - | Initialized | FLASH | | FLMCR2 | Initialized | - | - | - | - | - | - | - | - | Initialized | (F-ZTAT) | | EBR1 | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | EBR2 | Initialized | - | - | - | - | - | - | - | - | Initialized | | | FLPWCR | Initialized | - | - | - | - | - | - | - | - | Initialized | - | | PORT1 | - | - | - | - | - | - | - | - | - | - | PORT | | PORT2 | - | - | - | - | - | - | - | - | - | - | | | PORT3 | - | - | - | - | - | - | - | - | - | - | | | PORT4 | - | - | - | - | - | - | - | - | - | - | | | PORT5 | - | - | - | - | - | - | - | - | - | - | _ | | PORT9 | - | - | - | - | - | - | - | - | - | - | | | PORTA | - | - | - | - | - | - | - | - | - | - | | | PORTB | - | - | - | - | - | - | - | - | - | - | | | PORTC | - | - | - | - | - | - | - | - | - | - | = | | PORTD | - | - | - | - | - | - | - | - | - | - | - | | PORTE | - | - | - | - | - | - | - | - | - | - | _ | | PORTF | - | - | - | - | - | - | - | - | - | - | <b>-</b> | Note: — is not initialized. # Section 21 Electrical Characteristics ## 21.1 Absolute Maximum Ratings Table 21.1 lists the absolute maximum ratings. **Table 21.1 Absolute Maximum Ratings** | Item | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------|------| | Power supply voltage | V <sub>cc</sub> | -0.3 to +7.0 | V | | | $PMWV_cc$ | | | | Input voltage (XTAL, EXTAL) | V <sub>in</sub> | -0.3 to V <sub>cc</sub> +0.3 | V | | Input voltage (OSC1, OSC2) | V <sub>in</sub> | -0.3 to +3.5 | V | | Input voltage (ports A, B, C, D, E, PF2, PF4 to PF6) | V <sub>in</sub> | -0.3 to V <sub>cc</sub> +0.3 | V | | Input voltage (ports H and J) | V <sub>in</sub> | -0.3 to PWMV <sub>cc</sub> +0.3 | V | | Input voltage (except XTAL,<br>EXTAL, OSC1, OSC2, ports 4, 9,<br>A, B, C, D, E, PF2, PF4 to PF6,<br>H, and J) | V <sub>in</sub> | -0.3 to V <sub>cc</sub> +0.3 | V | | Reference voltage | V <sub>ref</sub> | -0.3 to AV <sub>cc</sub> +0.3 | V | | Analog power supply voltage | AV <sub>cc</sub> | -0.3 to +7.0 | V | | Analog input voltage | V <sub>AN</sub> | -0.3 to AV <sub>cc</sub> +0.3 | V | | Operating temperature | T <sub>opr</sub> | Regular specifications: -20 to +75 | °C | | | | Wide-range specifications: -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the chip may result if absolute maximum rating are exceeded. #### 21.2 DC Characteristics Table 21.2 lists the DC characteristics. Table 21.3 lists the permissible output currents. #### Table 21.2 DC Characteristics Conditions: $$V_{cc} = AV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$$ , $PWMV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$ , $V_{ref} = 4.5 \text{ V to } AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications)\* | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |--------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|----------------------------|------|--------------------| | Schmitt | IRQ0 to IRQ5 | V <sub>T</sub> - | $V_{cc} \times 0.2$ | _ | _ | V | | | trigger input | | V <sub>T</sub> <sup>+</sup> | _ | _ | $V_{cc} \times 0.7$ | _ | | | voltage | | $V_{T}^{+} - V_{T}^{-}$ | $V_{cc} \times 0.05$ | _ | _ | | | | | Ports A to E,<br>PF2, 4 to 6 | <b>V</b> <sub>T</sub> | $V_{cc} \times 0.2$ | _ | _ | V | | | | | $V_{T}^{^+}$ | _ | _ | $V_{\text{cc}} \times 0.7$ | _ | | | | | | $V_{cc} \times 0.05$ | _ | _ | | | | | Ports H, J | <b>V</b> <sub>T</sub> - | $PWMV_{cc} \times 0.2$ | _ | _ | V | | | | | <b>V</b> <sub>T</sub> + | _ | _ | PWMV <sub>cc</sub> × 0.7 | _ | | | | | $V_{\scriptscriptstyle T}^{\scriptscriptstyle +} - V_{\scriptscriptstyle T}^{\scriptscriptstyle -}$ | $\begin{array}{c} \mathrm{PWMV}_{\mathrm{cc}} \times \\ 0.05 \end{array}$ | _ | _ | _ | | | | Ports 4, 9 | | $AV_{cc} \times 0.7$ | | $AV_{cc} + 0.3$ | | | | Input high voltage | RES, STBY,<br>NMI, FWE,<br>MD2 to MD0 | V <sub>IH</sub> | $V_{cc} \times 0.9$ | _ | V <sub>cc</sub> + 0.3 | V | | | | Ports 1 to 3,<br>5, K, PF0,<br>PF3, PF7,<br>EXTAL | - | $V_{cc} \times 0.7$ | _ | V <sub>cc</sub> + 0.3 | _ | | | - | Ports 4 and 9 | = | $AV_{cc} \times 0.7$ | _ | AV <sub>cc</sub> + 0.3 | _ | | | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |----------------------|--------------------------------------------|-----------------|-----------------------------|------|----------------------|------|---------------------------| | Input low<br>voltage | RES, STBY,<br>NMI, FWE,<br>MD2 to MD0 | V <sub>IL</sub> | -0.3 | _ | $V_{cc} \times 0.1$ | V | | | | Ports 1 to 3,<br>5, K, PF0, 3,<br>7, EXTAL | | -0.3 | _ | $V_{cc} \times 0.2$ | | | | | Ports 4 and 9 | _ | -0.3 | _ | $AV_{cc} \times 0.2$ | _ | | | Output high voltage | Ports 1 to 3,<br>5, K, PF0,<br>PF3, PF7 | V <sub>OH</sub> | V <sub>cc</sub> – 0.5 | _ | _ | V | I <sub>OH</sub> = -200 μA | | | Ports A to E,<br>PF2, PF4 to<br>PF6 | | V <sub>cc</sub> – 0.5 | _ | _ | | I <sub>OH</sub> = -200 μA | | | Ports H, J | | PWMV <sub>cc</sub><br>- 0.5 | _ | _ | _ | $I_{OH} = -200 \mu A$ | | | Ports 1 to 3,<br>5, K, PF0,<br>PF3, PF7 | - | V <sub>cc</sub> – 1.0 | _ | _ | _ | I <sub>OH</sub> = -1 mA | | | Ports A to E,<br>PF2, PF4 to<br>PF6 | - | V <sub>cc</sub> – 1.0 | _ | _ | _ | I <sub>OH</sub> = -1 mA | | | Ports H, J | _ | PWMV <sub>cc</sub><br>- 1.0 | _ | _ | _ | I <sub>OH</sub> = -1 mA | | | PWM1A to<br>PWM1H,<br>PWM2A to<br>PWM2H | - | PWMV <sub>cc</sub><br>- 0.5 | _ | _ | _ | I <sub>OH</sub> = -15 mA | | Item | | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------------------|----------------------------------------------------------------------|------------------|------|------|------|-------------|-------------------------------------------------------| | Output low voltage | All output<br>pins except<br>PWM1A to<br>PWM1H,<br>PWM2A to<br>PWM2H | V <sub>oL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | | PWM1A to<br>PWM1H,<br>PWM2A to<br>PWM2H | | _ | _ | 0.5 | | I <sub>oL</sub> = 15 mA | | Input | RES | I <sub>in</sub> | _ | _ | 1.0 | μΑ | V <sub>in</sub> = | | leakage<br>current | STBY, NMI,<br>MD2 to MD0 | | _ | _ | 1.0 | | 0.5 to $V_{cc} - 0.5$ | | | FWE | • | _ | _ | 1.0 | | | | | Ports 4 and 9 | | _ | _ | 1.0 | | $V_{in} = 0.5 \text{ to}$<br>$AV_{CC} - 0.5$ | | leakage<br>current | Ports 1 to 3,<br>5, K, PF0,<br>PF3, PF7, | I <sub>TSI</sub> | _ | _ | 1.0 | μА | $V_{in} = 0.5 \text{ to } V_{cc} - 0.5$ | | (off state) | Ports H, J | • | _ | _ | 1.0 | | $V_{in} = 0.5 \text{ to}$<br>PWMV <sub>cc</sub> - 0.5 | | | Ports A to E,<br>PF2,<br>PF4 to PF6 | • | _ | _ | 1.0 | <del></del> | $V_{in} = 0.5 \text{ to } V_{cc} - 0.5$ | | Input pull-up<br>MOS<br>current | Ports A to E | -I <sub>P</sub> | 10 | _ | 300 | μΑ | $V_{in} = 0 V$ | | Input | RES | C <sub>in</sub> | _ | | 30 | pF | $V_{in} = 0 V$ | | capacitance | NMI | • | _ | _ | 30 | | f = 1 MHz<br>T <sub>a</sub> = 25°C | | | All input pins except RES and NMI | • | _ | _ | 15 | <del></del> | 1 <sub>a</sub> - 20 0 | | Item | | Symbol | Min. | Тур. | Max. | Unit | <b>Test Conditions</b> | |---------------------|--------------------------------------|-------------------------------|------|------|------|------|---------------------------------------| | Supply current*2 | Normal operation | I <sub>cc</sub> *3 | _ | 60 | 80 | mA | f = 20 MHz | | | Sleep mode | - | _ | 50 | 65 | mA | f = 20 MHz | | | All modules stopped | <del>-</del> | | 40 | _ | mA | f = 20 MHz<br>(reference values) | | | Medium-<br>speed mode<br>(\$\phi/32) | | _ | 40 | _ | mA | f = 20 MHz<br>(reference values) | | | Subactive mode | _ | _ | 130 | 220 | μΑ | Using 32.768 kHz<br>crystal resonator | | | Subsleep<br>mode | <del>-</del> | _ | 95 | 160 | μΑ | Using 32.768 kHz<br>crystal resonator | | | Watch mode | | _ | 25 | 60 | μΑ | Using 32.768 kHz<br>crystal resonator | | | Standby*3 | - | _ | 2.0 | 10 | μΑ | T <sub>a</sub> ≤ 50°C | | | | | _ | _ | 80 | _ | 50°C < T <sub>a</sub> | | Analog power supply | During A/D conversion | Al <sub>cc</sub> | _ | 1.0 | 2.0 | mA | $AV_{cc} = 5.0 \text{ V}$ | | current | Idle | - | _ | _ | 5.0 | μΑ | _ | | Reference current | During A/D conversion | Al <sub>cc</sub> | _ | 2.5 | 4.0 | mA | V <sub>ref</sub> = 5.0 V | | | Idle | - | _ | _ | 5.0 | μΑ | _ | | RAM standby | voltage | $V_{\scriptscriptstyle{RAM}}$ | 2.0 | _ | _ | V | | Notes: 1. If the A/D converter is not used, do not leave the $AV_{cc}$ , $V_{ref}$ , and $AV_{ss}$ pins open. Apply a voltage between 4.5 V and 5.5 V to the $AV_{cc}$ and $V_{ref}$ pins by connecting them to $V_{cc}$ , for instance. Set $V_{ref} \le AV_{cc}$ . - 2. Supply current values are for $V_H = V_{CC}$ , $AV_{CC}$ (port 4, 9), $PWMV_{CC}$ (port H, J), $V_{U} = 0$ V with all output pins unloaded and the on-chip pull-up resistors in the off state. - 3. $I_{cc}$ depends on $V_{cc}$ and f as follows: $I_{cc}$ max. = 31 (mA) + 0.45 (mA/(MHz $\times$ V)) $\times$ V $_{cc}$ $\times$ f (normal operation) $I_{cc}$ max. = 27 (mA) + 0.35 (mA/(MHz × V)) × $V_{cc}$ × f (sleep mode) #### **Table 21.3 Permissible Output Currents** Conditions: $V_{cc} = AV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$ , $PWMV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$ , $V_{ref} = 4.5 \text{ V to } AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications) , $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |-------------------------------------------|-------------------------------------------------------------------------|---------------------------|------|------|------|------|--------------------------------------| | Permissible output low current (per pin) | All output pins except<br>PWM1A to PWM1H,<br>PWM2A to PWM2H | I <sub>OL</sub> | _ | _ | 10 | mA | | | | PWM1A to PWM1H,<br>PWM2A to PWM2H | I <sub>OL</sub> | _ | _ | 25 | mA | T <sub>a</sub> = 75°C to<br>85°C | | | | | _ | _ | 30 | mA | T <sub>a</sub> = 25°C | | | | | _ | _ | 40 | mA | T <sub>a</sub> = -40°C | | Permissible output low current (total) | Total of all output pins<br>except PWM1A to<br>PWM1H, PWM2A to<br>PWM2H | $\Sigma$ I <sub>OL</sub> | _ | _ | 80 | mA | | | | Total of PWM1A to PWM1H, PWM2A to | $\Sigma$ I <sub>OL</sub> | _ | _ | 150 | mA | $T_a = 75^{\circ}C$ to $85^{\circ}C$ | | | PWM2H | | _ | _ | 180 | mA | T <sub>a</sub> = 25°C | | | | | _ | _ | 220 | mA | T <sub>a</sub> = -40°C | | Permissible output high current (per pin) | All output pins except<br>PWM1A to PWM1H,<br>PWM2A to PWM2H | <b>-I</b> <sub>он</sub> | _ | _ | 2.0 | mA | | | | PWM1A to PWM1H,<br>PWM2A to PWM2H | -I <sub>он</sub> | _ | _ | 25 | mA | T <sub>a</sub> = 75°C to<br>85°C | | | | | _ | _ | 30 | mA | T <sub>a</sub> = 25°C | | | | | _ | _ | 40 | mA | T <sub>a</sub> = -40°C | | Permissible output high current (total) | Total of all output pins<br>except PWM1A to<br>PWM1H, PWM2A to<br>PWM2H | -Σ I <sub>OH</sub> | _ | _ | 40 | mA | | | | Total of PWM1A to PWM1H, PWM2A to | $-\Sigma$ I <sub>OH</sub> | _ | _ | 150 | mA | $T_a = 75^{\circ}C$ to $85^{\circ}C$ | | | PWM2H | | _ | _ | 180 | mA | T <sub>a</sub> = 25°C | | | | | _ | _ | 220 | mA | T <sub>a</sub> = -40°C | Note: To protect chip reliability, do not exceed the output current values in table 21.3. ### 21.3 AC Characteristics Figure 21.1 shows the test conditions for the AC characteristics. Figure 21.1 Output Load Circuit #### 21.3.1 Clock Timing Table 21.4 lists the clock timing #### **Table 21.4 Clock Timing** Condition: $$V_{cc} = AV_{cc} = 4.5 \text{ V}$$ to 5.5 V, $PWMV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |--------------------------------------------------------------|-------------------|--------|------|------|------------------------| | Clock cycle time | t <sub>cyc</sub> | 50 | 250 | ns | Figure 21.2 | | Clock high pulse width | t <sub>ch</sub> | 15 | _ | ns | _ | | Clock low pulse width | t <sub>cl</sub> | 15 | _ | ns | _ | | Clock rise time | t <sub>Cr</sub> | _ | 10 | ns | _ | | Clock fall time | t <sub>cf</sub> | _ | 10 | ns | _ | | Clock oscillator settling time at reset (crystal) | t <sub>osc1</sub> | 20 | _ | ms | Figure 21.3 | | Clock oscillator settling time in software standby (crystal) | t <sub>osc2</sub> | 8 | _ | ms | Figure 21.3 | | External clock output settling time | t <sub>DEXT</sub> | 2 | | ms | Figure 21.3 | | Subclock oscillator settling time | t <sub>osc3</sub> | _ | 2 | S | | | Subclock oscillator frequency | f <sub>SUB</sub> | 32.768 | | kHz | _ | | Subclock ( $\phi_{\text{\tiny SUB}}$ ) cycle time | t <sub>sub</sub> | 30.5 | | μs | _ | Figure 21.2 System Clock Timing Figure 21.3 Oscillator Settling Timing #### 21.3.2 Control Signal Timing Table 21.5 lists the control signal timing. ## **Table 21.5 Control Signal Timing** Condition: $$V_{cc} = AV_{cc} = 4.5 \text{ V}$$ to 5.5 V, $PWMV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |-------------------------------------------------|-------------------|------|------|------------------|------------------------| | RES setup time | t <sub>ress</sub> | 200 | _ | ns | Figure 21.4 | | RES pulse width | t <sub>resw</sub> | 20 | _ | t <sub>cyc</sub> | _ | | NMI setup time | t <sub>nmis</sub> | 150 | _ | ns | Figure 21.5 | | NMI hold time | t <sub>nmih</sub> | 10 | _ | ns | _ | | NMI pulse width (exiting software standby mode) | t <sub>nmiw</sub> | 200 | _ | ns | _ | | IRQ setup time | t <sub>IRQS</sub> | 150 | _ | ns | _ | | IRQ hold time | t <sub>IRQH</sub> | 10 | _ | ns | _ | | IRQ pulse width (exiting software standby mode) | t <sub>IRQW</sub> | 200 | _ | ns | _ | Figure 21.4 Reset Input Timing Figure 21.5 Interrupt Input Timing #### 21.3.3 Bus Timing Table 21.6 lists the bus timing. #### Table 21.6 Bus Timing Condition: $$V_{cc} = AV_{cc} = 4.5 \text{ V}$$ to 5.5 V, $PWMV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |-------------------------|-------------------|---------------------------------------------------|---------------------------------------------------|------|------------------------| | Address delay time | t <sub>AD</sub> | _ | 45 | ns | Figure 21.6 to | | Address setup time | t <sub>AS</sub> | $0.5 imes t_{\scriptscriptstyle ext{cyc}} - 32$ | _ | ns | Figure 21.10 | | Address hold time | t <sub>AH</sub> | $0.5 \times t_{\text{cyc}} - 15$ | _ | ns | _ | | AS delay time | t <sub>ASD</sub> | _ | 45 | ns | _ | | RD delay time 1 | t <sub>RSD1</sub> | _ | 45 | ns | _ | | RD delay time 2 | t <sub>RSD2</sub> | _ | 45 | ns | _ | | Read data setup time | t <sub>RDS</sub> | 20 | _ | ns | _ | | Read data hold time | t <sub>rdh</sub> | 10 | _ | ns | _ | | Read data access time 1 | t <sub>ACC1</sub> | _ | $1.0 imes t_{\scriptscriptstyle ext{cyc}} - 60$ | ns | _ | | Read data access time 2 | t <sub>ACC2</sub> | _ | $1.5 imes t_{\scriptscriptstyle ext{cyc}} - 50$ | ns | _ | | Read data access time 3 | t <sub>ACC3</sub> | _ | $2.0 \times t_{\text{cyc}} - 60$ | ns | _ | | Read data access time 4 | t <sub>ACC4</sub> | _ | $2.5 imes t_{\scriptscriptstyle ext{cyc}} - 50$ | ns | _ | | Read data access time 5 | t <sub>ACC5</sub> | _ | $3.0 imes t_{\scriptscriptstyle ext{cyc}} - 60$ | ns | _ | | WR delay time 1 | t <sub>wrD1</sub> | _ | 35 | ns | _ | | WR delay time 2 | t <sub>wrd2</sub> | _ | 45 | ns | _ | | WR pulse width 1 | t <sub>wsw1</sub> | $1.0 \times t_{\text{cyc}} - 40$ | _ | ns | _ | | WR pulse width 2 | t <sub>wsw2</sub> | $1.5 \times t_{\text{cyc}} - 30$ | _ | ns | _ | | Write data delay time | t <sub>wdd</sub> | _ | 45 | ns | _ | | Write data setup time | t <sub>wds</sub> | $0.5 \times t_{\text{cyc}} - 20$ | | ns | _ | | Write data hold time | t <sub>wdh</sub> | $0.5 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | WAIT setup time | t <sub>wrs</sub> | 30 | | ns | _ | | WAIT hold time | t <sub>wth</sub> | 5 | _ | ns | | Figure 21.6 Basic Bus Timing (Two-State Access) Figure 21.7 Basic Bus Timing (Three-State Access) Figure 21.8 Basic Bus Timing (Three-State Access with One Wait State) Figure 21.9 Burst ROM Access Timing (Two-State Access) Figure 21.10 Burst ROM Access Timing (Two-State Access) #### 21.3.4 Timing of On-Chip Peripheral Modules Table 21.7 lists the timing of on-chip peripheral modules. #### **Table 21.7 Timing of On-Chip Peripheral Modules** Condition: $$V_{cc} = AV_{cc} = 4.5 \text{ V}$$ to 5.5 V, $PWMV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | | | |------------------|--------------------------------------------|------------------|---------------------|------|------|---------------------------------|--------------|--| | I/O port | Output data | delay time | t <sub>PWD</sub> | _ | 50 | ns | Figure 21.11 | | | | Input data setup time Input data hold time | | t <sub>PRS</sub> | 30 | _ | | | | | | | | t <sub>PRH</sub> | 30 | _ | | | | | PPG | Pulse output | t <sub>POD</sub> | _ | 50 | ns | Figure 21.12 | | | | TPU | Timer output | delay time | t <sub>TOCD</sub> | _ | 50 | ns | Figure 21.13 | | | | Timer input s | etup time | t <sub>rics</sub> | 30 | _ | | | | | | Timer clock is | nput setup time | t <sub>TCKS</sub> | 30 | _ | ns | Figure 21.14 | | | | Timer clock pulse width | Single edge | t <sub>тскwн</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | | | Both edges | t <sub>TCKWL</sub> | 2.5 | _ | | | | | PWM | Pulse output | delay time | t <sub>mpwmod</sub> | _ | 50 | ns | Figure 21.15 | | | SCI | Input clock<br>cycle | Asynchronous | t <sub>Scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 21.16 | | | | | Synchronous | | 6 | _ | | | | | | Input clock p | ulse width | t <sub>sckw</sub> | 0.4 | 0.6 | $\mathbf{t}_{_{\mathrm{Scyc}}}$ | _ | | | | Input clock ris | se time | t <sub>sckr</sub> | _ | 1.5 | t <sub>cyc</sub> | _ | | | | Input clock fa | ıll time | t <sub>sckf</sub> | _ | 1.5 | | | | | | Transmit data | a delay time | t <sub>TXD</sub> | _ | 50 | ns | Figure 21.17 | | | | Receive data<br>(synchronous | t <sub>RXS</sub> | 50 | _ | | | | | | | Receive data<br>(synchronous | | t <sub>RXH</sub> | 50 | _ | _ | | | | A/D<br>converter | Trigger input | setup time | t <sub>TRGS</sub> | 50 | | ns | Figure 21.18 | | Figure 21.11 I/O Port Input/Output Timing Figure 21.12 PPG Output Timing Figure 21.13 TPU Input/Output Timing Figure 21.14 TPU Clock Input Timing Figure 21.15 Motor Control PWM Output Timing Figure 21.16 SCK Clock Input Timing Figure 21.17 SCI Input/Output Timing (Clock Synchronous Mode) Figure 21.18 A/D Converter External Trigger Input Timing #### 21.4 A/D Conversion Characteristics Table 21.8 lists the A/D conversion characteristics. #### **Table 21.8 A/D Conversion Characteristics** Condition: $$V_{cc} = AV_{cc} = 4.5 \text{ V}$$ to 5.5 V, $PWMV_{cc} = 4.5 \text{ V}$ to 5.5 V, $V_{ref} = 4.5 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Min. | Тур. | Max. | Unit | |-------------------------------------|------|------|------|------| | Resolution | 10 | 10 | 10 | bits | | Conversion time | 10 | _ | 200 | μs | | Analog input capacitance | _ | _ | 20 | pF | | Permissible signal-source impedance | _ | _ | 5 | kΩ | | Nonlinearity error | _ | _ | ±3.5 | LSB | | Offset error | _ | _ | ±3.5 | LSB | | Full-scale error | _ | _ | ±3.5 | LSB | | Quantization | _ | ±0.5 | _ | LSB | | Absolute accuracy | _ | _ | ±4.0 | LSB | ## 21.5 Flash Memory Characteristics Table 21.9 shows the flash memory characteristics. **Table 21.9 Flash Memory Characteristics** Conditions: $$V_{cc} = AV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$$ , $PWMV_{cc} = 4.5 \text{ V to } 5.5 \text{ V}$ , $V_{ref} = 4.5 \text{ V to } AV_{cc}$ , $V_{ss} = PWMV_{ss} = PLLV_{ss} = AV_{ss} = 0 \text{ V}$ , $T_a = 0 \text{ to } +75^{\circ}\text{C}$ (Programming/erasing operating temperature range) | time wait tim | Item | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------|--------------------|------|------|------|--------------------|-----------------------------------------| | Programming count N <sub>WEC</sub> | Programming | t <sub>p</sub> | _ | 10 | 200 | 128 | | | | Programming Wait time after SWE bit setting*1 t <sub>speu</sub> 50 50 — μs | Erase time*1,45 | 3, <sub>*</sub> 5 | t <sub>e</sub> | _ | 100 | 1200 | ms/block | ( | | Wait time after PSU bit setting* t t t t t t t t t | Reprogrammir | ng count | N <sub>wec</sub> | _ | _ | 100 | Times | | | Wait time after P bit setting*\(^{1}\) *** \( \frac{1}{2}\) \f | Programming | Wait time after SWE bit setting*1 | t <sub>sswe</sub> | 1 | 1 | _ | μs | | | Valit time after P bit clear*1 t <sub>sp00</sub> | | Wait time after PSU bit setting*1 | t <sub>spsu</sub> | 50 | 50 | _ | μs | | | Vait time after P bit clear*1 t <sub>cp</sub> 5 5 — μs | | Wait time after P bit setting* <sup>1, *4</sup> | t <sub>sp30</sub> | 28 | 30 | 32 | μs | Programming time wait | | Wait time after P bit clear*1 t <sub>cp</sub> 5 5 — μs | | | t <sub>sp200</sub> | 198 | 200 | 202 | μs | Programming time wait | | Wait time after PSU bit clear*¹ t <sub>opsu</sub> 5 5 — µs Wait time after PV bit setting*¹ t <sub>spv</sub> 4 4 — µs Wait time after H'FF dummy t <sub>spvr</sub> 2 2 — µs Wait time after PV bit clear*¹ t <sub>cpv</sub> 2 2 — µs Wait time after SWE bit clear*¹ t <sub>csve</sub> 100 100 — µs Maximum programming count*¹·*⁴ N — 1000 Times Erase Wait time after SWE bit setting*¹ t <sub>ssve</sub> 1 1 1 — µs Wait time after ESU bit setting*¹ t <sub>ssse</sub> 100 100 — µs Wait time after ESU bit setting*¹ t <sub>ssse</sub> 100 100 — µs Wait time after ESU bit setting*¹ t <sub>ssse</sub> 100 100 — µs | | | t <sub>sp10</sub> | 8 | 10 | 12 | μs | Additional-<br>programming<br>time wait | | Wait time after PV bit setting*¹ t <sub>spv</sub> 4 4 4 — µs Wait time after H'FF dummy t <sub>spvr</sub> 2 2 2 — µs Wait time after PV bit clear*¹ t <sub>cpv</sub> 2 2 — µs Wait time after SWE bit clear*¹ t <sub>cswe</sub> 100 100 — µs Maximum programming count*¹** N — 1000 Times Erase Wait time after SWE bit setting*¹ t <sub>sswe</sub> 1 1 1 — µs Wait time after ESU bit setting*¹ t <sub>sesu</sub> 100 100 — µs Wait time after ESU bit setting*¹ t <sub>sesu</sub> 1 1 0 10 ms Erase time wait | | Wait time after P bit clear*1 | t <sub>cp</sub> | 5 | 5 | _ | μs | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | Wait time after PSU bit clear*1 | t <sub>cpsu</sub> | 5 | 5 | _ | μs | | | write*¹ Wait time after PV bit clear*¹ t <sub>cpv</sub> 2 2 — μs Wait time after SWE bit clear*¹ t <sub>cswe</sub> 100 100 — μs Maximum programming count*¹**⁴ N — — 1000 Times Erase Wait time after SWE bit setting*¹ t <sub>sswe</sub> 1 1 — μs Wait time after ESU bit setting*¹ t <sub>sesu</sub> 100 100 — μs Wait time after E bit setting*¹* t <sub>sesu</sub> 10 10 100 ms Erase time wait | | Wait time after PV bit setting*1 | t <sub>spv</sub> | 4 | 4 | _ | μs | | | Wait time after SWE bit clear* $^1$ t <sub>cswe</sub> 100 100 — $\mu$ s Maximum programming count* $^{1*4}$ N — 1000 Times Erase Wait time after SWE bit setting* $^1$ t <sub>sswe</sub> 1 1 1 — $\mu$ s Wait time after ESU bit setting* $^1$ t <sub>sesu</sub> 100 100 — $\mu$ s Wait time after E bit setting* $^1$ t <sub>sesu</sub> 10 10 100 ms Erase time wait | | | t <sub>spvr</sub> | 2 | 2 | _ | μs | | | | | Wait time after PV bit clear*1 | t <sub>cpv</sub> | 2 | 2 | _ | μs | | | Erase Wait time after SWE bit setting* $^1$ $t_{sswe}$ 1 1 1 — $\mu s$ Wait time after ESU bit setting* $^1$ $t_{sesu}$ 100 100 — $\mu s$ Wait time after E bit setting* $^1 * t_{se}$ 1 1 1 0 10 ms Erase time wait | | Wait time after SWE bit clear*1 | t <sub>cswe</sub> | 100 | 100 | _ | μs | | | Wait time after ESU bit setting* <sup>1</sup> t <sub>sesu</sub> 100 100 — µs Wait time after E bit setting* <sup>1</sup> *s <sup>5</sup> t <sub>se</sub> 10 10 100 ms Erase time wait | | Maximum programming count*1,*4 | | _ | _ | 1000 | Times | | | Wait time after E bit setting* <sup>1,</sup> * <sup>5</sup> t <sub>se</sub> 10 10 100 ms Erase time wait | Erase | Wait time after SWE bit setting*1 | t <sub>sswe</sub> | 1 | 1 | _ | μs | | | wait | | Wait time after ESU bit setting*1 | t <sub>sesu</sub> | 100 | 100 | _ | μs | | | Wait time after E bit clear* <sup>1</sup> t <sub>∞</sub> 10 10 — μs | | Wait time after E bit setting* <sup>1,*5</sup> | t <sub>se</sub> | 10 | 10 | 100 | ms | Erase time<br>wait | | | | Wait time after E bit clear*1 | t <sub>ce</sub> | 10 | 10 | | μs | | | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |-------|------------------------------------|-------------------|------|------|------|-------|--------------------| | Erase | Wait time after ESU bit clear*1 | t <sub>cesu</sub> | 10 | 10 | _ | μs | | | | Wait time after EV bit setting*1 | t <sub>sev</sub> | 20 | 20 | _ | μs | | | | Wait time after H'FF dummy write*1 | t <sub>sevr</sub> | 2 | 2 | _ | μs | | | | Wait time after EV bit clear*1 | t <sub>cev</sub> | 4 | 4 | _ | μs | | | | Wait time after SWE bit clear*1 | t <sub>cswe</sub> | 100 | 100 | _ | μs | | | | Maximum erase count*1,*5 | N | 12 | _ | 120 | Times | | Notes: 1. Make each time setting in accordance with the program or erase algorithm. - 2. Programming time per 128 bytes (shows the total period for which the P bit in the flash memory control register (FLMCR1) is set and does not include the programming verification time.) - 3. Block erase time (shows the total period for which the E bit in FLMCR1 is set and does not include the erase verification time.) - To specify the maximum programming time value (tp (max.)) in the 128-byte programming algorithm, set the max. value (1000) for the maximum programming count (N). The wait time after P bit setting should be changed as follows according to the value of the programming counter (n). Programming counter (n) = 1 to 6: $t_{sp30} = 30 \mu s$ Programming counter (n) = 7 to 1000: $t_{sp30} = 200 \mu s$ [In additional programming] Programming counter (n)= 1 to 6: $t_{sp10} = 10 \mu s$ 5. For the maximum erase time ( $t_E$ (max.)), the following relationship applies between the wait time after E bit setting ( $t_{\infty}$ ) and the maximum erase count (N): $t_{\scriptscriptstyle E}$ (max.) = Wait time after E bit setting ( $t_{\scriptscriptstyle se}$ ) x maximum erase count (N) To specify the maximum erase time, the values of $(t_{se})$ and (N) should be set so as to satisfy the above formula. Examples: When $t_{se} = 100$ [ms], N = 12 times When $t_{se} = 10$ [ms], N = 120 times # Appendix # A. I/O Port States in Each Operating State | Port Name | MCU<br>Operating<br>Mode | Power-on<br>Reset | Hardware<br>Standby<br>Mode | Software Standby Mode | Program<br>Execution State,<br>Sleep Mode | |-----------|--------------------------|-------------------|-----------------------------|---------------------------|-------------------------------------------| | Port 1 | 4 to 7 | T | T | Keep | I/O port | | Port 2 | 4 to 7 | Т | T | Keep | I/O port | | Port 3 | 4 to 7 | T | T | Keep | I/O port | | Port 4 | 4 to 7 | T | T | T | Input port | | Port 5 | 4 to 7 | Т | T | Keep | I/O port | | Port 9 | 4 to 7 | T | T | T | Input port | | Port A | 4 and 5 | L | T | [Address output, OPE = 0] | A23 to A16 | | | 6 | Т | = | Т | | | | | | | [Address output, OPE = 1] | | | | | | | Keep | | | | 7 | Т | T | Keep | I/O port | | Port B | 4 and 5 | L | T | [Address output, OPE = 0] | A15 to A8 | | | 6 | Т | = | Т | | | | | | | [Address output, OPE = 1] | | | | | | | Keep | | | | 7 | T | Т | Keep | I/O port | | Port Name | MCU<br>Opera<br>Mode | ting | Power-on<br>Reset | Hardware<br>Standby<br>Mode | Software Standby Mode | Program<br>Execution State,<br>Sleep Mode | |-----------|----------------------|---------------|-------------------|-----------------------------|-----------------------|-------------------------------------------| | Port C | 4 and | 5 | L | T | [OPE = 0] | A7 to A0 | | | | | | | T | | | | | | | | [OPE = 1] | | | | | | | | Keep | | | | 6 | | Т | Т | [DDR = 1, OPE = 0] | [DDR = 1] | | | | | | | T | A7 to A0 | | | | | | | [DDR = 1, OPE = 1] | [DDR = 0] | | | | | | | Keep | Input port | | | | | | | [DDR = 0] | | | | | | | | Keep | | | | 7 | | Т | Т | Keep | I/O port | | Port D | 4 to 6 | | T | T | Т | Data bus | | | 7 | | Т | T | Keep | I/O port | | Port E | 4 to 6 | 8-bit<br>bus | Т | Т | Keep | I/O port | | | | 16-bit<br>bus | T | Т | Т | Data bus | | | 7 | | Т | Т | Keep | I/O port | | PF7/¢ | 4 to 6 | | Clock | T | [DDR = 0] | [DDR = 0] | | | | | output | <u>-</u> | T | T | | | 7 | | Т | | [DDR = 1] | [DDR = 1] | | | | | | | Н | Clock output | | PF6/AS | 4 to 6 | | Н | Т | [OPE = 0] | ĀS | | | | | | | T | | | | | | | | [OPE = 1] | | | | | | | | Н | | | - | 7 | _ | Т | Т | Keep | I/O port | | Port Name | MCU<br>Operating<br>Mode | Power-on<br>Reset | Hardware<br>Standby<br>Mode | Software Standby Mode | Program<br>Execution State,<br>Sleep Mode | |-----------|--------------------------|-------------------|-----------------------------|-----------------------|-------------------------------------------| | PF5/RD, | 4 to 6 | Н | Т | [OPE = 0] | RD, HWR | | PF4/HWR | | | | T | | | | | | | [OPE = 1] | | | | | | | Н | | | | 7 | Т | T | Keep | I/O port | | PF3/LWR | 4 to 6 | Н | T | [OPE = 0] | LWR | | | | | | T | | | | | | | [OPE = 1] | | | | | | | Н | | | | 7 | T | T | Keep | I/O port | | PF2/WAIT | 4 to 6 | Т | T | Keep | [WAITE = 1] | | | | | | | WAIT | | | 7 | Т | T | Keep | I/O port | | PF0 | 4 to 7 | T | T | Keep | I/O port | | Port H | 4 to 7 | T | T | Keep | I/O port | | Port J | 4 to 7 | Т | Т | Keep | I/O port | | Port K | 4 to 7 | T | T | Keep | I/O port | #### [Legend] H: High level L: Low level T: High impedance Keep: Input port becomes high-impedance, and output port retains statePort: Depends on the port setting (input becomes high-impedance) DDR: Data direction register OPE: Output port enable WAITE: Wait input enable # **B.** Product Code Lineup | Product Type | | Product Code | Mark Code | Package (Renesas<br>Package Code) | |-------------------|--------------------|--------------|--------------------------------------------------------|-----------------------------------| | H8S/2609<br>group | F-ZTAT version | HD64F2609 | HD64F2609FC20<br>(Normal spec) | 144-pin QFP<br>PRQP0144KA-A | | | | | HD64F2609FC20W<br>(Wide Temperature<br>Range spec) | (FP-144G/FP-144GV) | | | | | HD64F2609FC20V<br>(Normal spec) | - | | | | | HD64F2609FC20WV<br>(Wide Temperature<br>Range spec) | - | | | Masked ROM version | HD6432609 | HD6432609(***)FC<br>(Normal spec) | - | | | | | HD6432609(***)FCW<br>(Wide Temperature<br>Range spec) | - | | | | | HD6432609(***)FCV<br>(Normal spec) | | | | | | HD6432609(***)FCWV<br>(Wide Temperature<br>Range spec) | - | | | | HD6432608 | HD6432608(***)FC<br>(Normal spec) | - | | | | | HD6432608(***)FCW<br>(Wide Temperature<br>Range spec) | - | | | | | HD6432608(***)FCV<br>(Normal spec) | - | | | | | HD6432608(***)FCWV<br>(Wide Temperature<br>Range spec) | - | [Legend] (\*\*\*): ROM code ## C. Package Dimensions The package dimensions that are shown in the Renesas Semiconductor Package Data Book have priority. Figure C.1 FP-144G Package Dimensions ## Index | Numerics | $\mathbf{C}$ | | |---------------------------------------|----------------------------------|----| | 16-bit timer pulse unit (TPU)231 | Cascaded operation28 | 1 | | | Chain transfer | | | | Clock pulse generator48 | 39 | | $\mathbf{A}$ | Condition field4 | 2 | | A/D converter | Condition-code register (CCR)2 | 6 | | A/D converter activation | Conversion time43 | 1 | | Absolute address | CPU operating modes1 | 8 | | Activation by software | | | | Address map | | | | Address space | D | | | Addressing modes | Data size and data alignment11 | 7 | | ADI433 | Data transfer instructions | | | Advanced mode | Data transfer controller | 9 | | Arithmetic operations instructions 34 | Direct transitions | 8 | | Asynchronous mode | DTC vector table 14 | 8 | | n. | T | | | В | <b>E</b> | | | Basic bus interface | Effective address extension | | | Basic timing | Effective address | | | Bcc | Emulation | | | Bit manipulation instructions | Erase/erase-verify | | | Bit rate | Erasing units | | | Block data transfer instructions | Error protection | | | Block transfer mode | Exception handling6 | | | Boot mode | Extended control register (EXR)2 | | | Branch instructions | External trigger43 | 3 | | Break | | | | Break address | | | | Break conditions | F | | | Buffer operation | Flash memory45 | 9 | | Burst ROM interface | Framing error | | | Bus arbitration | Free-running count operation27 | | | Bus controller | • • | | | G | 11 | | |--------------------------------------|-------------------------------------|-------| | General registers | NMI | 80 | | | Non-overlapping pulse output | . 329 | | | Normal mode | , 161 | | Н | | | | Hardware protection | | | | Hardware standby mode | 0 | | | Traidware standby mode | On-board programming | 472 | | | Operating mode selection | | | T | Operating field | | | I | Output trigger | | | Idle cycle | Overflows | | | Immediate | Overrun error | | | Input capture | Overruit error | . 300 | | Instruction set | | | | Interrupt control modes85 | | | | Interrupt controller71 | P | | | Interrupt exception handling | Parity error | | | vector table | PC break controller | | | Interrupt mask level | Periodic count operation | | | Interrupt mask bit | Phase counting mode | | | interrupt priority register (IPR)71 | PLL circuit | . 495 | | Interrupts67 | Power-down modes | . 499 | | Interval timer mode | Program counter (PC) | 25 | | | Program/erase protection | | | | Program/program-verify | . 479 | | L | Program-counter relative | 45 | | List of registers 521 | Programmable pulse generator | .315 | | Logic operations instructions | Programmer mode | . 484 | | | PWM channel | . 454 | | | PWM modes | . 283 | | M | | | | MAC instruction | | | | Mark state | R | | | | Register addresses | 522 | | Medium-speed mode | Register bits | | | Memory indirect | Register direct | | | Module stop mode | Register field | | | | Register indirect | | | Multiply-accumulate register (MAC)27 | Register indirect with displacement | | | | Register indirect with displacement | | | | register muneet with post-merement | 44 | | Register indirect with pre-decreme | | P1DDR | | | |-------------------------------------|------------|------------------------|----------------------|--| | • | | P1DR171, 527, 536, 546 | | | | Register states in each operating m | ode 541 | P2DDR | 180, 524, 534, 543 | | | Registers | | P2DR | 181, 527, 536, 546 | | | ABWCR 108, 527 | | P3DDR | 190, 524, 534, 543 | | | ADCR 429, 530 | , 539, 548 | P3DR | 191, 527, 536, 546 | | | ADCSR 427, 530 | , 539, 548 | P3ODR | 192, 525, 534, 544 | | | ADDR 426, 529 | , 539, 548 | P5DDR | 196, 524, 534, 543 | | | ASTCR 108, 527 | , 536, 546 | P5DR | 196, 527, 536, 546 | | | BARA 96, 523 | , 533, 542 | PADDR | 199, 524, 534, 543 | | | BARB 97, 523 | , 533, 542 | PADR | 200, 527, 536, 546 | | | BCRA 97, 523 | , 533, 542 | PAODR | 201, 525, 534, 544 | | | BCRB 98, 523 | , 533, 542 | PAPCR | 201, 525, 534, 544 | | | BCRH 111, 527 | , 536, 546 | PBDDR | 203, 524, 534, 543 | | | BCRL112, 527 | , 536, 546 | PBDR | 204, 527, 536, 546 | | | BRR 366, 529 | , 538, 548 | PBODR | 205, 525, 534, 544 | | | CRA | 144 | PBPCR | 205, 525, 534, 544 | | | CRB | 144 | PCDDR | 207, 524, 534, 543 | | | DAR | 144 | PCDR | 208, 527, 536, 546 | | | DTCER145, 524 | , 533, 543 | PCODR | . 209, 525, 534, 544 | | | DTVECR 146, 524 | , 533, 543 | PCPCR | | | | EBR1 469, 530 | , 539, 549 | PCR | 323, 524, 533, 543 | | | EBR2 470, 530 | , 539, 549 | PDDDR | 211, 524, 534, 543 | | | FLMCR1 467, 530 | , 539, 549 | PDDR | . 212, 527, 536, 546 | | | FLMCR2 468, 530 | | PDPCR | 213, 525, 534, 544 | | | FLPWCR 471, 530 | | PEDDR | | | | IER76, 523 | , 533, 542 | PEDR | 216, 527, 536, 546 | | | IPR 75, 526 | , 536, 545 | PEPCR | 217, 525, 534, 544 | | | ISCR 77, 523 | , 533, 542 | PFCR | 113, 523, 533, 542 | | | ISR79, 523 | , 533, 542 | PFDDR | 219, 524, 534, 543 | | | LCR 523 | , 532, 541 | PFDR | 220, 527, 536, 546 | | | LCR2 523 | | PHDDR | . 224, 522, 532, 541 | | | LPCR 523 | , 532, 541 | PHDR | . 225, 522, 532, 541 | | | LPWRCR 506, 523 | , 533, 542 | PJDDR | | | | MDCR 54, 523 | | PJDR | . 227, 522, 532, 541 | | | MRA | | PKDDR | | | | MRB | 143 | PKDR | . 229, 522, 532, 541 | | | MSTPCR 508, 523 | | PMR | | | | NDER 318, 524 | | PODR | | | | NDR320, 524 | | PORT1 | | | | PORT2 | 181, 530, 539, 549 | TIER 262, 527, 5 | 537, 546 | |--------|---------------------|--------------------------------|----------| | PORT3 | 191, 530, 539, 549 | TIOR245, 527, 5 | 537, 546 | | PORT4 | 195, 530, 539, 549 | TMDR243, 527, 5 | 537, 546 | | PORT5 | 197, 530, 539, 549 | TSR264, 355, 527, 5 | 537, 546 | | PORT9 | 198, 530, 539, 549 | TSTR 267, 526, 5 | 536, 545 | | PORTA | 200, 530, 539, 549 | TSYR 268, 526, 5 | 536, 545 | | PORTB | 204, 530, 539, 549 | WCR 109, 527, 5 | 536, 546 | | PORTC | 208, 530, 540, 549 | Repeat mode | 153 | | PORTD | 212, 530, 540, 549 | Reset | 63 | | PORTE | 216 | Reset exception handling | 63 | | PORTF | 220, 530, 540, 549 | | | | PORTH | 225, 522, 532, 541 | | | | PORTJ | 227, 522, 532, 541 | S | | | PORTK | 229, 522, 532, 541 | Scan mode | 430 | | PWBFR | 451, 522, 531, 541 | Serial communication interface | | | PWBTCR | 452, 523, 532, 542 | Shift instructions | | | PWCNT | 447 | Single mode | | | PWCR | 445, 522, 531, 541 | Sleep mode | | | PWCYR | 447, 522, 531, 541 | Software activation 1 | | | PWDTR | 448 | Software protection | | | PWOCR | 446, 522, 531, 541 | Software standby mode | | | PWPR | 447, 522, 531, 541 | Stack pointer (SP) | | | RAMER | 470, 527, 536, 546 | Stack status | | | RDR | 354, 529, 538, 548 | Subactive mode | | | RSR | | Subsleep mode | | | RSTCSR | 343, 529, 538, 547 | SWDTEND | | | SAR | 144 | Synchronous operation | | | SBYCR | 503, 523, 532, 542 | System control instructions | | | SCKCR | 490, 523, 532, 542 | 2 | | | SCMR | 365, 529, 538, 548 | | | | SCR | 358, 529, 538, 548 | T | | | SMR | 355, 529, 538, 548 | TCIU 1 | 295 | | SSR | 361, 529, 538, 548 | TCIU 2 | | | SYSCR | 55, 523, 532, 542 | TCIU 4 | | | TCNT | 267, 339, 527, 529, | TCIU_5 | | | | 537, 538, 546, 547 | TCIV_0 | | | TCR | 238, 527, 537, 546 | TCIV_1 | | | TCSR | 339, 529, 538, 547 | TCIV 2 | | | TDR | 355, 529, 538, 548 | TCIV 3 | | | TGR | 267, 528, 537, 546 | TCIV 4 | | | | | 1 C1 V _ <del>1</del> | 493 | | TCIV_5 | 295 | TRAPA instruction | 15, 68 | |------------------|-----|----------------------------------|--------| | TGIA_0 | 295 | | | | TGIA_1 | 295 | | | | TGIA_2 | 295 | U | | | TGIA_3 | 295 | User program mode | 475 | | TGIA_4 | 295 | F 20 | | | TGIA_5 | 295 | | | | TGIB_0 | 295 | ${f V}$ | | | TGIB_1 | 295 | Valid strobes | 110 | | TGIB_2 | 295 | Vector number for the software | 117 | | TGIB_3 | 295 | activation interrupt | 146 | | TGIB_4 | 295 | activation interrupt | 170 | | TGIB_5 | 295 | | | | TGIC_0 | 295 | W | | | TGIC_3 | 295 | | 100 | | TGID_0 | 295 | Wait control | | | TGID_3 | 295 | Watch mode | | | Toggle output | 271 | Watchdog timer (WDT) | | | Trace bit | 25 | Waveform output by compare match | | | Traces | 66 | WOVI | | | Trap instruction | 68 | Write data buffer function | 135 | ## Renesas 16-Bit Single-Chip Microcomputer Hardware Manual H8S/2609 Group Publication Date: Rev.1.00, Jan. 25, 2008 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Customer Support Department Global Strategic Communication Div. Renesas Solutions Corp. http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. **RENESAS SALES OFFICES** Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. Teli Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: -655-6213-0200, Fax: -655-6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amoorp, Amoorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510 ## H8S/2609 Group Hardware Manual Renesas Technology Corp. 2-6-2, Ote-machi, Chiyoda-ku, Tokyo, 100-0004, Japan