## RENESAS

## HD74CDC2510B

3.3-V Phase-lock Loop Clock Driver

REJ03D0826-0900 (Previous: ADE-205-219G) Rev.9.00 Apr 07, 2006

### Description

The HD74CDC2510B is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The HD74CDC2510B operates at 3.3 V  $V_{CC}$  and is designed to drive up to five clock loads per output.

Bank of outputs provide ten low-skew, low-jitter copies of the input clock. Output signal duty cycles are adjusted to 50 percent independent of the duty cycle at the input clock. Bank of outputs can be enabled or disabled via the control (G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the HD74CDC2510B does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, HD74CDC2510B requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AV<sub>CC</sub> to ground.

### Features

- Meets "PC SDRAM registered DIMM design support document, Rev. 1.2"
- Phase-lock loop clock distribution for synchronous DRAM applications
- External feedback (FBIN) pin is used to synchronize the outputs to the clock input
- No external RC network required
- Support spread spectrum clock (SSC) synthesizers
- Ordering Information

| Part Name       | Package Type | Package Code<br>(Previous code) | Package<br>Abbreviation | Taping Abbreviation<br>(Quantity) |
|-----------------|--------------|---------------------------------|-------------------------|-----------------------------------|
| HD74CDC2510BTEL | TSSOP-24 pin | PTSP0024JB-A                    | Т                       | EL (1,000 pcs / Reel)             |
|                 |              | (TTP-24DBV)                     |                         |                                   |

\*Only by a change of a suffix (A to B) for standardization, there isn't any change of the product.

## **Function Table**

| Inp | uts | Outputs  |       |  |  |
|-----|-----|----------|-------|--|--|
| G   | CLK | 1Y (0:9) | FBOUT |  |  |
| X   | L   | L        | L     |  |  |
| L   | Н   | L        | Н     |  |  |
| Н   | Н   | Н        | Н     |  |  |

H: High level

L: Low level

X: Immaterial



#### **Pin Arrangement**



#### **Absolute Maximum Ratings**

| Symbol                              | Ratings                                                                                                                                                  | Unit                                                   | Conditions                                             |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|
| V <sub>cc</sub>                     | -0.5 to 4.6                                                                                                                                              | V                                                      |                                                        |
| V                                   | -0.5 to 6.5                                                                                                                                              | V                                                      |                                                        |
| Vo                                  | –0.5 to V <sub>CC</sub> +0.5                                                                                                                             | V                                                      |                                                        |
| I <sub>IK</sub>                     | _50                                                                                                                                                      | mA                                                     | V <sub>1</sub> < 0                                     |
| I <sub>OK</sub>                     | ±50                                                                                                                                                      | mA                                                     | $V_{\rm O}$ < 0 or $V_{\rm O}$ > $V_{\rm CC}$          |
| lo                                  | ±50                                                                                                                                                      | mA                                                     | $V_{\rm O}$ = 0 to $V_{\rm CC}$                        |
| I <sub>CC</sub> or I <sub>GND</sub> | ±100                                                                                                                                                     | mA                                                     |                                                        |
| Ρτ                                  | 0.7                                                                                                                                                      | W                                                      |                                                        |
|                                     |                                                                                                                                                          |                                                        |                                                        |
| T <sub>stg</sub>                    | –65 to +150                                                                                                                                              | °C                                                     |                                                        |
|                                     | V <sub>CC</sub><br>V <sub>I</sub><br>V <sub>O</sub><br>I <sub>IK</sub><br>I <sub>OK</sub><br>I <sub>O</sub><br>I <sub>CC</sub> or I <sub>GND</sub><br>Рт | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

- 1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.
- 2. This value is limited to 4.6 V maximum.
- 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.



| ltem                  | Symbol          | Min | Тур | Max             | Unit | Conditions |
|-----------------------|-----------------|-----|-----|-----------------|------|------------|
| Supply voltage        | V <sub>cc</sub> | 3.0 | —   | 3.6             | V    |            |
| Input voltage         | VIH             | 2.0 | —   | —               | V    |            |
|                       | VIL             | _   | —   | 0.8             |      |            |
|                       | VI              | 0   | —   | V <sub>CC</sub> |      |            |
| Output current        | I <sub>OH</sub> | —   | —   | -12             | mA   |            |
|                       | I <sub>OL</sub> | _   | —   | 12              |      |            |
| Operating temperature | Ta              | 0   |     | 85              | °C   |            |

Note: Unused inputs must be held high or low to prevent them from floating.

## Logic Diagram





#### **Pin Function**

| Pin name         | No.                                     | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|-----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK              | 24                                      | 1      | Clock input. CLK provides the clock signal to be distributed by the<br>HD74CDC2510B clock driver. CLK is used to provide the reference signal to<br>the integrated PLL that generates the clock output signals. CLK must have a<br>fixed frequency and fixed phase for the PLL to obtain phase lock. Once the<br>circuit is powered up and a valid CLK signal is applied, a stabilization time is<br>required for the PLL to phase lock the feedback signal to its reference signal. |
| FBIN             | 13                                      | I      | Feedback input. FBIN provides the feedback signal to the internal PLL.<br>FBIN must be hard-wired to FBOUT to complete the PLL. The integrated<br>PLL synchronizes CLK and FBIN so that there is nominally zero phase error<br>between CLK and FBIN.                                                                                                                                                                                                                                 |
| G                | 11                                      | I      | Output bank enable. G is the output enable for outputs 1Y(0:9). When G is low, outputs 1Y(0:9) are disabled to a logic-low state. When G is high, all outputs 1Y(0:9) are enabled and switch at the same frequency as CLK.                                                                                                                                                                                                                                                           |
| FBOUT            | 12                                      | 0      | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL.                                                                                                                                                                                                                                                                                                    |
| 1Y(0:9)          | 3, 4, 5, 8, 9,<br>15, 16, 17,<br>20, 21 | 0      | Clock outputs. These outputs provide low-skew copies of CLK. Output bank 1Y(0:9) is enabled via the G input. These outputs can be disabled to a logic low state by deasserting the G control input.                                                                                                                                                                                                                                                                                  |
| AV <sub>CC</sub> | 23                                      | Power  | Analog power supply. $AV_{CC}$ provides the power reference for the analog circuitry. In addition, $AV_{CC}$ can be used to bypass the PLL for test purposes. When $AV_{CC}$ is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs.                                                                                                                                                                                                              |
| AGND             | 1                                       | Ground | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>CC</sub>  | 2, 10, 14, 22                           | Power  | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GND              | 6, 7, 18,19                             | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

# Electrical Characteristics

| Item                     | Symbol          | Min                  | Typ <sup>*1</sup> | Max  | Unit | Test Conditions                                |
|--------------------------|-----------------|----------------------|-------------------|------|------|------------------------------------------------|
| Input clamp voltage      | VIK             |                      |                   | -1.2 | V    | $V_{CC} = 3 V, I_1 = -18 mA$                   |
| Output voltage           | V <sub>OH</sub> | V <sub>cc</sub> -0.2 | —                 | _    | V    | $V_{CC}$ = Min to Max, $I_{OH}$ = -100 $\mu$ A |
|                          |                 | 2.1                  | _                 | _    |      | $V_{CC} = 3 V, I_{OH} = -12 mA$                |
|                          |                 | 2.4                  | _                 | _    |      | V <sub>CC</sub> = 3 V, I <sub>OH</sub> = –6 mA |
|                          | V <sub>OL</sub> |                      | _                 | 0.2  |      | $V_{CC}$ = Min to Max, $I_{OL}$ = 100 $\mu$ A  |
|                          |                 | —                    | _                 | 0.8  |      | $V_{CC} = 3 V, I_{OL} = 12 mA$                 |
|                          |                 | —                    | _                 | 0.55 |      | $V_{CC} = 3 V, I_{OL} = 6 mA$                  |
| Input current            | I <sub>IN</sub> | —                    | —                 | ±5   | μA   | $V_{CC}$ = 3.6 V, $V_{IN}$ = $V_{CC}$ or GND   |
| Quiescent supply current | I <sub>CC</sub> | _                    | _                 | 10   | μA   | $AV_{CC} = GND, V_{CC} = 3.6 V,$               |
|                          |                 |                      |                   |      |      | $V_1 = V_{CC}$ or GND, $I_0 = 0$               |
|                          | $\Delta I_{CC}$ | —                    | -                 | 500  | μA   | $AV_{CC}$ = GND, $V_{CC}$ = 3.3 to 3.6 V       |
|                          |                 |                      |                   |      |      | One input at V <sub>CC</sub> –0.6 V,           |
|                          |                 |                      |                   |      |      | Other inputs at $V_{CC}$ or GND                |
| Input capacitance        | C <sub>IN</sub> | _                    | 4                 | _    | pF   | $V_{CC}$ = 3.3 V, $V_{I}$ = $V_{CC}$ or GND    |
| Output capacitance       | Co              | _                    | 6                 | _    | pF   | $V_{CC}$ = 3.3 V, $V_{O}$ = $V_{CC}$ or GND    |

Note: 1. For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions.

## **Switching Characteristics**

 $(C_L = 30 \text{ pF}, \text{Ta} = 0 \text{ to } 85^{\circ}\text{C})$ 

| Item                                            | Symbol              | Vcc  | = 3.3 V±0 | .3 V | Unit              | From (Input)                              | To (Output)      |
|-------------------------------------------------|---------------------|------|-----------|------|-------------------|-------------------------------------------|------------------|
| nem                                             | Symbol              | Min  | Тур       | Max  | Unit              |                                           |                  |
| Phase error time                                | t <sub>pe</sub>     | -150 |           | 150  | ps                | 66 MHz <<br>CLKIN↑ ≤<br>100 MHz           | FBIN↑            |
| Between output pins skew *1                     | t <sub>sk (O)</sub> | _    | _         | 200  | ps                | Any Y or FBOUT,<br>F (clkin =<br>100 MHz) | Any Y or FBOUT   |
| Cycle to cycle jitter                           |                     | -100 | —         | 100  | ps                | F (clkin =<br>100 MHz)                    | Any Y or FBOUT   |
| Duty cycle                                      |                     | 45   | _         | 55   | %                 | F (clkin =<br>100 MHz)                    | Any Y or FBOUT   |
| Output rise / fall time                         | $t_{TLH}$           | 5.0  | _         | 1.0  | volts/ns          |                                           | Any Y or FBOUT   |
|                                                 | $t_{THL}$           | 5.0  | _         | 1.0  |                   |                                           | Any Y or FBOUT   |
| Analog power supply rejection<br>(DC to 10 MHz) | Vapsr *2            | 100  | —         | _    | mV <sub>P-P</sub> | 0                                         | AV <sub>CC</sub> |

Notes: The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.

1. The  $t_{sk(O)}$  specification is only valid for equal loading of all outputs.

2. This parameter is characterized but not tested.

#### **Timing Requirements**

| Item                             | Symbol             | Min | Max | Unit | Test Conditions |
|----------------------------------|--------------------|-----|-----|------|-----------------|
| Input clock frequency            | f <sub>clock</sub> | 50  | 125 | MHz  |                 |
| Input clock duty cycle           |                    | 40  | 60  | %    |                 |
| Stabilization time <sup>*1</sup> |                    |     | 1   | ms   | After power up  |

Note: 1. Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. In order for phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay and skew parameters given in the switching characteristics table are not applicable.

## **Test Circuit**





#### HD74CDC2510B

#### Waveforms - 1









#### **Package Dimensions**





## Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  The information described here may contain technical inaccuracies or typographical errors.
  Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to

- Nonne page (intp://www.renessas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or ther loss resulting from the information contained herein.
  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or system for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

http://www.renesas.com

## Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510