# CY8C24123A, CY8C24223A, and CY8C24423A #### **Features** #### ■ Powerful Harvard Architecture Processor - ☐ M8C Processor Speeds to 24 MHz - □ 8x8 Multiply, 32-Bit Accumulate - ☐ Low Power at High Speed - 2.4 to 5.25V Operating Voltage - Operating Voltages Down to 1.0V Using On-Chip Switch Mode Pump (SMP) - ☐ Industrial Temperature Range: -40°C to +85°C #### Advanced Peripherals (PSoC Blocks) - ☐ 6 Rail-to-Rail Analog PSoC Blocks Provide: - Up to 14-Bit ADCs - Up to 9-Bit DACs - Programmable Gain Amplifiers - Programmable Filters and Comparators - ☐ 4 Digital PSoC Blocks Provide: - 8- to 32-Bit Timers, Counters, and PWMs - CRC and PRS Modules - Full-Duplex UART - Multiple SPI™ Masters or Slaves - Connectable to all GPIO Pins - ☐ Complex Peripherals by Combining Blocks #### ■ Precision, Programmable Clocking - ☐ Internal ±2.5% 24/48 MHz Oscillator - ☐ High-Accuracy 24 MHz with Optional 32 kHz Crystal and PLL - Optional External Oscillator, up to 24 MHz - ☐ Internal Oscillator for Watchdog and Sleep #### ■ Flexible On-Chip Memory - 4K Flash Program Storage 50,000 Erase/Write Cycles - 256 Bytes SRAM Data Storage - In-System Serial Programming (ISSP) - Partial Flash Updates - ☐ Flexible Protection Modes - ☐ EEPROM Emulation in Flash #### ■ Programmable Pin Configurations - 25 mA Sink on all GPIO - Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on all GPIO - ☐ Up to 10 Analog Inputs on GPIO - Two 30 mA Analog Outputs on GPIO - ☐ Configurable Interrupt on all GPIO #### ■ New CY8C24x23A PSoC Device - ☐ Derived from the CY8C24x23 Device - ☐ Low Power and Low Voltage (2.4V) #### ■ Additional System Resources - □ I<sup>2</sup>C<sup>TM</sup> Slave, Master, and Multi-Master to 400 kHz - Watchdog and Sleep Timers - User-Configurable Low Voltage Detection - □ Integrated Supervisory Circuit - ☐ On-Chip Precision Voltage Reference #### **■** Complete Development Tools - □ Free Development Software (PSoC Designer<sup>TM</sup>) - Full-Featured, In-Circuit Emulator and Programmer - □ Full Speed Emulation - ☐ Complex Breakpoint Structure - □ 128K Trace Memory ## **PSoC® Functional Overview** The PSoC® family consists of many *Mixed-Signal Array with On-Chip Controller* devices. These devices are designed to replace multiple traditional MCU-based system components with one, low cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture allows the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts and packages. The PSoC architecture, as illustrated on the left, is comprised of four main areas: PSoC Core, Digital System, Analog System, and System Resources. Configurable global busing allows all the device resources to be combined into a complete custom system. The PSoC CY8C24x23A family can have up to three IO ports that connect to the global digital and analog interconnects, providing access to 4 digital blocks and 6 analog blocks. #### The PSoC Core The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose IO). The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture micro- processor. The CPU utilizes an interrupt controller with 11 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watchdog Timers (WDT). Memory encompasses 4 KB of Flash for program storage, 256 bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using the Flash. Program Flash utilizes four protection levels on blocks of 64 bytes, allowing customized software IP protection. The PSoC device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 2.5% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. If crystal accuracy is desired, the ECO (32.768 kHz external crystal oscillator) is available for use as a Real Time Clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device. PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read. ## The Digital System The Digital System is composed of 4 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. **Digital System Block Diagram** Digital peripheral configurations include those listed below. - PWMs (8 to 32 bit) - PWMs with Dead band (8 to 24 bit) - Counters (8 to 32 bit) - Timers (8 to 32 bit) - UART 8 bit with selectable parity - SPI master and slave - I2C slave and multi-master (1 available as a System Resource) - Cyclical Redundancy Checker/Generator (8 to 32 bit) - IrDA - Pseudo Random Sequence Generators (8 to 32 bit) The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled "PSoC Device Characteristics" on page 3. ### The Analog System The Analog System is composed of 6 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are listed below. - Analog-to-digital converters (up to 2, with 6- to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR) - Filters (2 and 4 pole band-pass, low-pass, and notch) - Amplifiers (up to 2, with selectable gain to 48x) - Instrumentation amplifiers (1 with selectable gain to 93x) - Comparators (up to 2, with 16 selectable thresholds) - DACs (up to 2, with 6- to 9-bit resolution) - Multiplying DACs (up to 2, with 6- to 9-bit resolution) - High current output drivers (two with 30 mA drive as a PSoC Core resource) - 1.3V reference (as a System Resource) - DTMF Dialer - Modulators - Correlators - Peak Detectors - Many other topologies possible CY8C24x23A Final Data Sheet PSoC® Overview Analog blocks are arranged in a column of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks, as shown in the figure below. **Analog System Block Diagram** #### Additional System Resources System Resources, some of which have been previously listed, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, switch mode pump, low voltage detection, and power on reset. Statements describing the merits of each system resource are below. - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in both general math as well as digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of Delta Sigma ADCs. - The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, multi-master are supported. - Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.3V reference provides an absolute reference for the analog system, including ADCs and DACs. - An integrated switch mode pump (SMP) generates normal operating voltages from a single 1.2V battery cell, providing a low cost boost converter. #### **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this data sheet is highlighted below. #### **PSoC Device Characteristics** | PSoC Part<br>Number | Digital<br>IO | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM | Flash<br>Size | |---------------------|---------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------| | CY8C29x66 | up to<br>64 | 4 | 16 | 12 | 4 | 4 | 12 | 2K | 32K | | CY8C27x43 | up to<br>44 | 2 | 8 | 12 | 4 | 4 | 12 | 256<br>Bytes | 16K | | CY8C24x94 | 49 | 1 | 4 | 48 | 2 | 2 | 6 | 1K | 16K | | CY8C24x23 | up to<br>24 | 1 | 4 | 12 | 2 | 2 | 6 | 256<br>Bytes | 4K | | CY8C24x23A | up to<br>24 | 1 | 4 | 12 | 2 | 2 | 6 | 256<br>Bytes | 4K | | CY8C21x34 | up to<br>28 | 1 | 4 | 28 | 0 | 2 | 4 <sup>a</sup> | 512<br>Bytes | 8K | | CY8C21x23 | 16 | 1 | 4 | 8 | 0 | 2 | 4 <sup>a</sup> | 256<br>Bytes | 4K | | CY8C20x34 | up to<br>28 | 0 | 0 | 28 | 0 | 0 | 3 <sup>b</sup> | 512<br>Bytes | 8K | Limited analog functionality. b. Two analog blocks and one CapSense. ## **Getting Started** The quickest path to understanding the PSoC silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the PSoC Mixed-Signal Array Technical Reference Manual. For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest PSoC device data sheets on the web at http://www.cypress.com/psoc. #### **Development Kits** Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, **C** compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click *PSoC (Programmable System-on-Chip)* to view a current list of available items. #### Technical Training Free PSoC technical training is available for beginners and is taught by a marketing or application engineer over the phone. PSoC training classes cover designing, debugging, advanced analog, as well as application-specific classes covering topics such as PSoC and the LIN bus. Go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located on the left side of the web page, and select Technical Training for more details. #### Consultants Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located on the left side of the web page, and select CYPros Consultants. #### Technical Support PSoC application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at http://www.cypress.com/support/login.cfm. ## **Application Notes** A long list of application notes will assist you in every aspect of your design effort. To view the PSoC application notes, go to the <a href="http://www.cypress.com">http://www.cypress.com</a> web site and select Application Notes under the Design Resources list located in the center of the web page. Application notes are listed by date as default. ## **Development Tools** PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP. (Reference the PSoC Designer Functional Flow diagram below.) PSoC Designer helps the customer to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high-level C language compiler developed specifically for the devices in the family. **PSoC Designer Subsystems** CY8C24x23A Final Data Sheet PSoC® Overview #### **PSoC Designer Software Subsystems** #### Device Editor The Device Editor subsystem allows the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration allows for changing configurations at run time. PSoC Designer sets up power-on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer can print out a configuration sheet for a given project configuration for use during application programming in conjunction with the Device Data Sheet. Once the framework is generated, the user can add application-specific code to flesh out the framework. It's also possible to change the selected components and regenerate the framework. #### Design Browser The Design Browser allows users to select and import preconfigured designs into the user's project. Users can easily browse a catalog of preconfigured designs to facilitate time-to-design. Examples provided in the tools include a 300-baud modem, LIN Bus master and slave, fan controller, and magnetic card reader. #### Application Editor In the Application Editor you can edit your C language and Assembly language source code. You can also assemble, compile, link, and build. **Assembler.** The macro assembler allows the assembly code to be merged seamlessly with C code. The link libraries automatically use absolute addressing or can be compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compiler.** A C language compiler is available that supports PSoC family devices. Even if you have never worked in the C language before, the product quickly allows you to create complete C programs for the PSoC family devices. The embedded, optimizing C compiler provides all the features of C tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. #### Hardware Tools #### In-Circuit Emulator A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices. The emulator consists of a base unit that connects to the PC by way of the parallel or USB port. The base unit is universal and will operate with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation. CY8C24x23A Final Data Sheet PSoC® Overview ## **Designing with User Modules** The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses and to the IO pins. Iterative development cycles permit you to adapt the hardware as well as the software. This substantially lowers the risk of having to select a different part to meet the final design requirements. To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The standard User Module library contains over 50 common peripherals such as ADCs, DACs Timers, Counters, UARTs, and other not-so common peripherals such as DTMF Generators and Bi-Quad analog filter sections. Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allow you to tailor its precise configuration to your particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. User modules also provide tested software to cut your development time. The user module application programming interface (API) provides highlevel functions to control and respond to hardware events at run-time. The API also provides optional interrupt service routines that you can adapt as needed. The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module. The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) for configuring the hardware. You pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, you build signal chains by interconnecting user modules to each other and the IO pins. At this stage, you also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high-level user module API functions. **User Module and Source Code Development Flows** The next step is to write your main program, and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project-level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming. The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals. ## **Document Conventions** #### Acronyms Used The following table lists the acronyms that are used in this document. | Acronym | Description | |---------|-----------------------------------------------------| | AC | alternating current | | ADC | analog-to-digital converter | | API | application programming interface | | CPU | central processing unit | | CT | continuous time | | DAC | digital-to-analog converter | | DC | direct current | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | FSR | full scale range | | GPIO | general purpose IO | | GUI | graphical user interface | | HBM | human body model | | ICE | in-circuit emulator | | ILO | internal low speed oscillator | | IMO | internal main oscillator | | Ю | input/output | | IPOR | imprecise power on reset | | LSb | least-significant bit | | LVD | low voltage detect | | MSb | most-significant bit | | PC | program counter | | PLL | phase-locked loop | | POR | power on reset | | PPOR | precision power on reset | | PSoC® | Programmable System-on-Chip™ | | PWM | pulse width modulator | | SC | switched capacitor | | SLIMO | slow IMO | | SMP | switch mode pump | | SRAM | static random access memory | #### Units of Measure A units of measure table is located in the Electrical Specifications section. Table 3-1 on page 17 lists all the abbreviations used to measure the PSoC devices. ## **Numeric Naming** Hexidecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexidecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (e.g., 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimal. #### **Table of Contents** For an in depth discussion and more information on your PSoC device, obtain the *PSoC Mixed-Signal Array Technical Reference Manual*. This document encompasses and is organized into the following chapters and sections. | 1. | Pin In | formation | 1 | 8 | |----|--------|----------------|-----------------------------------------|------| | | 1.1 | Pinouts . | | 8 | | | | 1.1.1 | 8-Pin Part Pinout | 8 | | | | 1.1.2 | 20-Pin Part Pinout | 9 | | | | 1.1.3 | 28-Pin Part Pinout | | | | | 1.1.4 | 32-Pin Part Pinout | | | | | 1.1.5 | 56-Pin Part Pinout | . 12 | | 2. | Reais | ter Refere | ence | . 14 | | | 2.1 | | Conventions | | | | | 2.1.1 | Abbreviations Used | | | | 2.2 | Register | Mapping Tables | . 14 | | 3. | Electr | ical Snoc | ifications | 17 | | J. | 3.1 | • | Maximum Ratings | | | | 3.2 | | g Temperature | | | | 3.3 | | rical Characteristics | | | | 0.0 | 3.3.1 | DC Chip-Level Specifications | | | | | 3.3.2 | DC General Purpose IO Specifications | | | | | 3.3.3 | DC Operational Amplifier Specifications | | | | | 3.3.4 | DC Low Power Comparator Specifics | 23 | | | | 3.3.5 | DC Analog Output Buffer Specifications | 24 | | | | 3.3.6 | DC Switch Mode Pump Specifications | | | | | 3.3.7 | DC Analog Reference Specifications | | | | | 3.3.8 | DC Analog PSoC Block Specifications | | | | | 3.3.9 | DC POR, SMP, and LVD Specifications | | | | 0.4 | 3.3.10 | DC Programming Specifications | | | | 3.4 | 3.4.1 | rical Characteristics | | | | | 3.4.1 | AC General Purpose IO Specifications | | | | | 3.4.3 | AC Operational Amplifier Specifications | | | | | 3.4.4 | AC Low Power Comparator Specifications | | | | | 3.4.5 | AC Digital Block Specifications | | | | | 3.4.6 | AC Analog Output Buffer Specifications | | | | | 3.4.7 | AC External Clock Specifications | | | | | 3.4.8 | AC Programming Specifications | | | | | 3.4.9 | AC I2C Specifications | 43 | | 4. | Packa | aina Info | rmation | . 44 | | | 4.1 | | ng Dimensions | | | | 4.2 | | Impedances | | | | 4.3 | | nce on Crystal Pins | | | | 4.4 | Solder R | eflow Peak Temperature | . 50 | | 5. | Devel | onment T | ool Selection | 51 | | ٠. | 5.1 | | | | | | 0.1 | 5.1.1 | PSoC Designer | | | | | 5.1.2 | PSoC Express | | | | | 5.1.3 | PSoC Programmer | | | | | 5.1.4 | CY3202-C iMAGEcraft C Compiler | | | | 5.2 | Developr | ment Kits | | | | | 5.2.1 | CY3215-DK Basic Development Kit | | | | | 5.2.2 | CY3210-ExpressDK Development Kit | | | | 5.3 | | on Tools | | | | | 5.3.1 | CY3210-MiniProg1 | | | | | 5.3.2<br>5.3.3 | CY3210-PSoCEval1CY3214-PSoCEvalUSB | | | | 5 A | | | | | | 5.4 | 5.4.1 | rogrammers<br>CY3216 Modular Programmer | 52 | | | | 5.4.2 | CY3207ISSP In-System Programmer | | | | 5.5 | | ries (Emulation and Programming) | | | | 5.6 | | / Tools | | | | 5.7 | | SoC Emulator into Your Board | | | | | | | | | 6. | | | mation | | | | 6.1 | | Code Definitions | | | 7. | Sales | and Com | pany Information | 55 | | | 7.1 | | ts and Code Protection | | ## 1. Pin Information This chapter describes, lists, and illustrates the CY8C24x23A PSoC device pins and pinout configurations. ### 1.1 Pinouts The CY8C24x23A PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital IO. However, Vss, Vdd, SMP, and XRES are not capable of Digital IO. #### 1.1.1 8-Pin Part Pinout Table 1-1. 8-Pin Part Pinout (PDIP, SOIC) | Pin | Ту | ре | Pin | Description | |-----|---------|--------|-------|---------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | Ю | P0[5] | Analog column mux input and column output. | | 2 | Ю | Ю | P0[3] | Analog column mux input and column output. | | 3 | Ю | | P1[1] | Crystal Input (XTALin), I2C Serial Clock (SCL), ISSP-SCLK*. | | 4 | Pov | wer | Vss | Ground connection. | | 5 | Ю | | P1[0] | Crystal Output (XTALout), I2C Serial Data (SDA), ISSP-SDATA*. | | 6 | Ю | ı | P0[2] | Analog column mux input. | | 7 | Ю | Ī | P0[4] | Analog column mux input. | | 8 | Pov | wer | Vdd | Supply voltage. | #### CY8C24123A 8-Pin PSoC Device $\textbf{LEGEND}\text{: }A = Analog, \ I = Input, \ and \ O = Output.$ <sup>\*</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. #### 1.1.2 20-Pin Part Pinout Table 1-2. 20-Pin Part Pinout (PDIP, SSOP, SOIC) | Pin | Ту | ре | Pin | Description | | | | | | |-----|---------|--------|-------|--------------------------------------------------------------------|--|--|--|--|--| | No. | Digital | Analog | Name | Description | | | | | | | 1 | Ю | ı | P0[7] | Analog column mux input. | | | | | | | 2 | Ю | Ю | P0[5] | Analog column mux input and column output. | | | | | | | 3 | Ю | Ю | P0[3] | Analog column mux input and column output. | | | | | | | 4 | 10 | ı | P0[1] | Analog column mux input. | | | | | | | 5 | Po | wer | SMP | Switch Mode Pump (SMP) connection to external components required. | | | | | | | 6 | Ю | | P1[7] | I2C Serial Clock (SCL). | | | | | | | 7 | Ю | | P1[5] | I2C Serial Data (SDA). | | | | | | | 8 | Ю | | P1[3] | | | | | | | | 9 | Ю | | P1[1] | Crystal Input (XTALin), I2C Serial Clock (SCL), ISSP-SCLK*. | | | | | | | 10 | Po | wer | Vss | Ground connection. | | | | | | | 11 | Ю | | P1[0] | Crystal Output (XTALout), I2C Serial Data (SDA), ISSP-SDATA*. | | | | | | | 12 | Ю | | P1[2] | | | | | | | | 13 | Ю | | P1[4] | Optional External Clock Input (EXTCLK). | | | | | | | 14 | Ю | | P1[6] | | | | | | | | 15 | Inj | out | XRES | Active high external reset with internal pull down. | | | | | | | 16 | Ю | ı | P0[0] | Analog column mux input. | | | | | | | 17 | Ю | ı | P0[2] | Analog column mux input. | | | | | | | 18 | Ю | I | P0[4] | Analog column mux input. | | | | | | | 19 | Ю | I | P0[6] | Analog column mux input. | | | | | | | 20 | Po | wer | Vdd | Supply voltage. | | | | | | #### CY8C24223A 20-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. <sup>\*</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. #### 1.1.3 28-Pin Part Pinout Table 1-3. 28-Pin Part Pinout (PDIP, SSOP, SOIC) | Pin | Pin Type | | Pin | Description | |-----|----------|--------|-------|--------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | I | P0[7] | Analog column mux input. | | 2 | Ю | Ю | P0[5] | Analog column mux input and column output. | | 3 | Ю | Ю | P0[3] | Analog column mux input and column output. | | 4 | Ю | I | P0[1] | Analog column mux input. | | 5 | 10 | | P2[7] | | | 6 | Ю | | P2[5] | | | 7 | Ю | ı | P2[3] | Direct switched capacitor block input. | | 8 | Ю | ı | P2[1] | Direct switched capacitor block input. | | 9 | Po | wer | SMP | Switch Mode Pump (SMP) connection to external components required. | | 10 | Ю | | P1[7] | I2C Serial Clock (SCL). | | 11 | Ю | | P1[5] | I2C Serial Data (SDA). | | 12 | Ю | | P1[3] | | | 13 | Ю | | P1[1] | Crystal Input (XTALin), I2C Serial Clock (SCL), ISSP-SCLK*. | | 14 | Po | wer | Vss | Ground connection. | | 15 | Ю | | P1[0] | Crystal Output (XTALout), I2C Serial Data (SDA), ISSP-SDATA*. | | 16 | Ю | | P1[2] | | | 17 | Ю | | P1[4] | Optional External Clock Input (EXTCLK). | | 18 | Ю | | P1[6] | | | 19 | Inp | out | XRES | Active high external reset with internal pull down. | | 20 | Ю | ı | P2[0] | Direct switched capacitor block input. | | 21 | Ю | I | P2[2] | Direct switched capacitor block input. | | 22 | Ю | | P2[4] | External Analog Ground (AGND). | | 23 | Ю | | P2[6] | External Voltage Reference (VRef). | | 24 | Ю | ı | P0[0] | Analog column mux input. | | 25 | Ю | I | P0[2] | Analog column mux input. | | 26 | Ю | I | P0[4] | Analog column mux input. | | 27 | Ю | I | P0[6] | Analog column mux input. | | 28 | Po | wer | Vdd | Supply voltage. | **LEGEND**: A = Analog, I = Input, and O = Output. #### CY8C24423A 28-Pin PSoC Device <sup>\*</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the *PSoC Mixed-Signal Array Technical Reference Manual* for details. #### 1.1.4 32-Pin Part Pinout Table 1-4. 32-Pin Part Pinout (QFN\*\*) | Pin | Ту | pe | Pin | | | | | | | |-----|-------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | No. | Digital | Analog | Name | Description | | | | | | | 1 | Ю | | P2[7] | | | | | | | | 2 | 10 | | P2[5] | | | | | | | | 3 | Ю | ı | P2[3] | Direct switched capacitor block input. | | | | | | | 4 | Ю | I | P2[1] | Direct switched capacitor block input. | | | | | | | 5 | Po | wer | Vss | Ground connection. | | | | | | | 6 | Po | wer | SMP | Switch Mode Pump (SMP) connection to external components required. | | | | | | | 7 | Ю | | P1[7] | I2C Serial Clock (SCL). | | | | | | | 8 | IO IO Power | | P1[5] | I2C Serial Data (SDA). | | | | | | | 9 | | | NC | No connection. | | | | | | | 10 | Ю | | P1[3] | | | | | | | | 11 | Ю | | P1[1] | Crystal Input (XTALin), I2C Serial Clock (SCL), ISSP-SCLK*. | | | | | | | 12 | Po | wer | Vss | Ground connection. | | | | | | | 13 | Ю | | P1[0] | Crystal Output (XTALout), I2C Serial Data (SDA), ISSP-SDATA*. | | | | | | | 14 | 10 | | P1[2] | | | | | | | | 15 | Ю | | P1[4] | Optional External Clock Input (EXTCLK). | | | | | | | 16 | | | NC | No connection. | | | | | | | 17 | Ю | | P1[6] | | | | | | | | 18 | In | put | XRES | Active high external reset with internal pull down. | | | | | | | 19 | 10 | I | P2[0] | Direct switched capacitor block input. | | | | | | | 20 | Ю | I | P2[2] | Direct switched capacitor block input. | | | | | | | 21 | Ю | | P2[4] | External Analog Ground (AGND). | | | | | | | 22 | Ю | | P2[6] | External Voltage Reference (VRef). | | | | | | | 23 | Ю | I | P0[0] | Analog column mux input. | | | | | | | 24 | Ю | I | P0[2] | Analog column mux input. | | | | | | | 25 | | | NC | No connection. | | | | | | | 26 | Ю | I | P0[4] | Analog column mux input. | | | | | | | 27 | Ю | I | P0[6] | Analog column mux input. | | | | | | | 28 | Po | wer | Vdd | Supply voltage. | | | | | | | 29 | Ю | I | P0[7] | Analog column mux input. | | | | | | | 30 | Ю | Ю | P0[5] | Analog column mux input and column output. | | | | | | | 31 | Ю | Ю | P0[3] | Analog column mux input and column output. | | | | | | | 32 | Ю | I | P0[1] | I2C Serial Clock (SCL). I2C Serial Data (SDA). No connection. Crystal Input (XTALin), I2C Serial Clock (SCL), ISSP-SCLK*. Ground connection. Crystal Output (XTALout), I2C Serial Data (SDA), ISSP-SDATA*. Optional External Clock Input (EXTCLK). No connection. Active high external reset with internal pull down. Direct switched capacitor block input. External Analog Ground (AGND). External Voltage Reference (VRef). Analog column mux input. No connection. Analog column mux input. Analog column mux input. Analog column mux input. Supply voltage. Analog column mux input. Analog column mux input. Analog column mux input. | | | | | | #### CY8C24423A 32-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. <sup>\*</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. <sup>\*\*</sup> The center pad on the QFN package should be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal. #### 1.1.5 56-Pin Part Pinout The 56-pin SSOP part is for the CY8C24000A On-Chip Debug (OCD) PSoC device. **Note** This part is only used for in-circuit debugging. It is NOT available for production. Table 1-5. 56-Pin Part Pinout (SSOP) | | | | | out (SSOP) | |------------|---------|--------|----------------|--------------------------------------------------------------------------------| | Pin<br>No. | | pe | Pin<br>Name | Description | | | Digital | Analog | NC | No connection | | 1 | 10 | | | No connection. | | | 10 | l<br>I | P0[7] | Analog column mux input. | | 3 | 10 | l<br>I | P0[5] | Analog column mux input and column output. | | 5 | 10 | l<br>I | P0[3] | Analog column mux input and column output. | | | 10 | ' | P0[1] | Analog column mux input. | | 6<br>7 | 10 | | P2[7]<br>P2[5] | | | 8 | 10 | ı | P2[3] | Direct switched capacitor block input. | | 9 | 10 | i<br>I | P2[1] | Direct switched capacitor block input. Direct switched capacitor block input. | | 10 | 10 | ' | P4[7] | bliect switched capacitor block input. | | 11 | IO | | P4[5] | | | 12 | 10 | ı | P4[3] | | | 13 | 10 | i | P4[1] | | | 14 | OCD | ' | OCDE | OCD even data IO. | | 15 | OCD | | OCDO | OCD odd data output. | | 16 | | wer | SMP | Switch Mode Pump (SMP) connection to | | 10 | 10 | WGI | Oivii | required external components. | | 17 | IO | | P3[7] | | | 18 | Ю | | P3[5] | | | 19 | Ю | | P3[3] | | | 20 | Ю | | P3[1] | | | 21 | IO | | P5[3] | | | 22 | IO | | P5[1] | | | 23 | 10 | | P1[7] | I2C Serial Clock (SCL). | | 24 | IO | | P1[5] | I2C Serial Data (SDA). | | 25 | 10 | | NC | No connection. | | 26 | IO | | P1[3] | 110 00 | | 27 | 10 | | P1[1] | Crystal Input (XTALin), I2C Serial Clock | | | | | | (SCL), ISSP-SCLK*. | | 28 | Po | wer | Vdd | Supply voltage. | | 29 | | | NC | No connection. | | 30 | | | NC | No connection | | 31 | Ю | | P1[0] | Crystal Output (XTALout), I2C Serial Data (SDA), ISSP-SDATA*. | | 32 | Ю | | P1[2] | | | 33 | Ю | | P1[4] | Optional External Clock Input (EXTCLK). | | 34 | Ю | | P1[6] | | | 35 | Ю | | P5[0] | | | 36 | Ю | | P5[2] | | | 37 | Ю | | P3[0] | | | 38 | Ю | | P3[2] | | | 39 | Ю | | P3[4] | | | 40 | Ю | | P3[6] | | | 41 | In | put | XRES | Active high external reset with internal pull down. | | 42 | OCD | | HCLK | OCD high-speed clock output. | | 43 | OCD | | CCLK | OCD CPU clock output. | | 44 | Ю | | P4[0] | | | 45 | Ю | | P4[2] | | | 46 | Ю | | P4[4] | | | 47 | Ю | | P4[6] | | #### CY8C24000A 56-Pin PSoC Device **Not for Production** Table 1-5. 56-Pin Part Pinout (SSOP) | 48 | Ю | I | P2[0] | Direct switched capacitor block input. | |----|----------|---|-------|--------------------------------------------| | 49 | Ю | ı | P2[2] | Direct switched capacitor block input. | | 50 | Ю | | P2[4] | External Analog Ground (AGND). | | 51 | Ю | | P2[6] | External Voltage Reference (VRef). | | 52 | Ю | ı | P0[0] | Analog column mux input. | | 53 | Ю | ı | P0[2] | Analog column mux input and column output. | | 54 | Ю | ı | P0[4] | Analog column mux input and column output. | | 55 | Ю | ı | P0[6] | Analog column mux input. | | 56 | Power Vo | | Vdd | Supply voltage. | **LEGEND**: A = Analog, I = Input, O = Output, and OCD = On-Chip Debug. <sup>\*</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. ## 2. Register Reference This chapter lists the registers of the CY8C24x23A PSoC device. For detailed register information, reference the PSoC Mixed-Signal Array Technical Reference Manual. ## 2.1 Register Conventions #### 2.1.1 Abbreviations Used The register conventions specific to this section are listed in the following table. | Convention | Description | | | | | | | |------------|------------------------------|--|--|--|--|--|--| | R | Read register or bit(s) | | | | | | | | W | Write register or bit(s) | | | | | | | | L | Logical register or bit(s) | | | | | | | | С | Clearable register or bit(s) | | | | | | | | # | Access is bit specific | | | | | | | ## 2.2 Register Mapping Tables The PSoC device has a total register address space of 512 bytes. The register space is referred to as IO space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1. **Note** In the following register mapping tables, blank fields are reserved and should not be accessed. CY8C24x23A Final Data Sheet 2. Register Reference ## Register Map Bank 0 Table: User Space | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | |----------------------|-----------------|----------|----------|-----------------|--------|----------------------|-----------------|----------|--------------------|-----------------|---------| | PRT0DR | 00 | RW | | 40 | | ASC10CR0 | 80 | RW | | C0 | | | PRT0IE | 01 | RW | | 41 | | ASC10CR1 | 81 | RW | | C1 | | | PRT0GS | 02 | RW | | 42 | | ASC10CR2 | 82 | RW | | C2 | | | PRT0DM2 | 03 | RW | | 43 | | ASC10CR3 | 83 | RW | | C3 | | | PRT1DR | 04 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1IE | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | | | PRT1GS<br>PRT1DM2 | 06<br>07 | RW<br>RW | | 46<br>47 | | ASD11CR2<br>ASD11CR3 | 86<br>87 | RW<br>RW | | C6<br>C7 | | | PRT1DM2<br>PRT2DR | 08 | RW | | 48 | | ASDITCR3 | 88 | KVV | | C8 | | | PRT2IE | 09 | RW | | 49 | | | 89 | | | C9 | | | PRT2GS | 0A | RW | | 4A | | | 8A | | | CA | | | PRT2DM2 | 0B | RW | | 4B | | | 8B | | | СВ | | | | 0C | | | 4C | | | 8C | | | CC | | | | 0D | | | 4D | | | 8D | | | CD | | | | 0E | | | 4E | | | 8E | | | CE | | | | 0F | | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | ASD20CR0 | 90 | RW | | D0 | | | <u> </u> | 11 | | | 51 | | ASD20CR1 | 91 | RW | | D1 | | | | 12 | | | 52 | | ASD20CR2 | 92 | RW | | D2 | | | | 13 | | | 53 | | ASD20CR3 | 93 | RW | | D3 | | | | 14 | | | 54 | | ASC21CR0 | 94 | RW | | D4 | | | | 15 | | | 55 | | ASC21CR1 | 95 | RW | 100.050 | D5 | D) 4/ | | | 16 | | | 56 | | ASC21CR2 | 96 | RW | I2C_CFG | D6 | RW | | | 17 | | | 57 | | ASC21CR3 | 97 | RW | I2C_SCR | D7 | # | | | 18<br>19 | | | 58<br>59 | | | 98 | | I2C_DR<br>I2C_MSCR | D8<br>D9 | RW<br># | | | 1A | | | 5A | | | 99<br>9A | | INT_CLR0 | DA | #<br>RW | | | 1B | | | 5B | | | 9B | | INT CLR1 | DB | RW | | | 1C | | | 5C | | | 9C | | IIVI_OLIVI | DC | 1111 | | | 1D | | | 5D | | | 9D | | INT_CLR3 | DD | RW | | | 1E | | | 5E | | | 9E | | INT_MSK3 | DE | RW | | | 1F | | | 5F | | | 9F | | | DF | | | DBB00DR0 | 20 | # | AMX_IN | 60 | RW | | A0 | | INT_MSK0 | E0 | RW | | DBB00DR1 | 21 | W | | 61 | | | A1 | | INT_MSK1 | E1 | RW | | DBB00DR2 | 22 | RW | | 62 | | | A2 | | INT_VC | E2 | RC | | DBB00CR0 | 23 | # | ARF_CR | 63 | RW | | A3 | | RES_WDT | E3 | W | | DBB01DR0 | 24 | # | CMP_CR0 | 64 | # | | A4 | | DEC_DH | E4 | RC | | DBB01DR1 | 25 | W | ASY_CR | 65 | # | | A5 | | DEC_DL | E5 | RC | | DBB01DR2 | 26 | RW | CMP_CR1 | 66 | RW | | A6 | | DEC_CR0 | E6 | RW | | DBB01CR0 | 27 | # | | 67 | | | A7 | | DEC_CR1 | E7 | RW<br>W | | DCB02DR0<br>DCB02DR1 | 28<br>29 | #<br>W | | 68<br>69 | | | A8<br>A9 | | MUL_X<br>MUL Y | E8<br>E9 | W | | DCB02DR1 | 28<br>2A | RW | | 6A | | | AA | | MUL DH | EA | R | | DCB02CR0 | 2B | # | | 6B | | | AB | | MUL DL | EB | R | | DCB03DR0 | 2C | # | | 6C | | | AC | | ACC_DR1 | EC | RW | | DCB03DR1 | 2D | W | | 6D | | | AD | | ACC_DR0 | ED | RW | | DCB03DR2 | 2E | RW | | 6E | | | AE | | ACC_DR3 | EE | RW | | DCB03CR0 | 2F | # | | 6F | | | AF | | ACC_DR2 | EF | RW | | | 30 | | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | | F0 | | | | 31 | | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | | 32 | | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | 33 | | ACB00CR2 | 73 | RW | RDIOLTO | B3 | RW | | F3 | | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | ļ | | | 35 | | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | 1 | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | CDU 5 | F6 | Di | | | 37 | | ACB01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | | 38<br>39 | | | 78 | - | | B8 | | | F8 | | | | 39<br>3A | | | 79<br>7A | - | | B9<br>BA | | | F9<br>FA | | | | 3B | | - | 7A<br>7B | | - | BB | | | FB | 1 | | | 3C | | | 7C | | | BC | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | | | | | | | | | | | | | | CY8C24x23A Final Data Sheet 2. Register Reference ## Register Map Bank 1 Table: Configuration Space | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |--------------------|-----------------|--------|-----------|-----------------|--------|----------|-----------------|--------|----------------------|-----------------|--------------------------------------------------| | PRT0DM0 | 00 | RW | | 40 | | ASC10CR0 | 80 | RW | | C0 | | | PRT0DM1 | 01 | RW | | 41 | | ASC10CR1 | 81 | RW | | C1 | | | PRT0IC0 | 02 | RW | | 42 | | ASC10CR2 | 82 | RW | | C2 | | | PRT0IC1 | 03 | RW | | 43 | | ASC10CR3 | 83 | RW | | C3 | | | PRT1DM0 | 04 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1DM1 | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | 1 | | PRT1IC0 | 06 | RW | | 46 | | ASD11CR2 | 86 | RW | | C6 | | | PRT1IC1 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | | | PRT2DM0 | 08 | RW | | 48 | | | 88 | | | C8 | | | PRT2DM1 | 09 | RW | | 49 | | | 89 | | | C9 | 1 | | PRT2IC0 | 0A | RW | | 4A | | | 8A | | | CA | 1 | | PRT2IC1 | 0B | RW | | 4B | | | 8B | | | СВ | 1 | | | 0C | | | 4C | | | 8C | | | CC | 1 | | | 0D | | | 4D | | | 8D | | | CD | 1 | | | 0E | | | 4E | | | 8E | | | CE | | | | 0F | | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | ASD20CR0 | 90 | RW | GDI_O_IN | D0 | RW | | | 11 | | | 51 | | ASD20CR1 | 91 | RW | GDI_E_IN | D1 | RW | | | 12 | | | 52 | | ASD20CR2 | 92 | RW | GDI_O_OU | D2 | RW | | | 13 | | | 53 | | ASD20CR3 | 93 | RW | GDI_E_OU | D3 | RW | | | 14 | | | 54 | | ASC21CR0 | 94 | RW | 0500 | D4 | | | | 15 | | | 55 | | ASC21CR1 | 95 | RW | | D5 | 1 | | | 16 | | | 56 | | ASC21CR2 | 96 | RW | | D6 | <del> </del> | | | 17 | | | 57 | | ASC21CR3 | 97 | RW | | D7 | - | | | 18 | | | 58 | | AGGZTONG | 98 | IXVV | | D8 | - | | | 19 | | | 59 | | | 99 | | | D9 | - | | | 1A | | | 5A | | | 9A | | | DA | + | | | 1B | | | 5B | | | 9B | | | DB | + | | | 1C | | | 5C | | | 9C | | | DC | + | | | 1D | | | 5D | | | 9D | | OSC GO EN | DD | RW | | | 1E | | | 5E | | | 9E | | OSC_GO_EN<br>OSC_CR4 | DE | RW | | | 1F | | | 5F | | | 9F | | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC_CR0 | E0 | RW | | DBB00IN | 21 | RW | CLK_CR1 | 61 | RW | | A1 | | OSC_CR1 | E1 | RW | | DBB000N<br>DBB00OU | 22 | RW | ABF_CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | DBB00C0 | 23 | KVV | AMD_CR0 | 63 | RW | | A3 | | VLT_CR | E3 | RW | | DBB01FN | 24 | RW | AIVID_CRU | | KVV | | A4 | | VLT_CMP | E4 | R | | | 25 | RW | | 64 | | | A5 | | VLI_CIVIP | E5 | K | | DBB01IN<br>DBB01OU | _ | | AMD CD4 | 65 | DW | | | | | | - | | DBBUTOU | 26 | RW | AMD_CR1 | 66 | RW | | A6<br>A7 | | | E6 | - | | DODOOFN | 27 | DW | ALT_CR0 | 67 | RW | | | | IMO TR | E7 | 10/ | | DCB02FN | 28 | RW | | 68 | | | A8 | | ILO_TR | E8<br>E9 | W | | DCB02IN | 29 | RW | | 69 | | | A9 | | _ | | | | DCB02OU | 2A<br>2B | RW | | 6A<br>6B | | | AA<br>AB | | BDG_TR<br>ECO_TR | EA<br>EB | RW<br>W | | DCDOSEN | + | DW | | | | | + | | ECO_IR | | VV | | DCB03FN | 2C | RW | | 6C | | | AC | | | EC | <u> </u> | | DCB03IN | 2D | RW | | 6D | | | AD | | | ED | - | | DCB03OU | 2E | RW | | 6E | - | | AE | | | EE | <del> </del> | | | 2F | | ACROCORO | 6F | DIA | DDIODI | AF | DV4 | | EF | <del> </del> | | | 30 | | ACBOOCR3 | 70 | RW | RDIORI | B0 | RW | | F0 | ļ | | | 31 | | ACBOOCR4 | 71 | RW | RDI0SYN | B1 | RW | | F1 | ļ | | | 32 | | ACBOOCR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | <del> </del> | | | 33 | | ACBOOCR2 | 73 | RW | RDIOLTO | B3 | RW | | F3 | <b>_</b> | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | <b>_</b> | | | 35 | | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | <b>_</b> | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | ODIL E | F6 | L., | | | 37 | | ACB01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | <u> </u> | | | 39 | | | 79 | | | B9 | | | F9 | ļ | | | 3A | | | 7A | | | BA | | | FA | <u> </u> | | | 3B | | | 7B | | | BB | | | FB | | | | 3C | | | 7C | | | BC | | | FC | | | | | | | | | | | | | | | | | 3D | | | 7D | | | BD | | | FD | | | | 3D<br>3E<br>3F | | | 7D<br>7E<br>7F | | | BD<br>BE<br>BF | | CPU_SCR1 | FD<br>FE<br>FF | # | Blank fields are Reserved and should not be accessed. # Access is bit specific. ## 3. Electrical Specifications This chapter presents the DC and AC electrical specifications of the CY8C24x23A PSoC device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at <a href="http://www.cypress.com/psoc">http://www.cypress.com/psoc</a>. Specifications are valid for -40 $^{o}C \leq T_{A} \leq 85 \,^{o}C$ and $T_{J} \leq 100 \,^{o}C,$ except where noted. Refer to Table 3-21 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode. SLIM O Mode=1 4.75 3.60 SLIM O Mode=1 SLIM O Mode=0 SLIM O Mode=1 SLIM O Mode=1 Mode=1 93 kHz 6 MHz 12 MHz 24 MHz IM OF Frequency Figure 3-1a. Voltage versus CPU Frequency Figure 3-1b. IMO Frequency Trim Options The following table lists the units of measure that are used in this chapter. Table 3-1: Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------------------|--------|-------------------------------| | °C | degree Celsius | μW | microwatts | | dB | decibels | mA | milli-ampere | | fF | femto farad | ms | milli-second | | Hz | hertz | mV | milli-volts | | KB | 1024 bytes | nA | nanoampere | | Kbit | 1024 bits | ns | nanosecond | | kHz | kilohertz | nV | nanovolts | | kΩ | kilohm | Ω | ohm | | MHz | megahertz | pA | picoampere | | ΜΩ | megaohm | pF | picofarad | | μΑ | microampere | pp | peak-to-peak | | μF | microfarad | ppm | parts per million | | μΗ | microhenry | ps | picosecond | | μS | microsecond | sps | samples per second | | μV | microvolts | σ | sigma: one standard deviation | | μVrms | microvolts root-mean-square | V | volts | ## 3.1 Absolute Maximum Ratings **Table 3-2. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|----------------------------------------|-----------|-----|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | -55 | 25 | +100 | °C | Higher storage temperatures will reduce data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C will degrade reliability. | | T <sub>A</sub> | Ambient Temperature with Power Applied | -40 | - | +85 | °C | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | - | +6.0 | V | | | V <sub>IO</sub> | DC Input Voltage | Vss - 0.5 | _ | Vdd + 0.5 | V | | | V <sub>IOZ</sub> | DC Voltage Applied to Tri-state | Vss - 0.5 | - | Vdd + 0.5 | V | | | I <sub>MIO</sub> | Maximum Current into any Port Pin | -25 | - | +50 | mA | | | ESD | Electro Static Discharge Voltage | 2000 | - | - | V | Human Body Model ESD. | | LU | Latch-up Current | _ | - | 200 | mA | | ## 3.2 Operating Temperature **Table 3-3. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|----------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient Temperature | -40 | - | +85 | °C | | | TJ | Junction Temperature | -40 | - | +100 | | The temperature rise from ambient to junction is package specific. See "Thermal Impedances" on page 49. The user must limit the power consumption to comply with this requirement. | ## 3.3 DC Electrical Characteristics ## 3.3.1 DC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. Table 3-4. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vdd | Supply Voltage | 2.4 | - | 5.25 | V | See DC POR and LVD specifications, Table 3-19 on page 29. | | I <sub>DD</sub> | Supply Current | - | 5 | 8 | mA | Conditions are Vdd = 5.0V, T <sub>A</sub> = 25 °C, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz. | | I <sub>DD3</sub> | Supply Current | - | 3.3 | 6.0 | mA | Conditions are Vdd = 3.3V, T <sub>A</sub> = 25 °C, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz. | | I <sub>DD27</sub> | Supply Current | _ | 2 | 4 | mA | Conditions are Vdd = 2.7V, $T_A$ = 25°C, CPU = 0.75 MHz, SYSCLK doubler disabled, VC1 = 0.375 MHz, VC2 = 23.44 kHz, VC3 = 0.09 kHz, analog power = off. SLIMO mode = 1. IMO = 6 MHz. | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT. <sup>a</sup> | - | 3 | 6.5 | μА | Conditions are with internal slow speed oscillator, Vdd = 3.3V, -40 $^{o}$ C $\leq$ T <sub>A</sub> $\leq$ 55 $^{o}$ C, analog power = off. | | I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT at high temperature. <sup>a</sup> | - | 4 | 25 | μА | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, $55$ °C < $T_A \le 85$ °C, analog power = off. | | I <sub>SBXTL</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and external crystal. <sup>a</sup> | - | 4 | 7.5 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. Vdd = 3.3V, -40 $^{o}$ C $\leq$ T <sub>A</sub> $\leq$ 55 $^{o}$ C, analog power = off. | | I <sub>SBXTLH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and external crystal at high temperature. <sup>a</sup> | - | 5 | 26 | μА | Conditions are with properly loaded, $1\mu W$ max, $32.768$ kHz crystal. Vdd = $3.3$ V, $55$ °C < $T_A \le 85$ °C, analog power = off. | | $V_{REF}$ | Reference Voltage (Bandgap) | 1.28 | 1.30 | 1.33 | V | Trimmed for appropriate Vdd. Vdd > 3.0V. | | V <sub>REF27</sub> | Reference Voltage (Bandgap) | 1.16 | 1.30 | 1.33 | V | Trimmed for appropriate Vdd. Vdd = 2.4V to 3.0V. | a. Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This should be compared with devices that have similar functions enabled. ## 3.3.2 DC General Purpose IO Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. Table 3-5. 5V and 3.3V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull-up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull-down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd - 1.0 | - | - | V | IOH = 10 mA, Vdd = 4.75 to 5.25V (maximum 40 mA on even port pins (for example, P0[2], P1[4]), maximum 40 mA on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget. | | V <sub>OL</sub> | Low Output Level | _ | _ | 0.75 | V | IOL = 25 mA, Vdd = 4.75 to 5.25V (maximum 100 mA on even port pins (for example, P0[2], P1[4]), maximum 100 mA on odd port pins (for example, P0[3], P1[5])). 150 mA maximum combined IOL budget. | | V <sub>IL</sub> | Input Low Level | _ | - | 0.8 | V | Vdd = 3.0 to 5.25. | | V <sub>IH</sub> | Input High Level | 2.1 | _ | | V | Vdd = 3.0 to 5.25. | | $V_{H}$ | Input Hysterisis | - | 60 | - | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | - | 1 | - | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | - | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | - | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | Table 3-6. 2.7V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------|-----|------|-------|------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull-up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull-down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd - 0.4 | - | - | V | IOH = 2 mA (6.25 Typ), Vdd = 2.4 to 3.0V (16 mA maximum, 50 mA Typ combined IOH budget). | | V <sub>OL</sub> | Low Output Level | - | _ | 0.75 | V | IOL = 11.25 mA, Vdd = 2.4 to 3.0V (90 mA maximum combined IOL budget). | | V <sub>IL</sub> | Input Low Level | - | _ | 0.75 | V | Vdd = 2.4 to 3.0. | | V <sub>IH</sub> | Input High Level | 2.0 | _ | _ | V | Vdd = 2.4 to 3.0. | | V <sub>H</sub> | Input Hysteresis | - | 90 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | - | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | _ | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | - | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | ## 3.3.3 DC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Cap PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Typical parameters apply to 5V at 25°C and are for design guidance only. Table 3-7. 5V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------|-------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) | | | | | | | | Power = Low, Opamp Bias = High | _ | 1.6 | 10 | mV | | | | Power = Medium, Opamp Bias = High | - | 1.3 | 8 | mV | | | | Power = High, Opamp Bias = High | - | 1.2 | 7.5 | mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | - | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | - | 20 | - | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | - | 4.5 | 9.5 | pF | Package and pin dependent. Temp = 25°C. | | V <sub>CMOA</sub> | Common Mode Voltage Range<br>Common Mode Voltage Range (high power or high<br>opamp bias) | 0.0<br>0.5 | - | Vdd<br>Vdd - 0.5 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open Loop Gain Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | 60<br>60<br>80 | - | - | dB | Specification is applicable at high power. For all other bias modes (except high power, high opamp bias), minimum is 60 dB. | | V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High | Vdd - 0.2 | _ | _ | V | | | | Power = Medium, Opamp Bias = High | Vdd - 0.2 | _ | _ | V | | | | Power = High, Opamp Bias = High | Vdd - 0.5 | - | - | V | | | V <sub>OLOWOA</sub> | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | -<br>-<br>- | -<br>-<br>- | 0.2<br>0.2<br>0.5 | V<br>V | | | I <sub>SOA</sub> | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = High Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High Power = High, Opamp Bias = High | -<br>-<br>-<br>- | 150<br>300<br>600<br>1200<br>2400<br>4600 | 200<br>400<br>800<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 64 | 80 | - | dB | $ \begin{aligned} &Vss \leq VIN \leq (Vdd - 2.25) \ or \ (Vdd - 1.25V) \leq VIN \\ &\leq Vdd. \end{aligned} $ | Table 3-8. 3.3V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|---------------------------------------------------|-----------|------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) | | | | | | | | Power = Low, Opamp Bias = High | _ | 1.65 | 10 | mV | | | | Power = Medium, Opamp Bias = High | _ | 1.32 | 8 | mV | | | | High Power is 5 Volts Only | | | | | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | - | 7.0 | 35.0 | μV/ºC | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | - | 20 | - | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | - | 4.5 | 9.5 | pF | Package and pin dependent. Temp = 25°C. | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0.2 | - | Vdd - 0.2 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open Loop Gain | | _ | _ | dB | Specification is applicable at high power. For | | | Power = Low, Opamp Bias = Low | 60 | | | | all other bias modes (except high power, high opamp bias), minimum is 60 dB. | | | Power = Medium, Opamp Bias = Low | 60 | | | | opamp bias), minimum is oo ub. | | | Power = High, Opamp Bias = Low | 80 | | | | | | V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) | | | | | | | | Power = Low, Opamp Bias = Low | Vdd - 0.2 | - | - | ٧ | | | | Power = Medium, Opamp Bias = Low | Vdd - 0.2 | - | _ | V | | | | Power = High is 5V only | Vdd - 0.2 | - | - | ٧ | | | V <sub>OLOWOA</sub> | Low Output Voltage Swing (internal signals) | | | | | | | | Power = Low, Opamp Bias = Low | _ | - | 0.2 | V | | | | Power = Medium, Opamp Bias = Low | _ | - | 0.2 | V | | | | Power = High, Opamp Bias = Low | _ | - | 0.2 | V | | | I <sub>SOA</sub> | Supply Current (including associated AGND buffer) | | | | | | | | Power = Low, Opamp Bias = Low | _ | 150 | 200 | μΑ | | | | Power = Low, Opamp Bias = High | _ | 300 | 400 | μΑ | | | | Power = Medium, Opamp Bias = Low | _ | 600 | 800 | μΑ | | | | Power = Medium, Opamp Bias = High | - | 1200 | 1600 | μΑ | | | | Power = High, Opamp Bias = Low | - | 2400 | 3200 | μΑ | | | | Power = High, Opamp Bias = High | _ | 4600 | 6400 | μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 64 | 80 | _ | dB | $ \begin{tabular}{ll} Vss \le VIN \le (Vdd - 2.25) \ or \ (Vdd - 1.25V) \le \\ VIN \le Vdd \end{tabular} $ | Table 3-9. 2.7V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|---------------------------------------------------|-----------|------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) | | | | | | | | Power = Low, Opamp Bias = High | _ | 1.65 | 10 | mV | | | | Power = Medium, Opamp Bias = High | _ | 1.32 | 8 | mV | | | | High Power is 5 Volts Only | | | | | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | - | 7.0 | 35.0 | μV/ºC | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | - | 20 | _ | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | - | 4.5 | 9.5 | pF | Package and pin dependent. Temp = 25°C. | | V <sub>СМОА</sub> | Common Mode Voltage Range | 0.2 | _ | Vdd - 0.2 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open Loop Gain | | - | - | dB | Specification is applicable at high power. For | | | Power = Low, Opamp Bias = Low | 60 | | | | all other bias modes (except high power, high opamp bias), minimum is 60 dB. | | | Power = Medium, Opamp Bias = Low | 60 | | | | opamp bias), minimum is oo ub. | | | Power = High | 80 | | | | | | V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) | | | | | | | | Power = Low, Opamp Bias = Low | Vdd - 0.2 | - | - | V | | | | Power = Medium, Opamp Bias = Low | Vdd - 0.2 | - | _ | V | | | | Power = High is 5V only | Vdd - 0.2 | - | - | V | | | $V_{OLOWOA}$ | Low Output Voltage Swing (internal signals) | | | | | | | | Power = Low, Opamp Bias = Low | _ | - | 0.2 | V | | | | Power = Medium, Opamp Bias = Low | _ | - | 0.2 | V | | | | Power = High, Opamp Bias = Low | _ | - | 0.2 | V | | | I <sub>SOA</sub> | Supply Current (including associated AGND buffer) | | | | | | | | Power = Low, Opamp Bias = Low | _ | 150 | 200 | μΑ | | | | Power = Low, Opamp Bias = High | _ | 300 | 400 | μΑ | | | | Power = Medium, Opamp Bias = Low | _ | 600 | 800 | μΑ | | | | Power = Medium, Opamp Bias = High | _ | 1200 | 1600 | μΑ | | | | Power = High, Opamp Bias = Low | _ | 2400 | 3200 | μΑ | | | | Power = High, Opamp Bias = High | _ | 4600 | 6400 | μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 64 | 80 | _ | dB | $ \begin{tabular}{ll} Vss \le VIN \le (Vdd - 2.25) \ or \ (Vdd - 1.25V) \le \\ VIN \le Vdd. \end{tabular} $ | ## 3.3.4 DC Low Power Comparator Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only. **Table 3-10. DC Low Power Comparator Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------|-----|-----|---------|-------|-------| | V <sub>REFLPC</sub> | Low power comparator (LPC) reference voltage range | 0.2 | - | Vdd - 1 | V | | | I <sub>SLPC</sub> | LPC supply current | - | 10 | 40 | μΑ | | | V <sub>OSLPC</sub> | LPC voltage offset | _ | 2.5 | 30 | mV | | ## 3.3.5 DC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. Table 3-11. 5V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|----------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | - | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | _ | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance | | | | | | | | Power = Low | _ | 1 | _ | Ω | | | | Power = High | _ | 1 | _ | Ω | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.1<br>0.5 x Vdd + 1.1 | | - | V<br>V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | | - | 0.5 x Vdd - 1.3<br>0.5 x Vdd - 1.3 | | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) Power = Low Power = High | -<br>- | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 52 | 64 | _ | dB | V <sub>OUT</sub> > (Vdd - 1.25). | Table 3-12. 3.3V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-----------------------------------------------------|-----------------|-----|-----------------|-------|----------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | - | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance | | | | | | | | Power = Low | _ | 1 | _ | Ω | | | | Power = High | _ | 1 | - | Ω | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1k ohms to Vdd/2) | | | | | | | | Power = Low | 0.5 x Vdd + 1.0 | _ | - | V | | | | Power = High | 0.5 x Vdd + 1.0 | _ | - | V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 1k ohms to Vdd/2) | | | | | | | | Power = Low | _ | _ | 0.5 x Vdd - 1.0 | V | | | | Power = High | _ | _ | 0.5 x Vdd - 1.0 | V | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) | | | | | | | | Power = Low | | 0.8 | 2.0 | mA | | | | Power = High | _ | 2.0 | 4.3 | mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 52 | 64 | _ | dB | V <sub>OUT</sub> > (Vdd - 1.25). | Table 3-13. 2.7V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-----------------------------------------------------|-----------------|-----|-----------------|-------|----------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | - | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | - | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance | | | | | | | | Power = Low | _ | 1 | _ | Ω | | | | Power = High | _ | 1 | _ | Ω | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1k ohms to Vdd/2) | | | | | | | | Power = Low | 0.5 x Vdd + 0.2 | _ | - | V | | | | Power = High | 0.5 x Vdd + 0.2 | - | - | V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 1k ohms to Vdd/2) | | | | | | | | Power = Low | _ | _ | 0.5 x Vdd - 0.7 | V | | | | Power = High | _ | - | 0.5 x Vdd - 0.7 | V | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) | | | | | | | | Power = Low | | 0.8 | 2.0 | mA | | | | Power = High | _ | 2.0 | 4.3 | mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 52 | 64 | _ | dB | V <sub>OUT</sub> > (Vdd - 1.25). | ## 3.3.6 DC Switch Mode Pump Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. Table 3-14. DC Switch Mode Pump (SMP) Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|----------------------------------------------------|------|------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>PUMP</sub> 5V | 5V Output Voltage from Pump | 4.75 | 5.0 | 5.25 | V | Configuration of footnote. <sup>a</sup> Average, neglecting ripple. SMP trip voltage is set to 5.0V. | | V <sub>PUMP</sub> 3V | 3.3V Output Voltage from Pump | 3.00 | 3.25 | 3.60 | V | Configuration of footnote. <sup>a</sup> Average, neglecting ripple. SMP trip voltage is set to 3.25V. | | V <sub>PUMP</sub> 2V | 2.6V Output Voltage from Pump | 2.45 | 2.55 | 2.80 | V | Configuration of footnote. <sup>a</sup> Average, neglecting ripple. SMP trip voltage is set to 2.55V. | | I <sub>PUMP</sub> | Available Output Current | | | | | Configuration of footnote.a | | | $V_{BAT} = 1.8V, V_{PUMP} = 5.0V$ | 5 | _ | _ | mA | SMP trip voltage is set to 5.0V. | | | $V_{BAT} = 1.5V, V_{PUMP} = 3.25V$ | 8 | _ | - | mA | SMP trip voltage is set to 3.25V. | | | V <sub>BAT</sub> = 1.3V, V <sub>PUMP</sub> = 2.55V | 8 | - | _ | mA | SMP trip voltage is set to 2.55V. | | V <sub>BAT</sub> 5V | Input Voltage Range from Battery | 1.8 | - | 5.0 | V | Configuration of footnote. <sup>a</sup> SMP trip voltage is set to 5.0V. | | V <sub>BAT</sub> 3V | Input Voltage Range from Battery | 1.0 | - | 3.3 | V | Configuration of footnote. <sup>a</sup> SMP trip voltage is set to 3.25V. | | V <sub>BAT</sub> 2V | Input Voltage Range from Battery | 1.0 | - | 3.0 | V | Configuration of footnote. <sup>a</sup> SMP trip voltage is set to 2.55V. | | V <sub>BATSTART</sub> | Minimum Input Voltage from Battery to Start Pump | 1.2 | - | - | V | Configuration of footnote. $^a$ $0^o$ C $\leq$ $T_A \leq$ 100.<br>1.25V at $T_A = -40^o$ C. | | ΔV <sub>PUMP_Line</sub> | Line Regulation (over V <sub>BAT</sub> range) | - | 5 | - | %V <sub>O</sub> | Configuration of footnote. <sup>a</sup> V <sub>O</sub> is the "Vdd Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 3-19 on page 29. | | ΔV <sub>PUMP_Load</sub> | Load Regulation | - | 5 | - | %V <sub>O</sub> | Configuration of footnote. <sup>a</sup> V <sub>O</sub> is the "Vdd Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 3-19 on page 29. | | ΔV <sub>PUMP_Ripple</sub> | Output Voltage Ripple (depends on capacitor/load) | _ | 100 | - | mVpp | Configuration of footnote. <sup>a</sup> Load is 5 mA. | | E <sub>3</sub> | Efficiency | 35 | 50 | _ | % | Configuration of footnote. <sup>a</sup> Load is 5 mA. SMP trip voltage is set to 3.25V. | | E <sub>2</sub> | Efficiency | | | | | | | F <sub>PUMP</sub> | Switching Frequency | - | 1.3 | _ | MHz | | | DC <sub>PUMP</sub> | Switching Duty Cycle | - | 50 | _ | % | | a. $L_1$ = 2 $\mu$ H inductor, $C_1$ = 10 $\mu$ F capacitor, $D_1$ = Schottky diode. See Figure 3-2. Figure 3-2. Basic Switch Mode Pump Circuit ## 3.3.7 DC Analog Reference Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high. Table 3-15. 5V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | |--------|-----------------------------------------------------|------------------------|------------------------|------------------------|-------| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.33 | V | | _ | AGND = Vdd/2 | Vdd/2 - 0.04 | Vdd/2 - 0.01 | Vdd/2 + 0.007 | V | | - | AGND = 2 x BandGap | 2 x BG - 0.048 | 2 x BG - 0.030 | 2 x BG + 0.024 | V | | _ | AGND = P2[4] (P2[4] = Vdd/2) | P2[4] - 0.011 | P2[4] | P2[4] + 0.011 | V | | _ | AGND = BandGap | BG - 0.009 | BG + 0.008 | BG + 0.016 | V | | _ | AGND = 1.6 x BandGap | 1.6 x BG - 0.022 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | _ | AGND Block to Block Variation (AGND = Vdd/2) | -0.034 | 0.000 | 0.034 | V | | _ | RefHi = Vdd/2 + BandGap | Vdd/2 + BG - 0.10 | Vdd/2 + BG | Vdd/2 + BG + 0.10 | V | | - | RefHi = 3 x BandGap | 3 x BG - 0.06 | 3 x BG | 3 x BG + 0.06 | V | | _ | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V) | 2 x BG + P2[6] - 0.113 | 2 x BG + P2[6] - 0.018 | 2 x BG + P2[6] + 0.077 | V | | _ | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | P2[4] + BG - 0.130 | P2[4] + BG - 0.016 | P2[4] + BG + 0.098 | V | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] + P2[6] - 0.133 | P2[4] + P2[6] - 0.016 | P2[4] + P2[6]+ 0.100 | ٧ | | - | RefHi = 3.2 x BandGap | 3.2 x BG - 0.112 | 3.2 x BG | 3.2 x BG + 0.076 | ٧ | | - | RefLo = Vdd/2 – BandGap | Vdd/2 - BG - 0.04 | Vdd/2 - BG + 0.024 | Vdd/2 - BG + 0.04 | ٧ | | - | RefLo = BandGap | BG - 0.06 | BG | BG + 0.06 | ٧ | | - | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V) | 2 x BG - P2[6] - 0.084 | 2 x BG - P2[6] + 0.025 | 2 x BG - P2[6] + 0.134 | V | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | P2[4] - BG - 0.056 | P2[4] - BG + 0.026 | P2[4] - BG + 0.107 | V | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] - P2[6] - 0.057 | P2[4] - P2[6] + 0.026 | P2[4] - P2[6] + 0.110 | V | Table 3-16. 3.3V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | |--------|-----------------------------------------------------|-----------------------|-----------------------|-----------------------|-------| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.33 | V | | _ | AGND = Vdd/2 | Vdd/2 - 0.03 | Vdd/2 - 0.01 | Vdd/2 + 0.005 | V | | _ | AGND = 2 x BandGap | Not Allowed | | | | | _ | AGND = P2[4] (P2[4] = Vdd/2) | P2[4] - 0.008 | P2[4] + 0.001 | P2[4] + 0.009 | V | | _ | AGND = BandGap | BG - 0.009 | BG + 0.005 | BG + 0.015 | V | | _ | AGND = 1.6 x BandGap | 1.6 x BG - 0.027 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | _ | AGND Column to Column Variation (AGND = Vdd/2) | -0.034 | 0.000 | 0.034 | mV | | _ | RefHi = Vdd/2 + BandGap | Not Allowed | • | • | | | _ | RefHi = 3 x BandGap | Not Allowed | | | | | _ | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V) | Not Allowed | | | | | _ | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | Not Allowed | | | | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] + P2[6] - 0.075 | P2[4] + P2[6] - 0.009 | P2[4] + P2[6] + 0.057 | V | | _ | RefHi = 3.2 x BandGap | Not Allowed | | | | | _ | RefLo = Vdd/2 - BandGap | Not Allowed | | | | | _ | RefLo = BandGap | Not Allowed | | | | | _ | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V) | Not Allowed | | | | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | Not Allowed | | | | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] - P2[6] - 0.048 | P2[4]- P2[6] + 0.022 | P2[4] - P2[6] + 0.092 | V | Table 3-17. 2.7V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | | | | | |--------|-----------------------------------------------------|----------------------|----------------------|----------------------|-------|--|--|--|--| | BG | Bandgap Voltage Reference | 1.16 | 1.30 | 1.33 | V | | | | | | - | AGND = Vdd/2 | Vdd/2 - 0.03 | Vdd/2 - 0.01 | Vdd/2 + 0.01 | V | | | | | | _ | AGND = 2 x BandGap | Not Allowed | | | | | | | | | _ | AGND = P2[4] (P2[4] = Vdd/2) | P2[4] - 0.01 | P2[4] | P2[4] + 0.01 | V | | | | | | _ | AGND = BandGap | BG - 0.01 | BG | BG + 0.015 | V | | | | | | _ | AGND = 1.6 x BandGap | Not Allowed | • | | | | | | | | _ | AGND Column to Column Variation (AGND = Vdd/2) | -0.034 | 0.000 | 0.034 | mV | | | | | | - | RefHi = Vdd/2 + BandGap | Not Allowed | Not Allowed | | | | | | | | - | RefHi = 3 x BandGap | Not Allowed | | | | | | | | | _ | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V) | Not Allowed | | | | | | | | | - | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | Not Allowed | | | | | | | | | - | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] + P2[6] - 0.08 | P2[4] + P2[6] - 0.01 | P2[4] + P2[6] + 0.06 | ٧ | | | | | | - | RefHi = 3.2 x BandGap | Not Allowed | | | | | | | | | - | RefLo = Vdd/2 - BandGap | Not Allowed | | | | | | | | | - | RefLo = BandGap | Not Allowed | | | | | | | | | - | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V) | Not Allowed | Not Allowed | | | | | | | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | Not Allowed | | | | | | | | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] - P2[6] - 0.05 | P2[4]- P2[6] + 0.01 | P2[4] - P2[6] + 0.09 | V | | | | | ## 3.3.8 DC Analog PSoC Block Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. Table 3-18. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|-------------------------------------------|-----|------|-----|-------|-------| | R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | _ | 12.2 | _ | kΩ | | | C <sub>SC</sub> | Capacitor Unit Value (Switched Capacitor) | _ | 80 | _ | fF | | ## 3.3.9 DC POR, SMP, and LVD Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. **Note** The bits PORLEV and VM in the table below refer to bits in the VLT\_CR register. See the *PSoC Mixed-Signal Array Technical Reference Manual* for more information on the VLT\_CR register. Table 3-19. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|----------------------------------------------|------|------|-------------------|-------|------------------------------------------------------------------------------------------------------------| | V <sub>PPOR0</sub> | Vdd Value for PPOR Trip<br>PORLEV[1:0] = 00b | | 2.36 | 2.40 | V | Vdd must be greater than or equal to 2.5V during startup, reset from the XRES pin, or reset from Watchdog. | | V <sub>PPOR1</sub> | PORLEV[1:0] = 01b | - | 2.82 | 2.95 | V | reset from watchdog. | | $V_{PPOR2}$ | PORLEV[1:0] = 10b | | 4.55 | 4.70 | V | | | | Vdd Value for LVD Trip | | | | | | | $V_{LVD0}$ | VM[2:0] = 000b | 2.40 | 2.45 | 2.51 <sup>a</sup> | V | | | $V_{LVD1}$ | VM[2:0] = 001b | 2.85 | 2.92 | 2.99 <sup>b</sup> | V | | | $V_{LVD2}$ | VM[2:0] = 010b | 2.95 | 3.02 | 3.09 | V | | | V <sub>LVD3</sub> | VM[2:0] = 011b | 3.06 | 3.13 | 3.20 | V | | | $V_{LVD4}$ | VM[2:0] = 100b | 4.37 | 4.48 | 4.55 | V | | | V <sub>LVD5</sub> | VM[2:0] = 101b | 4.50 | 4.64 | 4.75 | V | | | V <sub>LVD6</sub> | VM[2:0] = 110b | 4.62 | 4.73 | 4.83 | V | | | $V_{LVD7}$ | VM[2:0] = 111b | 4.71 | 4.81 | 4.95 | V | | | | Vdd Value for SMP Trip | | | | | | | V <sub>PUMP0</sub> | VM[2:0] = 000b | 2.50 | 2.55 | 2.62 <sup>c</sup> | V | | | V <sub>PUMP1</sub> | VM[2:0] = 001b | 2.96 | 3.02 | 3.09 | V | | | $V_{PUMP2}$ | VM[2:0] = 010b | 3.03 | 3.10 | 3.16 | V | | | V <sub>PUMP3</sub> | VM[2:0] = 011b | 3.18 | 3.25 | 3.32 <sup>d</sup> | V | | | $V_{PUMP4}$ | VM[2:0] = 100b | 4.54 | 4.64 | 4.74 | V | | | V <sub>PUMP5</sub> | VM[2:0] = 101b | 4.62 | 4.73 | 4.83 | V | | | V <sub>PUMP6</sub> | VM[2:0] = 110b | 4.71 | 4.82 | 4.92 | V | | | V <sub>PUMP7</sub> | VM[2:0] = 111b | 4.89 | 5.00 | 5.12 | V | | a. Always greater than 50 mV above $V_{PPOR}$ (PORLEV=00) for falling supply. b. Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV=01) for falling supply. c. Always greater than 50 mV above $V_{\text{LVD0}}$ d. Always greater than 50 mV above $V_{LVD3}$ #### 3.3.10 DC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. **Table 3-20. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------| | Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations | 2.70 | - | - | V | | | I <sub>DDP</sub> | Supply Current During Programming or Verify | - | 5 | 25 | mA | | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | - | _ | 0.8 | V | | | V <sub>IHP</sub> | Input High Voltage During Programming or Verify | 2.1 | - | _ | V | | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | - | - | 0.2 | mA | Driving internal pull-down resistor. | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | - | - | 1.5 | mA | Driving internal pull-down resistor. | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | - | - | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd - 1.0 | - | Vdd | V | | | Flash <sub>ENPB</sub> | Flash Endurance (per block) | 50,000 | _ | - | _ | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash Endurance (total) <sup>a</sup> | 1,800,000 | - | - | _ | Erase/write cycles. | | Flash <sub>DR</sub> | Flash Data Retention | 10 | - | - | Years | | a. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. #### 3.4 AC Electrical Characteristics ## 3.4.1 AC Chip-Level Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. Table 3-21. 5V and 3.3V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------------|---------------------------------------------------------|------|--------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO24</sub> | Internal Main Oscillator Frequency for 24 MHz | 23.4 | 24 | 24.6 <sup>a,b,c</sup> | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 3-1b on page 17. SLIMO mode = 0. | | F <sub>IMO6</sub> | Internal Main Oscillator Frequency for 6 MHz | 5.75 | 6 | 6.35 <sup>a,b,c</sup> | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 3-1b on page 17. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | 0.93 | 24 | 24.6 <sup>a,b</sup> | MHz | | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | 0.93 | 12 | 12.3 <sup>b,c</sup> | MHz | | | F <sub>48M</sub> | Digital PSoC Block Frequency | 0 | 48 | 49.2 <sup>a,b,d</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>24M</sub> | Digital PSoC Block Frequency | 0 | 24 | 24.6 <sup>b, d</sup> | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | F <sub>32K2</sub> | External Crystal Oscillator | - | 32.768 | - | kHz | Accuracy is capacitor and crystal dependent. 50% duty cycle. | | F <sub>PLL</sub> | PLL Frequency | _ | 23.986 | _ | MHz | Is a multiple (x732) of crystal frequency. | | Jitter24M2 | 24 MHz Period Jitter (PLL) | - | - | 600 | ps | | | T <sub>PLLSLEW</sub> | PLL Lock Time | 0.5 | - | 10 | ms | | | T <sub>PLLSLEWS</sub> -<br>LOW | PLL Lock Time for Low Gain Setting | 0.5 | - | 50 | ms | | | T <sub>OS</sub> | External Crystal Oscillator Startup to 1% | - | 1700 | 2620 | ms | | | T <sub>OSACC</sub> | External Crystal Oscillator Startup to 100 ppm | - | 2800 | 3800 | ms | The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{osacc}$ period. Correct operation assumes a properly loaded 1 uW maximum drive level 32.768 kHz crystal. $3.0V \leq Vdd \leq 5.5V,$ -40 $^{o}C$ $\leq T_{A} \leq 85$ $^{o}C.$ | | Jitter32k | 32 kHz Period Jitter | _ | 100 | | ns | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | - | - | μS | | | DC24M | 24 MHz Duty Cycle | 40 | 50 | 60 | % | | | Step24M | 24 MHz Trim Step Size | _ | 50 | - | kHz | | | Fout48M | 48 MHz Output Frequency | 46.8 | 48.0 | 49.2 <sup>a,c</sup> | MHz | Trimmed. Utilizing factory trim values. | | Jitter24M1P | 24 MHz Period Jitter (IMO) Peak-to-Peak | _ | 300 | | ps | | | Jitter24M1R | 24 MHz Period Jitter (IMO) Root Mean Squared | _ | - | 600 | ps | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | _ | _ | 12.3 | MHz | | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | _ | - | μS | | a. 4.75V < Vdd < 5.25V. b. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. c. 3.0V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V. d. See the individual user module data sheets for information on maximum frequencies for user modules. Table 3-22. 2.7V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------|------|-----|-----------------------|-------|---------------------------------------------------------------------------------------------------| | F <sub>IMO12</sub> | Internal Main Oscillator Frequency for 12 MHz | 11.5 | 12 | 12.7 <sup>a,b,c</sup> | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 3-1b on page 17. SLIMO mode = 1. | | F <sub>IMO6</sub> | Internal Main Oscillator Frequency for 6 MHz | 5.75 | 6 | 6.35 <sup>a,b,c</sup> | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 3-1b on page 17. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU Frequency (2.7V Nominal) | 0.93 | 3 | 3.15 <sup>a,b</sup> | MHz | | | F <sub>BLK27</sub> | Digital PSoC Block Frequency (2.7V Nominal) | 0 | 12 | 12.7 <sup>a,b,c</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 8 | 32 | 96 | kHz | | | Jitter32k | 32 kHz Period Jitter | - | 150 | | ns | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | - | - | μS | | | DC12M | 12 MHz Duty Cycle | 40 | 50 | 60 | % | | | Jitter12M1P | 12 MHz Period Jitter (IMO) Peak-to-Peak | - | 340 | | ps | | | Jitter12M1R | 12 MHz Period Jitter (IMO) Root Mean Squared | - | - | 600 | ps | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | - | _ | 12.7 | MHz | | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | _ | _ | μS | | a. 2.4V < Vdd < 3.0V. Figure 3-3. PLL Lock Timing Diagram Figure 3-4. PLL Lock for Low Gain Setting Timing Diagram b. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. c. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on maximum frequency for User Modules. Figure 3-5. External Crystal Oscillator Startup Timing Diagram Figure 3-6. 24 MHz Period Jitter (IMO) Timing Diagram Figure 3-7. 32 kHz Period Jitter (ECO) Timing Diagram ## 3.4.2 AC General Purpose IO Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. Table 3-23. 5V and 3.3V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | - | 12 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 3 | - | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 2 | - | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 10 | 27 | - | ns | Vdd = 3 to 5.25V, 10% - 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 10 | 22 | - | ns | Vdd = 3 to 5.25V, 10% - 90% | Table 3-24. 2.7V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | - | 3 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 6 | - | 50 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 6 | - | 50 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 18 | 40 | 120 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 18 | 40 | 120 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | Figure 3-8. GPIO Timing Diagram ## 3.4.3 AC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C and are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block. Power = High and Opamp Bias = High is not supported at 3.3V and 2.7V. Table 3-25. 5V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|----------|-------| | T <sub>ROA</sub> | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | _ | - | 3.9 | μS | | | | Power = Medium, Opamp Bias = High | - | - | 0.72 | μS | | | | Power = High, Opamp Bias = High | _ | - | 0.62 | μS | | | T <sub>SOA</sub> | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | _ | - | 5.9 | μS | | | | Power = Medium, Opamp Bias = High | _ | - | 0.92 | μS | | | | Power = High, Opamp Bias = High | - | - | 0.72 | μS | | | SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | 0.15 | - | - | V/μs | | | | Power = Medium, Opamp Bias = High | 1.7 | - | _ | V/μs | | | | Power = High, Opamp Bias = High | 6.5 | - | - | V/μs | | | SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | 0.01 | - | - | V/μs | | | | Power = Medium, Opamp Bias = High | 0.5 | - | _ | V/μs | | | | Power = High, Opamp Bias = High | 4.0 | - | _ | V/μs | | | BW <sub>OA</sub> | Gain Bandwidth Product | | | | | | | | Power = Low, Opamp Bias = Low | 0.75 | _ | - | MHz | | | | Power = Medium, Opamp Bias = High | 3.1 | - | _ | MHz | | | | Power = High, Opamp Bias = High | 5.4 | _ | - | MHz | | | E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High) | _ | 100 | - | nV/rt-Hz | | Table 3-26. 3.3V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|----------|-------| | T <sub>ROA</sub> | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | - | - | 3.92 | μS | | | | Power = Medium, Opamp Bias = High | - | _ | 0.72 | μS | | | T <sub>SOA</sub> | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | - | - | 5.41 | μS | | | | Power = Medium, Opamp Bias = High | - | _ | 0.72 | μS | | | SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | 0.31 | _ | - | V/μs | | | | Power = Medium, Opamp Bias = High | 2.7 | _ | - | V/μs | | | SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | 0.24 | _ | - | V/μs | | | | Power = Medium, Opamp Bias = High | 1.8 | _ | - | V/μs | | | BW <sub>OA</sub> | Gain Bandwidth Product | | | | | | | | Power = Low, Opamp Bias = Low | 0.67 | - | - | MHz | | | | Power = Medium, Opamp Bias = High | 2.8 | _ | - | MHz | | | E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High) | _ | 100 | - | nV/rt-Hz | | Table 3-27. 2.7V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|----------|-------| | T <sub>ROA</sub> | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | - | - | 3.92 | μS | | | | Power = Medium, Opamp Bias = High | - | - | 0.72 | μS | | | T <sub>SOA</sub> | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | - | - | 5.41 | μS | | | | Power = Medium, Opamp Bias = High | - | - | 0.72 | μS | | | SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | 0.31 | - | _ | V/μs | | | | Power = Medium, Opamp Bias = High | 2.7 | - | _ | V/μs | | | SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) | | | | | | | | Power = Low, Opamp Bias = Low | 0.24 | _ | _ | V/μs | | | | Power = Medium, Opamp Bias = High | 1.8 | _ | _ | V/μs | | | BW <sub>OA</sub> | Gain Bandwidth Product | | | | | | | | Power = Low, Opamp Bias = Low | 0.67 | - | - | MHz | | | | Power = Medium, Opamp Bias = High | 2.8 | _ | _ | MHz | | | E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High) | - | 100 | - | nV/rt-Hz | | When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1k resistance and the external capacitor. Figure 3-9. Typical AGND Noise with P2[4] Bypass At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level. Figure 3-10. Typical Opamp Noise #### 3.4.4 AC Low Power Comparator Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V at $25^{\circ}C$ and are for design guidance only. Table 3-28. AC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------|-----|-----|-----|-------|--------------------------------------------| | T <sub>RLPC</sub> | LPC response time | _ | - | 50 | | ≥ 50 mV overdrive comparator reference set | | | | | | | | within V <sub>REFLPC</sub> . | ## 3.4.5 AC Digital Block Specifications Table 3-29. 5V and 3.3V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |----------------------|----------------------------------------------------------------|-----------------|-----|------|-------|--------------------------------------------------------------------| | Timer | Capture Pulse Width | 50 <sup>a</sup> | - | - | ns | | | | Maximum Frequency, No Capture | - | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, With Capture | _ | - | 24.6 | MHz | | | Counter | Enable Pulse Width | 50 <sup>a</sup> | - | - | ns | | | | Maximum Frequency, No Enable Input | _ | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, Enable Input | - | - | 24.6 | MHz | | | Dead Band | Kill Pulse Width: | | | | | | | | Asynchronous Restart Mode | 20 | _ | _ | ns | | | | Synchronous Restart Mode | 50 <sup>a</sup> | - | - | ns | | | | Disable Mode | 50 <sup>a</sup> | - | - | ns | | | | Maximum Frequency | _ | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(PRS Mode) | Maximum Input Clock Frequency | - | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(CRC Mode) | Maximum Input Clock Frequency | - | _ | 24.6 | MHz | | | SPIM | Maximum Input Clock Frequency | - | _ | 8.2 | MHz | Maximum data rate at 4.1 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | _ | _ | 4.1 | ns | | | | Width of SS_ Negated Between Transmissions | 50 <sup>a</sup> | - | _ | ns | | | Transmitter | Maximum Input Clock Frequency | - | - | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over | | | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2<br>Stop Bits | - | _ | 49.2 | MHz | clocking. Maximum data rate at 6.15 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | _ | - | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over | | | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2 Stop Bits | - | - | 49.2 | MHz | clocking. Maximum data rate at 6.15 MHz due to 8 x over clocking. | a. 50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). Table 3-30. 2.7V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------|------------------|-----|------|-------|---------------------------------------------------------| | All<br>Functions | Maximum Block Clocking Frequency | | | 12.7 | MHz | 2.4V < Vdd < 3.0V. | | Timer | Capture Pulse Width | 100 <sup>a</sup> | _ | _ | ns | | | | Maximum Frequency, With or Without Capture | - | _ | 12.7 | MHz | | | Counter | Enable Pulse Width | 100 <sup>a</sup> | _ | _ | ns | | | | Maximum Frequency, No Enable Input | - | - | 12.7 | MHz | | | | Maximum Frequency, Enable Input | _ | - | 12.7 | MHz | | | Dead Band | Kill Pulse Width: | | | | | | | | Asynchronous Restart Mode | 20 | - | - | ns | | | | Synchronous Restart Mode | 100 <sup>a</sup> | - | - | ns | | | | Disable Mode | 100 <sup>a</sup> | _ | _ | ns | | | | Maximum Frequency | - | _ | 12.7 | MHz | | | CRCPRS<br>(PRS Mode) | Maximum Input Clock Frequency | - | - | 12.7 | MHz | | | CRCPRS<br>(CRC Mode) | Maximum Input Clock Frequency | - | - | 12.7 | MHz | | | SPIM | Maximum Input Clock Frequency | - | _ | 6.35 | MHz | Maximum data rate at 3.17 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | _ | - | 4.23 | ns | | | | Width of SS_ Negated Between Transmissions | 100 <sup>a</sup> | _ | _ | ns | | | Transmitter | Maximum Input Clock Frequency | - | - | 12.7 | MHz | Maximum data rate at 1.59 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | - | - | 12.7 | MHz | Maximum data rate at 1.59 MHz due to 8 x over clocking. | a. 50 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period). #### 3.4.6 AC Analog Output Buffer Specifications Table 3-31. 5V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-----------------------------------------------------------------|------|-----|-----|-------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 2.5 | μS | | | | Power = High | - | - | 2.5 | μS | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 2.2 | μS | | | | Power = High | - | - | 2.2 | μS | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.65 | - | - | V/μs | | | | Power = High | 0.65 | - | - | V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.65 | - | - | V/μs | | | | Power = High | 0.65 | - | - | V/μs | | | BW <sub>OB</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 0.8 | - | - | MHz | | | | Power = High | 0.8 | - | - | MHz | | | BW <sub>OB</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 300 | - | - | kHz | | | | Power = High | 300 | - | - | kHz | | Table 3-32. 3.3V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-----------------------------------------------------------------|-----|-----|-----|-------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 3.8 | μS | | | | Power = High | - | - | 3.8 | μS | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 2.6 | μS | | | | Power = High | - | - | 2.6 | μS | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.5 | - | - | V/μs | | | | Power = High | 0.5 | _ | - | V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.5 | - | - | V/μs | | | | Power = High | 0.5 | - | - | V/μs | | | BW <sub>OB</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 0.7 | - | - | MHz | | | | Power = High | 0.7 | - | - | MHz | | | BW <sub>OB</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 200 | - | _ | kHz | | | | Power = High | 200 | - | - | kHz | | Table 3-33. 2.7V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-----------------------------------------------------------------|-----|-----|-----|-------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 4 | μS | | | | Power = High | - | - | 4 | μS | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 3 | μS | | | | Power = High | - | - | 3 | μS | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.4 | - | - | V/μs | | | | Power = High | 0.4 | - | - | V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.4 | - | - | V/μs | | | | Power = High | 0.4 | - | - | V/μs | | | BW <sub>OB</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 0.6 | - | - | MHz | | | | Power = High | 0.6 | - | - | MHz | | | BW <sub>OB</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 180 | - | - | kHz | | | | Power = High | 180 | - | - | kHz | | ### 3.4.7 AC External Clock Specifications Table 3-34. 5V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------|-------|-----|------|-------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | _ | 24.6 | MHz | | | _ | High Period | 20.6 | - | 5300 | ns | | | - | Low Period | 20.6 | _ | - | ns | | | - | Power Up IMO to Switch | 150 | _ | - | μS | | Table 3-35. 3.3V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------------------------|-------|-----|------|-------|-------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 <sup>a</sup> | 0.093 | _ | 12.3 | MHz | | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater <sup>b</sup> | 0.186 | - | 24.6 | MHz | | | _ | High Period with CPU Clock divide by 1 | 41.7 | _ | 5300 | ns | | | - | Low Period with CPU Clock divide by 1 | 41.7 | _ | _ | ns | | | _ | Power Up IMO to Switch | 150 | - | - | μS | | a. Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. b. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. Table 3-36. 2.7V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------------------------|-------|-----|------|-------|-------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 <sup>a</sup> | 0.093 | _ | 12.3 | MHz | | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater <sup>b</sup> | 0.186 | - | 12.3 | MHz | | | - | High Period with CPU Clock divide by 1 | 41.7 | _ | 5300 | ns | | | - | Low Period with CPU Clock divide by 1 | 41.7 | _ | - | ns | | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | | a. Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. ## 3.4.8 AC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ and are for design guidance only. **Table 3-37. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------------------------|-----|-----|-----|-------|-------------------------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | - | 20 | ns | | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | - | 20 | ns | | | T <sub>SSCLK</sub> | Data Set up Time to Falling Edge of SCLK | 40 | - | _ | ns | | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | - | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | - | 8 | MHz | | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | - | 20 | _ | ms | | | T <sub>WRITE</sub> | Flash Block Write Time | - | 20 | _ | ms | | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | - | - | 45 | ns | Vdd > 3.6 | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | - | - | 50 | ns | $3.0 \le Vdd \le 3.6$ | | T <sub>DSCLK2</sub> | Data Out Delay from Falling Edge of SCLK | - | - | 70 | ns | $2.4 \leq Vdd \leq 3.0$ | b. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. ## 3.4.9 AC I<sup>2</sup>C Specifications Table 3-38. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd > 3.0V | | | Standa | Standard Mode | | Mode | | | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------------|------------------|------|-------|-------| | Symbol | Description | Min | Max | Min | Max | Units | Notes | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | - | 0.6 | _ | μS | | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | - | 1.3 | - | μS | | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | - | 0.6 | - | μS | | | T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition | 4.7 | - | 0.6 | - | μS | | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | - | 0 | - | μS | | | T <sub>SUDATI2C</sub> | Data Set-up Time | 250 | - | 100 <sup>a</sup> | - | ns | | | T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition | 4.0 | - | 0.6 | - | μS | | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | - | 1.3 | - | μS | | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | _ | _ | 0 | 50 | ns | | a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. Table 3-39. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd < 3.0V (Fast Mode Not Supported) | | | Standard Mode | | Fast | Mode | | | |-----------------------|----------------------------------------------------------------------------------------------|---------------|-----|------|------|-------|-------| | Symbol | Description | Min | Max | Min | Max | Units | Notes | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | - | - | kHz | | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | - | - | - | μS | | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | - | - | - | μS | | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | - | _ | - | μS | | | T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition | 4.7 | - | _ | - | μS | | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | - | - | - | μS | | | T <sub>SUDATI2C</sub> | Data Set-up Time | 250 | - | _ | - | ns | | | T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition | 4.0 | - | _ | - | μS | | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | - | - | - | μS | | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | - | - | - | - | ns | | Figure 3-11. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus # 4. Packaging Information This chapter illustrates the packaging specifications for the CY8C24x23A PSoC device, along with the thermal impedances for each package and the typical package capacitance on crystal pins. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. ## 4.1 Packaging Dimensions Figure 4-1. 8-Lead (300-Mil) PDIP Figure 4-2. 8-Lead (150-Mil) SOIC Figure 4-3. 20-Lead (300-Mil) Molded DIP Figure 4-4. 20-Lead (210-Mil) SSOP Figure 4-5. 20-Lead (300-Mil) Molded SOIC Figure 4-6. 28-Lead (300-Mil) Molded DIP Figure 4-7. 28-Lead (210-Mil) SSOP Figure 4-8. 28-Lead (300-Mil) Molded SOIC Figure 4-9. 32-Lead (5x5 mm) QFN **Important Note** For information on the preferred dimensions for mounting QFN packages, see the following Application Note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>. JEDEC # MO-220 Package Weight: 0.054 grams Figure 4-10. 56-Lead (300-Mil) SSOP ## 4.2 Thermal Impedances Table 4-1. Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> * | | | | |---------|---------------------------|--|--|--| | 8 PDIP | 123 °C/W | | | | | 8 SOIC | 185 °C/W | | | | | 20 PDIP | 109 °C/W | | | | | 20 SSOP | 117 °C/W | | | | | 20 SOIC | 81 °C/W | | | | | 28 PDIP | 69 °C/W | | | | | 28 SSOP | 101 °C/W | | | | | 28 SOIC | 74 °C/W | | | | | 32 QFN | 22 °C/W | | | | <sup>\*</sup> T $_{J}$ = T $_{A}$ + POWER x $\theta_{JA}$ ## 4.3 Capacitance on Crystal Pins Table 4-2: Typical Package Capacitance on Crystal Pins | Package | Package Capacitance | |---------|---------------------| | 8 PDIP | 2.8 pF | | 8 SOIC | 2.0 pF | | 20 PDIP | 3.0 pF | | 20 SSOP | 2.6 pF | | 20 SOIC | 2.5 pF | | 28 PDIP | 3.5 pF | | 28 SSOP | 2.8 pF | | 28 SOIC | 2.7 pF | | 32 QFN | 2.0 pF | ## 4.4 Solder Reflow Peak Temperature Following is the minimum solder reflow peak temperature to achieve good solderability. Table 4-3. Solder Reflow Peak Temperature | Package | Minimum Peak Temperature* | Maximum Peak Temperature | |---------|---------------------------|--------------------------| | 8 PDIP | 240°C | 260°C | | 8 SOIC | 240°C | 260°C | | 20 PDIP | 240°C | 260°C | | 20 SSOP | 240°C | 260°C | | 20 SOIC | 220°C | 260°C | | 28 PDIP | 240°C | 260°C | | 28 SSOP | 240°C | 260°C | | 28 SOIC | 220°C | 260°C | | 32 QFN | 240°C | 260°C | <sup>\*</sup>Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are $220 \pm 5^{\circ}$ C with Sn-Pb or $245 \pm 5^{\circ}$ C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. ## 5. Development Tool Selection This chapter presents the development tools available for all current PSoC device families including the CY8C24x23A family. #### 5.1 Software #### 5.1.1 PSoC Designer™ At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for half a decade. PSoC Designer is available free of charge at http://www.cypress.com under DESIGN RESOURCES >> Software and Drivers. #### 5.1.2 PSoC Express™ As the newest addition to the PSoC development software suite, PSoC Express is the first visual embedded system design tool that allows a user to create an entire PSoC project and generate a schematic, BOM, and data sheet without writing a single line of code. Users work directly with application objects such as LEDs, switches, sensors, and fans. PSoC Express is available free of charge at <a href="http://www.cypress.com/psocex-press">http://www.cypress.com/psocex-press</a>. #### 5.1.3 PSoC Programmer Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free ofcharge at <a href="http://www.cypress.com/psocprogrammer">http://www.cypress.com/psocprogrammer</a>. #### 5.1.4 CY3202-C iMAGEcraft C Compiler CY3202 is the optional upgrade to PSoC Designer that enables the iMAGEcraft C compiler. It can be purchased from the Cypress Online Store. At <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click PSoC (Programmable System-on-Chip) to view a current list of available items. ## 5.2 Development Kits All development kits can be purchased from the Cypress Online Store. #### 5.2.1 CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface allows users to run, halt, and single step the processor and view the content of specific memory locations. Advance emulation features also supported through PSoC Designer. The kit includes: - PSoC Designer Software CD - ICE-Cube In-Circuit Emulator - ICE Flex-Pod for CY8C29x66 Family - Cat-5 Adapter - Mini-Eval Programming Board - 110 ~ 240V Power Supply, Euro-Plug Adapter - iMAGEcraft C Compiler (Registration Required) - ISSP Cable - USB 2.0 Cable and Blue Cat-5 Cable - 2 CY8C29466-24PXI 28-PDIP Chip Samples # 5.2.2 CY3210-ExpressDK PSoC Express Development Kit The CY3210-ExpressDK is for advanced prototyping and development with PSoC Express (may be used with ICE-Cube In-Circuit Emulator). It provides access to I<sup>2</sup>C buses, voltage reference, switches, upgradeable modules and more. The kit includes: - PSoC Express Software CD - **Express Development Board** - 4 Fan Modules - 2 Proto Modules - MiniProg In-System Serial Programmer - MiniEval PCB Evaluation Board - Jumper Wire Kit - USB 2.0 Cable - Serial Cable (DB9) - 110 ~ 240V Power Supply, Euro-Plug Adapter - 2 CY8C24423A-24PXI 28-PDIP Chip Samples - 2 CY8C27443-24PXI 28-PDIP Chip Samples - 2 CY8C29466-24PXI 28-PDIP Chip Samples #### 5.3 Evaluation Tools All evaluation tools can be purchased from the Cypress Online Store. #### 5.3.1 CY3210-MiniProg1 The CY3210-MiniProg1 kit allows a user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample - 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### 5.3.2 CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of bread-boarding space to meet all of your evaluation needs. The kit includes: - **■** Evaluation Board with LCD Module - MiniProg Programming Unit - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2) - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### 5.3.3 CY3214-PSoCEvalUSB The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes: - PSoCEvalUSB Board - LCD Module - **■** MIniProg Programming Unit - Mini USB Cable - PSoC Designer and Example Projects CD - Getting Started Guide - Wire Pack ### 5.4 Device Programmers All device programmers can be purchased from the Cypress Online Store. #### 5.4.1 CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - **Modular Programmer Base** - 3 Programming Module Cards - **■** MiniProg Programming Unit - PSoC Designer Software CD - **■** Getting Started Guide - USB 2.0 Cable # 5.4.2 CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment. **Note**: CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240V Power Supply, Euro-Plug Adapter - USB 2.0 Cable # 5.5 Accessories (Emulation and Programming) Table 5-1. Emulation and Programming Accessories | Part # | Pin<br>Package | Flex-Pod Kit <sup>a</sup> | Foot Kit <sup>b</sup> | Adapter <sup>c</sup> | |-----------------------|-----------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | All non-QFN | All non-<br>QFN | CY3250-<br>24X23A | CY3250-<br>8DIP-FK,<br>CY3250-<br>8SOIC-FK,<br>CY3250-<br>20DIP-FK,<br>CY3250-<br>20SOIC-FK,<br>CY3250-<br>20SSOP-FK,<br>CY3250-<br>28DIP-FK,<br>CY3250-<br>28SOIC-FK,<br>CY3250-<br>28SOIC-FK,<br>CY3250-<br>28SOIC-FK, | Adapters can be found at http://www.emula-tion.com. | | CY8C24423<br>A-24LFXI | 32 QFN | CY3250-<br>24X23AQFN | CY3250-<br>32QFN-FK | | - Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods. - b. Foot kit includes surface mount feet that can be soldered to the target PCB. - Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at http://www.emulation.com. ## 5.6 3rd-Party Tools Several tools have been specially designed by the following 3rd-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at <a href="http://www.cypress.com">http://www.cypress.com</a> under DESIGN RESOURCES >> Evaluation Boards. # 5.7 Build a PSoC Emulator into Your Board For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see Application Note "Debugging - Build a PSoC Emulator into Your Board - AN2323" at http://www.cypress.com/an2323. # 6. Ordering Information The following table lists the CY8C24x23A PSoC device's key package features and ordering codes. Table 6-1. CY8C24x23A PSoC Device Key Features and Ordering Information | Package | Ordering<br>Code | Flash<br>(Bytes) | SRAM<br>(Bytes) | Switch Mode<br>Pump | Temperature<br>Range | Digital Blocks | Analog Blocks | Digital IO Pins | Analog Inputs | Analog Outputs | XRES Pin | |------------------------------------------|--------------------------------|------------------|-----------------|---------------------|----------------------|----------------|---------------|-----------------|---------------|----------------|----------| | 8 Pin (300 Mil) DIP | CY8C24123A-24PXI | 4K | 256 | No | -40C to +85C | 4 | 6 | 6 | 4 | 2 | No | | 8 Pin (150 Mil) SOIC | CY8C24123A-24SXI | 4K | 256 | No | -40C to +85C | 4 | 6 | 6 | 4 | 2 | No | | 8 Pin (150 Mil) SOIC<br>(Tape and Reel) | CY8C24123A-24SXIT | 4K | 256 | No | -40C to +85C | 4 | 6 | 6 | 4 | 2 | No | | 20 Pin (300 Mil) DIP | CY8C24223A-24PXI | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 16 | 8 | 2 | Yes | | 20 Pin (210 Mil) SSOP | CY8C24223A-24PVXI | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 16 | 8 | 2 | Yes | | 20 Pin (210 Mil) SSOP<br>(Tape and Reel) | CY8C24223A-24PVXIT | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 16 | 8 | 2 | Yes | | 20 Pin (300 Mil) SOIC | CY8C24223A-24SXI | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 16 | 8 | 2 | Yes | | 20 Pin (300 Mil) SOIC<br>(Tape and Reel) | CY8C24223A-24SXIT | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 16 | 8 | 2 | Yes | | 28 Pin (300 Mil) DIP | CY8C24423A-24PXI | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 24 | 10 | 2 | Yes | | 28 Pin (210 Mil) SSOP | CY8C24423A-24PVXI | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 24 | 10 | 2 | Yes | | 28 Pin (210 Mil) SSOP<br>(Tape and Reel) | CY8C24423A-24PVXIT | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 24 | 10 | 2 | Yes | | 28 Pin (300 Mil) SOIC | CY8C24423A-24SXI | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 24 | 10 | 2 | Yes | | 28 Pin (300 Mil) SOIC<br>(Tape and Reel) | CY8C24423A-24SXIT | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 24 | 10 | 2 | Yes | | 32 Pin (5x5 mm) QFN | CY8C24423A-24LFXI | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 24 | 10 | 2 | Yes | | 56 Pin OCD SSOP | CY8C24000A-24PVXI <sup>a</sup> | 4K | 256 | Yes | -40C to +85C | 4 | 6 | 24 | 10 | 2 | Yes | a. This part may be used for in-circuit debugging. It is NOT available for production ## 6.1 Ordering Code Definitions ## 7. Sales and Company Information To obtain information about Cypress Semiconductor or PSoC sales and technical support, reference the following information. #### **Cypress Semiconductor** 198 Champion Court San Jose, CA 95134 408.943.2600 Web Sites: Company Information – <a href="http://www.cypress.com">http://www.cypress.com</a> Sales - http://www.cypress.com/aboutus/sales\_locations.cfm Technical Support - http://www.cypress.com/support/login.cfm #### **Revision History** #### Table 7-1. CY8C24x23A Data Sheet Revision History | Document Title: CY8C24123A, CY8C24223A, and CY8C24423A PSoC Mixed-Signal Array Final Data Sheet | | | | | | | | |-------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Document Number: 38-12028 | | | | | | | | | Revision | ECN# | Issue Date | Origin of Change | Description of Change | | | | | ** | 236409 | See ECN | SFV | New silicon and new document – Preliminary Data Sheet. | | | | | *A | 247589 | See ECN | SFV | Changed the title to read "Final" data sheet. Updated Electrical Specifications chapter. | | | | | *B | 261711 | See ECN | НМТ | Input all SFV memo changes. Updated Electrical Specifications chapter. | | | | | *C | 279731 | See ECN | HMT | Update Electrical Specifications chapter, including 2.7 VIL DC GPIO spec. Add Solder Reflow Peak Temperature table. Clean up pinouts and fine tune wording and format throughout. | | | | | *D | 352614 | See ECN | НМТ | Add new color and CY logo. Add URL to preferred dimensions for mounting MLF packages. Update Transmitter and Receiver AC Digital Block Electrical Specifications. Re-add ISSP pinout identifier. Delete Electrical Specification sentence re: devices running at greater than 12 MHz. Update Solder Reflow Peak Temperature table. Fix CY.com URLs. Update CY copyright. | | | | | *E | 424036 | See ECN | НМТ | Fix SMP 8-pin SOIC error in Feature and Order table. Update 32-pin QFN E-Pad dimensions and rev. *A. Add ISSP note to pinout tables. Update typical and recommended Storage Temperature per industrial specs. Add OCD non-production pinout and package diagram. Update CY branding and QFN convention. Update package diagram revisions. | | | | | *F | 521439 | See ECN | HMT | Add Low Power Comparator (LPC) AC/DC electrical spec. tables. Add new Dev. Tool section. Add CY8C20x34 to PSoC Device Characteristics table. | | | | | Distribution: | Distribution: External/Public Posting: None | | | | | | | ## 7.1 Copyrights and Code Protection © Cypress Semiconductor Corp. 2004-2006. All rights reserved. PSoC Designer™, Programmable System-on-Chip™, and PSoC Express are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations. The information contained herein is subject to change without notice. Cypress Semiconductor assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. Cypress Semiconductor products are not warranted nor intended to be used for medical, life-support, life-saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress Semiconductor. #### Flash Code Protection Note the following details of the Flash code protection features on Cypress Semiconductor PSoC devices. Cypress Semiconductor products meet the specifications contained in their particular data sheets. Cypress Semiconductor believes that its family of products is one of the most secure families of its kind on the market today, regardless of how they are used. There may be methods, unknown to Cypress Semiconductor, that can breach the code protection features. Any of these methods, to our knowledge, would be dishonest and possibly illegal. Neither Cypress Semiconductor nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Cypress Semiconductor is willing to work with the customer who is concerned about the integrity of their code. Code protection is constantly evolving. We at Cypress Semiconductor are committed to continuously improving the code protection features of our products.