# FEMTOCLOCKS™ CRYSTAL-TO-LVPECL 350MHZ FREQUENCY MARGINING SYNTHESIZER ICS843207-350 #### GENERAL DESCRIPTION The ICS843207-350 is a low phase-noise frequency margining synthesizer that targets clocking for high performance interfaces such as SPI4.2 and is a member of the HiPerClockS™ family of high performance clock solutions from IDT. In the default mode, each output can be configured individually to generate an 87.5MHz, 175MHZ or 350MHz LVPECL output clock signal from a 14MHz crystal input. There is also a frequency margining mode available where the device can be configured, using control pins, to vary the output frequency up or down from nominal by 5%. The ICS843207-350 is provided in a 48-pin LQFP package. # FEATURES • Seven independent - Seven independently configurable LVPECL outputs at 87.5MHz, 175MHz or 350MHz - · Individual high impedance control of each output - Selectable crystal oscillator interface designed for 14MHz, 18pF parallel resonant crystal or LVCMOS single-ended input - Output frequency can be varied ± 5% from nominal - VCO range: 620MHz 750MHz - · Full 3.3V supply mode - 0°C to 70°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages ### PIN ASSIGNMENT 1 #### FUNCTIONAL DESCRIPTION The ICS843207-350 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. A 14MHz fundamental crystal is used as the input to the on chip oscillator. The output of the oscillator is fed into the pre-divider. In frequency margining mode, the 14MHz crystal frequency is divided by 2 and a 7MHz reference frequency is applied to the phase detector. The VCO of the PLL operates over a range of 620MHz to 750MHz. The output of the M divider is also applied to the phase detector. The default mode for the ICS843207-350 is a nominal VCO frequency of 700MHz with each output configurable to divide by 2, 4 or 8. The nominal output frequency can be changed by placing the device into the margining mode using the mode pin and using the margin pin to change the M feedback divider. Frequency margining mode operation occurs when the MODE input is HIGH. The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. The output of the VCO is scaled by an output divider prior to being sent to the LVPECL output buffer. The divider provides a 50% output duty cycle. The relationship between the crystal input frequency, the M divider, the VCO frequency and the output frequency is provided in Table 1A. When changing back from frequency margining mode to nominal mode, the device will return to the default nominal configuration described above. TABLE 1A. FREQUENCY SELECT FUNCTION TABLE | XTAL (MHz) | SELx | SELx-1 | VCO (MHz) | Output Divider | Output Frequency (MHz) | |------------|------|--------|-----------|----------------|------------------------| | 14 | 0 | 0 | 700 | N/A | HiZ | | 14 | 0 | 1 | 700 | 2 | 350 | | 14 | 1 | 0 | 700 | 8 | 87.5 | | 14 | 1 | 1 | 700 | 4 | 175 | TABLE 1B. FREQUENCY MARGIN FUNCTION TABLE | MODE | MARGIN | XTAL (MHz) | Pre-Divider (P) | Feedback Divider | VCO (MHz) | % Change | |------|--------|------------|-----------------|------------------|-----------|-----------| | 1 | 0 | 14 | 2 | 95 | 665 | -5.0 | | 0 | Х | 14 | 1 | 50 | 700 | Nom. Mode | | 1 | 1 | 14 | 2 | 105 | 735 | +5.0 | TABLE 2. PIN DESCRIPTIONS | Number | Name | Ty | /ре | Description | |--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 7, 12,<br>25, 30, 34 | V <sub>cco</sub> | Power | | Output supply pins. | | 2, 3 | Q0, nQ0 | Ouput | | Differential output pair. LVPECL interface levels. | | 4, 5 | Q1, nQ1 | Ouput | | Differential output pair. LVPECL interface levels. | | 6, 16, 31 | $V_{EE}$ | Power | | Negative supply pins. | | 8, 9 | Q2, nQ2 | Ouput | | Differential output pair. LVPECL interface levels. | | 10, 11 | Q3, nQ3 | Ouput | | Differential output pair. LVPECL interface levels. | | 13 | MODE | Input | Pulldown | MODE pin. LOW = default mode. HIGH = frequency margining mode. See Table 4B. LVCMOS/LVTTL interface levels. | | 14 | Margin | Input | Pulldown | Sets the frequency to ±5% in frequency margining mode.<br>See Table 1B. LVCMOS/LVTTL interface levels. | | 15 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go LOW and inverted outputs nQx to go HIGH. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | 17 | REF_CLK | Input | Pulldown | Reference input clock. LVCMOS/LVTTL interface levels. | | 18 | nXTAL_SEL | Input | Pulldown | Crystal select pin. Selects between the crystal and the reference clock inputs. LVCMOS/LVTTL interface levels. | | 19,<br>20 | XTAL_OUT,<br>XTAL_IN | Input | | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. | | 21, 35 | $V_{cc}$ | Power | | Core supply pins. | | 22 | nPLL_SEL | Input | Pulldown | PLL select pin. When HIGH, PLL is bypassed and input is fed directly to the output dividers. When LOW, PLL is enabled. LVCMOS/LVTTL interface levels. | | 23, 24,<br>37, 38,<br>39, 40,<br>41, 42,<br>43, 44,<br>45, 46,<br>47, 48 | SEL0, SEL1,<br>SEL2, SEL3,<br>SEL4, SEL5,<br>SEL6, SEL7,<br>SEL8, SEL9,<br>SEL10, SEL11,<br>SEL12, SEL13 | Input | Pullup | Output divider select pins. See Table 1A. LVCMOS/LVTTL interface levels. | | 26, 27 | Q4, nQ4 | Ouput | | Differential output pair. LVPECL interface levels. | | 28, 29 | Q5, nQ5 | Ouput | | Differential output pair. LVPECL interface levels. | | 32, 33 | Q6, nQ6 | Ouput | | Differential output pair. LVPECL interface levels. | | 36 | V <sub>CCA</sub> | Power | | Analog supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 3. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 4A. nXTAL\_SEL CONTROL INPUT FUNCTION TABLE | Input | | | | | |---------------------------|-------------------|--|--|--| | nXTAL_SEL Selected Source | | | | | | 0 | XTAL_IN, XTAL_OUT | | | | | 1 | REF_CLK | | | | TABLE 4B. MODE CONTROL INPUT FUNCTION TABLE | Input | Condition | | | | |-------|--------------------------|--|--|--| | MODE | Q0:Q6, nQ0:nQ6 | | | | | 0 | Default Mode | | | | | 1 | Frequency Margining Mode | | | | #### FEMTOCLOCKS™ CRYSTAL-TO-LVPECL 350MHZ FREQUENCY MARGINING SYNTHESIZER #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, $V_{CC}$ 4.6V Inputs, $V_1$ -0.5V to $V_{cc}$ + 0.5V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 65.7°C/W (0 mps) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. $\textbf{Table 5A. Power Supply DC Characteristics, } V_{\text{CC}} = V_{\text{CCO}} = 3.3 \text{V} \pm 5\%, V_{\text{CCO}} = V_{\text{EE}} = \text{oV, Ta} = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | V <sub>cc</sub> - 0.13 | 3.3 | V <sub>cc</sub> | V | | V <sub>cco</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 210 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 13 | mA | $\textbf{Table 5B. LVCMOS / LVTTL DC Characteristics, V}_{\text{CC}} = V_{\text{CCO}} = 3.3V \pm 5\%, V_{\text{EE}} = \text{oV, Ta} = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------------------|------------------------------------------------------|-------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | Э | V <sub>CC</sub> = 3.3V | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | • | $V_{CC} = 3.3V$ | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input<br>High Current | REF_CLK, MARGIN,<br>MODE, nPLL_SEL,<br>MR, nXTAL_SEL | V <sub>CC</sub> = V <sub>IN</sub> = 3.465 | | | 150 | μΑ | | | l again a ann ann | SEL[0:13] | $V_{CC} = V_{IN} = 3.465$ | | | 5 | μΑ | | | Input | REF_CLK, MARGIN,<br>MODE, nPLL_SEL,<br>MR, nXTAL_SEL | $V_{CC} = 3.465V,$ $V_{IN} = 0V$ | -5 | | | μΑ | | Low Curre | Low Current | SEL[0:13] | $V_{CC} = 3.465V,$ $V_{IN} = 0V$ | -150 | | | μΑ | | Δt/Δν | Input Transition<br>Rise/Fall Rate | SEL[0:13], MODE | | | | 20 | ns/V | Table 5C. LVPECL DC Characteristics, $V_{\text{CC}} = V_{\text{CCO}} = 3.3 \text{V} \pm 5\%, V_{\text{EE}} = \text{oV}, \text{Ta} = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | ٧ | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\!\Omega$ to ${\rm V_{cco}}$ - 2V. TABLE 6. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 12.4 | 14 | 15 | MHz | | Equivalent Series Resistance (ESR) | | | | 40 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 300 | μW | NOTE: Characterized using an 18pF parallel resonant crystal. Table 7. AC Characteristics, $V_{\text{CC}} = V_{\text{CCO}} = 3.3 \text{V} \pm 5\%, V_{\text{EE}} = \text{oV}, \text{Ta} = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------------|---------|----------------------------------------|---------|---------|---------|-------| | | Output Frequency | | N = ÷2 | 310 | 350 | 375 | MHz | | f <sub>out</sub> | | | N = ÷4 | 155 | 175 | 187.5 | MHz | | | | | N = ÷8 | 77.5 | 87.5 | 93.75 | MHz | | f <sub>IN</sub> | Input Frequency | REF_CLK | | 12.4 | 14 | 15 | MHz | | | RMS Phase Jitter, Random;<br>NOTE 1 | | Mode = LOW<br>350MHz, (12kHz - 20MHz) | | 1.54 | | ps | | <i>t</i> jit(Ø) | | | Mode = LOW<br>175MHz, (12kHz - 20MHz) | | 1.48 | | ps | | | | | Mode = LOW<br>87.5MHz, (12kHz - 20MHz) | | 1.61 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | | 20% to 80% | 300 | | 600 | ps | | | Output Duty Cycl | | Output Divider = ÷2 | 42 | | 58 | % | | odc | Output Duty Cycle | | Output Divider = ≠2 | 46 | | 64 | % | NOTE 1: Characterized using a 14MHz crystal. # PARAMETER MEASUREMENT INFORMATION #### 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT #### **RMS PHASE JITTER** **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD** **OUTPUT RISE/FALL TIME** ## **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS843207-350 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC},\,V_{\rm CCA}$ and $V_{\rm CCO}$ should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $V_{\rm CC}$ pin and also shows that $V_{\rm CCA}$ requires that an additional $10\Omega$ resistor along with a $10\mu\rm F$ bypass capacitor be connected to the $V_{\rm CCA}$ pin. FIGURE 1. POWER SUPPLY FILTERING #### CRYSTAL INPUT INTERFACE The ICS843207-350 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in Figure 2 below were determined using a 14MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. FIGURE 2. CRYSTAL INPUT INTERFACE #### LVCMOS TO XTAL INTERFACE The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC couple capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and making R2 $50\Omega$ . FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **CRYSTAL INPUTS** For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from XTAL\_IN to ground. #### **REF CLK INPUT** For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a $1 k\Omega$ resistor can be tied from the REF\_CLK to ground. #### LVCMOS CONTROL PINS All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### LVPECL OUTPUTS All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. #### TERMINATION FOR 3.3V LVPECL OUTPUT The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 4A and 4B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 4A. LVPECL OUTPUT TERMINATION FIGURE 4B. LVPECL OUTPUT TERMINATION ### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS843207-350. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843207-350 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 210mA = **727.65mW** - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 7 \* 30mW = 210mW Total Power $_{\text{MAX}}$ (3.63V, with all outputs switching) = 727.65mW + 210mW = 937.65mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{La}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{\text{\tiny M}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{\tiny M}}$ must be used. Assuming air flow at 1 meter per second and a multi-layer board, the appropriate value is 55.9°C/W per Table 8 below. Therefore, Ti for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.938\text{W} *55.9^{\circ}\text{C/W} = 122.4^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). #### Table 8. Thermal Resistance $\theta_{i,a}$ for 48-Pin LQFP, Forced Convection #### θ, by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 65.7°C/W 55.9°C/W 52.4°C/W #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. FIGURE 5. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{cco}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OLT} = V_{OLMAX} = V_{CCOMAX} - 1.7V$$ $$(V_{CCOMAX} - V_{OLMAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{\text{OH\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_{_{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}))/R_{_{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{\text{\tiny OL,MAX}} - (V_{\text{\tiny CCO,MAX}} - 2V))/R_{\text{\tiny L}}] * (V_{\text{\tiny CCO,MAX}} - V_{\text{\tiny OL,MAX}}) = [(2V - (V_{\text{\tiny CCO,MAX}} - V_{\text{\tiny OL,MAX}}))/R_{\text{\tiny L}}] * (V_{\text{\tiny CCO,MAX}} - V_{\text{\tiny OL,MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # RELIABILITY INFORMATION Table 9. $\theta_{_{JA}} vs.$ Air Flow Table for 48 Lead LQFP $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Meters per Second) 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 65.7°C/W 55.9°C/W 52.4°C/W #### **Transistor Count** The transistor count for ICS843207-350 is: 4380 #### PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP TABLE 10. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | | |-----------------------------------------------|---------|------------|---------|--|--|--|--| | SYMBOL | | BBC | | | | | | | STWIBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | N | | 48 | | | | | | | Α | | | 1.60 | | | | | | A1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | С | 0.09 | | 0.20 | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.50 Ref. | | | | | | | E | | 9.00 BASIC | | | | | | | E1 | | 7.00 BASIC | | | | | | | E2 | | 5.50 Ref. | | | | | | | е | | 0.50 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | | 0.08 | | | | | Reference Document: JEDEC Publication 95, MS-026 #### FEMTOCLOCKS™ CRYSTAL-TO-LVPECL 350MHZ FREQUENCY MARGINING SYNTHESIZER TABLE 11. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|-----------|--------------------------|--------------------|-------------| | 843207CY-350 | 43207C350 | 48 Lead LQFP | tray | 0°C to 70°C | | 843207CY-350T | 43207C350 | 48 Lead LQFP | 1000 tape & reel | 0°C to 70°C | | 843207CY-350LF | 3207C350L | 48 Lead "Lead-Free" LQFP | tray | 0°C to 70°C | | 843207CY-350LFT | 3207C350L | 48 Lead "Lead-Free" LQFP | 1000 tape & reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### Europe IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851