TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# TC7MET373AFK

## Octal D-Type Latch with 3-State Output

The TC7MET373AFK is an advanced high speed CMOS octal latch with 3-state output fabricated with silicon gate  $C^2MOS$  technology.

It achieves the high speed operation similar to equivalent bipolar schottky TTL while maintaining the CMOS low power dissipation.

This 8-bit D-type latch is controlled by a latch enable input (LE) and a output enable input ( $\overline{OE}$ ).

When the  $\overline{\text{OE}}$  input is high, the eight outputs are in a high impedance state.

The input voltage are compatible with TTL output voltage.

This device may be used as a level converter for interfacing 3.3 V to 5 V system.

Input protection and output circuit ensure that 0 to 5.5 V can

be applied to the input and output <sup>(Note)</sup> pins without regard to the supply voltage. These structure prevents device destruction due to mismatched supply and input/output voltages such as battery back up, hot board insertion, etc.

Note:  $V_{CC} = 0 V$ 

#### Features

- High speed:  $t_{pd} = 7.7 \text{ ns} (typ.) (V_{CC} = 5 \text{ V})$
- Low power dissipation:  $I_{CC} = 4 \mu A (max) (Ta = 25^{\circ}C)$
- Compatible with TTL outputs:  $V_{IL} = 0.8 V (max)$

 $V_{IH} = 2.0 V (min)$ 

- Power down protection is provided on all inputs and outputs.
- Balanced propagation delays:  $t_{pLH} \approx t_{pHL}$
- Low noise: V<sub>OLP</sub> = 1.5 V (max)
- Pin and function compatible with the 74 series (74AC/HC/F/ALS/LS etc.) 373 type.



Weight: 0.03 g (typ.)

# Pin Assignment (top view)



## IEC Logic Symbol



## Truth Table

|    | Outputs |         |                |
|----|---------|---------|----------------|
| ŌĒ | LE      | Outputs |                |
| Н  | Х       | Х       | Z              |
| L  | L       | Х       | Q <sub>n</sub> |
| L  | Н       | L       | L              |
| L  | Н       | Н       | Н              |

X: Don't care

Z: High impedance

 $\mathsf{Q}_n:\mathsf{Q}$  outputs are latched at the time when the LE input is taken to a low logic level.

## System Diagram



#### Absolute Maximum Ratings (Note 1)

| Characteristics                    | Symbol           | Rating                              | Unit |
|------------------------------------|------------------|-------------------------------------|------|
| Supply voltage range               | V <sub>CC</sub>  | -0.5~7.0                            | V    |
| DC input voltage                   | V <sub>IN</sub>  | -0.5~7.0                            | V    |
| DC output voltage                  | Varia            | -0.5~7.0 (Note 2)                   | V    |
| DC oulput voltage                  | Vout             | -0.5~V <sub>CC</sub> + 0.5 (Note 3) | v    |
| Input diode current                | IIK              | -20                                 | mA   |
| Output diode current               | I <sub>OK</sub>  | ±20 (Note 4)                        | mA   |
| DC output current                  | IOUT             | ±25                                 | mA   |
| DC V <sub>CC</sub> /ground current | ICC              | ±75                                 | mA   |
| Power dissipation                  | PD               | 180                                 | mW   |
| Storage temperature                | T <sub>stg</sub> | -65~150                             | °C   |

Note 1: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 2: Output in off-state

Note 3: High or low state. IOUT absolute maximum rating must be observed.

Note 4:  $V_{OUT} < GND, V_{OUT} > V_{CC}$ 

#### **Operating Ranges (Note 1)**

| Characteristics          | Symbol           | Rating                     | Unit |
|--------------------------|------------------|----------------------------|------|
| Supply voltage           | V <sub>CC</sub>  | 4.5~5.5                    | V    |
| Input voltage            | V <sub>IN</sub>  | 0~5.5                      | V    |
| Output voltage           |                  | 0~5.5 (Note 2)             | V    |
| Output voltage           | Vout             | 0~V <sub>CC</sub> (Note 3) | v    |
| Operating temperature    | T <sub>opr</sub> | -40~85                     | °C   |
| Input rise and fall time | dt/dv            | 0~20                       | ns/V |

Note 1: The operating ranges must be maintained to ensure the normal operation of the device. Unused inputs must be tied to either VCC or GND.

Note 2: Output in off-state

Note 3: High or low state

## **Electrical Characteristics**

#### **DC Characteristics**

| Characteristics                            |                  | Symbol Test Condition |                                                                           |                         | Ta = 25°C   |      |      | Ta = -40~85°C |      | Unit  |      |
|--------------------------------------------|------------------|-----------------------|---------------------------------------------------------------------------|-------------------------|-------------|------|------|---------------|------|-------|------|
|                                            |                  | Symbol                | Symbol Test Co                                                            |                         | $V_{CC}(V)$ | Min  | Тур. | Max           | Min  | Max   | Unit |
| Input voltage                              | High level       | VIH                   |                                                                           |                         | 4.5~5.5     | 2.0  | _    |               | 2.0  | _     | V    |
| input voltage                              | Low level        | VIL                   |                                                                           | _                       | 4.5~5.5     |      | _    | 0.8           | _    | 0.8   | v    |
| Output voltage<br>High level<br>High level | Vou              | $V_{IN} = V_{IH}$     | $I_{OH} = -50 \ \mu A$                                                    | 4.5                     | 4.4         | 4.5  |      | 4.4           | _    |       |      |
|                                            | i ligit level    | V <sub>OH</sub>       | or V <sub>IL</sub>                                                        | I <sub>OH</sub> = -8 mA | 4.5         | 3.94 |      |               | 3.80 | _     | V    |
|                                            | High level       | V <sub>OL</sub>       | $V_{IN} = V_{IH}$<br>or $V_{IL}$                                          | I <sub>OL</sub> = 50 μA | 4.5         | _    | 0    | 0.1           |      | 0.1   |      |
|                                            |                  |                       |                                                                           | I <sub>OL</sub> = 8 mA  | 4.5         | _    | _    | 0.36          |      | 0.44  |      |
| 3-state output o                           | ff-state current | I <sub>OZ</sub>       | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$V_{OUT} = V_{CC}$ or GND                |                         | 5.5         |      | _    | ±0.25         | _    | ±2.50 | μA   |
| Input leakage cu                           | urrent           | I <sub>IN</sub>       | V <sub>IN</sub> = 5.5 V                                                   | V or GND                | 0~5.5       | _    | _    | ±0.1          |      | ±1.0  | μA   |
| Quiescent supply current                   |                  | ICC                   | V <sub>IN</sub> = V <sub>CC</sub> or GND                                  |                         | 5.5         | _    | _    | 4.0           |      | 40.0  | μA   |
|                                            |                  | Ісст                  | Per input: V <sub>IN</sub> = 3.4 V<br>Other input: V <sub>CC</sub> or GND |                         | 5.5         | _    | _    | 1.35          | _    | 1.50  | mA   |
| Output leakage                             | current          | IOPD                  | V <sub>OUT</sub> = 5.5 V                                                  |                         | 0           |      |      | 0.5           |      | 5.0   | μA   |

# Timing Requirements (Input: $t_r = t_f = 3 \text{ ns}$ )

| Characteristics Symbol      | Symbol                                   | Test Condition      | _           | Ta = 25°C |       | Ta = −40~85°C | Unit |
|-----------------------------|------------------------------------------|---------------------|-------------|-----------|-------|---------------|------|
|                             | Test Condition                           | V <sub>CC</sub> (V) | Тур.        | Limit     | Limit | Unit          |      |
| Minimum pulse width<br>(LE) | t <sub>w (H)</sub><br>t <sub>w (L)</sub> | —                   | $5.0\pm0.5$ | _         | 6.5   | 8.5           | ns   |
| Minimum set-up time         | ts                                       | —                   | $5.0\pm0.5$ | _         | 1.5   | 1.5           | ns   |
| Minimum hold time           | t <sub>h</sub>                           | _                   | $5.0\pm0.5$ |           | 3.5   | 3.5           | ns   |

# AC Electrical Characteristics (Input: $t_r = t_f = 3$ ns)

| Characteristics                                              | Sumbol                                 | Test Condition      |             |                     | Ta = 25°C |      |      | Ta = -4 | Unit |      |
|--------------------------------------------------------------|----------------------------------------|---------------------|-------------|---------------------|-----------|------|------|---------|------|------|
| Characteristics Symbo                                        |                                        | Test Condition      | $V_{CC}(V)$ | C <sub>L</sub> (pF) | Min       | Тур. | Max  | Min     | Max  | Unit |
| Propagation delay time                                       | t <sub>pLH</sub>                       |                     | 5.0 ± 0.5   | 15                  | _         | 7.7  | 12.3 | 1.0     | 13.5 | ns   |
| (LE-Q)                                                       | t <sub>pHL</sub>                       |                     | 5.0 ± 0.5   | 50                  |           | 8.5  | 13.3 | 1.0     | 14.5 | 115  |
| Propagation delay time                                       | t <sub>pLH</sub>                       |                     | 50+05       | 15                  |           | 5.1  | 8.5  | 1.0     | 9.5  | ns   |
| (D-Q)                                                        | t <sub>pHL</sub>                       | —                   | $5.0\pm0.5$ | 50                  |           | 5.9  | 9.5  | 1.0     | 10.5 |      |
| 3-state output enable time t <sub>pZL</sub> t <sub>pZH</sub> | t <sub>oZL</sub>                       | $R_L = 1 \ k\Omega$ | $5.0\pm0.5$ | 15                  |           | 6.3  | 10.9 | 1.0     | 12.5 | ns   |
|                                                              | t <sub>pZH</sub>                       |                     |             | 50                  | _         | 7.1  | 11.9 | 1.0     | 13.5 |      |
| 3-state output disable time                                  | t <sub>pLZ</sub><br>t <sub>pHZ</sub>   | $R_L = 1 \ k\Omega$ | $5.0\pm0.5$ | 50                  |           | 8.8  | 11.2 | 1.0     | 12.0 | ns   |
| Output to output skew                                        | t <sub>osLH</sub><br>t <sub>osHL</sub> | (Note 1)            | $5.0\pm0.5$ | 50                  |           |      | 1.0  | _       | 1.0  | ns   |
| Input capacitance                                            | C <sub>IN</sub>                        | _                   |             | _                   | 4         | 10   | _    | 10      | pF   |      |
| Output capacitance                                           | C <sub>OUT</sub>                       | —                   |             |                     | 9         |      |      | _       | pF   |      |
| Power dissipation<br>capacitance                             | C <sub>PD</sub>                        |                     |             | (Note 2)            |           | 25   |      | _       | _    | pF   |

Note 1: Parameter guaranteed by design.

 $t_{OSLH} = |t_{pLHm} - t_{pLHn}|, t_{OSHL} = |t_{pHLm} - t_{pHLn}|$ 

Note 2: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

Average operating current can be obtained by the equation:

 $I_{CC (opr)} = C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}/8$  (per latch)

And the total  $C_{PD}$  when n pcs. of latch operate can be gained by the following equation:

C<sub>PD</sub> (total) = 14 + 11 · n

#### Noise Characteristics (Input: $t_r = t_f = 3 ns$ )

| Characteristics                                   | Symbol           | Test Condition         | Ta          |      | 25°C  | Unit |
|---------------------------------------------------|------------------|------------------------|-------------|------|-------|------|
| Characteristics                                   | Symbol           |                        | $V_{CC}(V)$ | Тур. | Limit | Unit |
| Quiet output maximum dynamic $V_{OL}$             | V <sub>OLP</sub> | $C_L = 50 \text{ pF}$  | 5.0         | 1.1  | 1.5   | V    |
| Quiet output minimum dynamic V <sub>OL</sub>      | V <sub>OLV</sub> | $C_L = 50 \text{ pF}$  | 5.0         | -1.1 | -1.5  | V    |
| Minimum high level dynamic input voltage $V_{IH}$ | VIHD             | C <sub>L</sub> = 50 pF | 5.0         | _    | 2.0   | V    |
| Maximum low level dynamic input voltage $V_{IL}$  | V <sub>ILD</sub> | C <sub>L</sub> = 50 pF | 5.0         |      | 0.8   | V    |

## Package Dimensions



Weight: 0.03 g (typ.)

#### **RESTRICTIONS ON PRODUCT USE**

20070701-EN GENERAL

- The information contained herein is subject to change without notice.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
   In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.).These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his document shall be made at the customer's own risk.
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations.
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which
  may result from its use. No license is granted by implication or otherwise under any patents or other rights of
  TOSHIBA or the third parties.
- Please contact your sales representative for product-by-product details in this document regarding RoHS compatibility. Please use these products in this document in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses occurring as a result of noncompliance with applicable laws and regulations.