# HYB18TC256800BF HYB18TC256160BF 256-Mbit Double-Data-Rate-Two SDRAM DDR2 SDRAM **RoHS Compliant Products** Rev. 1.3 | Revision History: Rev. 1.3, 2007-05 | | | | | | | |--------------------------------------|---------------------------------------|--|--|--|--|--| | All | Adapted internet edition | | | | | | | 2 | Added product type HYB18TC256800BF | | | | | | | Previous Re | Previous Revision: Rev. 1.21, 2007-02 | | | | | | | All Qimonda template update | | | | | | | | Previous Revision: Rev. 1.2, 2006-07 | | | | | | | #### **We Listen to Your Comments** Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: techdoc@qimonda.com # 1 Overview This chapter gives an overview of the 256-Mbit Double-Data-Rate-Two SDRAM product family and describes its main characteristics. ### 1.1 Features The 256-Mbit Double-Data-Rate-Two SDRAM offers the following key features: - 1.8 V $\pm$ 0.1 V Power Supply - 1.8 V $\pm$ 0.1 V (SSTL\_18) compatible I/O - DRAM organizations with 8 and 16 data in/outputs - Double Data Rate architecture: two data transfers per clock cycle four internal banks for concurrent operation - Programmable CAS Latency: 3, 4, 5 and 6 - Programmable Burst Length: 4 and 8 - Differential clock inputs (CK and CK) - Bi-directional, differential data strobes (DQS and DQS) are transmitted / received with data. Edge aligned with read data and center-aligned with write data. - · DLL aligns DQ and DQS transitions with clock - DQS can be disabled for single-ended data strobe operation - Commands entered on each positive clock edge, data and data mask are referenced to both edges of DQS - · Data masks (DM) for write data - Posted CAS by programmable additive latency for better command and data bus efficiency - Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal quality - Auto-Precharge operation for read and write bursts - Auto-Refresh, Self-Refresh and power saving Power-Down modes - Average Refresh Period 7.8 $\mu s$ at a $T_{\rm CASE}$ lower than 85 °C, 3.9 $\mu s$ between 85 °C and 95 °C - · Programmable self refresh rate via EMRS2 setting - · Programmable partial array refresh via EMRS2 settings - · DCC enabling via EMRS2 setting - · Full and reduced Strength Data-Output Drivers - · 1K page size - Packages: PG-TFBGA-84, PG-TFBGA-60 - RoHS Compliant Products<sup>1)</sup> - All Speed grades faster than DDR400 comply with DDR400 timing specifications when run at a clock rate of 200 MHz # TABLE 1 | | | | Perfor | mance tables for -2.5 | |-------------------------|------|---------------|-----------------|-----------------------| | Product Type Speed Code | | | -2.5 | Unit | | Speed Grade | | | DDR2-800E 6-6-6 | _ | | Max. Clock Frequency | @CL6 | $f_{\rm CK6}$ | 400 | MHz | | | @CL5 | $f_{\rm CK5}$ | 333 | MHz | | | @CL4 | $f_{\rm CK4}$ | 266 | MHz | | | @CL3 | $f_{\rm CK3}$ | 200 | MHz | | Min. RAS-CAS-Delay | | $t_{RCD}$ | 15 | ns | | Min. Row Precharge Time | | | 15 | ns | | Min. Row Active Time | | | 45 | ns | | Min. Row Cycle Time | | | 60 | ns | <sup>1)</sup> RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. | | T | Ά | Bl | _ | 2 | |--|---|---|----|---|------| | | | | _ | | <br> | | | | | | Performance ta | able for -3(S) | |----------------------------------|------|---------------|-----------------|-----------------|----------------| | Product Type Speed C | ode | | -3 | -3S | Unit | | Speed Grade | | | DDR2-667C 4-4-4 | DDR2-667D 5-5-5 | _ | | Max. Clock Frequency | @CL5 | $f_{\rm CK5}$ | 333 | 333 | MHz | | | @CL4 | $f_{CK4}$ | 333 | 266 | MHz | | | @CL3 | $f_{CK3}$ | 200 | 200 | MHz | | Min. RAS-CAS-Delay | • | $t_{RCD}$ | 12 | 15 | ns | | Min. Row Precharge Time $t_{RP}$ | | | 12 | 15 | ns | | Min. Row Active Time | | $t_{RAS}$ | 45 | 45 | ns | | Min. Row Cycle Time | | $t_{\rm RC}$ | 57 | 60 | ns | ## TABLE 3 | | | | | IADLE 3 | |-------------------------|------|---------------|-----------------|----------------------------| | | | | | Performance table for -3.7 | | Product Type Speed Code | | | -3.7 | Unit | | Speed Grade | | | DDR2-533C 4-4-4 | _ | | Max. Clock Frequency | @CL5 | $f_{\rm CK5}$ | 266 | MHz | | | @CL4 | $f_{CK4}$ | 266 | MHz | | | @CL3 | $f_{CK3}$ | 200 | MHz | | Min. RAS-CAS-Delay | · | $t_{RCD}$ | 15 | ns | | Min. Row Precharge Time | | | 15 | ns | | Min. Row Active Time | | | 45 | ns | | Min. Row Cycle Time | | $t_{RC}$ | 60 | ns | ### TABLE 4 #### Performance table for -5 **Product Type Speed Code** -5 **Units Speed Grade** DDR2-400B 3-3-3 Max. Clock Frequency @CL5 200 MHz $f_{\mathsf{CK5}}$ @CL4 200 MHz $f_{\rm CK4}$ @CL3 200 $\mathsf{MHz}$ $f_{\mathsf{CK3}}$ Min. RAS-CAS-Delay 15 ns $t_{\mathsf{RCD}}$ Min. Row Precharge Time 15 $t_{\mathsf{RP}}$ ns 40 Min. Row Active Time $t_{\mathsf{RAS}}$ ns Min. Row Cycle Time 55 ns ## 1.2 Description The 256-Mb DDR2 DRAM is a high-speed Double-Data-Rate-Two CMOS DRAM device containing 536,870,912 bits and internally configured as a quad -bank DRAM. The 256-Mb device is organized as either 8 Mbit $\times 8$ I/O $\times 4$ banks or 4 Mbit $\times 16$ I/O $\times 4$ banks chip. These devices achieve high speed transfer rates starting at 400 Mb/sec/pin for general applications. See **Table 1** to **Table 4** for performance figures. The device is designed to comply with all DDR2 DRAM key features: - 1. Posted CAS with additive latency - 2. Write latency = read latency 1 - 3. Normal and weak strength data-output driver - 4. Off-Chip Driver (OCD) impedance adjustment - 5. On-Die Termination (ODT) function All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and CK falling). All I/Os are synchronized with a single ended DQS or differential DQS-DQS pair in a source synchronous fashion. A 15 bit address bus is used to convey row, column and bank address information in a RAS-CAS multiplexing style. The DDR2 device operates with a 1.8 V $\pm$ 0.1 V power supply. An Auto-Refresh and Self-Refresh mode is provided along with various power-saving power-down modes. The functionality described and the timing specifications included in this data sheet are for the DLL Enabled mode of operation. The DDR2 SDRAM is available in PG-TFBGA package. Ordering Information for Lead-Free Products (RoHS Compliant) | | | | <u>, </u> | | · · · · · · · · · · · · · · · · · · · | | |----------------------------|------|-------------------------------------------|------------------------------------------------|-----------|---------------------------------------|-----------| | Product Type <sup>1)</sup> | Org. | CAS-RCD-RP<br>Latencies <sup>2)3)4)</sup> | Clock<br>(MHz) | Speed | Package | Note | | HYB18TC256800BF-2.5 | ×8 | 6-6-6 | 400 | DDR2-800E | PG-TFBGA-60 | 5) | | HYB18TC256160BF-2.5 | ×16 | | | | PG-TFBGA-84 | | | HYB18TC256800BF-3 | ×8 | 4-4-4 | 333 | DDR2-667C | PG-TFBGA-60 | green | | HYB18TC256160BF-3 | ×16 | | | | PG-TFBGA-84 | o Floudet | | HYB18TC256800BF-3S | ×8 | 5-5-5 | 333 | DDR2-667D | PG-TFBGA-60 | | | HYB18TC256160BF-3S | ×16 | | | | PG-TFBGA-84 | | | HYB18TC256800BF-3.7 | ×8 | 4-4-4 | 266 | DDR2-533C | PG-TFBGA-60 | | | HYB18TC256160BF-3.7 | ×16 | | | | PG-TFBGA-84 | | | HYB18TC256800BF-5 | ×8 | 3-3-3 | 200 | DDR2-400B | PG-TFBGA-60 | | | HYB18TC256160BF-5 | ×16 | ] | | | PG-TFBGA-84 | ] | <sup>1)</sup> Please check with your Qimonda representative that leadtime and availability of your preferred device type and version meet your project requirements. - 2) CAS: Column Address Strobe - 3) RCD: Row Column Delay - 4) RP: Row Precharge Note: For product nomenclature see Chapter 9 of this data sheet <sup>5)</sup> RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. # 2 Configuration This chapter contains the chip configuration, addressing. # 2.1 Chip Configuration for PG-TFBGA-60 The chip configuration of a DDR2 SDRAM is listed by function in **Table 6**. The abbreviations used in the Ball# columns are explained in **Table 7** and **Table 8** respectively. The ball numbering for the FBGA package is depicted in figures. | | | | | TABLE 6 | |-------------|-----------------|--------------|----------------|--------------------------------------------------------------| | | | | | Chip Configuration of DDR2 SDRAM | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | | Clock Sign | nals ×8 organiz | zation | | | | E8 | CK | I | SSTL | Clock Signal CK, CK | | F8 | CK | I | SSTL | | | F2 | CKE | I | SSTL | Clock Enable | | Control Sig | gnals ×8 orgar | nizations | - | | | F7 | RAS | I | SSTL | Row Address Strobe (RAS), Column Address Strobe (CAS), Write | | G7 | CAS | I | SSTL | Enable (WE) | | F3 | WE | I | SSTL | | | G8 | CS | I | SSTL | Chip Select | | Address S | ignals ×8 orga | nizations | - | | | G2 | BA0 | I | SSTL | Bank Address Bus 1:0 | | G3 | BA1 | I | SSTL | | | H8 | A0 | I | SSTL | Address Signal 12:0, Address Signal 10/Autoprecharge | | H3 | A1 | I | SSTL | | | H7 | A2 | I | SSTL | | | J2 | A3 | I | SSTL | | | J8 | A4 | I | SSTL | | | J3 | A5 | I | SSTL | | | J7 | A6 | I | SSTL | | | K2 | A7 | I | SSTL | | | K8 | A8 | I | SSTL | | | K3 | A9 | I | SSTL | | | H2 | A10 | I | SSTL | | | | AP | I | SSTL | | | K7 | A11 | I | SSTL | | | L2 | A12 | I | SSTL | 7 | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | |--------------------|---------------------|--------------|----------------|-------------------------------------------------------------------| | L8 | A13 | I | SSTL | Address Signal 13 | | | NC | _ | _ | Note: 256 Mbit components and | | Data Signals ×8 | organizat | tion | ' | | | C8 | DQ0 | I/O | SSTL | Data Signal 3:0 | | C2 | DQ1 | I/O | SSTL | Note: Bi-directional data bus | | D7 | DQ2 | I/O | SSTL | | | D3 | DQ3 | I/O | SSTL | | | D1 | DQ4 | I/O | SSTL | Data Signal 7:4 | | D9 | DQ5 | I/O | SSTL | Note: Bi-directional data bus | | B1 | DQ6 | I/O | SSTL | | | B9 | DQ7 | I/O | SSTL | | | Data Strobe×8 | organizatio | ons | ' | | | B7 | DQS | I/O | SSTL | Data Strobe | | A8 | DQS | I/O | SSTL | | | Data Strobe ×8 | organisati | on | ' | | | B3 | RDQS | 0 | SSTL | Read Data Strobe | | A2 | RDQS | 0 | SSTL | | | Data Mask ×8 o | rganizatio | ns | | | | B3 | DM | I | SSTL | Data Mask | | Power Supplies | ×8 organ | ization | • | | | A9,C1,C3,C7,C<br>9 | $V_{DDQ}$ | PWR | _ | I/O Driver Power Supply | | A1 | $V_{DD}$ | PWR | _ | Power Supply | | A7,B2,B8,D2,D<br>8 | $V_{SSQ}$ | PWR | _ | I/O Driver Power Supply | | A3,E3 | $V_{\rm SS}$ | PWR | - | Power Supply | | Power Supplies | ×8 organ | izations | | | | E2 | $V_{REF}$ | Al | - | I/O Reference Voltage | | E1 | $V_{DDL}$ | PWR | - | Power Supply | | E9,H9,L1 | $V_{DD}$ | PWR | - | Power Supply | | E7 | $V_{\mathrm{SSDL}}$ | PWR | _ | Power Supply | | J1,K9 | $V_{\rm SS}$ | PWR | _ | Power Supply | | Not Connected | ×8 organiz | zation | | | | G1, L3,L7, L8 | NC | NC | - | Not Connected Note: No internal electrical connection is present | | Other Balls ×8 | organizatio | ons | 1 | · · · · · · · · · · · · · · · · · · · | | F9 | ODT | I | SSTL | On-Die Termination Control | ### **TABLE 7** #### Abbreviations for Ball Type | | Abbieviations for Buil Type | | | | | |--------------|---------------------------------------------|--|--|--|--| | Abbreviation | Description | | | | | | I | Standard input-only ball. Digital levels. | | | | | | 0 | utput. Digital levels. | | | | | | I/O | I/O is a bidirectional input/output signal. | | | | | | Al | Input. Analog levels. | | | | | | PWR | Power | | | | | | GND | Ground | | | | | | NC | Not Connected | | | | | ## **TABLE 8** | | Abbreviations for Buffer Type | |--------------|------------------------------------------------------------------------------------------------------------------------------------------| | Abbreviation | Description | | SSTL | Serial Stub Terminated Logic (SSTL_18) | | LV-CMOS | Low Voltage CMOS | | CMOS | CMOS Levels | | OD | Open Drain. The corresponding ball has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. | ### FIGURE 1 Chip Configuration for ×8 components, PG-TFBGA-60 (top view) | | | | inp ooi | mgarat | | ×0 0011 | ponent | 3, 1 0 1 | FBGA-60 (top view | |-----------|---------------|-----------------|---------|--------|---|-------------------|---------------|--------------|-------------------| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | $V_{DD}$ | NC/RDQS | V <sub>SS</sub> | | Α | | $V_{SSQ}$ | DQS | $V_{DDQ}$ | | | DQ6 | $V_{\sf SSQ}$ | DM/RDQS | | В | | DQS | $V_{\sf SSQ}$ | DQ7 | | | $V_{DDQ}$ | DQ1 | $V_{DDQ}$ | | С | | $V_{DDQ}$ | DQ0 | $V_{DDQ}$ | | | DQ4 | $V_{SSQ}$ | DQ3 | | D | | DQ2 | $V_{SSQ}$ | DQ5 | | | $V_{DDL}$ | $V_{REF}$ | $V_{\rm SS}$ | | Е | | V <sub>SSDL</sub> | СК | $V_{DD}$ | | | | CKE | WE | | F | | RAS | CK | ODT | | | NC | BA0 | BA1 | | G | | CAS | cs | | | | | A10/AP | A1 | | Н | | A2 | A0 | $V_{DD}$ | | | $V_{SS}$ | A3 | A5 | | J | | A6 | A4 | | | | | A7 | A9 | | К | | A11 | A8 | $V_{\rm SS}$ | | | $V_{DD}$ | A12 | NC | | L | | NC | NC, A13 | | | | | | | | | | | | MPPT056 | 0 | #### **Notes** - 1. $RDQS / \overline{RDQS}$ are enabled by EMRS(1) command. - 2. If RDQS / $\overline{RDQS}$ is enabled, the DM function is disabled - When enabled, RDQS & RDQS are used as strobe signals during reads. V<sub>DDL</sub> and V<sub>SSDL</sub> are power and ground for the DLL. V<sub>DDL</sub> is connected to V<sub>DD</sub> on the device. V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>SSDL</sub>, V<sub>SS</sub>, and V<sub>SSQ</sub> are isolated on the device. - 5. Ball position L8 is A13 for 512-Mbit and is Not Connected on 256-Mbit. # 2.2 Chip Configuration for PG-TFBGA-84 The chip configuration of a DDR2 SDRAM is listed by function in **Table 6**. The abbreviations used in the Ball# columns are explained in **Table 7** and **Table 8** respectively. | | | | | TABLE 9 | |-----------------|-------------|--------------|----------------|--------------------------------------------------------------| | | | | | Chip Configuration of DDR SDRAM | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | | Clock Signals | ×16 Organi | zation | | | | J8 | CK | I | SSTL | Clock Signal CK, CK | | K8 | CK | I | SSTL | | | K2 | CKE | I | SSTL | Clock Enable | | Control Signals | s ×16 Orga | nization | | | | K7 | RAS | I | SSTL | Row Address Strobe (RAS), Column Address Strobe (CAS), Write | | L7 | CAS | I | SSTL | Enable (WE) | | K3 | WE | I | SSTL | | | L8 | CS | I | SSTL | Chip Select | | Address Signa | ls ×16 Orga | anization | | | | L2 | BA0 | I | SSTL | Bank Address Bus 1:0 | | L3 | BA1 | I | SSTL | | | M8 | A0 | I | SSTL | Address Signal 12:0,Address Signal 10/Autoprecharge | | M3 | A1 | I | SSTL | | | M7 | A2 | I | SSTL | | | N2 | A3 | I | SSTL | | | N8 | A4 | I | SSTL | | | N3 | A5 | I | SSTL | | | N7 | A6 | I | SSTL | | | P2 | A7 | I | SSTL | | | P8 | A8 | I | SSTL | | | P3 | A9 | I | SSTL | | | M2 | A10 | I | SSTL | | | | AP | I | SSTL | | | P7 | A11 | I | SSTL | | | R2 | A12 | I | SSTL | | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | |------------------------------------------|---------------------|--------------|----------------|------------------------------------------------------------| | Data Signals ×1 | 6 Organiza | ation | | | | G8 | DQ0 | I/O | SSTL | Data Signal 15:0 | | G2 | DQ1 | I/O | SSTL | Note: Bi-directional data bus. DQ[15:0] for ×16 components | | H7 | DQ2 | I/O | SSTL | | | H3 | DQ3 | I/O | SSTL | | | H1 | DQ4 | I/O | SSTL | | | H9 | DQ5 | I/O | SSTL | | | F1 | DQ6 | I/O | SSTL | | | F9 | DQ7 | I/O | SSTL | | | C8 | DQ8 | I/O | SSTL | | | C2 | DQ9 | I/O | SSTL | | | D7 | DQ10 | I/O | SSTL | | | D3 | DQ11 | I/O | SSTL | | | D1 | DQ12 | I/O | SSTL | | | D9 | DQ13 | I/O | SSTL | | | B1 | DQ14 | I/O | SSTL | | | B9 | DQ15 | I/O | SSTL | | | Data Strobe ×10 | 6 Organiza | tion | | | | B7 | UDQS | I/O | SSTL | Data Strobe Upper Byte | | A8 | UDQS | I/O | SSTL | | | F7 | LDQS | I/O | SSTL | Data Strobe Lower Byte | | E8 | LDQS | I/O | SSTL | | | Data Mask ×16 | Organizatio | on | • | | | B3 | UDM | I | SSTL | Data Mask Upper Byte | | F3 | LDM | I | SSTL | Data Mask Lower Byte | | Power Supplies | ×16 Orgai | nization | • | | | J2 | $V_{REF}$ | Al | - | I/O Reference Voltage | | C1, C3, C7, C9,<br>E9, G1, G3, G7,<br>G9 | $V_{DDQ}$ | PWR | _ | I/O Driver Power Supply | | J1 | $V_{DDL}$ | PWR | _ | Power Supply | | A1, E1, J9, M9,<br>R1 | $V_{DD}$ | PWR | - | Power Supply | | A7, A9, D2, D8,<br>E7, F2, F8, H2,<br>H8 | $V_{SSQ}$ | PWR | _ | Power Supply | | J7 | $V_{\mathrm{SSDL}}$ | PWR | _ | Power Supply | | A3, E3, J3, N1,<br>P9 | $V_{SS}$ | PWR | _ | Power Supply | | Not Connected | ×16 Organ | ization | | | | A2, E2, L1, R3,<br>R7, R8 | NC | NC | - | Not Connected | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | | | | |-----------------|------------------------------|--------------|----------------|----------------------------|--|--|--| | Other Balls ×16 | Other Balls ×16 Organization | | | | | | | | K9 | ODT | I | SSTL | On-Die Termination Control | | | | # TABLE 10 | Abbreviations | for Ball | Type | |---------------|----------|------| | | | | | Abbreviation | Description | |--------------|---------------------------------------------| | I | Standard input-only ball. Digital levels. | | 0 | Output. Digital levels. | | I/O | I/O is a bidirectional input/output signal. | | Al | Input. Analog levels. | | PWR | Power | | GND | Ground | | NC | Not Connected | ## **TABLE 11** #### **Abbreviations for Buffer Type** | | Appreviations for Buffer Type | |--------------|------------------------------------------------------------------------------------------------------------------------------------------| | Abbreviation | Description | | SSTL | Serial Stub Terminated Logic (SSTL_18) | | LV-CMOS | Low Voltage CMOS | | CMOS | CMOS Levels | | OD | Open Drain. The corresponding ball has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. | ## FIGURE 2 Ball Configuration for ×16 components, PG-TFBGA-84 (top view) | | | | <u> </u> | <u> </u> | | | p | , , , | |--------------|--------------------|--------------|----------|----------|---|---------------|---------------|-----------------| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | $V_{DD}$ | NC | $V_{\rm SS}$ | | Α | | $V_{\rm SSQ}$ | UDQS | $V_{DDQ}$ | | DQ14 | $V_{\rm SSQ}$ | UDM | | В | | UDQS | $V_{\rm SSQ}$ | DQ15 | | $V_{DDQ}$ | DQ9 | $V_{DDQ}$ | | С | | $V_{DDQ}$ | DQ8 | $V_{DDQ}$ | | DQ12 | $V_{\rm SSQ}$ | DQ11 | | D | | DQ10 | $V_{\rm SSQ}$ | DQ13 | | $V_{DD}$ | NC | $V_{\rm SS}$ | | E | | $V_{\rm SSQ}$ | LDQS | $V_{DDQ}$ | | DQ6 | $V_{\rm SSQ}$ | LDM | | F | | LDQS | $V_{\rm SSQ}$ | DQ7 | | $V_{DDQ}$ | DQ1 | $V_{DDQ}$ | | G | | $V_{DDQ}$ | DQ0 | $V_{DDQ}$ | | DQ4 | $V_{\mathrm{SSQ}}$ | DQ3 | | Н | | DQ2 | $V_{\rm SSQ}$ | DQ5 | | $V_{DDL}$ | $V_{REF}$ | $V_{\rm SS}$ | | J | | VSSDL | СК | $V_{DD}$ | | | CKE | WE | | К | | RAS | СК | ODT | | NC | BA0 | BA1 | | L | | CAS | _<br>cs | | | | A10/AP | A1 | | М | | A2 | A0 | $V_{DD}$ | | $V_{\rm SS}$ | А3 | <b>A</b> 5 | | N | | A6 | A4 | | | | A7 | A9 | | Р | | A11 | A8 | V <sub>SS</sub> | | $V_{DD}$ | A12 | NC | | R | | NC | NC | | | | | | | | | | | MPPT012 | #### **Notes** - 1. UDQS/UDQS is data strobe for DQ[15:8], LDQS/LDQS is data strobe for DQ[7:0] - LDM is the data mask signal for DQ[7:0], UDM is the data mask signal for DQ[15:8] V<sub>DDL</sub> and V<sub>SSDL</sub> are power and ground for the DLL. V<sub>DDL</sub> is connected to V<sub>DD</sub> on the device. V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>SSDL</sub>, V<sub>SS</sub>, and V<sub>SSQ</sub> are isolated on the device. #### 256-Mbit DDR2 Addressing 2.3 This chapter describes the 256-Mbit DDR2 addressing. | | | TABLE 12 | |-------------------------------|------------------------|-----------------------------| | | DDR2 Addr | ressing for ×8 Organization | | Configuration | 32Mb x 8 <sup>1)</sup> | Note | | Bank Address | BA[1:0] | | | Number of Banks | 4 | | | Auto-Precharge | A10 / AP | | | Row Address | A[12:0] | | | Column Address | A[9:0] | | | Number of Column Address Bits | 10 | 2) | | Number of I/Os | 8 | | | Page Size [Bytes] | 1024 (1K) | 3) | - 1) Referred to as 'org' - 2) Referred to as 'colbits' 3) PageSize = 2<sup>colbits</sup> × org/8 [Bytes] | | DDR2 Addre | TABLE 13 essing for ×16 Organization | |-------------------------------|-------------------------|--------------------------------------| | Configuration | 16Mb x 16 <sup>1)</sup> | Note | | Bank Address | BA[1:0] | | | Number of Banks | 4 | | | Auto-Precharge | A10 / AP | | | Row Address | A[12:0] | | | Column Address | A[8:0] | | | Number of Column Address Bits | 9 | 2) | | Number of I/Os | 16 | | | Page Size [Bytes] | 1024 (1K) | 3) | - 1) Referred to as 'org' - 2) Referred to as 'colbits' - 3) PageSize = 2<sup>colbits</sup> × org/8 [Bytes] # 3 Functional Description This chapter contains the functional description. | | | | TABLE 14 Mode Register Definition (BA[2:0] = 000B) | |-------|--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Field | Bits | Type <sup>1)</sup> | Description (27 (275) | | BA2 | 16 | reg. addr. | Bank Address [2] Note: BA2 not available on 256 Mbit and 512 Mbit components 0 <sub>B</sub> BA2 Bank Address | | BA1 | 15 | | Bank Address [1] 0 <sub>B</sub> BA1 Bank Address | | BA0 | 14 | | Bank Address [0] 0 <sub>B</sub> BA0 Bank Address | | A13 | 13 | | Address Bus[13] Note: A13 is not available for 256 Mbit and x16 512 Mbit configuration 0 <sub>B</sub> A13 Address bit 13 | | PD | 12 | w | Active Power-Down Mode Select 0 <sub>B</sub> PD Fast exit 1 <sub>B</sub> PD Slow exit | | WR | [11:9] | W | Write Recovery <sup>2)</sup> Note: All other bit combinations are illegal. 001 <sub>B</sub> WR 2 010 <sub>B</sub> WR 3 011 <sub>B</sub> WR 4 100 <sub>B</sub> WR 5 101 <sub>B</sub> WR 6 | | DLL | 8 | w | DLL Reset 0 <sub>B</sub> DLL No 1 <sub>B</sub> DLL Yes | | TM | 7 | w | Test Mode 0 <sub>B</sub> TM Normal Mode 1 <sub>B</sub> TM Vendor specific test mode | | Field | Bits | Type <sup>1)</sup> | Description | |-------|-------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | CL | [6:4] | w | CAS Latency Note: All other bit combinations are illegal. 011 <sub>B</sub> CL 3 100 <sub>B</sub> CL 4 101 <sub>B</sub> CL 5 110 <sub>B</sub> CL 6 | | ВТ | 3 | W | 111 <sub>B</sub> CL 7 Burst Type 0 <sub>B</sub> BT Sequential 1 <sub>B</sub> BT Interleaved | | BL | [2:0] | w | Burst Length Note: All other bit combinations are illegal. 010 <sub>B</sub> BL 4 011 <sub>B</sub> BL 8 | <sup>1)</sup> w = write only register bits <sup>2)</sup> Number of clock cycles for write recovery during auto-precharge. WR in clock cycles is calculated by dividing $t_{WR}$ (in ns) by $t_{CK}$ (in ns) and rounding up to the next integer: WR [cycles] $\geq t_{WR}$ (ns) / $t_{CK}$ (ns). The mode register must be programmed to fulfill the minimum requirement for the analogue $t_{WR}$ timing WR<sub>MIN</sub> is determined by $t_{CK.MIAX}$ and WR<sub>MAX</sub> is determined by $t_{CK.MIN}$ . | BA2 | BA1 | BA0 | A13 | A12 | A11 | A10 | A9 | A8 | Α7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | _ | |-----|---------|-----|-----|-----------|------|-----|----|------------------|---------------|----------|----|--------------|----|----------|-----|--------|---| | 0 | 0 | 1 | 0 | $Q_{off}$ | RDQS | DQS | ОС | l<br>D Prog<br>I | ı<br>ram<br>I | $R_{tt}$ | | I<br>AL<br>I | | $R_{tt}$ | DIC | DLL | | | re | eg. add | dr | | | W | W | | W | | W | | W | | W | W | W | | | | | | | | | | | | | | | | | | MPE | 3T0380 | | ## TABLE 15 ### Extended Mode Register Definition (BA[2:0] = 001<sub>B</sub>) | Field | Bits | Type <sup>1)</sup> | Description | |-------|------|--------------------|------------------------------------------------------------------------| | BA2 | 16 | reg. addr. | Bank Address [2] | | | | | Note: BA2 not available on 256 Mbit and 512 Mbit components | | | | | 0 <sub>B</sub> <b>BA2</b> Bank Address | | BA1 | 15 | | Bank Address [1] | | | | | 0 <sub>B</sub> <b>BA1</b> Bank Address | | BA0 | 14 | | Bank Address [0] | | | | | 1 <sub>B</sub> <b>BA0</b> Bank Address | | A13 | 13 | w | Address Bus [13] | | | | | Note: A13 is not available for 256 Mbit and x16 512 Mbit configuration | | | | | 0 <sub>B</sub> A13 Address bit 13 | | Qoff | 12 | w | Output Disable | | | | | 0 <sub>B</sub> <b>QOff</b> Output buffers enabled | | | | | 1 <sub>B</sub> <b>QOff</b> Output buffers disabled | | RDQS | 11 | w | Read Data Strobe Output (RDQS, RDQS) | | | | | 0 <sub>B</sub> RDQS Disable | | | | | 1 <sub>B</sub> RDQS Enable | | Field | Bits | Type <sup>1)</sup> | Description | |-----------------|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQS | 10 | w | Complement Data Strobe (DQS Output) 0 <sub>B</sub> DQS Enable 1 <sub>B</sub> DQS Disable | | OCD<br>Program | [9:7] | w | Off-Chip Driver Calibration Program 000 <sub>B</sub> OCD OCD calibration mode exit, maintain setting 001 <sub>B</sub> OCD Drive (1) 010 <sub>B</sub> OCD Drive (0) 100 <sub>B</sub> OCD Adjust mode 111 <sub>B</sub> OCD OCD calibration default | | AL | [5:3] | w | Additive Latency Note: All other bit combinations are illegal. 000 <sub>B</sub> AL 0 001 <sub>B</sub> AL 1 010 <sub>B</sub> AL 2 011 <sub>B</sub> AL 3 100 <sub>B</sub> AL 4 101 <sub>B</sub> AL 5 | | R <sub>TT</sub> | 6,2 | w | Nominal Termination Resistance of ODT Note: See Table 26 "ODT DC Electrical Characteristics" on Page 24 $00_B$ RTT $\infty$ (ODT disabled) $01_B$ RTT 75 Ohm $10_B$ RTT 150 Ohm $11_B$ RTT 50 Ohm | | DIC | 1 | w | Off-chip Driver Impedance Control 0 <sub>B</sub> DIC Full (Driver Size = 100%) 1 <sub>B</sub> DIC Reduced | | DLL | 0 | w | DLL Enable 0 <sub>B</sub> DLL Enable 1 <sub>B</sub> DLL Disable | <sup>1)</sup> w = write only register bits #### **TABLE 16** #### EMRS(2) Programming Extended Mode Register Definition (BA[2:0]=010<sub>B</sub>) | Field | Bits | Type <sup>1)</sup> | Description | |---------|-----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BA | [15:14] | w | Bank Adress 00 <sub>B</sub> BA MRS 01 <sub>B</sub> BA EMRS(1) 10 <sub>B</sub> BA EMRS(2) 11 <sub>B</sub> BA EMRS(3): Reserved | | SRF | 7 | w | Address Bus, High Temperature Self Refresh Rate for $T_{\rm CASE}$ > 85°C $0_{\rm B}$ A7 disable $1_{\rm B}$ A7 enable $^{2)}$ | | Α | [6:4] | w | Address Bus<br>000 <sub>B</sub> A Address bits | | DCC | 3 | w | Address Bus, Duty Cycle Correction (DCC) 0 <sub>B</sub> A3 DCC disabled 1 <sub>B</sub> A3 DCC enabled | | Partial | Self Refi | resh for 4 b | panks | | PASR | [2:0] | w | Address Bus, Partial Array Self Refresh for 4 Banks <sup>3)</sup> Note: Only for 256 Mbit and 512 Mbit components | | | | | 000 <sub>B</sub> PASR0 Full Array<br>001 <sub>B</sub> PASR1 Half Array (BA[1:0]=00, 01)<br>010 <sub>B</sub> PASR2 Quarter Array (BA[1:0]=00)<br>011 <sub>B</sub> PASR3 Not defined<br>100 <sub>B</sub> PASR4 3/4 array (BA[1:0]=01, 10, 11)<br>101 <sub>B</sub> PASR5 Half array (BA[1:0]=10, 11)<br>110 <sub>B</sub> PASR6 Quarter array (BA[1:0]=11)<br>111 <sub>B</sub> PASR7 Not defined | <sup>1)</sup> w = write only <sup>2)</sup> When DRAM is operated at 85 °C $\leq T_{\text{Case}} \leq$ 95 °C the extended self refresh rate must be enabled by setting bit A7 to "1" before the self refresh mode can be entered. <sup>3)</sup> If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified location will be lost if self refresh is entered. Data integrity will be maintained if $t_{REF}$ conditions are met and no Self Refresh command is issued MPBT0400 # TABLE 17 | | | | EMR(3) Programming Extended Mode Register Definition(BA[2:0]=011 <sub>B</sub> ) | |-------|--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Field | Bits | Type <sup>1)</sup> | Description | | BA2 | 16 | reg.addr | Bank Address[2] Note: BA2 is not available on 256Mbit and 512Mbit components 0 <sub>B</sub> BA2 Bank Address | | BA1 | 15 | | Bank Adress[1] 1 <sub>B</sub> BA1 Bank Address | | BA0 | 14 | | Bank Adress[0] 1 <sub>B</sub> BA0 Bank Address | | A | [13:0] | w | Address Bus[13:0] Note: A13 is not available for 256 Mbit and x16 512 Mbit configuration 0000000000000000 <sub>B</sub> A[13:0] Address bits | <sup>1)</sup> w = write only # TABLE 18 | | | ODT Truth Table | |----------------|-------------------------|-------------------------| | Input Pin | EMRS(1) Address Bit A10 | EMRS(1) Address Bit A11 | | ×8 Components | · | · | | DQ[7:0] | X | | | DQS | X | | | DQS | 0 | X | | RDQS | X | 1 | | RDQS | 0 | 1 | | DM | Х | 0 | | ×16 Components | | | | DQ[7:0] | X | | | DQ[15:8] | Х | | | LDQS | X | | | LDQS | 0 | X | | UDQS | Х | · | | UDQS | 0 | X | | LDM | X | | | UDM | X | | Note: X = don't care; 0 = bit set to low; 1 = bit set to high ### **TABLE 19** #### **Burst Length and Sequence** | | | | Burst Length and Sequence | |--------------|--------------------------------|---------------------------------|---------------------------------| | Burst Length | Starting Address<br>(A2 A1 A0) | Sequential Addressing (decimal) | Interleave Addressing (decimal) | | 4 | × 0 0 | 0, 1, 2, 3 | 0, 1, 2, 3 | | | × 0 1 | 1, 2, 3, 0 | 1, 0, 3, 2 | | | ×1 0 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | ×1 1 | 3, 0, 1, 2 | 3, 2, 1, 0 | | 8 | 0 0 0 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 0 0 1 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 0 1 0 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | | 0 1 1 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | | 1 0 0 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 1 0 1 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 110 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | 1 1 1 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | # 4 Truth Tables The truth tables in this chapter summarize the commands and there signal coding to control a standard Double-Data-Rate-Two SDRAM. | | | | | | | | | | Co | | ABLE 20<br>Fruth Table | |---------------------------------|-------------------|------------------|--------|-----|--------|--------|-----|-------------|-----|--------|------------------------| | Function | CKE | | cs | RAS | CAS | WE | BA0 | A[12:11] | A10 | A[9:0] | Note <sup>1)2)3)</sup> | | | Previous<br>Cycle | Current<br>Cycle | - | | | | BA1 | l | | | | | (Extended) Mode<br>Register Set | Н | Н | L | L | L | L | ВА | OP Code | | 1 | 4)5) | | Auto-Refresh | Н | Н | L | L | L | Н | Х | Х | Х | Х | 4) | | Self-Refresh Entry | Н | L | L | L | L | Н | Х | Х | Х | Х | 4)6) | | Self-Refresh Exit | L | Н | H<br>L | Х | X<br>H | X<br>H | Х | Х | Х | Х | 4)6)7) | | Single Bank Precharge | Н | Н | L | L | Н | L | ВА | Х | L | Х | 4)5) | | Precharge all Banks | Н | Н | L | L | Н | L | Х | Х | Н | Х | 4) | | Bank Activate | Н | Н | L | L | Н | Н | ВА | Row Address | | 4)5) | | | Write | Н | Н | L | Н | L | L | ВА | Column | L | Column | 4)5)8) | | Write with Auto-<br>Precharge | Н | Н | L | Н | L | L | ВА | Column | Н | Column | 4)5)8) | | Read | Н | Н | L | Н | L | Н | ВА | Column | L | Column | 4)5)8) | | Read with Auto-<br>Precharge | Н | Н | L | Н | L | Н | ВА | Column | Н | Column | 4)5)8) | | No Operation | Н | Х | L | Н | Н | Н | Х | Х | Х | Х | 4) | | Device Deselect | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | 4) | | Power Down Entry | Н | L | H<br>L | Х | Х | X<br>H | Х | Х | Х | X | 4)9) | | Power Down Exit | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | 4)9) | | 1) The state of ODT door n | | | L | Н | Н | Н | | | | | | - 1) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 2) "X" means "H or L (but a defined logic level)". - 3) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 4) All DDR2 SDRAM commands are defined by states of CS, WE, RAS, CAS, and CKE at the rising edge of the clock. - 5) Bank addresses BA[1:0] determine which bank is to be operated upon. For (E)MRS BA[1:0] selects an (Extended) Mode Register. - 6) V<sub>REF</sub> must be maintained during Self Refresh operation. - 7) Self Refresh Exit is asynchronous. - 8) Burst reads or writes at BL = 4 cannot be terminated. - 9) The Power Down Mode does not perform any refresh operations. The duration of Power Down is therefore limited by the refresh requirements. Self Refresh Entry #### TABLE 21 7)11)14)16) 17) #### Clock Enable (CKE) Truth Table for Synchronous Transitions Action (N)<sup>2)</sup> Current State<sup>1)</sup> **CKE** Command (N)<sup>2) 3)</sup> Note<sup>4)5)</sup> RAS, CAS, WE Previous Cycle<sup>6)</sup> Current Cycle<sup>6)</sup> (N-1)(N) 7)8)11) Power-Down L Maintain Power-Down 7)9)10)11) ı Н **DESELECT or NOP** Power-Down Fxit 8)11)12) Self Refresh L Maintain Self Refresh 9)11)12)13)14) Н **DESELECT or NOP** Self Refresh Exit 7)9)10)11)15) Bank(s) Active Н L DESELECT or NOP Active Power-Down Entry 9)10)11)15) All Banks Idle Н L **DESELECT or NOP** Precharge Power-Down **Entry** **AUTOREFRESH** Refer to the Command Truth Table 1) Current state is the state of the DDR2 SDRAM immediately prior to clock edge N. L Н - 2) Command (N) is the command registered at clock edge N, and Action (N) is a result of Command (N) - 3) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 4) CKE must be maintained HIGH while the device is in OCD calibration mode. - 5) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 6) CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge. - 7) The Power-Down Mode does not perform any refresh operations. The duration of Power-Down Mode is therefor limited by the refresh requirements - 8) "X" means "don't care (including floating around $V_{\rm REF}$ )" in Self Refresh and Power Down. However ODT must be driven HIGH or LOW in Power Down if the ODT function is enabled (Bit A2 or A6 set to "1" in EMRS(1)). - 9) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 10) Valid commands for Power-Down Entry and Exit are NOP and DESELECT only. - 11) $t_{\text{CKE.MIN}}$ of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of $t_{\text{IS}} + 2 \times t_{\text{CK}} + t_{\text{IH}}$ . - 12) $V_{\rm REF}$ must be maintained during Self Refresh operation. Н Н Any State other than listed above - 13) On Self Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the $t_{XSNR}$ period. Read commands may be issued only after $t_{XSRD}$ (200 clocks) is satisfied. - 14) Valid commands for Self Refresh Exit are NOP and DESELCT only. - 15) Power-Down and Self Refresh can not be entered while Read or Write operations, (Extended) mode Register operations, Precharge or Refresh operations are in progress. - 16) Self Refresh mode can only be entered from the All Banks Idle state. - 17) Must be a legal command as defined in the Command Truth Table. #### **TABLE 22** #### Data Mask (DM) Truth Table | Name (Function) | DM | DQs | Note | |-----------------|----|-------|------| | Write Enable | L | Valid | 1) | | Write Inhibit | Н | Х | 1) | <sup>1)</sup> Used to mask write data; provided coincident with the corresponding data. # 5 Electrical Characteristics This chapter describes the electrical characteristics. # 5.1 Absolute Maximum Ratings Caution is needed not to exceed absolute maximum ratings of the DRAM device listed in Table 23 at any time. | | | | Absolu | | ABLE 23 num Ratings | |------------------|-----------------------------------------------------------------|-------------|--------|------|---------------------| | Symbol | mbol Parameter Rating | | Unit | Note | | | | | Min. | Max. | | | | $V_{DD}$ | Voltage on $V_{\rm DD}$ pin relative to $V_{\rm SS}$ | -1.0 | +2.3 | V | 1) | | $V_{DDQ}$ | Voltage on $V_{\mathrm{DDQ}}$ pin relative to $V_{\mathrm{SS}}$ | -0.5 | +2.3 | V | 1)2) | | $V_{DDL}$ | Voltage on $V_{\mathrm{DDL}}$ pin relative to $V_{\mathrm{SS}}$ | -0.5 | +2.3 | V | 1)2) | | $V_{IN},V_{OUT}$ | Voltage on any pin relative to $V_{\mathrm{SS}}$ | -0.5 | +2.3 | V | 1) | | $T_{STG}$ | Storage Temperature | <b>–</b> 55 | +100 | °C | 1)2) | <sup>1)</sup> When $V_{\rm DD}$ and $V_{\rm DDQ}$ and $V_{\rm DDL}$ are less than 500 mV; $V_{\rm REF}$ may be equal to or less than 300 mV. Attention: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | | | DDAM Comm | | tina Tom | TABLE 24 | |------------|-----------------------|-------------|-------------|-----------|----------------| | | | DRAIM Compo | onent Opera | iting rem | perature Range | | Symbol | Parameter | Rating | Rating | | Note | | | | Min. | Max. | | | | $T_{OPER}$ | Operating Temperature | 0 | 95 | °C | 1)2)3)4) | <sup>1)</sup> Operating Temperature is the case surface temperature on the center / top side of the DRAM. <sup>2)</sup> Storage Temperature is the case surface temperature on the center/top side of the DRAM. <sup>2)</sup> The operating temperature range are the temperatures where all DRAM specification will be supported. During operation, the DRAM case temperature must be maintained between 0 - 95 °C under all other specification parameters. <sup>3)</sup> Above 85 °C the Auto-Refresh command interval has to be reduced to $t_{\rm REFI}$ = 3.9 $\mu s$ <sup>4)</sup> When operating this product in the 85 °C to 95 °C TCASE temperature range, the High Temperature Self Refresh has to be enabled by setting EMR(2) bit A7 to "1". When the High Temperature Self Refresh is enabled there is an increase of $I_{\rm DD6}$ by approximately 50% TADIE 25 HYB18TC256[80/16]0BF 256-Mbit Double-Data-Rate-Two SDRAM #### 5.2 DC Characteristics | | | | IADLE 23 | | | | | |-----|--------------|-----------------------|------------|---------|--|--|--| | Red | commended DC | <b>Operating Cond</b> | litions (S | STL_18) | | | | | | | | Unit | Note | | | | | | Тур. | Max. | | | | | | | Symbol | Parameter | Rating | Rating | | | Note | |------------|---------------------------|--------------------------------|-------------------------------|--------------------------------|---|------| | | | Min. | Тур. | Max. | | | | $V_{DD}$ | Supply Voltage | 1.7 | 1.8 | 1.9 | V | 1) | | $V_{DDDL}$ | Supply Voltage for DLL | 1.7 | 1.8 | 1.9 | V | 1) | | $V_{DDQ}$ | Supply Voltage for Output | 1.7 | 1.8 | 1.9 | V | 1) | | $V_{REF}$ | Input Reference Voltage | $0.49 \times V_{\mathrm{DDQ}}$ | $0.5 \times V_{\mathrm{DDQ}}$ | $0.51 \times V_{\mathrm{DDQ}}$ | V | 2)3) | | $V_{TT}$ | Termination Voltage | $V_{\sf REF} - 0.04$ | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V | 4) | - 1) $V_{\rm DDQ}$ tracks with $V_{\rm DD}$ , $V_{\rm DDDL}$ tracks with $V_{\rm DD}$ . AC parameters are measured with $V_{\rm DD}$ , $V_{\rm DDQ}$ and $V_{\rm DDDL}$ tied together. - 2) The value of $V_{\rm REF}$ may be selected by the user to provide optimum noise margin in the system. Typically the value of $V_{\rm REF}$ is expected to be about $0.5 \times V_{\rm DDQ}$ of the transmitting device and $V_{\rm REF}$ is expected to track variations in $V_{\rm DDQ}$ . 3) Peak to peak ac noise on $V_{\rm REF}$ may not exceed $\pm$ 2% $V_{\rm REF}$ (dc) - 4) $V_{\rm TT}$ is not applied directly to the device. $V_{\rm TT}$ is a system supply for signal termination resistors, is expected to be set equal to $V_{\rm REF}$ , and must track variations in die dc level of $V_{\mathsf{REF}}$ . # **TABLE 26** | ODT DC Electrical Characterist | | | | | | | |-------------------------------------------------------------------------|----------------------|-------|------|--------|------|------| | Parameter / Condition | Symbol | Min. | Nom. | Max. | Unit | Note | | Termination resistor impedance value for EMRS(1)[A6,A2] = [0,1]; 75 Ohm | Rtt1(eff) | 60 | 75 | 90 | Ω | 1) | | Termination resistor impedance value for EMRS(1)[A6,A2] =[1,0]; 150 Ohm | Rtt2(eff) | 120 | 150 | 180 | Ω | 1) | | Termination resistor impedance value for EMRS(1)(A6,A2)=[1,1]; 50 Ohm | Rtt3(eff) | 40 | 50 | 60 | Ω | 1) | | Deviation of V <sub>M</sub> with respect to V <sub>DDQ</sub> / 2 | delta V <sub>M</sub> | -6.00 | _ | + 6.00 | % | 2) | - $\label{eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ $Rtt(eff) = (V_{IH(ac)} - V_{IL(ac)}) / (I(V_{IHac}) - I(V_{ILac})).$ - 2) Measurement Definition for $V_M$ : Turn ODT on and measure voltage $(V_M)$ at test pin (midpoint) with no load: delta $V_M = ((2 \times V_M / V_{DDQ}) (1 \times V_M / V_{DDQ}))$ 1) x 100% #### **TABLE 27** #### **Input and Output Leakage Currents Symbol** Parameter / Condition Min. Unit Max. **Note** 1) Input Leakage Current; any input 0 V < VIN < $V_{\rm DD}$ -2 $I_{\rm IL}$ +2 μΑ 2) -5 $I_{\mathsf{OL}}$ Output Leakage Current; 0 V < VOUT < $V_{\rm DDQ}$ +5 - 1) All other pins not under test = 0 V - 2) DQ's, LDQS, UDQS, UDQS, UDQS, DQS, DQS, RDQS, RDQS are disabled and ODT is turned off #### 5.3 DC & AC Characteristics DDR2 SDRAM pin timing are specified for either single ended or differential mode depending on the setting of the EMRS(1) "Enable DQS" mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timing are measured is mode dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at $V_{\rm REF}$ . In differential mode, these timing relationships are measured relative to the crosspoint of DQS and its complement, $\overline{DQS}$ . This distinction in timing methods is verified by design and characterization but not subject to production test. In single ended mode, the DQS (and RDQS) signals are internally disabled and don't care. ### **TABLE 28** # DC & AC Logic Input Levels for DDR2-667 and DDR2-800 | Symbol | Parameter | DDR2-667, DDR2-800 | | Units | | |---------------------|---------------------|--------------------------|-------------------------|-------|--| | | | Min. | Max. | | | | $V_{IH(dc)}$ | DC input logic high | V <sub>REF</sub> + 0.125 | $V_{\rm DDQ}$ + 0.3 | V | | | $V_{IL(dc)}$ | DC input low | -0.3 | $V_{\sf REF}$ $-$ 0.125 | V | | | V <sub>IH(ac)</sub> | AC input logic high | V <sub>REF</sub> + 0.200 | _ | V | | | $V_{IL(ac)}$ | AC input low | _ | $V_{\sf REF}$ $-$ 0.200 | V | | #### TABLE 29 #### DC & AC Logic Input Levels for DDR2-533 and DDR2-400 | | DO & AC LOGIC Input Levels for DDIX2-300 and DDIX2-400 | | | | | |--------------|--------------------------------------------------------|--------------------------|--------------------------|-------|--| | Symbol | Parameter | DDR2-533, DDR2-400 | | Units | | | | | Min. | Max. | | | | $V_{IH(dc)}$ | DC input logic high | V <sub>REF</sub> + 0.125 | $V_{\rm DDQ}$ + 0.3 | V | | | $V_{IL(dc)}$ | DC input low | -0.3 | V <sub>REF</sub> - 0.125 | V | | | $V_{IH(ac)}$ | AC input logic high | $V_{\sf REF}$ + 0.250 | _ | V | | | $V_{IL(ac)}$ | AC input low | _ | $V_{\sf REF}$ - 0.250 | V | | ### TABLE 30 ### Single-ended AC Input Test Conditions | | | Single-ended AC inpl | ut rest ot | muitions | |--------------------------|-----------------------------------------|-------------------------------|------------|----------| | Symbol | Condition | Value | Unit | Note | | $V_{REF}$ | Input reference voltage | $0.5 \times V_{\mathrm{DDQ}}$ | V | 1) | | $V_{\mathrm{SWING.MAX}}$ | Input signal maximum peak to peak swing | 1.0 | V | 1) | | SLEW | Input signal minimum Slew Rate | 1.0 | V / ns | 2)3) | - 1) Input waveform timing is referenced to the input signal crossing through the $V_{\mathsf{REF}}$ level applied to the device under test. - 2) The input signal minimum Slew Rate is to be maintained over the range from $V_{\text{IH(ac)},\text{MIN}}$ to $V_{\text{REF}}$ for rising edges and the range from $V_{\text{REF}}$ to $V_{\rm IL(ac).MAX}$ for falling edges as shown in Figure 3 - AC timings are referenced with input waveforms switching from $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$ on the positive transitions and $V_{\rm IH(ac)}$ to $V_{\rm IL(ac)}$ on the negative transitions. | | Differential DC and AC input and Output Logic Levels | | | | | |--------------|------------------------------------------------------|----------------------------------|----------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Unit | Note | | $V_{IN(dc)}$ | DC input signal voltage | -0.3 | V <sub>DDQ</sub> + 0.3 | _ | 1) | | $V_{ID(dc)}$ | DC differential input voltage | 0.25 | V <sub>DDQ</sub> + 0.6 | _ | 2) | | $V_{ID(ac)}$ | AC differential input voltage | 0.5 | V <sub>DDQ</sub> + 0.6 | V | 3) | | $V_{IX(ac)}$ | AC differential cross point input voltage | $0.5 \times V_{\rm DDQ} - 0.175$ | $0.5 \times V_{\rm DDQ}$ + 0.175 | V | 4) | | $V_{OX(ac)}$ | AC differential cross point output voltage | $0.5 \times V_{\rm DDQ} - 0.125$ | $0.5 \times V_{\rm DDQ}$ + 0.125 | V | 5) | - 1) $V_{\text{IN(dc)}}$ specifies the allowable DC execution of each input of differential pair such as CK, $\overline{\text{CK}}$ , $\overline{\text{DQS}}$ etc. - 2) $V_{\rm ID(dc)}$ specifies the input differential voltage $V_{\rm TR}-V_{\rm CP}$ required for switching. The minimum value is equal to $V_{\rm IH(dc)}-V_{\rm IL(dc)}$ . 3) $V_{\rm ID(ac)}$ specifies the input differential voltage $V_{\rm TR}-V_{\rm CP}$ required for switching. The minimum value is equal to $V_{\rm IH(ac)}-V_{\rm IL(ac)}$ . 4) The value of $V_{\rm IX(ac)}$ is expected to equal $0.5 \times V_{\rm DDQ}$ of the transmitting device and $V_{\rm IX(ac)}$ is expected to track variations in $V_{\rm DDQ}$ . $V_{\rm IX(ac)}$ indicates the voltage at which differential input signals must cross. - 5) The value of $V_{\text{OX(ac)}}$ is expected to equal $0.5 \times V_{\text{DDQ}}$ of the transmitting device and $V_{\text{OX(ac)}}$ is expected to track variations in $V_{\text{DDQ}}$ . $V_{\text{OX(ac)}}$ indicates the voltage at which differential input signals must cross. #### **Output Buffer Characteristics** 5.4 This chapter describes the Output Buffer Characteristics. | | | IADLE 32 | | | | |----------|----------------------------------|----------|------------------|------------------|--| | | | | SSTL_18 Output I | DC Current Drive | | | Symbol | Parameter | SSTL_18 | Unit | Note | | | $I_{OH}$ | Output Minimum Source DC Current | -13.4 | mA | 1)2) | | | $I_{OL}$ | Output Minimum Sink DC Current | 13.4 | mA | 2)3) | | - V<sub>DDQ</sub> = 1.7 V; V<sub>OUT</sub> = 1.42 V. (V<sub>OUT</sub>-V<sub>DDQ</sub>) / I<sub>OH</sub> must be less than 21 Ohm for values of V<sub>OUT</sub> between V<sub>DDQ</sub> and V<sub>DDQ</sub> 280 mV. The values of I<sub>OH(dc)</sub> and I<sub>OL(dc)</sub> are based on the conditions given in <sup>1)</sup> and <sup>3)</sup>. They are used to test drive current capability to ensure V<sub>IH.MIN</sub>-plus a noise margin and V<sub>IL.MAX</sub> minus a noise margin are delivered to an SSTL\_18 receiver. The actual current values are derived by shifting the desired driver operating points along 21 Ohm load line to define a convenient current for measurement. - 3) $V_{\rm DDQ}$ = 1.7 V; $V_{\rm OUT}$ = 280 mV. $V_{\rm OUT}$ / $I_{\rm OL}$ must be less than 21 Ohm for values of $V_{\rm OUT}$ between 0 V and 280 mV. | | | | TA | <b>BLE 33</b> | |-----------|-------------------------------------------|-----------------------------------|------|---------------| | | | SSTL_18 Output AC Test Conditions | | | | Symbol | Parameter | SSTL_18 | Unit | Note | | $V_{OH}$ | Minimum Required Output Pull-up | V <sub>TT</sub> + 0.603 | V | 1) | | $V_{OL}$ | Maximum Required Output Pull-down | V <sub>TT</sub> - 0.603 | V | 1) | | $V_{OTR}$ | Output Timing Measurement Reference Level | $0.5 imes V_{ m DDQ}$ | V | | <sup>1)</sup> SSTL\_18 test load for $V_{\rm OH}$ and $V_{\rm OL}$ is different from the referenced load. The SSTL\_18 test load has a 20 Ohm series resistor additionally to the 25 Ohm termination resistor into $V_{\mathsf{TT}}$ . The SSTL\_18 definition assumes that $\pm$ 335 mV must be developed across the effectively 25 Ohm termination resistor (13.4 mA $\times$ 25 Ohm = 335 mV). With an additional series resistor of 20 Ohm this translates into a minimum requirement of 603 mV swing relative to $V_{\rm TT}$ , at the outut device (13.4 mA $\times$ 45 Ohm = 603 mV). #### TABLE 34 #### **OCD Default Characteristics** | Symbol | Description | Min. | Nominal | Max. | Unit | Note | |-----------|------------------------------------------------|-------------|---------|------|--------|----------| | _ | Output Impedance | See Chapter | 5.5 | | Ω | 1)2) | | _ | Pull-up / Pull down mismatch | 0 | _ | 4 | Ω | 1)2)3) | | _ | Output Impedance step size for OCD calibration | 0 | _ | 1.5 | Ω | 4) | | $S_{OUT}$ | Output Slew Rate | 1.5 | _ | 5.0 | V / ns | 1)5)6)7) | - 1) $V_{\rm DDQ}$ = 1.8 V $\pm$ 0.1 V; $V_{\rm DD}$ = 1.8 V $\pm$ 0.1 V - 2) Impedance measurement condition for output source dc current: $V_{\rm DDQ}$ = 1.7 V, $V_{\rm OUT}$ = 1420 mV; $(V_{\rm OUT} V_{\rm DDQ})$ / $I_{\rm OH}$ must be less than 23.4 Ohm for values of $V_{\rm OUT}$ between $V_{\rm DDQ}$ and $V_{\rm DDQ}$ 280 mV. Impedance measurement condition for output sink dc current: $V_{\rm DDQ}$ = 1.7 V; $V_{\rm OUT}$ = –280 mV; $V_{\rm OUT}$ / $I_{\rm OL}$ must be less than 23.4 Ohms for values of $V_{\rm OUT}$ between 0 V and 280 mV. - 3) Mismatch is absolute value between pull-up and pull-down, both measured at same temperature and voltage. - 4) This represents the step size when the OCD is near 18 ohms at nominal conditions across all process parameters and represents only the DRAM uncertainty. A 0 Ohm value (no calibration) can only be achieved if the OCD impedance is 18 ± 0.75 Ohms under nominal conditions. - 5) The absolute value of the Slew Rate as measured from DC to DC is equal to or greater than the Slew Rate as measured from AC to AC. This is verified by design and characterization but not subject to production test. - 6) Timing skew due to DRAM output Slew Rate mis-match between DQS / DQS and associated DQ's is included in t<sub>DQSQ</sub> and t<sub>QHS</sub> specification. - 7) DRAM output Slew Rate specification applies to 400, 533 and 667 MT/s speed bins. # 5.5 Input / Output Capacitance This chapter contains the input / output capacitance. | | Inp | ut / Output Capacita | | BLE 35<br>DDR2-800 | |--------|--------------------------------------------------------------|----------------------|------|--------------------| | Symbol | Parameter | DDR2- | 800 | | | | | Min. | Max. | Unit | | ССК | Input capacitance, CK and CK | 1.0 | 2.0 | pF | | CDCK | Input capacitance delta, CK and CK | _ | 0.25 | pF | | CI | Input capacitance, all other input-only pins | 1.0 | 1.75 | pF | | CDI | Input capacitance delta, all other input-only pins | _ | 0.25 | pF | | CIO | Input/output capacitance, DQ, DM, DQS, DQS, RDQS, RDQS | 2.5 | 3.5 | pF | | CDIO | Input/output capacitance delta, DQ, DM, DQS, DQS, RDQS, RDQS | _ | 0.5 | pF | | | | Input / Output C | apacita | | BLE 36<br>DR2-667 | |--------|--------------------------------------------------------------|------------------|---------|------|-------------------| | Symbol | Parameter | | DDR2-6 | 667 | | | | | | Min. | Max. | Unit | | ССК | Input capacitance, CK and CK | | 1.0 | 2.0 | pF | | CDCK | Input capacitance delta, CK and CK | | _ | 0.25 | pF | | CI | Input capacitance, all other input-only pins | | 1.0 | 2.0 | pF | | CDI | Input capacitance delta, all other input-only pins | | _ | 0.25 | pF | | CIO | Input/output capacitance, DQ, DM, DQS, DQS, RDQS, RDQS | | 2.5 | 3.5 | pF | | CDIO | Input/output capacitance delta, DQ, DM, DQS, DQS, RDQS, RDQS | | _ | 0.5 | pF | ### **TABLE 37** #### Input / Output Capacitance for DDR2-533 | | input? output oupditation for BBILE oup | | | | | |--------|--------------------------------------------------------------|------|----------|------|--| | Symbol | Parameter | | DDR2-533 | | | | | | Min. | Max. | Unit | | | CCK | Input capacitance, CK and CK | 1.0 | 2.0 | pF | | | CDCK | Input capacitance delta, CK and CK | _ | 0.25 | pF | | | CI | Input capacitance, all other input-only pins | 1.0 | 2.0 | pF | | | CDI | Input capacitance delta, all other input-only pins | _ | 0.25 | pF | | | CIO | Input/output capacitance, DQ, DM, DQS, DQS, RDQS, RDQS | 2.5 | 4.0 | pF | | | CDIO | Input/output capacitance delta, DQ, DM, DQS, DQS, RDQS, RDQS | _ | 0.5 | pF | | # **TABLE 38** | | Input / Output Capacitance for DDR2-400 | | | | |--------|--------------------------------------------------------------|----------|------|------| | Symbol | Parameter | DDR2-400 | | | | | | Min. | Max. | Unit | | CCK | Input capacitance, CK and CK | 1.0 | 2.0 | pF | | CDCK | Input capacitance delta, CK and CK | _ | 0.25 | pF | | CI | Input capacitance, all other input-only pins | 1.0 | 2.0 | pF | | CDI | Input capacitance delta, all other input-only pins | _ | 0.25 | pF | | CIO | Input/output capacitance, DQ, DM, DQS, DQS, RDQS, RDQS | 2.5 | 4.0 | pF | | CDIO | Input/output capacitance delta, DQ, DM, DQS, DQS, RDQS, RDQS | | 0.5 | pF | # 6 Specifications and Conditions This chapter describes the Current Measurement, Specifications and Conditions. #### **TABLE 39** | $I_{ extsf{DD}}$ Specification Parameters and Test Conditions | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|--|--| | Parameter | Symbol | Note | | | | Operating Current - One bank Active - Precharge $t_{\text{CK}} = t_{\text{CK(IDD)}}, t_{\text{RC}} = t_{\text{RC(IDD)}}, t_{\text{RAS}} = t_{\text{RAS.MIN(IDD)}}, \text{ CKE is HIGH, } \overline{\text{CS}} \text{ is HIGH between valid commands.}$ Address and control inputs are switching; Databus inputs are switching. | $I_{DD0}$ | 1)2)3)4)5)6) | | | | Operating Current - One bank Active - Read - Precharge $I_{\text{OUT}} = 0 \text{ mA}$ , BL = 4, $t_{\text{CK}} = t_{\text{CK(IDD)}}$ , $t_{\text{RC}} = t_{\text{RC(IDD)}}$ , $t_{\text{RAS}} = t_{\text{RAS.MIN(IDD)}}$ , $t_{\text{RCD}} = t_{\text{RCD(IDD)}}$ , AL = 0, CL = CL(IDD); CKE is HIGH, CS is HIGH between valid commands. Address and control inputs are switching; Databus inputs are switching. | $I_{DD1}$ | 1)2)3)4)5)6) | | | | Precharge Power-Down Current All banks idle; CKE is LOW; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ ;Other control and address inputs are stable; Data bus inputs are floating. | $I_{DD2P}$ | 1)2)3)4)5)6) | | | | Precharge Standby Current All banks idle; $\overline{CS}$ is HIGH; CKE is HIGH; $t_{CK} = t_{CK(IDD)}$ ; Other control and address inputs are switching, Data bus inputs are switching. | $I_{DD2N}$ | 1)2)3)4)5)6) | | | | Precharge Quiet Standby Current All banks idle; $\overline{\text{CS}}$ is HIGH; CKE is HIGH; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ ; Other control and address inputs are stable, Data bus inputs are floating. | $I_{DD2Q}$ | 1)2)3)4)5)6) | | | | Active Power-Down Current All banks open; $t_{CK} = t_{CK(IDD)}$ , CKE is LOW; Other control and address inputs are stable; Data bus inputs are floating. MRS A12 bit is set to "0" (Fast Power-down Exit). | $I_{DD3P(0)}$ | 1)2)3)4)5)6) | | | | Active Power-Down Current All banks open; $t_{CK} = t_{CK(IDD)}$ , CKE is LOW; Other control and address inputs are stable, Data bus inputs are floating. MRS A12 bit is set to 1 (Slow Power-down Exit); | $I_{\mathrm{DD3P(1)}}$ | 1)2)3)4)5)6) | | | | Active Standby Current All banks open; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ ; $t_{\text{RAS}} = t_{\text{RAS.MAX(IDD)}}$ , $t_{\text{RP}} = t_{\text{RP(IDD)}}$ ; CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; | $I_{\rm DD3N}$ | 1)2)3)4)5)6) | | | | Operating Current Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = $CL_{(IDD)}$ ; $t_{CK} = t_{CK(IDD)}$ ; $t_{RAS} = t_{RAS.MAX.(IDD)}$ , $t_{RP} = t_{RP(IDD)}$ ; CKE is HIGH, $\overline{CS}$ is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; $I_{OUT} = 0$ mA. | $I_{DD4R}$ | 1)2)3)4)5)6) | | | | Operating Current Burst Write: All banks open; Continuous burst writes; BL = 4; AL = 0, CL = $CL_{(IDD)}$ ; $t_{CK} = t_{CK(IDD)}$ ; $t_{RAS} = t_{RAS.MAX(IDD)}$ , $t_{RP} = t_{RP(IDD)}$ ; CKE is HIGH, $\overline{CS}$ is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; | $I_{DD4W}$ | 1)2)3)4)5)6) | | | | Burst Refresh Current $t_{\text{CK}} = t_{\text{CK}(\text{IDD})}$ , Refresh command every $t_{\text{RFC}} = t_{\text{RFC}(\text{IDD})}$ interval, CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands, Other control and address inputs are switching, Data bus inputs are switching. | $I_{DD5B}$ | 1)2)3)4)5)6) | | | | Distributed Refresh Current $t_{\text{CK}} = t_{\text{CK}(\text{IDD})}$ , Refresh command every $t_{\text{REFI}} = 7.8~\mu\text{s}$ interval, CKE is LOW and $\overline{\text{CS}}$ is HIGH between valid commands, Other control and address inputs are switching, Data bus inputs are switching. | $I_{DD5D}$ | 1)2)3)4)5)6) | | | TARIF 40 #### HYB18TC256[80/16]0BF 256-Mbit Double-Data-Rate-Two SDRAM | Parameter | Symbol | Note | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------| | Self-Refresh Current CKE $\leq$ 0.2 V; external clock off, CK and $\overline{\text{CK}}$ at 0 V; Other control and address inputs are floating, Data bus inputs are floating. | $I_{DD6}$ | 1)2)3)4)5)6) | | Operating Bank Interleave Read Current All banks interleaving reads, $I_{\text{OUT}} = 0$ mA; $\text{BL} = 4$ , $\text{CL} = \text{CL}_{\text{(IDD)}}$ , $\text{AL} = t_{\text{RCD}(\text{IDD)}} - 1 \times t_{\text{CK}(\text{IDD)}}$ ; $t_{\text{CK}} = t_{\text{CK}(\text{IDD)}}$ , $t_{\text{RRD}} = t_{\text{RRD}(\text{IDD)}}$ ; CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands. Address bus inputs are stable during deselects; Data pattern is same as IDD4R; Refer to the following pages for detailed timing conditions | $I_{DD7}$ | 1)2)3)4)5)6)7) | - 1) $V_{\rm DDQ}$ = 1.8 V ± 0.1 V; $V_{\rm DD}$ = 1.8 V ± 0.1 V - 2) $I_{\mathrm{DD}}$ specifications are tested after the device is properly initialized. - 3) $I_{\rm DD}$ parameter are specified with ODT disabled. - 4) Data Bus consists of DQ, DM, DQS, $\overline{DQS}$ , RDQS, $\overline{RDQS}$ , LDQS, $\overline{LDQS}$ , UDQS and $\overline{UDQS}$ . - 5) For $I_{\rm DD}$ definition see **Table 40** - 6) Timing parameter minimum and maximum values for $I_{\rm DD}$ current measurements are defined in Chapter 7. - 7) A Activate, RA Read with Auto-Precharge, D Deselect | | TABLE 40 | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Definition for $I_{ m DD}$ | | Parameter | Description | | LOW | Defined as $V_{\text{IN}} \le V_{\text{IL(AC),MAX}}$ | | HIGH | Defined as $V_{\text{IN}} \ge V_{\text{IH(AC).MIN}}$ | | STABLE | Defined as inputs are stable at a HIGH or LOW level | | FLOATING | Defined as inputs are $V_{REF}$ = $V_{DDQ}$ / 2 | | SWITCHING | Defined as: Inputs are changing between high and low every other clock (once per two clocks) for address and control signals, and inputs changing between high and low every other clock (once per clock) for DQ | #### **Detailed IDD7** The detailed timings are shown below for IDD7. Changes will be required if timing parameter changes are made to the specification. Legend: A - Active; RA - Read with Autoprecharge; D - Deselect IDD7: Operating Current: All Bank Interleave Read operation signals not including mask or strobes All banks are being interleaved at minimum $t_{RC(IDD)}$ without violating $t_{RRD(IDD)}$ and ttFAW(IDD) using a burst length of 4. Control and address bus inputs are STABLE during Deselect. IOUT = 0 mA Timing Patterns for 4 bank devices with 1 KB or 2 KB page size - -DDR2-400 4-4-4: A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D D D - -DDR2-400 3-3-3: A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D - -DDR2-533 4-4-4: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D D - -DDR2-533 3-3-3: A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D - -DDR2-667 5-5-5: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D - -DDR2-667 4-4-4: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D - -DDR2-800 6-6-6: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D D - -DDR2-800 5-5-5: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D - -DDR2-800 4-4-4: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D - -DDR2-1066 7-7-7: A0 RA0 D D D D A1 RA1 D D D D A2 RA2 D D D D A3 RA3 D D D D D D D D D D D D - -DDR2-1066 6-6-6: A0 RA0 D D D D A1 RA1 D D D D A2 RA2 D D D D A3 RA3 D D D D D D D D D D D D #### **TABLE 41** $I_{\mathsf{DD}}\mathsf{Specification}$ -5 **Symbol** -2.5 -3 **-3S** -3.7 Note **DDR2-800E DDR2-667C DDR2-667D DDR2-533C DDR2-400B** 100 95 90 80 75 mΑ $I_{\rm DD0}$ 115 105 100 90 83 mΑ $I_{\mathrm{DD}\underline{1}}$ 7 7 7 7 7 mΑ $I_{\mathsf{DD2P}}$ 51 45 45 38 34 mΑ $I_{\rm DD2N}$ 40 32 45 40 35 $I_{\rm DD2Q}$ mΑ 1) 33 28 24 $I_{\rm DD3P}$ 39 33 mΑ 2) 9 9 9 9 9 mΑ 60 50 50 43 39 mΑ $I_{\rm DD3N}$ 180 155 155 130 115 mΑ $I_{\rm DD4R}$ 200 170 170 145 130 mΑ $I_{\mathsf{DD4W}}$ 145 140 140 130 125 mΑ $I_{\rm DD5B}$ 3) 9 9 9 9 9 mΑ $I_{\rm DD5D}$ 3) 7 7 7 mΑ $I_{\rm DD6}$ 255 252 240 230 220 $I_{\mathsf{DD7}}$ mΑ <sup>1)</sup> MRS(12)=0 <sup>2)</sup> MRS(12)=1 <sup>3)</sup> $0^{\circ} \le T_{\text{CASE}} \le 85^{\circ}\text{C}$ . # 7 Timing Characteristics This chapter contains speed grade definition, AC timing parameter and ODT tables. # 7.1 Speed Grade Definitions All Speed grades faster than DDR2-400B comply with DDR2-400B timing specifications ( $t_{CK}$ = 5ns with $t_{RAS}$ = 40ns). | | | Spe | ed Grade [ | Definition Sp | eed Bins 1 | TABLE 42<br>for DDR2-800E | |----------------------|----------|-----------|------------|---------------|-----------------|---------------------------| | Speed Grade | | | | DDR2-800E | | Note | | QAG Sort Name | | | -2.5 | | | | | CAS-RCD-RP latencies | | | 6-6-6 | | t <sub>CK</sub> | | | Parameter | Symbol | Min. | Max. | _ | | | | Clock Frequency | @ CL = 3 | $t_{CK}$ | 5 | 8 | ns | 1)2)3)4) | | | @ CL = 4 | $t_{CK}$ | 3.75 | 8 | ns | 1)2)3)4) | | | @ CL = 5 | $t_{CK}$ | 3 | 8 | ns | 1)2)3)4) | | | @ CL = 6 | $t_{CK}$ | 2.5 | 8 | ns | 1)2)3)4) | | Row Active Time | | $t_{RAS}$ | 45 | 70000 | ns | 1)2)3)4)5) | | Row Cycle Time | | $t_{RC}$ | 60 | _ | ns | 1)2)3)4) | | RAS-CAS-Delay | | $t_{RCD}$ | 15 | _ | ns | 1)2)3)4) | | Row Precharge Time | | $t_{RP}$ | 15 | _ | ns | 1)2)3)4) | <sup>1)</sup> Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) under the "Reference Load for Timing Measurements". - 3) Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. During the period before $V_{\rm REF}$ stabilizes, CKE = 0.2 x $V_{\rm DDQ}$ is recognized as low. - 4) The output timing reference voltage level is $V_{\rm TT}$ . - 5) $t_{RAS.MAX}$ is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x $t_{REFI}$ . <sup>2)</sup> The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode; The input reference level for signals other than CK/CK, DQS / DQS, RDQS / RDQS is defined. # TABLE 43 | | | | | Speed Gra | ade Defin | ition Spee | d Bins fo | r DDR2-667 | |----------------------|----------|-----------|-------|-----------|-----------|------------|-----------|------------| | Speed Grade | | | DDR2- | DDR2-667C | | DDR2-667D | | Note | | QAG Sort Name | | | -3 | -3 | | -3S | | | | CAS-RCD-RP latencies | | | 4-4-4 | | 5-5-5 | 5-5-5 | | | | Parameter | | Symbol | Min. | Max. | Min. | Max. | _ | | | Clock Frequency | @ CL = 3 | $t_{CK}$ | 5 | 8 | 5 | 8 | ns | 1)2)3)4) | | | @ CL = 4 | $t_{CK}$ | 3 | 8 | 3.75 | 8 | ns | 1)2)3)4) | | | @ CL = 5 | $t_{CK}$ | 3 | 8 | 3 | 8 | ns | 1)2)3)4) | | Row Active Time | | $t_{RAS}$ | 45 | 70000 | 45 | 70000 | ns | 1)2)3)4)5) | | Row Cycle Time | | $t_{RC}$ | 57 | _ | 60 | _ | ns | 1)2)3)4) | | RAS-CAS-Delay | | $t_{RCD}$ | 12 | _ | 15 | <u> </u> | ns | 1)2)3)4) | | Row Precharge Time | • | $t_{RP}$ | 12 | _ | 15 | <u> </u> | ns | 1)2)3)4) | - 1) imings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) under the "Reference Load for Timing Measurements". - 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode; The input reference level for signals other than CK/CK, DQS / DQS, RDQS / RDQS is defined. - 3) Inputs are not recognized as valid until $V_{\mathsf{REF}}$ stabilizes. During the period before $V_{\mathsf{REF}}$ stabilizes, CKE = 0.2 x $V_{\mathsf{DDQ}}$ is recognized as low. - 4) The output timing reference voltage level is $V_{\rm TT}$ . - 5) $t_{\text{RAS,MAX}}$ is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x $t_{\text{REFI-}}$ # TABLE 44 | | Speed Grade Definition Speed Bins for DDR2-53 | | | | | | | |----------------------|-----------------------------------------------|-----------|------|-----------|----|------------|--| | Speed Grade | | | | DDR2-533C | | Note | | | QAG Sort Name | | | | -3.7 | | | | | CAS-RCD-RP latencies | | | | 4-4-4 | | | | | Parameter | Symbol | Min. | Max. | _ | | | | | Clock Frequency | @ CL = 3 | $t_{CK}$ | 5 | 8 | ns | 1)2)3)4) | | | | @ CL = 4 | $t_{CK}$ | 3.75 | 8 | ns | 1)2)3)4) | | | | @ CL = 5 | $t_{CK}$ | 3.75 | 8 | ns | 1)2)3)4) | | | Row Active Time | | $t_{RAS}$ | 45 | 70000 | ns | 1)2)3)4)5) | | | Row Cycle Time | | $t_{RC}$ | 60 | _ | ns | 1)2)3)4) | | | RAS-CAS-Delay | | $t_{RCD}$ | 15 | _ | ns | 1)2)3)4) | | | Row Precharge Time | | $t_{RP}$ | 15 | _ | ns | 1)2)3)4) | | <sup>1)</sup> Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) under the "Reference Load for Timing Measurements". <sup>2)</sup> The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode; The input reference level for signals other than CK/CK, DQS / DQS, RDQS / RDQS is defined. - 3) Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. During the period before $V_{\rm REF}$ stabilizes, CKE = 0.2 x $V_{\rm DDQ}$ is recognized as low. - 4) The output timing reference voltage level is $V_{\rm TT}$ . - 5) $t_{RAS,MAX}$ is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x $t_{REFI}$ . | | | Spe | eed Grade | Definition Տր | peed Bins | TABLE 45<br>for DDR2-400B | |----------------------|----------|-----------|-----------|-----------------|-----------|---------------------------| | Speed Grade | | | | DDR2-400B | | Note | | QAG Sort Name | | | -5 | | | | | CAS-RCD-RP latencies | | 3–3–3 | | t <sub>CK</sub> | | | | Parameter | | Symbol | Min. | Max. | _ | | | Clock Frequency | @ CL = 3 | $t_{CK}$ | 5 | 8 | ns | 1)2)3)4) | | | @ CL = 4 | $t_{CK}$ | 5 | 8 | ns | 1)2)3)4) | | | @ CL = 5 | $t_{CK}$ | 5 | 8 | ns | 1)2)3)4) | | Row Active Time | | $t_{RAS}$ | 40 | 70000 | ns | 1)2)3)4)5) | | Row Cycle Time | | $t_{RC}$ | 55 | _ | ns | 1)2)3)4) | | RAS-CAS-Delay | | $t_{RCD}$ | 15 | _ | ns | 1)2)3)4) | | Row Precharge Time | | $t_{RP}$ | 15 | _ | ns | 1)2)3)4) | - 1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. For other Slew Rates see Chapter 8.Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) under the "Reference Load for Timing Measurements" according to Chapter 8.1 only. - 2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode; The input reference level for signals other than CK/CK, DQS / DQS, RDQS / RDQS is defined in Chapter 8.3. - 3) Inputs are not recognized as valid until $V_{REF}$ stabilizes. During the period before $V_{REF}$ stabilizes, CKE = 0.2 x $V_{DDQ}$ is recognized as low. - 4) The output timing reference voltage level is V<sub>TT</sub>. See section 8 for the reference load for timing measurements. - 5) $t_{RAS.MAX}$ is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x $t_{REFI}$ . # 7.2 Component AC Timing Parameters List of Timing Parameters Tables. | DRA | M Compon | ent Timing Para | meter by Sp | | <b>TABLE 46</b> e - DDR2-800 | |------------------------------------------------------------------|----------------------|------------------------------------------------|---------------------|---------------------|--------------------------------| | Parameter | Symbol | DDR2-800 | осо. шу ор | Unit | Note <sup>1)2)3)4)5)6)7)</sup> | | | | Min. | Max. | | | | DQ output access time from CK / CK | $t_{AC}$ | -400 | +400 | ps | 8) | | CAS to CAS command delay | $t_{\text{CCD}}$ | 2 | _ | $n_{CK}$ | | | Average clock high pulse width | $t_{CH.AVG}$ | 0.48 | 0.52 | t <sub>CK.AVG</sub> | 9)10) | | Average clock period | t <sub>CK.AVG</sub> | 2500 | 8000 | ps | 9)10) | | CKE minimum pulse width ( high and low pulse width) | $t_{CKE}$ | 3 | _ | $n_{CK}$ | 11) | | Average clock low pulse width | $t_{CL.AVG}$ | 0.48 | 0.52 | t <sub>CK.AVG</sub> | 9)10) | | Auto-Precharge write recovery + precharge time | $t_{DAL}$ | WR + $t_{nRP}$ | _ | $n_{CK}$ | 12)13) | | Minimum time clocks remain ON after CKE asynchronously drops LOW | $t_{DELAY}$ | $t_{\rm IS}$ + $t_{\rm CK.AVG}$ + $t_{\rm IH}$ | _ | ns | | | DQ and DM input hold time | $t_{DH.BASE}$ | 125 | _ | ps | 18)19)14) | | DQ and DM input pulse width for each input | $t_{DIPW}$ | 0.35 | _ | t <sub>CK.AVG</sub> | | | DQS output access time from CK / CK | $t_{DQSCK}$ | -350 | +350 | ps | 8) | | DQS input high pulse width | $t_{DQSH}$ | 0.35 | _ | t <sub>CK.AVG</sub> | | | DQS input low pulse width | $t_{DQSL}$ | 0.35 | _ | t <sub>CK.AVG</sub> | | | DQS-DQ skew for DQS & associated DQ signals | $t_{DQSQ}$ | _ | 200 | ps | 15) | | DQS latching rising transition to associated clock edges | $t_{DQSS}$ | - 0.25 | + 0.25 | t <sub>CK.AVG</sub> | 16) | | DQ and DM input setup time | $t_{DS.BASE}$ | 50 | _ | ps | 17)18)19) | | DQS falling edge hold time from CK | $t_{DSH}$ | 0.2 | _ | t <sub>CK.AVG</sub> | 16) | | DQS falling edge to CK setup time | $t_{DSS}$ | 0.2 | _ | t <sub>CK.AVG</sub> | 16) | | CK half pulse width | t <sub>HP</sub> | $Min(t_{CH.ABS},\ t_{CL.ABS})$ | _ | ps | 20) | | Data-out high-impedance time from CK / CK | $t_{HZ}$ | _ | $t_{AC.MAX}$ | ps | 8)21) | | Address and control input hold time | t <sub>IH.BASE</sub> | 250 | _ | ps | 22)24) | | Control & address input pulse width for each input | $t_{IPW}$ | 0.6 | _ | t <sub>CK.AVG</sub> | | | Address and control input setup time | t <sub>IS.BASE</sub> | 175 | _ | ps | 23)24) | | DQ low impedance time from CK/CK | $t_{LZ.DQ}$ | 2 x t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 8)21) | | DQS/DQS low-impedance time from CK / CK | $t_{LZ.DQS}$ | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 8)21) | | MRS command to ODT update delay | $t_{MOD}$ | 0 | 12 | ns | 34) | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | $n_{CK}$ | | | OCD drive mode output delay | $t_{OIT}$ | 0 | 12 | ns | 34) | | DQ/DQS output hold time from DQS | $t_{QH}$ | $t_{HP} - t_{QHS}$ | _ | ps | 25) | | DQ hold skew factor | $t_{QHS}$ | _ | 300 | ps | 26) | | Parameter | Symbol | Symbol DDR2-800 | | Unit | Note <sup>1)2)3)4)5)6)7)</sup> | |-----------------------------------------------------------------------------|--------------------|----------------------|------|--------------|--------------------------------| | | | Min. | Max. | | | | Average periodic refresh Interval | $t_{REFI}$ | _ | 7.8 | μS | 27)28) | | | | _ | 3.9 | μS | 28)29) | | Auto-Refresh to Active/Auto-Refresh command period | $t_{RFC}$ | 75 | _ | ns | 30) | | Precharge-All (4 banks) command period | $t_{RP}$ | $t_{RP}$ | _ | ns | | | Read preamble | t <sub>RPRE</sub> | 0.9 | 1.1 | $t_{CK.AVG}$ | 31)32) | | Read postamble | $t_{RPST}$ | 0.4 | 0.6 | $t_{CK.AVG}$ | 31)33) | | Internal Read to Precharge command delay | $t_{RTP}$ | 7.5 | _ | ns | 34) | | Write preamble | $t_{WPRE}$ | 0.35 | _ | $t_{CK.AVG}$ | | | Write postamble | $t_{WPST}$ | 0.4 | 0.6 | $t_{CK.AVG}$ | | | Write recovery time | $t_{WR}$ | 15 | _ | ns | 34) | | Internal write to read command delay | $t_{WTR}$ | 7.5 | _ | ns | 34)35) | | Exit power down to read command | $t_{XARD}$ | 2 | _ | $n_{CK}$ | | | Exit active power-down mode to read command (slow exit, lower power) | t <sub>XARDS</sub> | 8 – AL | _ | $n_{CK}$ | | | Exit precharge power-down to any valid command (other than NOP or Deselect) | $t_{XP}$ | 2 | _ | $n_{CK}$ | | | Exit self-refresh to a non-read command | t <sub>XSNR</sub> | t <sub>RFC</sub> +10 | _ | ns | 34) | | Exit self-refresh to read command | $t_{XSRD}$ | 200 | _ | $n_{CK}$ | | | Write command to DQS associated clock edges | WL | RL – 1 | | $n_{CK}$ | | - 1) $V_{\rm DDQ}$ = 1.8 V ± 0.1V; $V_{\rm DD}$ = 1.8 V ± 0.1 V. - 2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. - 4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, input reference level is the crosspoint when in differential strobe mode. - 5) Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. During the period before $V_{\rm REF}$ stabilizes, CKE = 0.2 x $V_{\rm DDQ}$ is recognized as low. - 6) The output timing reference voltage level is $V_{\rm TT}$ . - 7) New units, 't<sub>CK,AVG</sub>' and 'n<sub>CK</sub>', are introduced in DDR2–667 and DDR2–800. Unit 't<sub>CK,AVG</sub>' represents the actual t<sub>CK,AVG</sub> of the input clock under operation. Unit 'n<sub>CK</sub>' represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and DDR2–533, 't<sub>CK</sub>' is used for both concepts. Example: t<sub>XP</sub> = 2 [n<sub>CK</sub>] means; if Power Down exit is registered at Tm, an Active command may be registered at Tm + 2, even if (Tm + 2 Tm) is 2 x t<sub>CK,AVG</sub> + t<sub>ERR,2PER(Min)</sub>. - 8) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\text{ERR(6-10per)}}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has ``` t_{\text{ERR}(6-10\text{PER}).\text{MIN}} = -272 ps and t_{\text{ERR}(6-10\text{PER}).\text{MAX}} = +293 ps, then ``` $t_{\rm DQSCK.MIN(DERATED)}$ = $t_{\rm DQSCK.MIN} - t_{\rm ERR(6-10PER).MAX}$ = -400 ps -293 ps = -693 ps and $t_{\text{DOSCK.MAX(DERATED)}} = t_{\text{DOSCK.MAX}} - t_{\text{ERR(6-10PER).MIN}} = 400 \text{ ps} + 272 \text{ ps} = +672 \text{ ps}.$ Similarly, $t_{LZ,DQ}$ for DDR2–667 derates to $t_{LZ,DQ,MIN(DERATED)}$ = - 900 ps – 293 ps = – 1193 ps and $t_{LZ,DQ,MAX(DERATED)}$ = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!) - 9) Input clock jitter spec parameter. These parameters and the ones in **Chapter 7.3** are referred to as 'input clock jitter spec parameters' and these parameters apply to DDR2–667 and DDR2–800 only. The jitter specified is a random jitter meeting a Gaussian distribution. - 10) These parameters are specified per their average values, however it is understood that the relationship as defined in **Chapter 7.3** between the average timing and the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations of **Chapter 7.3**). - 11) $t_{\text{CKE,MIN}}$ of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of $t_{\text{IS}} + 2 \times t_{\text{CK}} + t_{\text{IH}}$ . - 12) DAL = WR + RU $\{t_{RP}(ns) / t_{CK}(ns)\}$ , where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For $t_{RP}$ , if the result of the division is not already an integer, round up to the next highest integer. $t_{CK}$ refers to the application clock period. Example: For DDR2–533 at $t_{CK}$ = 3.75 ns with $t_{WR}$ programmed to 4 clocks. $t_{DAL}$ = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks. - 13) $t_{\text{DAL},\text{nCK}}$ = WR [nCK] + $t_{\text{nRP},\text{nCK}}$ = WR + RU{ $t_{\text{RP}}$ [ps] / $t_{\text{CK},\text{AVG}}$ [ps] }, where WR is the value programmed in the EMR. - 14) Input waveform timing $t_{\rm DH}$ with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to the input signal crossing at the $V_{\rm IL,DC}$ level for a falling signal and from the differential data strobe crosspoint to the input signal crossing at the $V_{\rm IL,DC}$ level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between $V_{\rm IL,DC,MAX}$ and $V_{\rm IH,DC,MIN}$ . See **Figure 6**. - 15) $t_{\text{DQSQ}}$ : Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate mismatch between DQS / $\overline{\text{DQS}}$ and associated DQ in any given cycle. - 16) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. t<sub>JIT.PER</sub>, t<sub>JIT.CC</sub>, etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not. - 17) Input waveform timing $t_{\rm DS}$ with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the $V_{\rm IH,AC}$ level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the $V_{\rm IL,AC}$ level to the differential data strobe crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between $V_{\rm il(DC)MAX}$ and $V_{\rm ih(DC)MIN}$ . See **Figure 6**. - 18) If $t_{DS}$ or $t_{DH}$ is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed. - 19) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal ((L/U/R)DQS / DQS) crossing. - 20) $t_{\rm HP}$ is the minimum of the absolute half period of the actual input clock. $t_{\rm HP}$ is an input parameter but not an input specification parameter. It is used in conjunction with $t_{\rm QHS}$ to derive the DRAM output timing $t_{\rm QH}$ . The value to be used for $t_{\rm QH}$ calculation is determined by the following equation; $t_{\rm HP}$ = MIN ( $t_{\rm CLABS}$ ), where, $t_{\rm CLABS}$ is the minimum of the actual instantaneous clock high time; $t_{\rm CLABS}$ is the minimum of the actual instantaneous clock low time. - 21) $t_{\rm HZ}$ and $t_{\rm LZ}$ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving ( $t_{\rm HZ}$ ), or begins driving ( $t_{\rm LZ}$ ). - 22) Input waveform timing is referenced from the input signal crossing at the $V_{\rm IL,DC}$ level for a rising signal and $V_{\rm IH,DC}$ for a falling signal applied to the device under test. See **Figure 7**. - 23) Input waveform timing is referenced from the input signal crossing at the $V_{\mathsf{IH.AC}}$ level for a rising signal and $V_{\mathsf{IL.AC}}$ for a falling signal applied to the device under test. See **Figure 7**. - 24) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. $t_{JIT,PER}$ , $t_{JIT,CC}$ , etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not. - 25) $t_{\text{QH}} = t_{\text{HP}} t_{\text{QHS}}$ , where: $t_{\text{HP}}$ is the minimum of the absolute half period of the actual input clock; and $t_{\text{QHS}}$ is the specification value under the max column. {The less half-pulse width distortion present, the larger the $t_{\text{QH}}$ value is; and the larger the valid data eye will be.} Examples: 1) If the system provides $t_{\text{HP}}$ of 1315 ps into a DDR2–667 SDRAM, the DRAM provides $t_{\text{QH}}$ of 975 ps minimum. 2) If the system provides $t_{\text{HP}}$ of 1420 ps into a DDR2–667 SDRAM, the DRAM provides $t_{\text{QH}}$ of 1080 ps minimum. - 26) $t_{\text{QHS}}$ accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual $t_{\text{HP}}$ at the input is transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation of the output drivers. - 27) The Auto-Refresh command interval has be reduced to 3.9 μs when operating the DDR2 DRAM in a temperature range between 85 °C and 95 °C. - 28) 0 °C $\leq T_{\text{CASE}} \leq$ 85 °C - 29) 85 °C < $T_{CASE} \le$ 95 °C - 30) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. - 31) $t_{RPST}$ end point and $t_{RPRE}$ begin point are not referenced to a specific voltage level but specify when the device output is no longer driving $(t_{RPST})$ , or begins driving $(t_{RPSE})$ . Figure 5 shows a method to calculate these points when the device is no longer driving $(t_{RPST})$ , or begins driving $(t_{RPSE})$ by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. - 32) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\rm JIT.PER}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has $t_{\rm JIT.PER.MIN} = -72$ ps and $t_{\rm JIT.PER.MAX} = +93$ ps, then $t_{\rm RPRE.MIN(DERATED)} = t_{\rm RPRE.MIN} + t_{\rm JIT.PER.MIN} = 0.9$ x $t_{\rm CK.AVG} 72$ ps = +2178 ps and $t_{\rm RPRE.MAX(DERATED)} = t_{\rm RPRE.MAX} + t_{\rm JIT.PER.MAX} = 1.1$ x $t_{\rm CK.AVG} + 93$ ps = +2843 ps. (Caution on the MIN/MAX usage!). - 33) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\rm JIT.DUTY}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has $t_{\rm JIT.DUTY.MIN} = -72$ ps and $t_{\rm JIT.DUTY.MAX} = +93$ ps, then $t_{\rm RPST.MIN(DERATED)} = t_{\rm RPST.MIN} + t_{\rm JIT.DUTY.MIN} = 0.4$ x $t_{\rm CK.AVG} 72$ ps = +928 ps and $t_{\rm RPST.MAX(DERATED)} = t_{\rm RPST.MAX} + t_{\rm JIT.DUTY.MAX} = 0.6$ x $t_{\rm CK.AVG} + 93$ ps = + 1592 ps. (Caution on the MIN/MAX usage!). - 34) For these parameters, the DDR2 SDRAM device is characterized and verified to support $t_{nPARAM} = RU\{t_{PARAM} / t_{CK,AVG}\}$ , which is in clock cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support $t_{nRP} = RU\{t_{RP} / t_{CK,AVG}\}$ , which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which $t_{RP} = 15$ ns, the device will support $t_{nRP} = RU\{t_{RP} / t_{CK,AVG}\} = 5$ , i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at Tm + 5 is valid even if (Tm + 5 Tm) is less than 15 ns due to input clock jitter. - 35) $t_{\rm WTR}$ is at lease two clocks (2 x $t_{\rm CK}$ ) independent of operation frequency. # TABLE 47 | Parameter | Symbol | DDR2-667 | Unit | | Note <sup>1)2)3)4)5)6)7)</sup> | |------------------------------------------------------------------|----------------------|------------------------------------------------|---------------------|--------------|--------------------------------| | | | Min. | Max. | | | | DQ output access time from CK / CK | $t_{AC}$ | -450 | +450 | ps | 8) | | CAS to CAS command delay | $t_{CCD}$ | 2 | _ | $n_{CK}$ | | | Average clock high pulse width | $t_{CH.AVG}$ | 0.48 | 0.52 | $t_{CK.AVG}$ | 9)10) | | Average clock period | $t_{CK.AVG}$ | 3000 | 8000 | ps | | | CKE minimum pulse width ( high and low pulse width) | $t_{CKE}$ | 3 | _ | $n_{CK}$ | 11) | | Average clock low pulse width | $t_{CL.AVG}$ | 0.48 | 0.52 | $t_{CK.AVG}$ | 9)10) | | Auto-Precharge write recovery + precharge time | $t_{DAL}$ | WR + $t_{nRP}$ | _ | $n_{CK}$ | 12)13) | | Minimum time clocks remain ON after CKE asynchronously drops LOW | $t_{DELAY}$ | $t_{\rm IS}$ + $t_{\rm CK.AVG}$ + $t_{\rm IH}$ | _ | ns | | | DQ and DM input hold time | t <sub>DH.BASE</sub> | 175 | _ | ps | 18)19)14) | | DQ and DM input pulse width for each input | $t_{DIPW}$ | 0.35 | _ | $t_{CK.AVG}$ | | | DQS output access time from CK / CK | $t_{DQSCK}$ | -400 | +400 | ps | 8) | | DQS input high pulse width | $t_{DQSH}$ | 0.35 | _ | $t_{CK.AVG}$ | | | DQS input low pulse width | $t_{DQSL}$ | 0.35 | _ | $t_{CK.AVG}$ | | | DQS-DQ skew for DQS & associated DQ signals | $t_{DQSQ}$ | _ | 240 | ps | 15) | | DQS latching rising transition to associated clock edges | $t_{DQSS}$ | - 0.25 | + 0.25 | $t_{CK.AVG}$ | 16) | | DQ and DM input setup time | t <sub>DS.BASE</sub> | 100 | | ps | 17)18)19) | | DQS falling edge hold time from CK | $t_{DSH}$ | 0.2 | _ | $t_{CK.AVG}$ | 16) | | DQS falling edge to CK setup time | $t_{DSS}$ | 0.2 | _ | $t_{CK.AVG}$ | 16) | | CK half pulse width | $t_{HP}$ | $Min(t_{CH.ABS}, t_{CL.ABS})$ | _ | ps | 20) | | Data-out high-impedance time from CK / CK | $t_{HZ}$ | _ | t <sub>AC.MAX</sub> | ps | 8)21) | | Address and control input hold time | $t_{IH.BASE}$ | 275 | _ | ps | 24)22) | | Control & address input pulse width for each input | $t_{IPW}$ | 0.6 | _ | $t_{CK.AVG}$ | | | Address and control input setup time | $t_{IS.BASE}$ | 200 | _ | ps | 23)24) | | DQ low impedance time from CK/CK | $t_{LZ.DQ}$ | 2 x t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 8)21) | | DQS/DQS low-impedance time from CK / CK | $t_{LZ.DQS}$ | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 8)21) | | MRS command to ODT update delay | $t_{MOD}$ | 0 | 12 | ns | 34) | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | $n_{CK}$ | | | OCD drive mode output delay | $t_{OIT}$ | 0 | 12 | ns | 34) | | DQ/DQS output hold time from DQS | $t_{QH}$ | $t_{HP} - t_{QHS}$ | _ | ps | 25) | | Parameter | Symbol DDR2-667 | | 67 Un | | Note <sup>1)2)3)4)5)6)7)</sup> | |-----------------------------------------------------------------------------|--------------------|----------------------|-------|--------------|--------------------------------| | | | Min. | Max. | | | | DQ hold skew factor | $t_{QHS}$ | _ | 340 | ps | 26) | | Average periodic refresh Interval | $t_{REFI}$ | _ | 7.8 | μS | 27)28) | | | | _ | 3.9 | μS | 28)29) | | Auto-Refresh to Active/Auto-Refresh command period | $t_{RFC}$ | 75 | _ | ns | 30) | | Precharge-All (4 banks) command period | $t_{RP}$ | $t_{RP}$ | _ | ns | | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | $t_{CK.AVG}$ | 31)32) | | Read postamble | $t_{RPST}$ | 0.4 | 0.6 | $t_{CK.AVG}$ | 31)33) | | Internal Read to Precharge command delay | $t_{RTP}$ | 7.5 | _ | ns | 34) | | Write preamble | $t_{WPRE}$ | 0.35 | _ | $t_{CK.AVG}$ | | | Write postamble | $t_{WPST}$ | 0.4 | 0.6 | $t_{CK.AVG}$ | | | Write recovery time | $t_{WR}$ | 15 | _ | ns | 34) | | Internal write to read command delay | $t_{WTR}$ | 7.5 | _ | ns | 34)35) | | Exit power down to read command | $t_{XARD}$ | 2 | _ | $n_{CK}$ | | | Exit active power-down mode to read command (slow exit, lower power) | t <sub>XARDS</sub> | 7 – AL | _ | $n_{CK}$ | | | Exit precharge power-down to any valid command (other than NOP or Deselect) | $t_{XP}$ | 2 | _ | $n_{CK}$ | | | Exit self-refresh to a non-read command | $t_{XSNR}$ | t <sub>RFC</sub> +10 | _ | ns | 34) | | Exit self-refresh to read command | $t_{XSRD}$ | 200 | _ | $n_{CK}$ | | | Write command to DQS associated clock edges | WL | RL-1 | | $n_{CK}$ | | - 1) $V_{\text{DDQ}} = 1.8 \text{ V} \pm 0.1 \text{V}$ ; $V_{\text{DD}} = 1.8 \text{ V} \pm 0.1 \text{ V}$ . - 2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. - 4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. - 5) Inputs are not recognized as valid until $V_{\mathsf{REF}}$ stabilizes. During the period before $V_{\mathsf{REF}}$ stabilizes, CKE = 0.2 x $V_{\mathsf{DDQ}}$ is recognized as low. - 6) The output timing reference voltage level is $V_{\rm TT}$ . - 7) New units, ' $t_{\text{CKAVG}}$ ' and ' $n_{\text{CK}}$ ', are introduced in DDR2–667 and DDR2–800. Unit ' $t_{\text{CKAVG}}$ ' represents the actual $t_{\text{CKAVG}}$ of the input clock under operation. Unit ' $n_{\text{CK}}$ ' represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and DDR2–533, ' $t_{\text{CK}}$ ' is used for both concepts. Example: $t_{\text{XP}} = 2 \left[ n_{\text{CK}} \right]$ means; if Power Down exit is registered at Tm, an Active command may be registered at Tm + 2, even if (Tm + 2 Tm) is 2 x $t_{\text{CKAVG}} + t_{\text{ERR.2PER(Min)}}$ . - 8) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\text{ERR}(6-10\text{per})}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has - $t_{\text{ERR}(6-10\text{PER}).\text{MIN}} = -272 \text{ ps} \text{ and } t_{\text{ERR}(6-10\text{PER}).\text{MAX}} = +293 \text{ ps}, \text{ then}$ - $t_{\rm DQSCK.MIN(DERATED)} = t_{\rm DQSCK.MIN} t_{\rm ERR(6-10PER).MAX} = -400~{\rm ps} 293~{\rm ps} = -693~{\rm ps}$ and - $t_{\text{DQSCK.MAX}(\text{DERATED})} = t_{\text{DQSCK.MAX}} t_{\text{ERR}(6-10\text{PER}),\text{MIN}} = 400 \text{ ps} + 272 \text{ ps} = +672 \text{ ps}.$ - Similarly, $t_{\rm LZ,DQ}$ for DDR2–667 derates to $t_{\rm LZ,DQ,MIN(DERATED)}$ = 900 ps 293 ps = 1193 ps and - $t_{LZ.DQ.MAX(DERATED)}$ = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!) - 9) Input clock jitter spec parameter. These parameters and the ones in Chapter 7.3 are referred to as 'input clock jitter spec parameters' and these parameters apply to DDR2–667 and DDR2–800 only. The jitter specified is a random jitter meeting a Gaussian distribution. - 10) These parameters are specified per their average values, however it is understood that the relationship as defined in **Chapter 7.3** between the average timing and the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations of **Chapter 7.3**). - 11) $t_{\text{CKE.MIN}}$ of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of $t_{\text{IS}} + 2 \times t_{\text{CK}} + t_{\text{IH}}$ . - 12) DAL = WR + RU $\{t_{RP}(ns) / t_{CK}(ns)\}$ , where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For $t_{RP}$ , if the result of the division is not already an integer, round up to the next highest integer. $t_{CK}$ refers to the application clock period. Example: For DDR2–533 at $t_{CK}$ = 3.75 ns with $t_{WR}$ programmed to 4 clocks. $t_{DAL}$ = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks. - 13) $t_{DAL,nCK}$ = WR [nCK] + $t_{nRP,nCK}$ = WR + RU{ $t_{RP}$ [ps] / $t_{CK,AVG}$ [ps] }, where WR is the value programmed in the EMR. - 14) Input waveform timing $t_{\rm DH}$ with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to the input signal crossing at the $V_{\rm IH,DC}$ level for a falling signal and from the differential data strobe crosspoint to the input signal crossing at the $V_{\rm IL,DC}$ level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between $V_{\rm IL,DC,MAX}$ and $V_{\rm IH,DC,MIN}$ . See **Figure 6**. - 15) $t_{\text{DQSQ}}$ : Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate mismatch between DQS / $\overline{\text{DQS}}$ and associated DQ in any given cycle. - 16) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. t<sub>JIT.PER</sub>, t<sub>JIT.CC</sub>, etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not. - 17) Input waveform timing $t_{\rm DS}$ with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the $V_{\rm IH.AC}$ level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the $V_{\rm IL.AC}$ level to the differential data strobe crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between $V_{\rm il(DC)MAX}$ and $V_{\rm ih(DC)MIN}$ . See **Figure 6**. - 18) If $t_{ m DS}$ or $t_{ m DH}$ is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed. - 19) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal ((L/U/R)DQS / DQS) crossing. - 20) $t_{\rm HP}$ is the minimum of the absolute half period of the actual input clock. $t_{\rm HP}$ is an input parameter but not an input specification parameter. It is used in conjunction with $t_{\rm QHS}$ to derive the DRAM output timing $t_{\rm QH}$ . The value to be used for $t_{\rm QH}$ calculation is determined by the following equation; $t_{\rm HP}$ = MIN ( $t_{\rm CLABS}$ ), where, $t_{\rm CLABS}$ is the minimum of the actual instantaneous clock high time; $t_{\rm CLABS}$ is the minimum of the actual instantaneous clock low time. - 21) $t_{\rm HZ}$ and $t_{\rm LZ}$ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving ( $t_{\rm HZ}$ ), or begins driving ( $t_{\rm LZ}$ ). - 22) Input waveform timing is referenced from the input signal crossing at the $V_{\rm IL,DC}$ level for a rising signal and $V_{\rm IH,DC}$ for a falling signal applied to the device under test. See **Figure 7**. - 23) Input waveform timing is referenced from the input signal crossing at the $V_{\mathsf{IH.AC}}$ level for a rising signal and $V_{\mathsf{IL.AC}}$ for a falling signal applied to the device under test. See **Figure 7**. - 24) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. $t_{\rm JIT,PER}$ , $t_{\rm JIT,CC}$ , etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not. - 25) $t_{\text{QH}} = t_{\text{HP}} t_{\text{OHS}}$ , where: $t_{\text{HP}}$ is the minimum of the absolute half period of the actual input clock; and $t_{\text{OHS}}$ is the specification value under the max column. {The less half-pulse width distortion present, the larger the $t_{\text{QH}}$ value is; and the larger the valid data eye will be.} Examples: 1) If the system provides $t_{\text{HP}}$ of 1315 ps into a DDR2–667 SDRAM, the DRAM provides $t_{\text{QH}}$ of 975 ps minimum. 2) If the system provides $t_{\text{HP}}$ of 1420 ps into a DDR2–667 SDRAM, the DRAM provides $t_{\text{QH}}$ of 1080 ps minimum. - 26) $t_{QHS}$ accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual $t_{HP}$ at the input is transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation of the output drivers - 27) The Auto-Refresh command interval has be reduced to 3.9 μs when operating the DDR2 DRAM in a temperature range between 85 °C and 95 °C. - 28) 0 °C $\leq T_{CASE} \leq$ 85 °C - 29) 85 °C $< T_{CASF} \le 95$ °C - 30) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. - 31) $t_{RPST}$ end point and $t_{RPRE}$ begin point are not referenced to a specific voltage level but specify when the device output is no longer driving $(t_{RPST})$ , or begins driving $(t_{RPRE})$ . **Figure 5** shows a method to calculate these points when the device is no longer driving $(t_{RPST})$ , or begins driving $(t_{RPRE})$ by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. - 32) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\rm JIT,PER}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has $t_{\rm JIT,PER,MIN} = -72$ ps and $t_{\rm JIT,PER,MAX} = +93$ ps, then $t_{\rm RPRE,MIN(DERATED)} = t_{\rm RPRE,MIN} + t_{\rm JIT,PER,MIN} = 0.9$ x $t_{\rm CK,AVG} 72$ ps = +2178 ps and $t_{\rm RPRE,MIN(DERATED)} = t_{\rm RPRE,MAX} + t_{\rm JIT,PER,MIN} = 1.1$ x $t_{\rm CK,AVG} + 93$ ps = +2843 ps. (Caution on the MIN/MAX usage!). - 33) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\rm JIT,DUTY}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has $t_{\rm JIT,DUTY,MIN} = -72$ ps and $t_{\rm JIT,DUTY,MAX} = +93$ ps, then $t_{\rm RPST,MIN(DERATED)} = t_{\rm RPST,MIN} + t_{\rm JIT,DUTY,MIN} = 0.4$ x $t_{\rm CK,AVG} 72$ ps = +928 ps and $t_{\rm RPST,MAX(DERATED)} = t_{\rm RPST,MAX} + t_{\rm JIT,DUTY,MAX} = 0.6$ x $t_{\rm CK,AVG} + 93$ ps = +1592 ps. (Caution on the MIN/MAX usage!). - 34) For these parameters, the DDR2 SDRAM device is characterized and verified to support $t_{nPARAM} = RU\{t_{PARAM} / t_{CK,AVG}\}$ , which is in clock cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support $t_{nRP} = RU\{t_{RP} / t_{CK,AVG}\}$ , which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which $t_{RP} = 15$ ns, the device will support $t_{nRP} = RU\{t_{RP} / t_{CK,AVG}\}$ = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at Tm + 5 is valid even if (Tm + 5 Tm) is less than 15 ns due to input clock jitter. - 35) $t_{\rm WTR}$ is at lease two clocks (2 x $t_{\rm CK}$ ) independent of operation frequency. # Method for calculating transitions and endpoint VTT + 2x mV - - - VOH - 2x mV VTT + x mV - - - VOH - 2x mV VTT - x mV - - - VOH - 2x mV VTT - x mV - - - VOH - 2x mV VTT - x mV - - - VOH - 2x mV VTT - x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV VTT - 2x mV - - - VOH - 2x mV # # **TABLE 48** | Parameter | Symbol | DDR2-533 | -533 | | Note <sup>1)2)3)4)5)</sup> | |------------------------------------------------------------------|---------------------------|--------------------------------------------|---------------------|----------|----------------------------| | | | Min. | Max. | | 6) | | DQ output access time from CK / CK | $t_{AC}$ | -500 | +500 | ps | | | CAS A to CAS B command period | $t_{CCD}$ | 2 | _ | $t_{CK}$ | | | CK, CK high-level width | $t_{CH}$ | 0.45 | 0.55 | $t_{CK}$ | | | CKE minimum high and low pulse width | $t_{CKE}$ | 3 | _ | $t_{CK}$ | | | CK, CK low-level width | $t_{CL}$ | 0.45 | 0.55 | $t_{CK}$ | | | Auto-Precharge write recovery + precharge time | $t_{DAL}$ | $WR + t_{RP}$ | _ | $t_{CK}$ | 7)17) | | Minimum time clocks remain ON after CKE asynchronously drops LOW | $t_{DELAY}$ | $t_{\rm IS}$ + $t_{\rm CK}$ + $t_{\rm IH}$ | _ | ns | 8) | | DQ and DM input hold time (differential data strobe) | t <sub>DH</sub> (base) | 225 | _ | ps | 9) | | DQ and DM input hold time (single ended data strobe) | t <sub>DH1</sub> (base) | -25 | _ | ps | 10) | | DQ and DM input pulse width (each input) | $t_{DIPW}$ | 0.35 | _ | $t_{CK}$ | | | DQS output access time from CK / CK | $t_{DQSCK}$ | -450 | +450 | ps | | | DQS input low (high) pulse width (write cycle) | $t_{DQSL,H}$ | 0.35 | _ | $t_{CK}$ | | | DQS-DQ skew (for DQS & associated DQ signals) | $t_{DQSQ}$ | _ | 300 | ps | 10) | | Write command to 1st DQS latching transition | $t_{DQSS}$ | - 0.25 | + 0.25 | $t_{CK}$ | | | DQ and DM input setup time (differential data strobe) | $t_{\rm DS}({\sf base})$ | 100 | _ | ps | 10) | | DQ and DM input setup time (single ended data strobe) | $t_{\rm DS1}({\rm base})$ | -25 | _ | ps | 10) | | DQS falling edge hold time from CK (write cycle) | t <sub>DSH</sub> | 0.2 | _ | $t_{CK}$ | | | DQS falling edge to CK setup time (write cycle) | $t_{DSS}$ | 0.2 | _ | $t_{CK}$ | | | Clock half period | $t_{HP}$ | MIN. $(t_{CL}, t_{CH})$ | | _ | 11) | | Data-out high-impedance time from CK / CK | $t_{HZ}$ | _ | t <sub>AC.MAX</sub> | ps | 12) | | Address and control input hold time | t <sub>IH</sub> (base) | 375 | _ | ps | 10) | | Address and control input pulse width (each input) | $t_{IPW}$ | 0.6 | _ | $t_{CK}$ | | | Address and control input setup time | t <sub>IS</sub> (base) | 250 | _ | ps | 10) | | DQ low-impedance time from CK / CK | $t_{\rm LZ(DQ)}$ | $2 \times t_{AC.MIN}$ | t <sub>AC.MAX</sub> | ps | 13) | | DQS low-impedance from CK / CK | $t_{\rm LZ(DQS)}$ | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 13) | | MRS command to ODT update delay | $t_{MOD}$ | 0 | 12 | ns | | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | $t_{CK}$ | | | OCD drive mode output delay | $t_{OIT}$ | 0 | 12 | ns | | | Data output hold time from DQS | $t_{QH}$ | $t_{HP}$ $-t_{QHS}$ | _ | _ | | | Data hold skew factor | $t_{QHS}$ | _ | 400 | ps | | | Parameter | Symbol | DDR2-533 | | Unit | Note <sup>1)2)3)4)5)</sup> | |-----------------------------------------------------------------------------|-------------------|-------------------------|------|----------|----------------------------| | | | Min. | Max. | | 6) | | Average periodic refresh Interval | $t_{REFI}$ | _ | 7.8 | μs | 13)14) | | Average periodic refresh Interval | $t_{REFI}$ | _ | 3.9 | μS | 15)17) | | Auto-Refresh to Active/Auto-Refresh command period | $t_{RFC}$ | 75 | _ | ns | 16) | | Precharge-All (4 banks) command period | $t_{RP}$ | $t_{RP}$ | _ | ns | | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | $t_{CK}$ | 13) | | Read postamble | $t_{RPST}$ | 0.40 | 0.60 | $t_{CK}$ | 13) | | Active bank A to Active bank B command period | $t_{RRD}$ | 7.5 | _ | ns | 13)17) | | Active bank A to Active bank B command period | $t_{RRD}$ | 10 | _ | ns | 15)21) | | Internal Read to Precharge command delay | $t_{RTP}$ | 7.5 | _ | ns | | | Write preamble | $t_{WPRE}$ | 0.25 | _ | $t_{CK}$ | | | Write postamble | $t_{WPST}$ | 0.40 | 0.60 | $t_{CK}$ | 18) | | Write recovery time for write without Auto-<br>Precharge | $t_{WR}$ | 15 | _ | ns | | | Internal Write to Read command delay | $t_{WTR}$ | 7.5 | _ | ns | 19) | | Exit power down to any valid command (other than NOP or Deselect) | $t_{XARD}$ | 2 | _ | $t_{CK}$ | 20) | | Exit active power-down mode to Read command (slow exit, lower power) | $t_{XARDS}$ | 6 – AL | _ | $t_{CK}$ | 20) | | Exit precharge power-down to any valid command (other than NOP or Deselect) | $t_{XP}$ | 2 | _ | $t_{CK}$ | | | Exit Self-Refresh to non-Read command | t <sub>XSNR</sub> | t <sub>RFC</sub> +10 | _ | ns | | | Exit Self-Refresh to Read command | $t_{XSRD}$ | 200 | _ | $t_{CK}$ | | | Write recovery time for write with Auto-<br>Precharge | WR | $t_{\rm WR}/t_{\rm CK}$ | _ | $t_{CK}$ | 21) | - 1) $V_{\rm DDO}$ = 1.8 V ± 0.1 V; $V_{\rm DD}$ = 1.8 V ±0.1 V. - 2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. - 4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. - 5) Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. During the period before $V_{\rm REF}$ stabilizes, CKE = 0.2 x $V_{\rm DDQ}$ is recognized as low. - 6) The output timing reference voltage level is $V_{\rm TT}$ . - 7) For each of the terms, if not already an integer, round to the next highest integer. $t_{\rm CK}$ refers to the application clock period. WR refers to the WR parameter stored in the MR. - 8) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. - 9) For timing definition, refer to the Component data sheet. - 10) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate mis-match between DQS / DQS and associated DQ in any given cycle. - 11) MIN ( $t_{CL}$ , $t_{CH}$ ) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for $t_{CL}$ and $t_{CH}$ ). - 12) The $t_{\rm HZ}$ , $t_{\rm RPST}$ and $t_{\rm LZ}$ , $t_{\rm RPRE}$ parameters are referenced to a specific voltage level, which specify when the device output is no longer driving $(t_{\rm HZ}, t_{\rm RPST})$ , or begins driving $(t_{\rm LZ}, t_{\rm RPRE})$ . $t_{\rm HZ}$ and $t_{\rm LZ}$ transitions occur in the same access time windows as valid data transitions. These parameters are verified by design and characterization, but not subject to production test. - 13) The Auto-Refresh command interval has be reduced to 3.9 μs when operating the DDR2 DRAM in a temperature range between 85 °C and 95 °C. - 14) 0 °C $\leq T_{\text{CASE}} \leq$ 85 °C - 15) 85 °C $< T_{\text{CASE}} \le$ 95 °C - 16) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. - 17) The t<sub>RRD</sub> timing parameter depends on the page size of the DRAM organization. See Table 5 "Ordering Information for Lead-Free Products (RoHS Compliant)" on Page 5. - 18) The maximum limit for the $t_{WPST}$ parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. - 19) Minimum $t_{\rm WTR}$ is two clocks when operating the DDR2-SDRAM at frequencies $\leq 200$ MHz. - 20) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active power-down mode" (MR, A12 = "0") a fast power-down exit timing $t_{XARD}$ can be used. In "low active power-down mode" (MR, A12 ="1") a slow power-down exit timing $t_{XARD}$ has to be satisfied. - 21) WR must be programmed to fulfill the minimum requirement for the $t_{WR}$ timing parameter, where $WR_{MIN}[cycles] = t_{WR}(ns)/t_{CK}(ns)$ rounded up to the next integer value. $t_{DAL} = WR + (t_{RP}/t_{CK})$ . For each of the terms, if not already an integer, round to the next highest integer. $t_{CK}$ refers to the application clock period. WR refers to the WR parameter stored in the MRS. ## TABLE 49 | DRAM Component Timing Parameter by Speed Grade - DDR2-40 | | | | | | |------------------------------------------------------------------|---------------------------|--------------------------------------------|--------|----------|----------------------------| | Parameter | Symbol | DDR2-400 | | Unit | Note <sup>1)2)3)4)5)</sup> | | | | Min. | Max. | | 0) | | DQ output access time from CK / CK | $t_{AC}$ | -600 | +600 | ps | | | CAS A to CAS B command period | $t_{\text{CCD}}$ | 2 | _ | $t_{CK}$ | | | CK, CK high-level width | $t_{CH}$ | 0.45 | 0.55 | $t_{CK}$ | | | CKE minimum high and low pulse width | $t_{CKE}$ | 3 | _ | $t_{CK}$ | | | CK, CK low-level width | $t_{CL}$ | 0.45 | 0.55 | $t_{CK}$ | | | Auto-Precharge write recovery + precharge time | $t_{DAL}$ | WR + $t_{RP}$ | _ | $t_{CK}$ | 7)20) | | Minimum time clocks remain ON after CKE asynchronously drops LOW | $t_{DELAY}$ | $t_{\rm IS}$ + $t_{\rm CK}$ + $t_{\rm IH}$ | _ | ns | 8) | | DQ and DM input hold time (differential data strobe) | t <sub>DH</sub> (base) | 275 | _ | ps | 9) | | DQ and DM input hold time (single ended data strobe) | t <sub>DH1</sub> (base) | -25 | _ | ps | 10) | | DQ and DM input pulse width (each input) | $t_{DIPW}$ | 0.35 | _ | $t_{CK}$ | | | DQS output access time from CK / CK | $t_{DQSCK}$ | -500 | +500 | ps | | | DQS input low (high) pulse width (write cycle) | $t_{DQSL,H}$ | 0.35 | _ | $t_{CK}$ | | | DQS-DQ skew (for DQS & associated DQ signals) | $t_{DQSQ}$ | _ | 350 | ps | 10) | | Write command to 1st DQS latching transition | $t_{DQSS}$ | - 0.25 | + 0.25 | $t_{CK}$ | | | DQ and DM input setup time (differential data strobe) | t <sub>DS</sub> (base) | 150 | _ | ps | 10) | | DQ and DM input setup time (single ended data strobe) | $t_{\rm DS1}({\rm base})$ | -25 | _ | ps | 10) | | Parameter | Symbol | DDR2-400 | | Unit | Note <sup>1)2)3)4)5)</sup> | |-----------------------------------------------------------------------------|------------------------|-------------------------|---------------------|-----------------|----------------------------| | | | Min. | Max. | | 6) | | DQS falling edge hold time from CK (write cycle) | $t_{DSH}$ | 0.2 | _ | t <sub>CK</sub> | | | DQS falling edge to CK setup time (write cycle) | $t_{DSS}$ | 0.2 | _ | $t_{CK}$ | | | Clock half period | $t_{HP}$ | MIN. $(t_{CL}, t_{CH})$ | | _ | 11) | | Data-out high-impedance time from CK / CK | $t_{HZ}$ | _ | $t_{AC.MAX}$ | ps | 12) | | Address and control input hold time | t <sub>IH</sub> (base) | 475 | <u> </u> | ps | 10) | | Address and control input pulse width (each input) | $t_{IPW}$ | 0.6 | _ | $t_{CK}$ | | | Address and control input setup time | t <sub>IS</sub> (base) | 350 | _ | ps | 10) | | DQ low-impedance time from CK / CK | $t_{LZ(DQ)}$ | $2 \times t_{AC.MIN}$ | t <sub>AC.MAX</sub> | ps | 13) | | DQS low-impedance from CK / CK | $t_{\rm LZ(DQS)}$ | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 13) | | MRS command to ODT update delay | $t_{MOD}$ | 0 | 12 | ns | | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | t <sub>CK</sub> | | | OCD drive mode output delay | $t_{OIT}$ | 0 | 12 | ns | | | Data output hold time from DQS | $t_{QH}$ | $t_{HP}$ $-t_{QHS}$ | _ | _ | | | Data hold skew factor | $t_{QHS}$ | — <u>—</u> | 450 | ps | | | Average periodic refresh Interval | $t_{REFI}$ | _ | 7.8 | μS | 13)14) | | Average periodic refresh Interval | $t_{REFI}$ | _ | 3.9 | μS | 15)17) | | Auto-Refresh to Active/Auto-Refresh command period | $t_{RFC}$ | 75 | _ | ns | 16) | | Precharge-All (4 banks) command period | $t_{RP}$ | $t_{RP}$ | _ | ns | | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | $t_{CK}$ | 13) | | Read postamble | $t_{RPST}$ | 0.40 | 0.60 | t <sub>CK</sub> | 13) | | Active bank A to Active bank B command period | $t_{RRD}$ | 7.5 | _ | ns | 13)17) | | Active bank A to Active bank B command period | $t_{RRD}$ | 10 | _ | ns | 15)21) | | Internal Read to Precharge command delay | $t_{RTP}$ | 7.5 | _ | ns | | | Write preamble | $t_{WPRE}$ | 0.25 | _ | $t_{CK}$ | | | Write postamble | $t_{WPST}$ | 0.40 | 0.60 | $t_{CK}$ | 18) | | Write recovery time for write without Auto-<br>Precharge | $t_{WR}$ | 15 | _ | ns | | | Internal Write to Read command delay | $t_{WTR}$ | 10 | _ | ns | 19) | | Exit power down to any valid command (other than NOP or Deselect) | $t_{XARD}$ | 2 | _ | t <sub>CK</sub> | 20) | | Exit active power-down mode to Read command (slow exit, lower power) | t <sub>XARDS</sub> | 6 – AL | _ | t <sub>CK</sub> | 20) | | Exit precharge power-down to any valid command (other than NOP or Deselect) | $t_{XP}$ | 2 | _ | t <sub>CK</sub> | | | Exit Self-Refresh to non-Read command | $t_{XSNR}$ | t <sub>RFC</sub> +10 | _ | ns | | | Parameter | Symbol | DDR2-400 | | Unit | Note <sup>1)2)3)4)5)</sup> | |-------------------------------------------------------|------------|-------------------------|------|----------|----------------------------| | | | Min. | Max. | | | | Exit Self-Refresh to Read command | $t_{XSRD}$ | 200 | _ | $t_{CK}$ | | | Write recovery time for write with Auto-<br>Precharge | WR | $t_{\rm WR}/t_{\rm CK}$ | _ | $t_{CK}$ | 21) | - 1) $V_{\rm DDQ}$ = 1.8 V $\pm$ 0.1 V; $V_{\rm DD}$ = 1.8 V $\pm$ 0.1 V. - 2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. - 4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, input reference level is the crosspoint when in differential strobe mode. - 5) Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. During the period before $V_{\rm REF}$ stabilizes, CKE = 0.2 x $V_{\rm DDQ}$ is recognized as low. - 6) The output timing reference voltage level is $V_{\rm TT}$ . - 7) For each of the terms, if not already an integer, round to the next highest integer. t<sub>CK</sub> refers to the application clock period. WR refers to the WR parameter stored in the MR. - 8) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. - 9) For timing definition, refer to the Component data sheet. - 10) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate mis-match between DQS / DQS and associated DQ in any given cycle. - 11) MIN ( $t_{CL}$ , $t_{CH}$ ) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for $t_{CL}$ and $t_{CH}$ ). - 12) The $t_{\rm HZ}$ , $t_{\rm RPST}$ and $t_{\rm LZ}$ , $t_{\rm RPRE}$ parameters are referenced to a specific voltage level, which specify when the device output is no longer driving $(t_{\rm HZ}, t_{\rm RPST})$ , or begins driving $(t_{\rm LZ}, t_{\rm RPRE})$ . $t_{\rm HZ}$ and $t_{\rm LZ}$ transitions occur in the same access time windows as valid data transitions. These parameters are verified by design and characterization, but not subject to production test. - 13) The Auto-Refresh command interval has be reduced to 3.9 μs when operating the DDR2 DRAM in a temperature range between 85 °C and 95 °C. - 14) 0 °C $\leq T_{\text{CASE}} \leq$ 85 °C - 15) 85 °C $< T_{CASE} \le$ 95 °C - 16) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. - 17) The t<sub>RRD</sub> timing parameter depends on the page size of the DRAM organization. See Table 5 "Ordering Information for Lead-Free Products (RoHS Compliant)" on Page 5. - 18) The maximum limit for the $t_{\text{WPST}}$ parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. - 19) Minimum $t_{\text{WTR}}$ is two clocks when operating the DDR2-SDRAM at frequencies $\leq 200$ MHz. - 20) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active power-down mode" (MR, A12 = "0") a fast power-down exit timing $t_{XARD}$ can be used. In "low active power-down mode" (MR, A12 ="1") a slow power-down exit timing $t_{XARD}$ has to be satisfied. - 21) WR must be programmed to fulfill the minimum requirement for the $t_{WR}$ timing parameter, where $WR_{MIN}[cycles] = t_{WR}(ns)/t_{CK}(ns)$ rounded up to the next integer value. $t_{DAL} = WR + (t_{RP}/t_{CK})$ . For each of the terms, if not already an integer, round to the next highest integer. $t_{CK}$ refers to the application clock period. WR refers to the WR parameter stored in the MRS. # 7.3 Jitter Definition and Clock Jitter Specification Generally, jitter is defined as "the short-term variation of a signal with respect to its ideal position in time". The following table provides an overview of the terminology. | | | TA | <b>BLE 50</b> | |------------------|----------------|-----|---------------| | worsen Clock and | littor Symbole | and | Definition | | Average Clock and Jitter Symbols and Definition | | | | | | |-------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--| | Symbol | Parameter | Description | Units | | | | $t_{CK.AVG}$ | Average clock period | $t_{\rm CK.AVG}$ is calculated as the average clock period within any consecutive 200-cycle window: | ps | | | | | | $tCK.AVG = \frac{1}{N} \cdot \left( \sum_{j=1}^{N} tCK_{j} \right) $ (1) | | | | | | | N = 200 | | | | | $t_{\sf JIT.PER}$ | Clock-period jitter | $t_{ m JIT.PER}$ is defined as the largest deviation of any single $t_{ m CK}$ from $t_{ m CK.AVG}$ : $t_{ m JIT.PER}$ = Min/Max of $\{t_{ m CK} - t_{ m CK.AVG}\}$ where i = 1 to 200 | ps | | | | | | $t_{ m JIT,PER}$ defines the single-period jitter when the DLL is already locked. $t_{ m JIT,PER}$ is not guaranteed through final production testing. | | | | | $t_{\sf JIT}({\sf PER, LCK})$ | Clock-period jitter<br>during DLL-locking<br>period | $t_{ m JIT}({\sf PER,LCK})$ uses the same definition as $t_{ m JIT,PER}$ , during the DLL-locking period only. $t_{ m JIT}({\sf PER,LCK})$ is not guaranteed through final production testing. | ps | | | | t <sub>JIT.CC</sub> | Cycle-to-cycle clock period jitter | $t_{ m JIT.CC}$ is defined as the absolute difference in clock period between two consecutive clock cycles: $t_{ m JIT.CC}$ = Max of ABS{ $t_{ m CKi+1} - t_{ m CKi}$ } $t_{ m JIT.CC}$ defines the cycle- to- cycle jitter when the DLL is already locked. | ps | | | | | | $t_{ m JIT.CC}$ is not guaranteed through final production testing. | | | | | $t_{\sf JIT}(\sf CC, LCK)$ | Cycle-to-cycle clock period jitter during DLL-locking period | $t_{ m JIT}({ m CC,LCK})$ uses the same definition as $t_{ m JIT,CC}$ during the DLL-locking period only. $t_{ m JIT}({ m CC,LCK})$ is not guaranteed through final production testing. | ps | | | | t <sub>ERR.2PER</sub> | Cumulative error across 2 cycles | $t_{\rm ERR.2PER}$ is defined as the cumulative error across 2 consecutive cycles from $t_{\rm CK.AVG}$ : | ps | | | | | | $tERR(2per) = \left(\sum_{j=i}^{i+n-1} tCK_j\right) - n \times tCK(avg) $ (2) | | | | | | | n = 2 for $t_{ERR}$ (2per)<br>where i = 1 to 200 | | | | | Symbol | Parameter | Description | Units | |-----------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | t <sub>ERR.nPER</sub> | Cumulative error across n cycles | $t_{\rm ERR.2PER}$ is defined as the cumulative error across n consecutive cycles from $t_{\rm CK.AVG}$ : | ps | | | | $tERR(nper) = \left(\sum_{j=i}^{i+n-1} tCK_j\right) - n \times tCK(avg) $ (3) | | | | | where, i = 1 to 200 and n = 3 for $t_{\text{ERR.3PER}}$ n = 4 for $t_{\text{ERR.4PER}}$ n = 5 for $t_{\text{ERR.5PER}}$ 6 $\leq$ n $\leq$ 10 for $t_{\text{ERR.6-10PER}}$ | | | | | $11 \le n \le 50$ for $t_{\text{ERR.11-50PER}}$ | | | t <sub>CH.AVG</sub> | Average high-pulse width | $t_{\mathrm{CH.AVG}}$ is defined as the average high-pulse width, as calculated across any consecutive 200 high pulses: | t <sub>CK.AVG</sub> | | | | $tCH(avg) = \frac{1}{(N \times tCK(avg))} \cdot \left(\sum_{j=1}^{N} tCH_{j}\right) $ (4) | | | | | N = 200 | | | $t_{CL.AVG}$ | Average low-pulse width | $t_{\rm CL.AVG}$ is defined as the average low-pulse width, as calculated across any consecutive 200 low pulses: | t <sub>CK.AVG</sub> | | | | $tCL(avg) = \frac{1}{(N \times tCK(avg))} \cdot \left(\sum_{j=1}^{N} tCL_{j}\right) $ (5) | | | | | N = 200 | | | t <sub>JIT.DUTY</sub> | Duty-cycle jitter | $t_{\rm JIT.DUTY}$ = Min/Max of $\{t_{\rm JIT.CH}$ , $t_{\rm JIT.CL}\}$ , where: $t_{\rm JIT.CH}$ is the largest deviation of any single $t_{\rm CH}$ from $t_{\rm CH.AVG}$ $t_{\rm JIT.CL}$ is the largest deviation of any single $t_{\rm CL}$ from $t_{\rm CL.AVG}$ $t_{\rm JIT.CH}$ = $\{t_{\rm CHi}$ - $t_{\rm CH.AVG} \times t_{\rm CK.AVG}\}$ where i=1 to 200 $t_{\rm JIT.CL}$ = $\{t_{\rm CLi}$ - $t_{\rm CL.AVG} \times t_{\rm CK.AVG}\}$ where i=1 to 200 | ps | The following parameters are specified per their average values however, it is understood that the following relationship between the average timing and the absolute instantaneous timing holds all the time. | | | | Absolute Jitter Value De | finitions | |---------------------|------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------|-----------| | Symbol | Parameter | Min. | Max. | Unit | | t <sub>CK.ABS</sub> | Clock period | $t_{\text{CK.AVG(Min)}} + t_{\text{JIT.PER(Min)}}$ | $t_{\text{CK.AVG(Max)}} + t_{\text{JIT.PER(Max)}}$ | ps | | $t_{CH.ABS}$ | Clock high-pulse width | $t_{\text{CH.AVG(Min)}} \times t_{\text{CK.AVG(Min)}} + t_{\text{JIT.DUTY(Min)}}$ | | ps | | t <sub>CL.ABS</sub> | Clock low-pulse width | $t_{\text{CL.AVG(Min)}} \times t_{\text{CK.AVG(Min)}} + t_{\text{JIT.DUTY(Min)}}$ | , , | ps | Example: for DDR2-667, tCH.ABS(Min) = $(0.48 \times 3000 \text{ps}) - 125 \text{ ps} = 1315 \text{ ps} = 0.438 \times 3000 \text{ ps}$ . Table 64 shows clock-jitter specifications. | | | Clock | - littor Sn | ecificatio | | <b>ABLE 52</b> 67 and –800 | | |----------------------------|--------------------------------------------------------------|--------|-------------|------------|-----------|----------------------------|--| | Symbol | Parameter | DDR2 - | | | DDR2 -800 | | | | | | Min. | Max. | Min. | Max. | | | | t <sub>CK.AVG</sub> | Average clock period nominal w/o jitter | 3000 | 8000 | 2500 | 8000 | ps | | | $t_{JIT.PER}$ | Clock-period jitter | -125 | +125 | -100 | +100 | ps | | | $t_{\rm JIT(PER,LCK)}$ | Clock-period jitter during DLL locking period | -100 | +100 | -80 | +80 | ps | | | $t_{\sf JIT.CC}$ | Cycle-to-cycle clock-period jitter | -250 | +250 | -200 | +200 | ps | | | $t_{JIT(CC,LCK)}$ | Cycle-to-cycle clock-period jitter during DLL-locking period | -200 | +200 | -160 | +160 | ps | | | $t_{ERR.2PER}$ | Cumulative error across 2 cycles | -175 | +175 | -150 | +150 | ps | | | t <sub>ERR.3PER</sub> | Cumulative error across 3 cycles | -225 | +225 | -175 | +175 | ps | | | t <sub>ERR.4PER</sub> | Cumulative error across 4 cycles | -250 | +250 | -200 | +200 | ps | | | t <sub>ERR.5PER</sub> | Cumulative error across 5 cycles | -250 | +250 | -200 | +200 | ps | | | t <sub>ERR(6-10PER)</sub> | Cumulative error across n cycles with n = 6 10, inclusive | -350 | +350 | -300 | +300 | ps | | | t <sub>ERR(11-50PER)</sub> | Cumulative error across n cycles with n = 11 50, inclusive | -450 | +450 | -450 | +450 | ps | | | $t_{CH.AVG}$ | Average high-pulse width | 0.48 | 0.52 | 0.48 | 0.52 | t <sub>CK.AVG</sub> | | | $t_{CL.AVG}$ | Average low-pulse width | 0.48 | 0.52 | 0.48 | 0.52 | $t_{CK.AVG}$ | | | $t_{\sf JIT.DUTY}$ | Duty-cycle jitter | -125 | +125 | -100 | +100 | ps | | # 7.4 ODT AC Electrical Characteristics This chapter describes the ODT AC electrical characteristics. TABLE 53 | | ODT AC Characteristics and Operating Conditions for DDR2-533 and DDR2-400 | | | | | | | |-------------------|---------------------------------------------------------------------------|-------------------------|--------------------------------------------------|-----------------|------|--|--| | Symbol | Parameter / Condition | Values | | Unit | Note | | | | | | Min. | Max. | | | | | | $t_{AOND}$ | ODT turn-on delay | 2 | 2 | t <sub>CK</sub> | | | | | t <sub>AON</sub> | ODT turn-on | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> + 1 ns | ns | 1) | | | | $t_{AONPD}$ | ODT turn-on (Power-Down Modes) | $t_{\rm AC.MIN}$ + 2 ns | 2 t <sub>CK +</sub> t <sub>AC.MAX</sub> + 1 ns | ns | | | | | $t_{AOFD}$ | ODT turn-off delay | 2.5 | 2.5 | t <sub>CK</sub> | | | | | $t_{AOF}$ | ODT turn-off | $t_{AC.MIN}$ | $t_{AC.MAX}$ + 0.6 ns | ns | 2) | | | | $t_{AOFPD}$ | ODT turn-off (Power-Down Modes) | $t_{\rm AC.MIN}$ + 2 ns | 2.5 t <sub>CK +</sub> t <sub>AC.MAX</sub> + 1 ns | ns | | | | | t <sub>ANPD</sub> | ODT to Power Down Mode Entry Latency | 3 | _ | t <sub>CK</sub> | | | | | $t_{AXPD}$ | ODT Power Down Exit Latency | 8 | _ | $t_{CK}$ | | | | ODT turn on time min. is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from t<sub>AOND</sub>, which is interpreted differently per speed bin. For DDR2-400/533, t<sub>AOND</sub> is 10 ns (= 2 x 5 ns) after the clock edge that registered a first ODT HIGH if t<sub>CK</sub> = 5 ns. <sup>2)</sup> ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from t<sub>AOFD</sub>. Both are measured from t<sub>AOFD</sub>, which is interpreted differently per speed bin. For DDR2-400/533, t<sub>AOFD</sub> is 12.5 ns (= 2.5 x 5 ns) after the clock edge that registered a first ODT HIGH if t<sub>CK</sub> = 5 ns. # **TABLE 54** # ODT AC Characteristics and Operating Conditions for DDR2-667 and DDR2-800 | ODT AO Characteristics and Operating Conditions for DBN2-007 and BBN2-000 | | | | | | | | |---------------------------------------------------------------------------|--------------------------------------|---------------------|----------------------------------|-----------------|------|--|--| | Symbol | Parameter / Condition | Values | Values | | | | | | | | Min. | Max. | | | | | | $t_{AOND}$ | ODT turn-on delay | 2 | 2 | n <sub>CK</sub> | 1) | | | | $t_{AON}$ | ODT turn-on | t <sub>AC.MIN</sub> | $t_{AC.MAX}$ + 0.7 ns | ns | 1)2) | | | | $t_{AONPD}$ | ODT turn-on (Power-Down Modes) | $t_{AC.MIN}$ + 2 ns | $2 t_{CK} + t_{AC.MAX} + 1 ns$ | ns | 1) | | | | $t_{AOFD}$ | ODT turn-off delay | 2.5 | 2.5 | $n_{CK}$ | 1) | | | | $t_{AOF}$ | ODT turn-off | t <sub>AC.MIN</sub> | $t_{AC.MAX}$ + 0.6 ns | ns | 1)3) | | | | $t_{AOFPD}$ | ODT turn-off (Power-Down Modes) | $t_{AC.MIN}$ + 2 ns | $2.5 t_{CK + t_{AC.MAX}} + 1 ns$ | ns | 1) | | | | $t_{ANPD}$ | ODT to Power Down Mode Entry Latency | 3 | _ | $n_{CK}$ | 1) | | | | $t_{AXPD}$ | ODT Power Down Exit Latency | 8 | _ | $n_{CK}$ | 1) | | | - 1) New units, " $t_{CK,AVG}$ " and " $n_{CK}$ ", are introduced in DDR2-667 and DDR2-800. Unit " $t_{CK,AVG}$ " represents the actual $t_{CK,AVG}$ of the input clock under operation. Unit " $n_{CK}$ " represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and DDR2-533, " $t_{CK}$ " is used for both concepts. Example: $t_{XP} = 2 [n_{CK}]$ means; if Power Down exit is registered at $T_m$ , an Active command may be registered at $T_m + 2$ , even if $(T_m + 2 T_m)$ is $2 \times t_{CK,AVG} + t_{ERR,2PER(Min)}$ . - 2) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from t<sub>AOND</sub>, which is interpreted differently per speed bin. For DDR2-667/800, t<sub>AOND</sub> is 2 clock cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges. - 3) ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from t<sub>AOFD</sub>, which is interpreted differently per speed bin. For DDR2-667/800, if t<sub>CK(avg)</sub> = 3 ns is assumed, t<sub>AOFD</sub> is 1.5 ns (= 0.5 x 3 ns) after the second trailing clock edge counting from the clock edge that registered a first ODT LOW and by counting the actual input clock edges. # 8 Package Dimensions This chapter describes the package dimensions. #### **Notes** - 1. Drawing according to ISO 8015 - 2. Dimensions in mm - 3. General tolerances +/- 0.15 PG-TFBGA-60-56 FIGURE 9 Package Outline PG-TFBGA-60 10.5 10 x 0.8 = 8 0.18 MAX. 8.0 0.07 MAX -0.2 8 × 0.8 = 6.4 0.8 000000000 2.2 MAX. 10 9.2 **Y** 2) 00000000000 0000 Q A 2) ◀ 1) (3) // 0.1 C □ 0.1 C 1.2 MAX. 0.31 MIN. $\emptyset 0.45 \pm 0.05$ ⊕ Ø0.15 (M) C A B ⊕ Ø0.08 (M) C C SEATING PLANE 1) Dummy pads without ball ■2) Middle of packages edges # Notes 1. Drawing according to ISO 8015 3) Package orientation mark A1 4) Bad unit marking (BUM) - 2. Dimensions in mm - 3. General tolerances +/- 0.15 # 9 Product Nomenclature For reference the Qimonda SDRAM component nomenclature is enclosed in this chapter. | | | | | | | | | | | TAB | LE 55 | |-------------|----------|-------|----|-----|----|---|-----|---------|---------|----------|----------| | | | | | | | | Exa | mples f | or Nome | enclatur | e Fields | | Example for | Field Nu | ımber | | | | | | | | | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | DDR2 DRAM | HYB | 18 | TC | 256 | 16 | | 0 | Α | С | -3.7 | | | | | | TABLE 56 | |-------|-----------------------------------|------------|-------------------------------| | | | | <b>DDR2 Memory Components</b> | | Field | Description | Values | Coding | | 1 | Qimonda Component Prefix | HYB | Constant | | 2 | Interface Voltage [V] | 18 | SSTL_18 | | 3 | DRAM Technology, consumer variant | TC | DDR2 | | 4 | Component Density [Mbit] | 256 | 256 M | | | | 512 | 512 M | | | | 1G | 1 Gb | | 5+6 | Number of I/Os | 40 | ξ4 | | | | 80 | x8 | | | | 16 | x16 | | 7 | Product Variations | 0 9 | look up table | | 8 | Die Revision | А | First | | | | В | Second | | | | С | Third | | 9 | Package, | С | FBGA, lead-containing | | | Lead-Free Status | F | FBGA, lead-free | | 10 | Speed Grade | -1.9 | DDR2-1066 | | | | -2.5F | DDR2-800 5-5-5 | | | | -2.5 | DDR2-800 6-6-6 | | | | -3 | DDR2-667 4-4-4 | | | | -3S | DDR2-667 5-5-5 | | | | -3.7 | DDR2-533 4-4-4 | | | | <b>–</b> 5 | DDR2-400 3-3-3 | | 11 | N/A for Components | | | # List of Figures | Figure 2 Ball Configuration for ×16 components, PG-TFBGA-84 (top view). 13 Figure 3 Single-ended AC Input Test Conditions Diagram. 26 Figure 4 Differential DC and AC Input and Output Logic Levels Diagram. 27 Figure 5 Method for calculating transitions and endpoint. 44 Figure 6 Differential input waveform timing - $t_{\rm DS}$ and $t_{\rm DS}$ . 44 Figure 7 Differential input waveform timing - $t_{\rm IS}$ and $t_{\rm IH}$ . 44 Figure 8 Package Outline PG-TFBGA-84. 55 Figure 9 Package Outline PG-TFBGA-60. 56 | Figure 1 | Chip Configuration for ×8 components, PG-TFBGA-60 (top view) | 9 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------|------| | Figure 4 Differential DC and AC Input and Output Logic Levels Diagram 27 Sigure 5 Method for calculating transitions and endpoint 44 Sigure 6 Differential input waveform timing - $t_{\rm DS}$ and $t_{\rm DS}$ . 44 Sigure 7 Differential input waveform timing - $t_{\rm IS}$ and $t_{\rm IH}$ . 44 Sigure 8 Package Outline PG-TFBGA-84 . 55 | Figure 2 | Ball Configuration for ×16 components, PG-TFBGA-84 (top view) | . 13 | | Figure 5 Method for calculating transitions and endpoint | Figure 3 | Single-ended AC Input Test Conditions Diagram | . 26 | | Figure 5 Method for calculating transitions and endpoint | Figure 4 | Differential DC and AC Input and Output Logic Levels Diagram | . 27 | | Figure 7 Differential input waveform timing - $t_{\rm IS}$ and $t_{\rm H}$ | Figure 5 | | | | Figure 7 Differential input waveform timing - $t_{\rm IS}$ and $t_{\rm IH}$ | Figure 6 | Differential input waveform timing - $t_{DS}$ and $t_{DS}$ | . 44 | | Figure 8 Package Outline PG-TFBGA-84 | Figure 7 | | | | Figure 9 Package Outline PG-TFBGA-60 | Figure 8 | | | | | Figure 9 | Package Outline PG-TFBGA-60 | . 56 | # **List of Tables** | Table 1 | Performance tables for –2.5 | | |----------|-----------------------------------------------------------------------------------|-----| | Table 2 | Performance table for $-3(S)$ | | | Table 3 | Performance table for –3.7 | | | Table 4 | Performance table for –5 | | | Table 5 | Ordering Information for Lead-Free Products (RoHS Compliant) | . 5 | | Table 6 | Chip Configuration of DDR2 SDRAM | . 6 | | Table 7 | Abbreviations for Ball Type | . ٤ | | Table 8 | Abbreviations for Buffer Type | . ٤ | | Table 9 | Chip Configuration of DDR SDRAM | 10 | | Table 10 | Abbreviations for Ball Type | | | Table 11 | Abbreviations for Buffer Type | | | Table 12 | DDR2 Addressing for ×8 Organization | | | Table 13 | DDR2 Addressing for ×16 Organization. | | | Table 14 | Mode Register Definition (BA[2:0] = 000B) | | | Table 15 | Extended Mode Register Definition (BA[2:0] = 001 <sub>B</sub> ) | | | Table 16 | EMRS(2) Programming Extended Mode Register Definition (BA[2:0]=010 <sub>B</sub> ) | | | Table 17 | EMR(3) Programming Extended Mode Register Definition(BA[2:0]=011 <sub>B</sub> ) | | | Table 18 | ODT Truth Table | | | Table 19 | Burst Length and Sequence | | | Table 20 | Command Truth Table | | | Table 21 | Clock Enable (CKE) Truth Table for Synchronous Transitions | | | Table 22 | Data Mask (DM) Truth Table | | | Table 23 | Absolute Maximum Ratings | | | Table 24 | DRAM Component Operating Temperature Range | | | Table 25 | Recommended DC Operating Conditions (SSTL_18) | | | Table 26 | ODT DC Electrical Characteristics | | | Table 27 | Input and Output Leakage Currents | | | Table 28 | DC & AC Logic Input Levels for DDR2-667 and DDR2-800 | | | Table 29 | DC & AC Logic Input Levels for DDR2-533 and DDR2-400 | | | Table 30 | Single-ended AC Input Test Conditions | | | Table 31 | Differential DC and AC Input and Output Logic Levels | | | Table 32 | SSTL_18 Output DC Current Drive. | | | Table 33 | SSTL_18 Output AC Test Conditions | | | Table 34 | OCD Default Characteristics | | | Table 35 | Input / Output Capacitance for DDR2-800 | | | Table 36 | Input / Output Capacitance for DDR2-667 | | | Table 37 | Input / Output Capacitance for DDR2-533 | | | Table 38 | Input / Output Capacitance for DDR2-400 | | | Table 39 | I <sub>DD</sub> Specification Parameters and Test Conditions | | | Table 40 | Definition for $I_{\text{DD}}$ | | | Table 41 | $I_{\text{DD}}$ Specification | | | Table 42 | Speed Grade Definition Speed Bins for DDR2–800E | | | Table 43 | Speed Grade Definition Speed Bins for DDR2–667 | | | Table 44 | Speed Grade Definition Speed Bins for DDR2–533C. | | | Table 45 | Speed Grade Definition Speed Bins for DDR2-400B | | | Table 46 | DRAM Component Timing Parameter by Speed Grade - DDR2–800 | | | Table 47 | DRAM Component Timing Parameter by Speed Grade - DDR2–667 | | | Table 48 | DRAM Component Timing Parameter by Speed Grade - DDR2–533 | | | Table 49 | DRAM Component Timing Parameter by Speed Grade - DDR2-400 | 47 | | Table 50 | Average Clock and Jitter Symbols and Definition | 50 | |----------|---------------------------------------------------------------------------|----| | Table 51 | Absolute Jitter Value Definitions | | | Table 52 | Clock-Jitter Specifications for –667 and –800 | 52 | | Table 53 | ODT AC Characteristics and Operating Conditions for DDR2-533 and DDR2-400 | 53 | | Table 54 | ODT AC Characteristics and Operating Conditions for DDR2-667 and DDR2-800 | 54 | | Table 55 | Examples for Nomenclature Fields | 57 | | Table 56 | DDR2 Memory Components | 57 | # **Table of Contents** | 1 | Overview | 3 | |---------------------|--------------------------------------------------|----| | 1.1 | Features | | | 1.2 | Description | 5 | | 2 | Configuration | e | | <del>-</del><br>2.1 | Chip Configuration for PG-TFBGA-60 | | | 2.2 | Chip Configuration for PG-TFBGA-84 | | | 2.3 | 256-Mbit DDR2 Addressing | | | 3 | Functional Description | 15 | | 4 | Truth Tables | 21 | | 5 | Electrical Characteristics | 23 | | 5.1 | Absolute Maximum Ratings | 23 | | 5.2 | DC Characteristics | 24 | | 5.3 | DC & AC Characteristics | 25 | | 5.4 | Output Buffer Characteristics | 27 | | 5.5 | Input / Output Capacitance | 29 | | 6 | Specifications and Conditions | 31 | | 7 | Timing Characteristics | 34 | | 7.1 | Speed Grade Definitions | 34 | | 7.2 | Component AC Timing Parameters | 37 | | 7.3 | Jitter Definition and Clock Jitter Specification | 50 | | 7.4 | ODT AC Electrical Characteristics | 53 | | 8 | Package Dimensions | 55 | | 9 | Product Nomenclature | 57 | | | List of Figures | 58 | | | List of Tables | 59 | | | Table of Contents | 61 | Edition 2007-05 Published by Qimonda AG Gustav-Heinemann-Ring 212 D-81739 München, Germany © Qimonda AG 2007. All Rights Reserved. ## Legal Disclaimer The information given in this Internet Data Sheet shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Qimonda hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Qimonda Office. #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Qimonda Office. Qimonda Components may only be used in life-support devices or systems with the express written approval of Qimonda, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.