#### TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # **T6C24** # ROW DRIVER LSI FOR A DOT MATRIX LCD The T6C24 is a row (common) driver LSI for a dot matrix LCD. The T6C24 generates the timing signals for the display using a built-in oscillator and also controls the T6C23 column (segment) LCD driver. The T6C24 features a low-impedance 240-output row driver. The T6C24 also includes internal resistors to divide the bias voltage, a power supply op-amp and a contrast control circuit. The T6C24 can be used in conjunction with the T6C23 to construct a low-power LCD system. #### **Features** • Dot matrix graphic LCD row driver • Built-in oscillator (additional external resistor) Duty : 1/240 • Display OFF function : /DSPOF = L, all LCD outputs = Low power consumption • Logic power supply : 2.7 to 5.5 V • LCD power supply : 8.0 V to 30.0 V CMOS process Package : TCP (Tape Carrier Package) | Unit: mm | | | | | | | | |----------|------|----|--|--|--|--|--| | ΑD | PITC | Н | | | | | | | ١ | Ol | JT | | | | | | | | | | | | | | | | T6C24 | LEAD PITCH | | | | | |------------|------------|------|--|--|--| | 10024 | IN | OUT | | | | | (UAW) | 1.2 | 0.22 | | | | | (UBW) | 1.2 | 0.21 | | | | | (UFW, 6FS) | 1.2 | 0.21 | | | | Please contact Toshiba or on authorized Toshiba dealer for information on package dimensions. TCP (Tape Carrier Package) # **Block Diagram** # **Pin Assignment** Note: The above diagram shows the pin configuration of the LSI chip; it does not show the configuration of the tape carrier package. 2 # **Pin Functions** | Pin Name | Pin No. | 1/0 | Functions | | | |--------------------------------------------------------------------------------------------|----------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | COM1 to<br>COM240 | 27 to 266 | Output | Row driver outputs | | | | C <sub>L</sub> | 17 | Output | Shift clock pulse | | | | FP | 19 | Output | Display synchronous signal | | | | FR | 18 | Output | Frame signal | | | | DIR | 11 | Input | Data flow direction select. Usually connected to V <sub>DD</sub> DIR DATA FLOW | | | | | | | H COM1 → COM240 | | | | | | | L COM240 → COM1 | | | | WFS | 10 | Input | Frame signal inversion select. Usually connected to V <sub>DD</sub> . WFS = H: FR phase change per 13 lines. WFS = L: FR phase change per 17 lines. | | | | / DSPOF | 16 | Input | Display off. Usually connected to V <sub>DD</sub> DSPOF = H: Display-on mode, (COM1 to COM240) are operational. DSPOF = L: Display-off mode, (COM1 to COM240) are at the V <sub>SS</sub> level. | | | | / RST | 9 | Input | / RST = L: Reset state. Usually connected to V <sub>DD</sub> | | | | СРХ | 12 | Input | Crystal oscillation / CR oscillation Select CPX = L : CR oscillation CPX = H: Crystal oscillation or external clock input from C <sub>IN</sub> | | | | R <sub>IN</sub> | 13 | Input | Connected to resistor for built-in oscillator | | | | C <sub>IN</sub> | 15 | Input | Connected to crystal | | | | CKOUT | 14 | Output | Connected to resistor or crystal for built-in oscillator | | | | / TEST | 8 | Input | Test pin. Usually connected to V <sub>DD</sub> | | | | V <sub>DD</sub> , V <sub>SS</sub> | 7, 20 | | Power supply | | | | VCCL, VCCR<br>VLC0L, VLC0R<br>VLC1L, VLC1R<br>VLC4L, VLC4R<br>VLC5L, VLC5R<br>HVSSL, HVSSR | 1, 26<br>2, 25<br>3, 24<br>4, 23<br>5, 22<br>6, 21 | _ | Power supply for LCD drive | | | 3 2002-01-07 # **Function of Each Block** #### Oscillator The T6C24 has an on-chip oscillator (an external resistor is required). #### (1) CPX = L | R <sub>f</sub> | f <sub>osc</sub> | | | | |----------------|------------------|--|--|--| | 390 kΩ | 54 kHz | | | | | 620 kΩ | 34 kHz | | | | | 780 kΩ | 27 kHz | | | | Note: The resistor values are typical values. The oscillation frequency depends on how the device has been mounted. Hence R<sub>f</sub> must be adjusted to achieve the target oscillation frequency. # (2) CPX = H #### • Timing generation circuit This circuit divides the oscillator frequency and generates the display timing signals (CL, FP and FR). 4 # • Shift register 240-bit shift register # • Row driver circuit and LCD voltage generation circuit The T6C24 has 240 row drivers and four different LCD drive output voltage levels. The display data from the latch circuit and the M signal determine which of the four LCD drive voltage is selected. The voltage generation circuit and row driver circuit are shown in the following diagram. # Absolute Maximum Ratings (Ta = 25°C) | Item | Symbol | Rating | Unit | |-----------------------|-----------------------------|-------------------------------|------| | Supply Voltage (1) | V <sub>DD</sub> (Note 2) | -0.3 to 7.0 | ٧ | | Supply Voltage (2) | (Note 1, 2) | -0.3 to 32.0 | V | | Input Voltage | V <sub>in</sub> (Note 2, 3) | -0.3 to V <sub>DD</sub> + 0.3 | ٧ | | Operating Temperature | T <sub>opr</sub> | −20 to 75 | °C | | Storage Temperature | T <sub>stg</sub> | −55 to 125 | °C | Note 1: $V_{CCL}$ , $V_{CCR}$ , $V_{LC0L}$ , $V_{LC0R}$ , $V_{LC1L}$ , $V_{LC1R}$ , $V_{LC4L}$ , $V_{LC4R}$ , $V_{LC5L}$ and $V_{LC5R}$ Note 2: Referenced to VSS, HVSSL and HVSSR Note 3: Applies to all data bus and I / O pins. Note 4: Ensure that the following condition is always maintained. $V_{CCL/R} \ge V_{LC0L/R} \ge V_{LC1L/R} \ge V_{LC4L/R} \ge V_{LC5L/R} \ge HV_{SSL/R}$ # **Electrical Characteristics DC Characteristics** Test Conditions (1) Unless Otherwise Noted, $V_{SS}$ = 0 V, $V_{DD}$ = 3.0 V ± 10%, $V_{CCL/R}$ = 23.0 V ± 10%, $Ta = -20 \text{ to } 75^{\circ}C$ | lt | em | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | Pin Name | |-------------------------|--------------|---------------------------------|-----------------|-----------------------------------------------------|--------------------------|------|-------------------------|------|------------------------------------------------------------------------------------------------| | Operating Supply (1) | | $V_{DD}$ | _ | _ | 2.7 | _ | 3.3 | V | $V_{DD}$ | | Operating | Supply (2) | V <sub>CC</sub> | _ | _ | 8.0 | _ | 30.0 | V | V <sub>CCL</sub> , V <sub>CCR</sub> | | Input | H Level | V <sub>IH</sub> | _ | ı | 0.7<br>V <sub>DD</sub> | _ | V <sub>DD</sub> | V | WFS, CPX, DIR,<br>/ DSPOF, / RST,<br>/ TEST | | Voltage | L Level | $V_{IL}$ | _ | ı | 0 | 1 | 0.3<br>V <sub>DD</sub> | > | | | Output | H Level | V <sub>OH</sub> | _ | I <sub>OH</sub> = -400 μA | V <sub>DD</sub><br>- 0.4 | | ı | > | · C <sub>L</sub> , FP, FR | | Voltage | L Level | $V_{OL}$ | _ | I <sub>OL</sub> = 400 μA | $V_{SS}$ | 1 | V <sub>SS</sub><br>+0.4 | > | | | Row Drive<br>Resistanc | | Rrow | _ | (Note 5)<br>Load voltage<br>= output level of 0.5 V | _ | _ | 1.5 | kΩ | COM1 to<br>COM240 | | Input Leak | kage | I <sub>IL</sub> | _ | V <sub>IN</sub> = V <sub>DD</sub> to GND | -1 | _ | 1 | μA | WFS, CPX, DIR,<br>/ DSPOF, / RST,<br>/ TEST | | Current Co | onsumption | I <sub>SS</sub> | _ | (Note 1) | _ | -35 | -50 | μΑ | V <sub>DD</sub> | | Current Co<br>(2) | onsumption | I <sub>CC</sub> | _ | (Note 2) | _ | 10 | 20 | μΑ | V <sub>CCL</sub> , V <sub>CCR</sub><br>V <sub>LC0L</sub> , V <sub>LC0R</sub> | | Current Co | onsumption | I <sub>DOF</sub> | _ | (Note 3) | _ | 25 | 40 | μΑ | V <sub>SS</sub> , V <sub>SSL</sub> , V <sub>SSR</sub><br>V <sub>LC5L</sub> , V <sub>LC5R</sub> | | Current Co<br>(4) | onsumption | I <sub>STB</sub> | _ | (Note 4) | -1 | 1 | 1 | μΑ | $\begin{matrix} V_{SS}, V_{SSL}, V_{SSR} \\ V_{LC5L}, V_{LC5R} \end{matrix}$ | | Operating Freq. | | f <sub>osc</sub> | _ | _ | 20 | _ | 100 | kHz | R <sub>IN</sub> , C <sub>IN</sub> | | External C<br>Frequency | | f <sub>ex</sub> | _ | _ | 20 | _ | 100 | kHz | C <sub>IN</sub> | | External Clock Duty | | f <sub>duty</sub> | | _ | 40 | 50 | 60 | % | C <sub>IN</sub> | | External C<br>Fall Time | Clock Rise / | t <sub>r</sub> / t <sub>f</sub> | _ | - | _ | _ | 50 | ns | C <sub>IN</sub> | Note 1: Logic current : $V_{DD}$ = 3.0 V ± 10%, Ta = 25°C, $R_f$ = 620 k $\Omega$ (33.6 kHz), no load Note 2: LCD driver current : $V_{DD}$ = 3.0 V ± 10%, $V_{CCL/R}$ = 23.0 V, Ta = 25°C, 1 / 13 bias, $R_f = 620 \text{ k}\Omega$ , no load Note 3: Display-off current : $V_{DD}$ = 3.0 V ± 10%, $V_{CCL/R}$ = 23.0 V, Ta = 25°C, 1 / 13 bias, $R_f$ = 620 k $\Omega$ , / DSPOF = L, no load Note 4: Standby current : $V_{DD}$ = 3.0 V ± 10%, $V_{CCL/R}$ = 23.0 V, Ta = 25°C, 1 / 13 bias, $R_f$ = 620 k $\Omega$ , / RST = L, no load Note 5: $V_{CCL/R} = V_{LC0L/R} = 23.0 \text{ V}$ , $V_{LC1L/R} = V_{CC} \times 12/13$ , $V_{LC4L/R} = V_{CC} \times 1/13$ , 6 $HV_{SSL/R} = V_{LC5L/R} = 0 V$ 2002-01-07 **Test Conditions (2)** (Unless Otherwise Noted, $V_{SS}$ = 0 V, $V_{DD}$ = 5.0 V ± 10%, $V_{CCL/R}$ = 23.0 V ± 10%, $V_{CCL/R}$ | lte | em | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | Pin Name | |---------------------------------|------------|---------------------------------|-----------------|-----------------------------------------------------|--------------------------|------|--------------------------|------|------------------------------------------------------------------------------------------------| | Operating Supply (1) | | $V_{DD}$ | _ | _ | 4.5 | _ | 5.5 | V | $V_{DD}$ | | Operating | Supply (2) | V <sub>CC</sub> | _ | _ | 8.0 | _ | 30.0 | V | V <sub>CCL</sub> , V <sub>CCR</sub> | | Input | H Level | $V_{IH}$ | _ | _ | 0.7<br>V <sub>DD</sub> | _ | V <sub>DD</sub> | V | WFS, CPX, DIR,<br>/ DSPOF, / RST,<br>/ TEST | | Voltage | L Level | $V_{IH}$ | _ | _ | 0 | _ | 0.3<br>V <sub>DD</sub> | V | | | Output | H Level | $V_{OH}$ | _ | I <sub>OH</sub> = -400 μA | V <sub>DD</sub><br>- 0.4 | 1 | 1 | V | · C <sub>L</sub> , FP, FR | | Voltage | L Level | $V_{OL}$ | _ | I <sub>OL</sub> = 400 μA | $V_{SS}$ | _ | V <sub>SS</sub><br>+ 0.4 | V | | | Row Driver Output<br>Resistance | | Rrow | _ | (Note 5)<br>Load voltage<br>= output level of 0.5 V | _ | _ | 1.5 | kΩ | COM1 to<br>COM240 | | Input Leak | age | I <sub>IL</sub> | _ | V <sub>IN</sub> = V <sub>DD</sub> to GND | -1 | _ | 1 | μA | WFS, CPX, DIR,<br>/ DSPOF, / RST,<br>/ TEST | | Current Co<br>(1) | nsumption | I <sub>SS</sub> | _ | (Note 1) | _ | -60 | -90 | μΑ | V <sub>DD</sub> | | Current Co<br>(2) | nsumption | I <sub>CC</sub> | _ | (Note 2) | _ | 10 | 20 | μA | V <sub>CCL</sub> , V <sub>CCR</sub><br>V <sub>LC0L</sub> , V <sub>LC0R</sub> | | Current Co<br>(3) | nsumption | I <sub>DOF</sub> | _ | (Note 3) | _ | 50 | 80 | μΑ | V <sub>SS</sub> , V <sub>SSL</sub> , V <sub>SSR</sub><br>V <sub>LC5L</sub> , V <sub>LC5R</sub> | | Current Co<br>(4) | nsumption | I <sub>STB</sub> | _ | (Note 4) | -1 | _ | 1 | μA | V <sub>SS</sub> , V <sub>SSL</sub> , V <sub>SSR</sub><br>V <sub>LC5L</sub> , V <sub>LC5R</sub> | | Operating Freq. | | f <sub>osc</sub> | _ | _ | 20 | _ | 100 | kHz | R <sub>IN</sub> , C <sub>IN</sub> | | External C<br>Frequency | | f <sub>ex</sub> | _ | _ | 20 | _ | 100 | kHz | C <sub>IN</sub> | | External Clock Duty | | f <sub>duty</sub> | _ | _ | 40 | 50 | 60 | % | C <sub>IN</sub> | | External C<br>Fall Time | ock Rise / | t <sub>r</sub> / t <sub>f</sub> | _ | - | _ | _ | 50 | ns | C <sub>IN</sub> | Note 1: Logic current : $V_{DD}$ = 5.0 V ± 10%, Ta = 25°C, $R_f$ = 620 k $\Omega$ (33.6 kHz), no load Note 2: LCD driver current : $V_{DD}$ = 5.0 V ± 10%, $V_{CCL/R}$ = 23.0 V, Ta = 25°C, 1 / 13 bias, $R_f = 620 \text{ k}\Omega$ , no load Note 3: Display-off current : $V_{DD}$ = 5.0 V ± 10%, $V_{CCL/R}$ = 23.0 V, Ta = 25°C, 1 / 13 bias, $R_f = 620 \text{ k}\Omega$ , / DSPOF = L, no load Note 4: Standby current : $V_{DD}$ = 5.0 V ± 10%, $V_{CCL/R}$ = 23.0 V, Ta = 25°C, 1 / 13 bias, $R_f$ = 620 k $\Omega$ , / RST = L, no load Note 5: $V_{CCL/R} = V_{LC0L/R} = 23.0 \text{ V}, V_{LC1L/R} = V_{CC} \times 12 / 13, V_{LC4L/R} = V_{CC} \times 1 / 13, H_{VSSL/R} = V_{LC5L/R} = 0 \text{ V}$ 7 2002-01-07 ### **RESTRICTIONS ON PRODUCT USE** 000707EBE - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - Polyimide base film is hard and thin. Be careful not to injure yourself on the film or to scratch any other parts with the film. Try to design and manufacture products so that there is no chance of users touching the film after assembly, or if they do, that there is no chance of them injuring themselves. When cutting out the film, try to ensure that the film shavings do not cause accidents. After use, treat the leftover film and reel spacers as industrial waste. - Light striking a semiconductor device generates electromotive force due to photoelectric effects. In some cases this can cause the device to malfunction. - This is especially true for devices in which the surface (back), or side of the chip is exposed. When designing circuits, make sure that devices are protected against incident light from external sources. Exposure to light both during regular operation and during inspection must be taken into account. - The products described in this document are subject to the foreign exchange and foreign trade laws. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. - The information contained herein is subject to change without notice.