

# Very Low Phase Noise Divider by 2<sup>N</sup>

The SP8402 is a very low phase noise divider which divides by powers of two. The S0, S1, S2 data inputs select the division ratio in the range 2<sup>1</sup> to 2<sup>8</sup>. Special circuits techniques have been used to reduce the phase noise considerably below that produced by standard dividers. The data inputs are CMOS or TTL compatible.

The SP8402 is packaged in a 28 pin plastic SO package to be compatible with the SP8400 and SP8401 devices.

#### **FEATURES**

- Very low Phase Noise (Typically -155 to 160dBc/Hz at 1kHz offset)
- Supply Voltage 5V

#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage 6.5V
Output Current 20mA
Storage Temperature Range -55°C to +125°C
Maximum Clock Input Voltage 2.5V p-p

Ordering Information

SP8402/KG/MPES 28 Pin SOIC Tubes
SP8402/KG/MPFP 28 Pin SOIC\* Tubes
SP8402/KG/MP1T 28 Pin SOIC Tape & Reel

\*Pb Free Matte Tin



Fig.1 Pin connections - top view



Fig.2 Typical single sideband phase noise measured at 768MHz

## **ELECTRICAL CHARACTERISTICS**

Guaranteed over: Supply voltage  $V_{CC}$  = +4.75V to +5.25V Temperature  $T_{amb}$  = -10°C to +75°C Tested at +4.75V and +5.25V at  $T_{amb}$  = +25°C

| Characteristic                                                         | Pin                             | Value          |           | Units              | Conditions            |                                                                                                                                                                      |
|------------------------------------------------------------------------|---------------------------------|----------------|-----------|--------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                                         | PIII                            | Min. Typ. Max. |           |                    |                       |                                                                                                                                                                      |
| Supply current Output voltage swing Input sensitivity 200MHz to 1.5GHz | 4, 11, 12, 18<br>20, 21<br>7, 8 | 82<br>320      | 92<br>410 | 102<br>140<br>(-4) | mA<br>mV<br>mV<br>dBm | Output loaded with 300R See Fig.5<br>p-p @ 1.4GHz input ÷ 256 mode<br>outputs loaded with 330R See Fig.5<br>RMS Sine wave into 50 Ohms<br>(dBm equivalent) See Fig.3 |
| Data Inputs Logic high voltage Low low voltage Input current           |                                 | 2.2            |           | 0.8<br>180         | V<br>V<br>μA          | 5V Data input voltage                                                                                                                                                |



Fig.3 Typical input sensitivity

| S0 | S1 | S2 | DIVISION RATIO |
|----|----|----|----------------|
| L  | L  | L  | 2              |
| Н  | L  | L  | 4              |
| L  | н  | L  | 8              |
| Н  | н  | L  | 16             |
| L  | L  | Н  | 32             |
| н  | L  | Н  | 64             |
| L  | н  | Н  | 128            |
| Н  | н  | Н  | 256            |

Fig.4 Truth table



Fig.5 Test circuit



Fig.5 Typical application combining output to increase signal and retain low phase noise



|        | Control Dimensions                |                 |       |  | Altern. Dimension |                |       |
|--------|-----------------------------------|-----------------|-------|--|-------------------|----------------|-------|
| Symbol |                                   | <u>millimet</u> |       |  |                   | <u>n inche</u> |       |
|        |                                   | Nominal         | MAX   |  | MIN               | Nominal        | MAX   |
| Α      | 2.35                              |                 | 2.65  |  | 0.093             |                | 0.104 |
| A1     | 0.10                              |                 | 0.30  |  | 0.004             |                | 0.012 |
| A2     | 2.25                              |                 | 2.35  |  | 0.089             |                | 0.092 |
| D      | 17.70                             |                 | 18.10 |  | 0.697             |                | 0.713 |
| H      | 10.00                             |                 | 10.65 |  | 0.394             |                | 0.419 |
| E      | 7.40                              |                 | 7.60  |  | 0.291             |                | 0.299 |
|        | 0.40                              |                 | 1.27  |  | 0.016             |                | 0.050 |
| е      | 1.2                               | 27 BS           | S.    |  | 0.0               | 050 B          | SC.   |
| Ь      | 0.33                              |                 | 0.51  |  | 0.013             |                | 0.020 |
| C      | 0.23                              |                 | 0.32  |  | 0.009             |                | 0.013 |
| Φ      | 0.                                |                 | 8°    |  | 0.                |                | 8°    |
| h      | 0.25                              |                 | 0.75  |  | 0.010             |                | 0.029 |
|        | Pin features                      |                 |       |  |                   |                |       |
| N      | 28                                |                 |       |  |                   |                |       |
| Cor    | Conforms to JEDEC MS-013AE Iss. C |                 |       |  |                   |                |       |

## Notes:

- 1. The chamfer on the body is optional. If it not present, a visual index feature, e.g. a dot, must be located within the cross-hatched area.
- 2. Controlling dimension are in millimeters.

- 3. Dimension D do not include mould flash, protrusion or gate burrs. These shall not exceed 0.006" per side.
  4. Dimension E1 do not include inter-lead flash or protrusion. These shall not exceed 0.010" per side.
  5. Dimension b does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.004" total in excess of b dimension.

| ISSUE 1 2           | 3<br>213100 |  |
|---------------------|-------------|--|
| 6746 201047         | 213100      |  |
| ACN   6746   201943 | 213100      |  |
| DATE 7Apr95 27Feb97 | 15Jul02     |  |
| APPRD.              |             |  |



|                                | Package Code                                               |
|--------------------------------|------------------------------------------------------------|
| Previous package codes  MP / S | Package Outline for<br>28 lead SOIC<br>(0.300" Body Width) |
|                                | GPD00017                                                   |



# For more information about all Zarlink products visit our Web Site at www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE