

PRELIMINARY INFORMATION<sup>1</sup> (SEE LAST PAGE)

## **Quad Programmable Precision Cascade Sequencer and Supervisory Controller**

## FEATURES

- Operational from any of four Voltage Monitoring Inputs
- Programmable Power-up Cascade Sequencing
- Programmability allows monitoring any voltage between 0.6V and 5.6V with no external components
- Programmable 5mV steps in the low range
- Programmable Watchdog Timer
- Programmable Reset Pulse Width
- Programmable Nonvolatile Combinatorial Logic for generation of Reset
- Fault Status Register

### **APPLICATIONS**

- Desktop/Notebook/Tablet Computers
- Multi-voltage Systems
- Telecom/Network Servers
- Portable Battery-powered Equipment
- Set-top Boxes
- Data-storage Equipment

## INTRODUCTION

The SMS47 is a nonvolatile user-programmable voltage supply cascade sequencer and supervisory circuit designed specifically for advanced systems that need to monitor multiple voltages. The SMS47 can monitor four separate voltages without the need of any external voltage divider circuitry unlike other devices that need factorytrimmed threshold voltages and external components to accommodate different supply voltages and tolerances.

The SMS47 can also be used to enable DC/DC converters or LDOs to provide a closed loop cascading of the supplies during power-up.

The SMS47 watchdog timer has a user programmable time-out period and it can be placed in an idle mode for system initialization or system debug. All of the functions are user accessible through an industry standard  $I^2C$  2-wire serial interface.

Programming of configuration, control and calibration values by the user is simplified with the SMX3200 programming adapter and Windows GUI software obtainable from Summit Microelectronics.

## SIMPLIFIED APPLICATION DRAWING



Applications Schematic using the SMS47 Controller to provide closed loop power-up cascade sequencing and supervisory functions.

NOTE: THIS IS AN APPLICATIONS EXAMPLE ONLY. SOME PINS, COMPONENTS AND VALUES ARE NOT SHOWN.

1



Preliminary Information



## CASCADE SEQUENCING

Time based sequencing has the ability to turn supplies on in a specific order. However, it cannot guarantee that each supply has reached valid voltage levels before the next supply is sequenced on. Cascade sequencing guarantees the supplies are enabled a programmed period of time after the previous voltage has reached its minimum programmed valid level. Figure 1 shows that each succeeding voltage must reach its minimum valid level before the timer is started to time the interval, t, for the next voltage. The duration of each t is programmable for each supply to supply transition. The next supply is not enabled until the timer has elapsed. See also Figure 5.



Figure 1. Cascading Power Supplies



## **PIN CONFIGURATION**



2047 PCon 2.0

| Pin | Name           | Function                         |
|-----|----------------|----------------------------------|
| 1   | MR#            | Manual reset input               |
| 2   | V <sub>1</sub> | Voltage supply and monitor input |
| 3   | $V_2$          | Voltage supply and monitor input |
| 4   | PUP#1          | Power up permitted output        |
| 5   | PUP#2          | Power up permitted output        |
| 6   | A1             | Address input                    |
| 7   | A2             | Address input                    |
| 8   | GND            | Power supply return              |
| 9   | SDA            | Serial data I/O                  |
| 10  | SCL            | Serial data clock                |
| 11  | RESET#         | Reset out                        |
| 12  | VDD_CAP        | Power supply output              |
| 13  | PUP#3          | Power up permitted               |
| 14  | V <sub>3</sub> | Voltage supply and monitor input |
| 15  | WLDI           | Watchdog Timer interrupt         |
| 16  | V <sub>0</sub> | Voltage supply and monitor input |

**PIN NAMES** 

2047 Pins Table 2.0







## **ABSOLUTE MAXIMUM RATINGS\***

## **RECOMMENDED OPERATING CONDITIONS**

| Temperature Under Bias<br>Storage Temperature                         | . –55°C to 125°C<br>–65°C to 150°C |
|-----------------------------------------------------------------------|------------------------------------|
| Lead Solder Temperature (10s)                                         | 300 °C                             |
| Terminal Voltage with Respect to GND:                                 |                                    |
| V <sub>0</sub> , V <sub>1</sub> , V <sub>2</sub> , and V <sub>3</sub> | –0.3V to 6.0V                      |
| All Others                                                            | –0.3V to 6.0V                      |
| Junction Temperature                                                  | 150°C                              |
| ESD Rating per JEDEC                                                  | 2000V                              |
| Latch-Up testing per JEDEC                                            | ±100mA                             |

\*Note - Stresses beyond the listed Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.

| Industrial Temperature Range | 40°C to +85°C. |
|------------------------------|----------------|
| Commercial Temperature Range | –5°C to +70°C. |
| VSUPPLY Supply Voltage       | 2.7V to 5.5V   |

 $V_{SUPPLY}$  = Device supply voltage provided by the highest  $V_X$  input.

Package Thermal Resistance ( $\theta$ JA)

| 16 Lead SSOP                         | 23°C/W            |
|--------------------------------------|-------------------|
| Moisture Classification Level 1 (MSL | 1) per J-STD- 020 |

### **RELIABILITY CHARACTERISTICS**

| Data Retention | 100 Years      |
|----------------|----------------|
| Endurance      | 100,000 Cycles |

## **DC OPERATING CHARACTERISTICS**

## (Over Recommended Operating Conditions; Voltages are relative to GND)

| Symbol                    | Parameter                                 | Notes                                                                                                           | Min.                  | Тур.      | Max.  | Unit |
|---------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------|-----------|-------|------|
|                           |                                           | 1V Min. refers to a valid reset out-<br>put being generated                                                     | 1.0                   |           | 5.5   | V    |
| V <sub>SUPPLY</sub>       | Operating supply voltage                  | Read/Write operations: at least one of the $V_X$ inputs must be at or above $V_{SUPPLY}$ min.                   | 2.7                   |           | 5.5   | V    |
| I <sub>cc</sub>           | Supply current                            | VDD_CAP = 5.5V; $V_0$ trip point 4.7V; $V_1$ , $V_2$ ,<br>$V_3$ = GND; MR# = $V_{cc}$ ; all outputs<br>floating |                       | 200       | 400   | μA   |
|                           |                                           | Configuration register access                                                                                   |                       |           | 3     | mA   |
| V <sub>ртн</sub><br>Range | Programmable threshold range (low range)  | Reset threshold voltage range $V_0$ to $V_3$ (5mV increments)                                                   | 0.6                   |           | 1.875 | V    |
| V <sub>PTH</sub><br>Range | Programmable threshold range (high range) | Reset threshold voltage range $V_0$ to $V_3$ (15mV increments)                                                  | 1.8                   |           | 5.625 | V    |
| V <sub>PTHACC</sub>       | Programmable threshold<br>Accuracy        | $V_{_{\rm PTH}}$ is the programmed threshold setpoint within the $V_{_{\rm PTH}}$ Range                         | -1.0                  | $V_{PTH}$ | 1.0   | %    |
| V <sub>HYST</sub>         | V <sub>RST</sub> hysteresis               | See Note 1 below                                                                                                |                       | 30        |       | mV   |
| V                         |                                           | $I_{SINK}$ = 1mA, $V_{VDD_{CAP}} \ge 2.7V$                                                                      |                       |           | 0.3   | V    |
| V <sub>OL</sub>           |                                           | $I_{SINK} = 200 \mu A, V_{VDD_{CAP}} = 1.0V$                                                                    |                       |           | 0.3   | V    |
| V <sub>IL</sub>           | Input throshold                           |                                                                                                                 |                       |           | 0.6   | V    |
| V <sub>IH</sub>           |                                           |                                                                                                                 | 0.7 ′ V <sub>cc</sub> |           |       | V    |

Note 1: Low Range Hysteresis = 4.2 X (Vtrip - 0.5 volts) mV. For Vtrip = 1.0 volts, Hysteresis = 2.1 mV (0.21 %), High Range Hysteresis = 12.6 X (Vtrip -0.5 volts) mV. For Vtrip = 5.0 volts, Hysteresis = 56.7 mV (1.13%).



# AC OPERATING CHARACTERISTICS

## (Over Recommended Operating Conditions; Voltages are relative to GND, also see configuration registers)

| Symbol              | Parameter                                               |           | Notes   |         | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------------------------------|-----------|---------|---------|------|------|------|------|
|                     |                                                         | WD2       | WD1     | WD0     |      |      |      |      |
|                     |                                                         | 0         | 0       | Х       |      | OFF  |      | —    |
|                     |                                                         | 0         | 1       | 1       | 300  | 400  | 500  |      |
| t <sub>PWDTO</sub>  | Programmable Watchdog                                   | 1         | 0       | 0       | 600  | 800  | 1000 |      |
|                     |                                                         | 1         | 0       | 1       | 1200 | 1600 | 2000 | ms   |
|                     |                                                         | 1         | 1       | 0       | 2400 | 3200 | 4000 |      |
|                     |                                                         | 1         | 1       | 1       | 4800 | 6400 | 8000 |      |
|                     |                                                         |           | PUP#X-1 | PUP#X-0 |      |      | -    | -    |
|                     |                                                         |           | 0       | 0       |      | 0ms  |      |      |
| t <sub>PDLY</sub> X | Programmable delay from<br>V <sub>PTH</sub> to PUP# out |           | 0       | 1       | 19   | 25   | 31   |      |
|                     |                                                         |           | 1       | 0       | 38   | 50   | 63   | ms   |
|                     |                                                         |           | 1       | 1       | 75   | 100  | 125  |      |
| I <sub>MR</sub>     | MR# pullup current                                      |           |         |         |      | 100  |      | μA   |
| T <sub>MR</sub>     | MR# input pulse width                                   | Minimum   |         |         |      | 300  |      | ns   |
|                     | Delay from MR# low to<br>RESET# low                     |           |         |         |      | 200  |      | ns   |
|                     |                                                         |           | RTO1    | RTO0    |      |      |      |      |
| t <sub>PRTO</sub>   | <b>_</b>                                                |           | 0       | 0       | 19   | 25   | 31   | ms   |
|                     | Programmable reset pulse width                          |           | 0       | 1       | 38   | 50   | 63   | ms   |
|                     |                                                         |           | 1       | 0       | 75   | 100  | 125  | ms   |
|                     |                                                         |           | 1       | 1       | 150  | 200  | 250  | ms   |
| t <sub>DRST</sub>   | V in to RESET# delay                                    | 100mV ove | rdrive  |         |      | 20   |      | μs   |



Preliminary Information

## **PIN DESCRIPTIONS**

## $V_0, V_1, V_2, V_3$ (16, 2, 3, 14)

These inputs are used as the voltage monitor inputs and as the voltage supply for the SMS47. Internally they are diode ORed and the input with the highest voltage potential will be the default supply voltage (VDD\_CAP).

The RESET# output will be valid if any one of the four inputs is above 1V. However, for full device operation at least one of the inputs must be at 2.7V or higher.

The sensing threshold for each input is independently programmable in 5mV increments from 0.6V to 1.875V or 15mV increments from 1.8V to 5.625V. Also, the occurrence of an under-or over-voltage condition that is detected as a result of the threshold setting can be used to generate a RESET#. The programmable nature of the threshold voltage eliminates the need for external voltage divider networks.

### GND

Power supply return.

### MR# (1)

The manual reset input always generates a RESET# output whenever it is driven low. The duration of the RESET# output pulse will be initiated when MR# goes low and it will stay low for the duration of MR# low plus the programmed reset time-out period ( $t_{PRTO}$ ). If MR# is brought low during a power-on cascade of the PUP#s the cascade will be halted for the reset duration, and will then resume from the point at which it was interrupted. MR# must be held low during a configuration register write. This signal is pulled up internally through a 50k $\Omega$  resistor.

### RESET#(11)

The reset output is an active low open drain output. It will be driven low whenever the MR# input is low or whenever an enabled under-voltage or over-voltage condition exists. The four voltage monitor inputs are always functioning, but their ability to generate a reset is programmable (**configu**-



Figure 2. RESET# Timing with MR#



Figure 3. RESET# Timing

ration register 4). Refer to Figures 2 and 3 for a detailed illustration of the relationship between MR#, RESET# and the  $V_{IN}$  levels.

## VDD\_CAP(12)

The VDD\_CAP pin connects to the internal supply voltage for the SMS47. A capacitor is placed on this pin to filter supply noise as well as hold up the device in the event of powerfailure. The voltage on this node is determined by the highest input voltage. Loading of this pin should be minimized to prevent excessive power dissipation in the part.

### WLDI (15)

Watchdog timer input. A high-to-low transition on the WLDI input will clear the watchdog timer, effectively starting a new time-out period. This signal is pulled up internally through a  $50k\Omega$  resistor.

If WLDI is stuck low and no high-to-low transition is received within the programmed  $t_{PWDTO}$  period (programmed watchdog time-out) RESET# will be driven low. Refer to Figure 4 for a detailed illustration.

Holding WLDI low will not block the watchdog from timing out and generating a reset. Refer to Figure 4 for a detailed illustration of the relationship between RESET# and WLDI.



Figure 4. Watchdog and WLDI Timing



## PIN DESCRIPTIONS (CONTINUED)

### A1,A2(6,7)

A1 and A2 are the address inputs. When addressing the SMS47 configuration registers the address inputs distinguish which one of four possible devices sharing the common bus is being addressed.

## SDA (9)

SDA is the serial data input/output pin. It should be tied to VDD\_CAP through a pull-up resistor.

### SCL(10)

SCL is the serial clock input. It should be tied to VDD\_CAP through a pull-up resistor.

### PUP#1, PUP#2, PUP#3 (4, 5, 13)

These are the power-up permitted (PUP) active low open drain outputs. The PUP pins are used when the SMS47 is programmed to provide the cascade sequencing of LDOs or DC/DC converters (see Figures 1 and 5 for illustrations of cascading). Each delay is independently enabled and programmable for its duration (configuration register 7). If all PUP# outputs are enabled the order of events would be as follows:  $V_0$  above threshold then delay to PUP#1 turning on;  $V_1$  above threshold then delay to PUP#2 turning on;  $V_2$  above threshold then delay to PUP#3 turning on. The delays are programmable.



Preliminary Information

## **DEVICE OPERATION**











Preliminary Information

# DEVICE OPERATION (CONTINUED)



2047 1 1907

Figure 7. Cascade Flow Chart





## **CONFIGURATION REGISTERS**

## SUPPLY AND MONITOR FUNCTIONS

The V<sub>0</sub>, V<sub>1</sub>, V<sub>2</sub> and V<sub>3</sub> inputs are internally diode-ORed so that any one of the four can act as the device supply. The RESET# output will be guaranteed true so long as one of the four pins is at or above 1V.

Note: for performing a Read or Write to the configuration register contents, at least one supply input must be above 2.7V.

Read/Write operations require a 0.1µF capacitor from the VDD CAP node to GND. For optimum performance connect capacitors from each of the Vx inputs to GND. Locate the capacitors as physically close to the SMS47 as possible.

If cascading is enabled, the designer must insure V<sub>0</sub> is the primary supply and is the first to become active.

Associated with each input is a comparator with a programmable threshold for detection of under-voltage or overvoltage conditions on any of the four supply inputs. The threshold can be programmed in 5mV increments anywhere within the range of 0.6V to 1.875V or 15mV increments within the range of 1.8V to 5.625V. Configuration registers 0, 1, 2, and 3 adjust the thresholds for  $V_0$ ,  $V_1$ ,  $V_2$ . and V<sub>3</sub> respectively.

If the value contained in any register is all zeroes, the corresponding threshold will be 0.6V. If the contents were low range 05<sub>HEX</sub> the threshold would then be 0.625V [0.6V +  $(5 \times 0.005V)$ ]. All four registers are configured as 8-Bit registers.

| D7<br>MSB | D6 | D5 | D4 | D3 | D2 | D1 | D0<br>LSB | Action                                                |
|-----------|----|----|----|----|----|----|-----------|-------------------------------------------------------|
| 1         | 1  | 1  | 1  | 1  | 1  | 1  | 1         | Highest threshold adjustment = 5.625V<br>(High Range) |
| 0         | 0  | 0  | 0  | 0  | 0  | 0  | 0         | Lowest threshold adjustment = 0.6V<br>(Low Range)     |
| 0         | 0  | 0  | 0  | 0  | 1  | 1  | 0         | Threshold = 0.6V + (6×0.005V) = 0.625V (e.g.)         |

Table 1. Configuration Registers 0, 1, 2, and 3

## **RESET FUNCTION AND THRESHOLD RANGE**

The reset output has four programmable sources for activation. Configuration register 4 is used for selecting the activation source (D7:4), which can be any combination of  $V_0$ ,  $V_1$ ,  $V_2$  and  $V_3$ . A monitor input can be programmed to activate on either an under-voltage or over-voltage condition. The low-order four bits of configuration register 5 program these options. The reset threshold voltage range for V0 to V3 can be set for 5mV increments below 1.875V (low Range = "0") or for 15mV increments above 1.8V (high range = "1") using Bits D3:0.

The RESET# output will become active when triggered by a selected activation source such as an under-voltage

| D7<br>MSB | D6                                | D5      | D4    | D3                                | D2             | D1             | D0<br>LSB      | Action        |  |
|-----------|-----------------------------------|---------|-------|-----------------------------------|----------------|----------------|----------------|---------------|--|
| Х         | Х                                 | Х       | Х     | V <sub>3</sub>                    | V <sub>2</sub> | V <sub>1</sub> | V <sub>0</sub> |               |  |
|           |                                   | _       |       | Voltage Threshold Range<br>Select |                |                |                |               |  |
| RES       | SET Triç                          | gger Er | nable | 0                                 | 0              | 0              | 0              | Low<br>Range  |  |
|           |                                   |         |       | 1                                 | 1              | 1              | 1              | High<br>Range |  |
|           | Table 2. Configuration Register 4 |         |       |                                   |                |                |                |               |  |

condition on V1. When this condition ceases, the RESET# output will remain active for tPRTO (programmable reset time-out). This reset time-out interval takes priority over the PUP outputs for use of the timer.

The RESET# output has two hardwired sources for activation: the MR# input, and the expiration of the Watchdog timer. RESET# will remain active so long as MR# is low, and will continue driving the RESET# output for tPRTO (programmable reset time out) after MR# returns high. The MR# input cannot be bypassed or disabled.

Refer to Figures 2, 3 and 4 for a detailed illustration of the relationships among the affected signals.

The status of the four supplies is available at any time over the I<sup>2</sup>C bus in the high order configuration bits of register 5 (Table 3). A "1" in a bit location indicates a fault on that supply.



## **CONFIGURATION REGISTERS (CONTINUED)**

| A chieve                                                                  | D3<br>MSB      | D2    | D1             | D0<br>LSB      |
|---------------------------------------------------------------------------|----------------|-------|----------------|----------------|
| Action                                                                    | ۷ <sub>3</sub> | $V_2$ | V <sub>1</sub> | V <sub>o</sub> |
| Writing a 0 enables<br>undervoltage detection for<br>the selected V input | 0              | 0     | 0              | 0              |
| Writing a 1 enables<br>overvoltage detection for<br>the selected V input  | 1              | 1     | 1              | 1              |

# Table 3. Configuration Register 5 (D0 through D3)WATCHDOG TIMER

The Watchdog Timer will generate a reset if it times out. It can be cleared by a high-to-low transition on WLDI and restarted.

If the Watchdog times out RESET# will be driven low until  $t_{PRTO}$  at which time it will return high. Refer to Figure 4 which illustrates the action of RESET# with respect to the Watchdog timer and the WLDI input.

If WLDI is held low the timer will free-run generating a series of resets.

| D7<br>MSB      | D6             | D5             | D4<br>LSB      | A célora                |
|----------------|----------------|----------------|----------------|-------------------------|
| V <sub>3</sub> | V <sub>2</sub> | V <sub>1</sub> | V <sub>0</sub> | Action                  |
| 0              | 0              | 0              | 0              | Reading a 1 indicates a |
| 1              | 1              | 1              | 1              | supply fault            |

## Table 4. Configuration Register 5 (D4 through D7)

When the Watchdog times out RESET# will be generated. When RESET# returns high (after  $t_{PRTO}$ ) the timer is reset to time zero.

Register 6 is also used to set the programmable reset timeout period ( $t_{PRTO}$ ) and to select the cascade option.

### **Cascade Delay Programming**

The cascade delays are programmed in register 7. Bit 7 of register 6 must be set to a 0 in order to enable the cascading of the PUP# outputs. Cascading will not commence until  $V_0$  is above its programmed threshold.

Each PUP# (-3, -2 and -1) is delayed according to the states of its Bit 1 and Bit 0 as indicated in Table 9. Refer to Figures 1 and 5 for the detailed timing relationship of the programmable power-on cascading.

| D7<br>MSB                 | D6   | D5   | D4           | D3           |                           |
|---------------------------|------|------|--------------|--------------|---------------------------|
| Read <sup>1</sup><br>Only | RTO1 | RTO0 | Read<br>Only | Read<br>Only | Action                    |
| 0                         | 0    | 0    | х            | х            | t <sub>PRTO</sub> = 25ms  |
| 0                         | 0    | 1    | х            | Х            | t <sub>PRTO</sub> = 50ms  |
| 0                         | 1    | 0    | х            | Х            | t <sub>PRTO</sub> = 100ms |
| 0                         | 1    | 1    | х            | х            | t <sub>PRTO</sub> = 200ms |

Table 5. Configuration Register 6 (D3 through D7) Note 1 - Read Only bit D7 is set to a 0. Read only bits D4 and D3 are revision control and the value indicates the status code of the device (ie. 01 is status code 1).

|        | D2  | D1  | D0<br>LSB |
|--------|-----|-----|-----------|
| Action | WD2 | WD1 | WD0       |
| OFF    | 0   | 0   | 0         |
| 400ms  | 0   | 1   | 1         |
| 800ms  | 1   | 0   | 0         |
| 1600ms | 1   | 0   | 1         |
| 3200ms | 1   | 1   | 0         |
| 6400ms | 1   | 1   | 1         |

### Table 6. Configuration Register 6 (D0, D1, D2)

The delay from  $V_{PTH0}$  until PUP#1 low is  $t_{PDLY1}$ . There is a similar  $t_{PDLYX}$  delay for V1 to PUP#2 and for V2 to PUP#3. They are programmed in register 7. Cascading will always occur as indicated in the flow chart (Figure 7).



### Preliminary Information

## **CONFIGURATION REGISTERS (CONTINUED)**

| D7<br>MSB | D6  |                                                 |
|-----------|-----|-------------------------------------------------|
| Lock      | AS0 | Action                                          |
| х         | Х   |                                                 |
| 0         | х   | Config. Reg. Read/Write enabled                 |
| 1         | х   | Config. Reg. Read/Write locked out <sup>1</sup> |

Note 1 - Setting this bit will cause a permanent Read/Write Lock out.

#### Table 7. Configuration Register 7 (D7, D6)

| D5    | D4    | D3    | D2    | D1    | D0<br>LSB     |
|-------|-------|-------|-------|-------|---------------|
| PUP#3 |       | PU    | P#2   | PU    | P#1           |
| Bit 1 | Bit 0 | Bit 1 | Bit 0 | Bit 1 | Bit 0         |
|       |       |       |       | 204   | 7 Table08 3.0 |

Table 8. Configuration Register 7 (D5 through D0)

| Bit 1 | Bit 0 t <sub>PDLYX</sub> |                |
|-------|--------------------------|----------------|
| 0     | 0                        | 0ms (no) Delay |
| 0     | 1                        | 25ms Delay     |
| 1     | 0                        | 50ms Delay     |
| 1     | 1                        | 100ms Delay    |

2047 Table09 1.0

Table 9. PUP Delays, Configuration Register 7

## **DEVELOPMENT HARDWARE & SOFTWARE**

### SMX3200 PROGRAMMER

The end user can use the summit SMX3200 programming cable and software that have been developed to operate with a standard personal computer. The programming cable interfaces directly between a PC's parallel port and the target application. The application's values are entered via an intuitive graphical user interface employing dropdown menus.

The latest revisions of all software and an application brief describing the SMX3200 is available from the website (www.summitmicro.com).

The Windows GUI software will generate the data and send it in  $I^2C$  serial bus format so that it can be directly downloaded to the SMS47 via the programming Dongle and cable. An example of the connection interface is shown in Figure 8.

When design prototyping is complete, the software can generate a HEX data file that should be transmitted to Summit for approval. Summit will then assign a unique customer ID to the HEX code and program production devices before the final electrical test operations. This will ensure proper device operation in the end application.



Figure 8. SMX3200 Programmer I<sup>2</sup>C serial bus connections to program the SMS47.



## I<sup>2</sup>C PROGRAMMING INFORMATION

## CONFIGURATION REGISTER OPERATION

Data for the configuration registers is read and written via the I<sup>2</sup>C industry standard two-wire interface. The bus was designed for two-way, two-line serial communication between different integrated circuits. The two lines are a serial data line (SDA) and a serial clock line (SCL). The SDA line must be connected to a positive supply by a pullup resistor, located somewhere on the bus. See Operating Characteristics: Table 10 and Figure 9 below.

### Input Data Protocol

The protocol defines any device that sends data onto the bus as a transmitter and any device that receives data as a receiver. The device controlling data transmission is called the Master and the controlled device is called the Slave. In all cases the SMS47 will be a Slave device, since it never initiates any data transfers.

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during clock high time because changes on the data line while SCL is high will be interpreted as start or stop condition.

| Symbol              | Parameter                  | Conditions                        | MIN | TYP | MAX  | Units |
|---------------------|----------------------------|-----------------------------------|-----|-----|------|-------|
| f <sub>scl</sub>    | SCL clock frequency        |                                   | 0   |     | 100  | kHz   |
| t <sub>LOW</sub>    | Clock low period           |                                   | 4.7 |     |      | μs    |
| t <sub>HIGH</sub>   | Clock high period          |                                   | 4.0 |     |      | μs    |
| t <sub>BUF</sub>    | Bus free time (1)          | Before new transmission           | 4.7 |     |      | μs    |
| t <sub>su:sta</sub> | Start condition setup time |                                   | 4.7 |     |      | μs    |
| t <sub>HD:STA</sub> | Start condition hold time  |                                   | 4.0 |     |      | μs    |
| t <sub>su:sto</sub> | Stop condition setup time  |                                   | 4.7 |     |      | μs    |
| t <sub>AA</sub>     | Clock edge to valid output | SCL low to valid SDA (cycle n)    | 0.2 |     | 3.5  | μs    |
| t <sub>DH</sub>     | Data Out hold time         | SCL low (cycle n+1) to SDA change | 0.2 |     |      | μs    |
| t <sub>R</sub>      | SCL and SDA rise time (1)  |                                   |     |     | 1000 | ns    |
| t <sub>F</sub>      | SCL and SDA fall time (1)  |                                   |     |     | 300  | ns    |
| t <sub>SU:DAT</sub> | Data In setup time         |                                   | 250 |     |      | ns    |
| t <sub>HD:DAT</sub> | Data In hold time          |                                   | 0   |     |      | ns    |
| TI                  | Noise filter SCL and SDA   | Noise suppression                 |     | 100 |      | ns    |
| t <sub>wR</sub>     | Write cycle time           |                                   |     |     | 5    | ms    |

Note (1): These values are guaranteed by design.

### Table 10. I<sup>2</sup>C Operating Characteristics



Figure 9. I<sup>2</sup>C Operating Characteristics



## I<sup>2</sup>C PROGRAMMING INFORMATION (CONTINUED)

### **START and STOP Conditions**

When both the data and clock lines are high the bus is said to be not busy. A high-to-low transition on the data line, while the clock is high, is defined as the Start condition. A low-to-high transition on the data line, while the clock is high, is defined as the Stop condition. See Figure 10.



Figure 10. START and STOP Conditions

### Acknowledge (ACK)

Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either the Master or the Slave, will release the bus after transmitting eight bits. During the ninth clock cycle the receiver will pull the SDA line low to Acknowledge that it received the eight bits of data. The Master will leave the SDA line high (NACK) when it terminates a read function.

The SMS47 will respond with an Acknowledge after recognition of a Start condition and its slave address byte. If both the device and a write operation are selected the SMS47 will respond with an Acknowledge after the receipt of each subsequent 8-Bit word. In the READ mode the SMS47 transmits eight bits of data, then releases the SDA line, and monitors the line for an Acknowledge signal. If an Acknowledge is detected and no Stop condition is generated by the Master, the SMS47 will continue to transmit data. If a NACK is detected the SMS47 will terminate further data transmissions and await a Stop condition before returning to the standby power mode.

### **Device Addressing**

Following a Start condition the Master must output the address of the Slave it is accessing. The most significant four bits of the Slave address are the device type identifier/address. For the SMS47 the default is  $1001_{BIN}$ . The next two bits are the Bus Address. The next bit (the 7th) is the MSB of the configuration register address.

| D7<br>MSB   | D6           | D5 | D4 | D3   | D2       | D1       | D0<br>LSB |
|-------------|--------------|----|----|------|----------|----------|-----------|
|             | Address Bits |    |    |      | _        |          |           |
| Device Type |              |    | B  | Bus  | MSB      | R/W      |           |
|             | SMS47        |    |    | х    | х        | х        | х         |
| 1           | 0            | 0  | 1  | Conf | iguratio | n Regist | er        |

 Table 11. Slave Addresses
 2047 Table11 1.0

### Read/Write Bit

The last bit of the data stream defines the operation to be performed. When set to 1 a Read operation is selected; when set to 0 a Write operation is selected.

## WRITE OPERATIONS

The SMS47 uses byte Write operations. A byte Write operation writes a single byte during the nonvolatile write period ( $t_{WR}$ ).

### **Byte Write**

After the Slave address is sent (to identify the Slave device and select either a Read or Write operation), a second byte is transmitted which contains the low order 8 bit address of any one of the 256 words in the array. Upon receipt of the word address the SMS47 responds with an Acknowledge. After receiving the next byte of data it again responds with an Acknowledge. The Master then terminates the transfer by generating a Stop condition, at which time the SMS47 begins the internal Write cycle. While the internal Write cycle is in progress the SMS47 inputs are disabled and the device will not respond to any requests from the Master.

### Acknowledge Polling

When the SMS47 is performing an internal Write operation it will ignore any new Start conditions. Since the device will only return an acknowledge after it accepts the Start the part can be continuously queried until an acknowledge is issued, indicating that the internal Write cycle is complete. See the flow chart for the proper sequence of operations for polling.



## I<sup>2</sup>C PROGRAMMING INFORMATION (CONTINUED)

## **READ OPERATIONS**

Read operations are initiated with the R/W bit of the identification field set to 1. There are two different Read options: 1. Current Address Byte Read, and 2. Random Address Byte Read.

### **Random Address Read**

Random address Read operations allow the Master to access any register location in a random fashion. This operation involves a two-step process. First, the Master issues a write command which includes the start condition and the Slave address field (with the R/W bit set to Write), followed by the address of the word it is to Read. This procedure sets the internal address counter of the SMS47 to the desired address. After the word address acknowledge is received by the Master it immediately reissues a Start condition, followed by another Slave address field with the R/W bit set to READ. The SMS47 will respond with an Acknowledge and then transmit the 8 data bits stored at the addressed location. At this point the Master sets the SDA line to NACK and generates a Stop condition. The SMS47 discontinues data transmission and reverts to its standby power mode.



Figure 12. Write Flow Chart







Preliminary Information

## APPLICATIONS



Figure 13. Typical applications schematic, the SMX3200 programmer has internal SDA and SCL pull-up resistors.



# **DEFAULT CONFIGURATION REGISTER SETTINGS - SMS47GC-359**

| Register | Contents | Function                                                                                                                |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------|
| R00      | 56       | V0 threshold set to 3.090V                                                                                              |
| R01      | 28       | V1 threshold set to 2.400V                                                                                              |
| R02      | A0       | V2 threshold set to 1.400V                                                                                              |
| R03      | 14       | V3 threshold set to 0.700V                                                                                              |
| R04      | F3       | Reset Trigger source set for all channels, V0, V1 set to high range and V2, V3 set to low range                         |
| R05      | X0       | Upper bits are volatile status indication of input supply condition. V0, V1, V2 and V3 set to monitor UV Under Voltage. |
| R06      | 4D       | Reset timeout set to 100ms, Watchdog Timer set to 1.6s. Bits D4 and D3 indicate revision control.                       |
| R07      | 6A       | Configuration registers are unlocked, cascading delays are all 50ms                                                     |

The default device ordering number is SMS47GC-359, is programmed as described above and tested over the commercial temperature range.



## PACKAGE

## **16 PIN SSOP PACKAGE**





## PART MARKING







NOTE 1 - This is a *Preliminary Information* data sheet that describes a Summit product currently in pre-production with limited characterization.

SUMMIT Microelectronics, Inc. reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. SUMMIT Microelectronics, Inc. assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, SUMMIT Microelectronics, Inc. shall not be liable for any damages arising as a result of any error or omission.

SUMMIT Microelectronics, Inc. does not recommend the use of any of its products in life support or aviation applications where the failure or malfunction of the product can reasonably be expected to cause any failure of either system or to significantly affect their safety or effectiveness. Products are not authorized for use in such applications unless SUMMIT Microelectronics, Inc. receives written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; and (c) potential liability of SUMMIT Microelectronics, Inc. is adequately protected under the circumstances.

**R**evision 1.1 - This document supersedes all previous versions. Please check the Summit Microelectronics, Inc. web site at **www.summitmicro.com** for data sheet updates.

© Copyright 2005 SUMMIT MICROELECTRONICS, Inc. **PROGRAMMABLE ANALOG FOR A DIGITAL WORLD™** 

I<sup>2</sup>C is a trademark of Philips Corporation.