#### M36P0R9070E0 # 512 Mbit (x16, Multiple Bank, Multi-Level, Burst) Flash Memory 128 Mbit (Burst) PSRAM, 1.8V Supply, Multi-Chip Package PRELIMINARY DATA #### **Features summary** - Multi-chip package - 1die of 512 Mbit (32Mb x 16, Multiple Bank, Multi-Level, Burst) Flash Memory - 1 die of 128Mbit (8Mb x16) PSRAM - Supply voltage - $-V_{DDF} = V_{CCP} = V_{DDQ} = 1.7 \text{ to } 1.95V$ - V<sub>PPF</sub> = 9V for fast program (12V tolerant) - Electronic signature - Manufacturer Code: 20h - Device Code: 8819 - Package - ECOPACK® #### Flash memory - Synchronous / asynchronous read - Synchronous Burst Read mode: 108MHz, 66MHz - Asynchronous Page Read mode - Random Access: 93ns - Programming time - 4µs typical Word program time using Buffer Enhanced Factory Program command - Memory organization - Multiple Bank Memory Array: 64 Mbit Banks - Four Extended Flash Array (EFA) Blocks of 64 Kbits - Dual operations - program/erase in one Bank while read in others - No delay between read and write operations - Security - 2112-bit user programmable OTP Cells - 64-bit unique device number - 100,000 program/erase cycles per block - Block locking - All Blocks locked at power-up - Any combination of Blocks can be locked with zero latency - WP<sub>F</sub> for Block Lock-Down - Absolute Write Protection with V<sub>PPF</sub> = V<sub>SS</sub> - Common Flash Interface (CFI) #### **PSRAM** - Access time: 70ns - Asynchronous Page Read - Page Size: 4, 8 or 16 Words - Subsequent read within page: 20ns - Low power features - Partial Array Self Refresh (PASR) - Deep Power-Down mode (DPD) - Synchronous Burst Read/Write ## **Contents** | 1 | Sum | mary description 6 | |---|------|---------------------------------------------------------| | 2 | Sign | al descriptions | | | 2.1 | Address inputs (A0-A24) | | | 2.2 | Data input/output (DQ0-DQ15) | | | 2.3 | Latch Enable (L) | | | 2.4 | Clock (K) | | | 2.5 | Wait (WAIT) | | | 2.6 | Flash Chip Enable input $(\overline{\overline{E}}_{F})$ | | | 2.7 | Flash Output Enable inputs (G <sub>F</sub> ) | | | 2.8 | Flash Write Enable ( $\overline{W}_{F}$ ) | | | 2.9 | Flash Write Protect (WP <sub>F</sub> ) | | | 2.10 | Flash Reset (RP <sub>F</sub> ) | | | 2.11 | PSRAM Chip Enable input ( $\overline{E}_{P}$ ) | | | 2.12 | PSRAM Write Enable ( $\overline{W}_P$ ) | | | 2.13 | PSRAM Output Enable ( $\overline{G}_{P}$ ) | | | 2.14 | PSRAM Upper Byte Enable (UB <sub>P</sub> )11 | | | 2.15 | PSRAM Lower Byte Enable ( $\overline{LB}_P$ )11 | | | 2.16 | PSRAM Configuration Register Enable (CR <sub>P</sub> ) | | | 2.17 | Deep Power-Down input (DPD <sub>F</sub> ) | | | 2.18 | V <sub>DDF</sub> Supply Voltages | | | 2.19 | V <sub>CCP</sub> Supply Voltage | | | 2.20 | V <sub>DDQ</sub> Supply Voltage | | | 2.21 | V <sub>PPF</sub> Program Supply Voltage | | | 2.22 | V <sub>SS</sub> Ground | | 3 | Fund | tional description14 | | 4 | Maxi | mum rating | | 5 | DC a | nd AC parameters | #### M36P0R9070E0 | 6 | Package mechanical | 22 | |---|--------------------|----| | 7 | Part numbering | 24 | | 8 | Revision history | 25 | **577** ## List of tables | Table 1. | Logic Diagram | 6 | |-----------|-----------------------------------------------------------------------------|----| | Table 2. | Signal Names | | | Table 3. | Main Operating Modes | | | Table 4. | Absolute Maximum Ratings | | | Table 5. | Operating and AC Measurement Conditions | | | Table 6. | Capacitance | | | Table 7. | Flash Memory DC Characteristics - Currents | 19 | | Table 8. | Flash Memory DC Characteristics - Voltages | | | Table 9. | PSRAM DC Characteristics | | | Table 10. | Stacked TFBGA107 8x11mm - 9x12 active ball array, 0.8mm pitch, package data | 23 | | Table 11. | Ordering Information Scheme | | | Table 12 | Document revision history | | 5// #### M36P0R9070E0 # **List of figures** | Figure 1. | TFBGA Connections (Top view through package) | 8 | |-----------|------------------------------------------------------------------------|----| | Figure 2. | Functional Block Diagram1 | 4 | | Figure 3. | AC Measurement I/O Waveform | 7 | | Figure 4. | AC Measurement Load Circuit | 8 | | Figure 5. | TFBGA107 8x11mm - 9x12 active ball array, 0.8mm pitch, package outline | 22 | | | | | 5/26 1 Summary description M36P0R9070E0 ## 1 Summary description The M36P0R9070E0 combines two memory devices in one Multi-Chip Package: - 512-Mbit Multiple Bank Flash memory (the M58PR512J). - 128 Mbit PSRAM (the M69KB128AA). This datasheet should be read in conjunction with the M58PR512J and M69KB128AA datasheets, which are available from *www.st.com*. Recommended operating conditions do not allow more than one memory to be active at the same time. The memory is offered in a Stacked TFBGA107 package. It is supplied with all the bits erased (set to '1'). Table 1. Logic Diagram M36P0R9070E0 1 Summary description Table 2. Signal Names | Table 2. Signal Names | | |-----------------------------|---------------------------------------------------------------| | A0-A24 <sup>(1)</sup> | Address Inputs | | DQ0-DQ15 | Common Data Input/Output | | $V_{DDQ}$ | Common Flash and PSRAM Power Supply for I/O Buffers | | V <sub>PPF</sub> | Flash Memory Optional Supply Voltage for Fast Program & Erase | | V <sub>DDF</sub> | Flash Memory Power Supply | | V <sub>CCP</sub> | PSRAM Power Supply | | V <sub>SS</sub> | Ground | | Ī | Latch Enable input | | К | Burst Clock | | WAIT | Wait Output | | NC | Not Connected Internally | | DU | Do Not Use as Internally Connected | | Flash Memory | | | Ē <sub>F</sub> | Chip Enable input | | G <sub>F</sub> | Output Enable Input | | $\overline{\mathbb{W}}_{F}$ | Write Enable input | | RP <sub>F</sub> | Reset input | | WP <sub>F</sub> | Write Protect input | | DPD <sub>F</sub> | Deep Power-Down | | PSRAM | | | Ē <sub>P</sub> | Chip Enable Input | | G <sub>P</sub> | Output Enable Input | | $\overline{\mathbb{W}}_{P}$ | Write Enable Input | | CR <sub>P</sub> | Configuration Register Enable Input | | <del>UB</del> <sub>P</sub> | Upper Byte Enable Input | | <del>IB</del> <sub>P</sub> | Lower Byte Enable Input | | · | | Note: 1 A23-A24 are Address Inputs for the Flash memory component only. 7/26 M36P0R9070E0 1 Summary description Figure 1. TFBGA Connections (Top view through package) | 1. T | FBGA Co | nnection<br>2 | 3 (10p v | 1ew thro | ougn pac<br>5 | skage) | 7 | 8 | 9 | |------|--------------------|---------------------------------|------------------------------------------|--------------------|--------------------|--------------------------------------------|--------------------|--------------------|--------------------| | | • | /~\ | /**\ | | | / · · · · | /** <u>\</u> | /**\ | /**\ <u>\</u> | | Α | | DU | NC , | NC ) | ( NC ) | VCCP | DPDF | Vss , | DU | | В | DU | A4 | A18 | (A19) | (V <sub>SS</sub> ) | $V_{\rm DDF}$ | NC ) | ( A21 ) | (A11 | | С | (NC) | A5 | $(\overline{\overline{LB}_P})$ | ( A23 ) | (V <sub>SS</sub> ) | (NC | (K) | (A22) | A12 | | D | (V <sub>SS</sub> ) | (A3) | A17 | A24 | (V <sub>PP</sub> ) | $\left( \overline{\mathbb{W}_{P}} \right)$ | (Ep) | A9 | (A13) | | E | (V <sub>SS</sub> ) | (A2) | (A7) | NC ) | (WPF) | $(\bar{z})$ | A20 | (A10) | A15 | | F | (NC) | (A1) | A6 | (UB <sub>P</sub> ) | (RP <sub>F</sub> ) | $\left(\frac{\overline{W}}{W_{F}}\right)$ | (A8) | A14 | A16 | | G | V <sub>DDQ</sub> , | A0 | DQ8 | DQ2 | (DQ10) | DQ5 | (DQ13) | WAIT | NC | | Н | (V <sub>SS</sub> ) | $\left(\overline{G_{P}}\right)$ | DQ0 | DQ1 | DQ3 | DQ12 | DQ14 | DQ7 | NC | | J | (DU) | NC ) | $\left(\overline{\overline{G}_F}\right)$ | DQ9 | (DQ11) | DQ4 | DQ6 | (DQ15) | V <sub>DDQ</sub> | | К | (NC) | | (NC) | NC ) | (NC | V <sub>CCP</sub> , | (NC) | V <sub>DDQ</sub> , | (CR <sub>P</sub> ) | | L | (DU) | V <sub>SS</sub> | (V <sub>SS</sub> ) | V <sub>DDQ</sub> | V <sub>DDF</sub> | (V <sub>SS</sub> ) | (V <sub>SS</sub> ) | V <sub>SS</sub> | V <sub>SS</sub> | | М | (DU) | NC ) | (DU) | (DU) | (DU) | DU | (DU) | (DU) | DU | | | | | | | | | | | | M36P0R9070E0 2 Signal descriptions ## 2 Signal descriptions See *Table 1., Logic Diagram* and *Table 2., Signal Names*, for a brief overview of the signals connected to this device. #### 2.1 Address inputs (A0-A24) Addresses A0-A22 are common inputs for the Flash memory and PSRAM components. Addresses A23 and A24 are inputs for Flash memory components only. The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the internal state machine. The Flash memory is accessed through the Chip Enable signal ( $\overline{E}_F$ ) and through the Write Enable signal ( $\overline{W}_F$ ), while the PSRAM is accessed through the Chip Enable signal ( $\overline{E}_P$ ) and the Write Enable signal ( $\overline{W}_P$ ). $\overline{E}_F$ Low, and $\overline{E}_P$ must not be Low at the same time. #### 2.2 Data input/output (DQ0-DQ15) The Data I/O output the data stored at the selected address during a Bus Read operation or input a command or the data to be programmed during a Bus Write operation. For the PSRAM component, the upper Byte Data Inputs/Outputs (DQ8-DQ15) carry the data to or from the upper part of the selected address when Upper Byte Enable ( $\overline{\text{UB}}_{P}$ ) is driven Low. The lower Byte Data Inputs/Outputs (DQ0-DQ7) carry the data to or from the lower part of the selected address when Lower Byte Enable ( $\overline{\text{LB}}_{P}$ ) is driven Low. When both $\overline{\text{UB}}_{P}$ and $\overline{\text{LB}}_{P}$ are disabled, the Data Inputs/ Outputs are high impedance. #### 2.3 Latch Enable ( $\overline{L}$ ) The Latch Enable pin is common to the Flash memory and PSRAM components. For details of how the Latch Enable signal behaves, please refer to the datasheets of the respective memory components: M69KB128AA for the PSRAM and M58PR512J for the Flash memory. #### 2.4 Clock (K) The Clock input pin is common to the Flash memory and PSRAM components. For details of how the Clock signal behaves, please refer to the datasheets of the respective memory components: M69KB128AA for the PSRAM and M58PR512J for the Flash memory. 2 Signal descriptions M36P0R9070E0 #### 2.5 Wait (WAIT) WAIT is an output pin common to the Flash memory and PSRAM components. However the WAIT signal does not behave in the same way for the PSRAM and the Flash memory. For details of how it behaves, please refer to the M69KB128AA datasheet for the PSRAM and to the M58PR512J datasheet for the Flash memory. #### 2.6 Flash Chip Enable input $(\overline{E}_F)$ The Flash Chip Enable input activates the control logic, input buffers, decoders and sense amplifiers of the Flash memory component selected. When Chip Enable is Low, $V_{IL}$ , and Reset is High, $V_{IH}$ , the device is in active mode. When Chip Enable is at $V_{IH}$ the corresponding Flash memory are deselected, the outputs are high impedance and the power consumption is reduced to the standby level. It is not allowed to have $\overline{E}_F$ at $V_{IL}$ and $\overline{E}_P$ at $V_{IL}$ at the same time. Only one memory component can be enabled at a time. ## 2.7 Flash Output Enable inputs $(\overline{G}_F)$ The Output Enable pins control the data outputs during Flash memory Bus Read operations. ## 2.8 Flash Write Enable ( $\overline{W}_F$ ) The Write Enable controls the Bus Write operation of the Flash memory Command Interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable whichever occurs first. #### 2.9 Flash Write Protect (WP<sub>F</sub>) Write Protect is an input that gives an additional hardware protection for each block. When Write Protect is Low, $V_{IL}$ , Lock-Down is enabled and the protection status of the Locked-Down blocks cannot be changed. When Write Protect is at High, $V_{IH}$ , Lock-Down is disabled and the Locked-Down blocks can be locked or unlocked. (See the Lock Status Table in the M58PR512J datasheet). #### 2.10 Flash Reset (RP<sub>F</sub>) The Reset input provides a hardware reset of the Flash memories. When Reset is at $V_{IL}$ , the memory is in Reset mode: the outputs are high impedance and the current consumption is reduced to the Reset Supply Current $I_{DD2}$ . Refer to *Table 7., Flash Memory DC Characteristics - Currents*, for the value of $I_{DD2}$ . After Reset all blocks are in the Locked state and the Configuration Register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Exiting Reset mode the device enters Asynchronous Read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. M36P0R9070E0 2 Signal descriptions The Reset pin can be interfaced with 3V logic without any additional circuitry. It can be tied to V<sub>RPH</sub> (refer to *Table 8., Flash Memory DC Characteristics - Voltages*). #### 2.11 PSRAM Chip Enable input $(\overline{E}_P)$ The Chip Enable input activates the PSRAM when driven Low (asserted). When deasserted $(V_{IH})$ , the device is disabled, and goes automatically in low-power Standby mode or Deep Power-down mode. #### 2.12 PSRAM Write Enable ( $\overline{W}_P$ ) Write Enable, $\overline{W}_P$ controls the Bus Write operation of the PSRAM. When asserted ( $V_{IL}$ ), the device is in Write mode and Write operations can be performed either to the configuration registers or to the memory array. ## 2.13 PSRAM Output Enable ( $\overline{G}_P$ ) **O**utput Enable, $\overline{G}_P$ provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. ## 2.14 PSRAM Upper Byte Enable (UB<sub>P</sub>) The Upper Byte En-able, $\overline{\text{UB}}_{\text{P}}$ gates the data on the Upper Byte Data Inputs/Outputs (DQ8-DQ15) to or from the upper part of the selected address during a Write or Read operation. #### 2.15 PSRAM Lower Byte Enable ( $\overline{LB}_P$ ) The Lower Byte Enable, $\overline{LB}_P$ gates the data on the Lower Byte Data Inputs/Outputs (DQ0-DQ7) to or from the lower part of the selected address during a Write or Read operation. If both $\overline{LB}_P$ and $\overline{UB}_P$ are disabled (High) during an operation, the device will disable the data bus from receiving or transmitting data. Although the device will seem to be deselected, it remains in an active mode as long as $\overline{E}_P$ remains Low. #### 2.16 PSRAM Configuration Register Enable (CR<sub>P</sub>) When this signal is driven High, V<sub>IH</sub>, Write operations load either the value of the Refresh Configuration Register (RCR) or the Bus configuration register (BCR). **5**// 2 Signal descriptions M36P0R9070E0 #### 2.17 Deep Power-Down input (DPD<sub>F</sub>) The Deep Power-Down input is used to place the device in a Deep Power-Down mode. When the device is in Deep Power-Down mode, the memory cannot be modified and data is protected. For further details on how the Deep Power-Down input signal works, please refer to the M58PR512J datasheet. #### 2.18 V<sub>DDF</sub> Supply Voltages V<sub>DDF</sub> provides the power supply to the internal cores of the Flash memory. It is the main power supply for all Flash memory operations (Read, Program and Erase). #### 2.19 V<sub>CCP</sub> Supply Voltage V<sub>CCP</sub> provides the power supply to the internal core of the PSRAM device. It is the main power supply for all PSRAM operations. #### 2.20 V<sub>DDQ</sub> Supply Voltage $V_{DDQ}$ provides the power supply for the Flash memory and PSRAM I/O pins. This allows all Outputs to be powered independently of the Flash memory and SRAM core power supplies, $V_{DDE}$ and $V_{CCP}$ #### 2.21 V<sub>PPF</sub> Program Supply Voltage V<sub>PPF</sub> is both a control input and a power supply pin for the Flash memory. The two functions are selected by the voltage range applied to the pin. If $V_{PPF}$ is kept in a low voltage range (0V to $V_{DDQ}$ ) $V_{PPF}$ is seen as a control input. In this case a voltage lower than $V_{PPLK}$ gives an absolute protection against Program or Erase, while $V_{PPF} > V_{PP1}$ enables these functions (see Tables 7 and 8, Flash Memory DC Characteristics for the relevant values). $V_{PPF}$ is only sampled at the beginning of a Program or Erase; a change in its value after the operation has started does not have any effect and Program or Erase operations continue. If $V_{PPF}$ is in the range of $V_{PPH}$ it acts as a power supply pin. In this condition $V_{PPF}$ must be stable until the Program/Erase algorithm is completed. M36P0R9070E0 2 Signal descriptions ## 2.22 V<sub>SS</sub> Ground $V_{SS}$ is the common ground reference for all voltage measurements in the Flash (core and I/O Buffers) and PSRAM chips. It must be connected to the system ground. Note: Each Flash memory device in a system should have their supply voltage ( $V_{DDF}$ ) and the program supply voltage $V_{PPF}$ decoupled with a 0.1 $\mu$ F ceramic capacitor close to the pin (high frequency, inherently low inductance capacitors should be as close as possible to the package). See Figure 4., AC Measurement Load Circuit. The PCB track widths should be sufficient to carry the required $V_{PPF}$ program and erase currents. 13/26 3 Functional description M36P0R9070E0 ## 3 Functional description The PSRAM and Flash memory components have separate power supplies but share the same grounds. They are distinguished by two Chip Enable inputs: $\overline{E}_F$ for Flash and $\overline{E}_P$ for the PSRAM. Recommended operating conditions do not allow more than one device to be active at a time. The most common example is a simultaneous read operations on the Flash memory and the PSRAM which would result in a data bus contention. Therefore it is recommended to put the other devices in the high impedance state when reading the selected device. Figure 2. Functional Block Diagram M36P0R9070E0 3 Functional description Table 3. Main Operating Modes | Table 5. Main Operating Modes | | | | | | | | | | | | | |-----------------------------------------|-----------------|-------------------------------------------|--------------------|--------------------------------|-----------------|----------------------------------|----------------------------------|------------------------------------------------------|--------------------|--------------------|--------------------------------------|-------------------------------| | Operation | Ē <sub>F</sub> | $\overline{G}_{F}$ | $\overline{W}_{F}$ | Ū <sub>F</sub> | RP <sub>F</sub> | WAIT <sub>F</sub> <sup>(4)</sup> | Ē <sub>P</sub> | CRP | $\overline{G}_{P}$ | $\overline{W}_{P}$ | $\overline{LB}_{P}\overline{UB}_{P}$ | DQ15-DQ0 | | Flash Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> <sup>(2)</sup> | V <sub>IH</sub> | | | | | Flash Data Out | | | | Flash Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> <sup>(2)</sup> | V <sub>IH</sub> | | | PSRAM must be disabled. Only one Flash memory can be | | Flash Data In | | | | Flash Address<br>Latch | V <sub>IL</sub> | Х | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | | | | bled a | | - | Flash Data Out<br>or Hi-Z (3) | | Flash Output<br>Disable | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | Х | V <sub>IH</sub> | | | | Hi-Z | | | | | Flash Standby | $V_{IH}$ | Χ | Х | Х | V <sub>IH</sub> | Hi-Z | Any PSRAM mode is allowed. | | | Hi-Z | | | | Flash Reset | Х | Х | Х | Х | V <sub>IL</sub> | Hi-Z | Flash memories must be disabled. | | Hi-Z | | | | | Flash Deep<br>Power-Down | V <sub>IH</sub> | Х | Х | Х | V <sub>IH</sub> | Hi-Z | | | | | | Hi-Z | | PSRAM Read | | | | | • | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | PSRAM data<br>out | | PSRAM Write | F | lash m | emorie | es must | be dis | sabled | $V_{IL}$ | V <sub>IL</sub> | Χ | $V_{IL}$ | $V_{IL}$ | PSRAM data in | | PSRAM Read<br>Configuration<br>Register | | Flash memories must be disabled | | | | | | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | PSRAM data out | | PSRAM<br>Standby | | Any Flash memory mode is allowed. Only | | | | | | V <sub>IL</sub> | Х | Х | Х | Hi-Z | | PSRAM Deep<br>Power-Down | one | one Flash memory can be enabled at a time | | | | | V <sub>IH</sub> | Х | Х | Х | Х | Hi-Z | Note: 1 X = Don't care - 2 $\overline{L}_F$ can be tied to $V_{IH}$ if the valid address has been previously latched - 3 Depends on $\overline{G}_F$ - 4 WAIT<sub>F</sub> signal polarity is configured using the Set Configuration Register command. See the M58PR512J datasheet for details. 5// 4 Maximum rating M36P0R9070E0 ## 4 Maximum rating Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 4. Absolute Maximum Ratings | Symbol | Parameter | Val | Unit | | |-------------------|----------------------------------------------|------|------|-------| | Symbol | Farameter | Min | Max | Offic | | T <sub>A</sub> | Ambient Operating Temperature | -30 | 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -30 | 85 | °C | | T <sub>STG</sub> | Storage Temperature | -65 | 125 | °C | | V <sub>IO</sub> | Input or Output Voltage | -0.2 | 2.45 | V | | V <sub>DD</sub> | Supply Voltage | -0.2 | 2.45 | V | | V <sub>DDQ</sub> | Input/Output Supply Voltage | -0.2 | 2.45 | V | | V <sub>PP</sub> | Program Voltage | -1.0 | 12.6 | V | | I <sub>O</sub> | Output Short Circuit Current | | 100 | mA | | t <sub>VPPH</sub> | Time for V <sub>PP</sub> at V <sub>PPH</sub> | | 100 | hours | ## 5 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in *Table 5., Operating and AC Measurement Conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 5. Operating and AC Measurement Conditions | Parameter | Flash N | <i>l</i> lemory | PSF | - Unit | | |-----------------------------------------------------------|-----------------|-----------------------|-----------------|--------|------| | Farameter | Min | Max | Min | Max | Onit | | V <sub>CCP</sub> Supply Voltage | 1.7 | 1.95 | 1.7 | 1.95 | V | | V <sub>DDF</sub> Supply Voltage | 1.7 | 1.95 | 1.7 | 1.95 | V | | V <sub>DDQ</sub> Supply Voltage | 1.7 | 1.95 | 1.7 | 1.95 | V | | V <sub>PPF</sub> Supply Voltage (Factory environment) | 8.5 | 9.5 | - | - | V | | V <sub>PPF</sub> Supply Voltage (Application environment) | -0.4 | V <sub>DDQ</sub> +0.4 | _ | - | V | | Ambient Operating Temperature | -30 | 85 | -30 | 85 | °C | | Load Capacitance (C <sub>L</sub> ) | 3 | 60 | 3 | 80 | pF | | Impedance Output (Z <sub>0</sub> ) | | 5 | 0 | | Ω | | Output Circuit Protection Resistance (R) | 50 | | | | | | Input Rise and Fall Times | | 3 | | | ns | | Input Pulse Voltages | 0 to ' | $V_{DDQ}$ | 0 to ' | V | | | Input and Output Timing Ref. Voltages | V <sub>DI</sub> | <sub>OQ</sub> /2 | V <sub>DI</sub> | V | | Figure 3. AC Measurement I/O Waveform 5 DC and AC parameters M36P0R9070E0 Figure 4. AC Measurement Load Circuit Table 6. Capacitance | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | | 14 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | | 14 | pF | <sup>1.</sup> Sampled only, not 100% tested. Table 7. Flash Memory DC Characteristics - Currents | Symbol | Parameter | Test Conditi | on | Тур | Max | Unit | |---------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|-------------------|------|-----|------| | I <sub>LI</sub> | Input Leakage Current | 0V ≤V <sub>IN</sub> ≤V <sub>D</sub> | | ±1 | μΑ | | | I <sub>LO</sub> | Output Leakage Current | 0V ≤V <sub>OUT</sub> ≤V <sub>I</sub> | DDQ | | ±1 | μΑ | | I <sub>DD1</sub> | Supply Current<br>Asynchronous Read (f=5MHz) | $\overline{E}_F = V_IL, \overline{G}_F =$ | · V <sub>IH</sub> | 25 | 30 | mA | | | Supply Current<br>Page Read (f=13MHz) | | | 11 | 15 | mA | | | Supply Current | 8 Word | | 22 | 32 | mA | | | Synchronous Read (f=66MHz) | 16 Word | | 19 | 26 | mA | | | , , | Continuous | S | 25 | 34 | mA | | | Supply Current | 8 Word | | 26 | 36 | mA | | | Synchronous Read (f = 108MHz) | 16 Word | | 23 | 30 | mA | | | | Continuous | 1 | 30 | 42 | mA | | I <sub>DD2</sub> | Supply Current (Reset) | $\overline{RP}_F = V_{SS} \pm 0.2V$ | 512 Mbit | 50 | 120 | μA | | I <sub>DD3</sub> | Supply Current (Standby) | $\overline{E}_F = V_{DDF} \pm 0.2V$ | 512 Mbit | 50 | 120 | μΑ | | I <sub>DD4</sub> | Supply Current (Automatic Standby) | $\overline{E}_F = V_{IL}, \overline{G}_F = V_{IH}$ | 512 Mbit | 50 | 120 | μA | | I <sub>DD5</sub> <sup>(1)</sup> | Supply Current (Deep Power Down) | | | 2 | 30 | μΑ | | . (2) | Supply Current (Program) | $V_{PPF} = V_{PP}$ | 'H | 35 | 50 | mA | | | Supply Surrent (Frogram) | $V_{PPF} = V_{DD}$ | )F | 35 | 50 | mA | | | Supply Comment (Frees) | $V_{PPF} = V_{PP}$ | 35 | 50 | mA | | | I <sub>DD6</sub> (2) | Supply Current (Erase) | $V_{PPF} = V_{DD}$ | )F | 35 | 50 | mA | | | Our also Ourseat (Disals Obsals) | $V_{PPF} = V_{PP}$ | 35 | 50 | mA | | | | Supply Current (Blank Check) | $V_{PPF} = V_{DD}$ | 35 | 50 | mA | | | | Coursely Coursely | Program/Erase in o<br>Asynchronous Read in | 60 | 80 | mA | | | I <sub>DD7</sub> (2)(3) | Supply Current<br>(Dual Operations) | Program/Erase in c<br>Synchronous Read (<br>f=66MHz) in anoth | 65 | 92 | mA | | | I <sub>DD8</sub> <sup>(2)</sup> | Supply Current Program/ Erase<br>Suspended (Standby) | $\overline{E}_F = V_{DDF} \pm 0.2V$ | 512 Mbit | 50 | 120 | μΑ | | | V Complex Comment (Dressure) | $V_{PPF} = V_{PP}$ | H | 8 | 22 | mA | | . (2) | V <sub>PPF</sub> Supply Current (Program) | $V_{PPF} = V_{DD}$ | )F | 0.05 | 0.1 | μA | | I <sub>PP1</sub> <sup>(2)</sup> | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | $V_{PPF} = V_{PP}$ | 'H | 8 | 22 | mA | | | V <sub>PPF</sub> Supply Current (Erase) | $V_{PPF} = V_{DD}$ | 0.05 | 0.1 | μA | | | I <sub>PP2</sub> | V <sub>PPF</sub> Supply Current (Read) | V <sub>PP F</sub> ≤V <sub>DDF</sub> | | 2 | 15 | μA | | I <sub>PP3</sub> <sup>(2)</sup> | V <sub>PPF</sub> Supply Current (Standby,<br>Program/Erase Suspend) | V <sub>PPF</sub> ≤V <sub>DD</sub> | F | 0.2 | 5 | μA | | I | V <sub>PPF</sub> Supply Current (Blank Check) | V <sub>PPF</sub> = V <sub>PP</sub> | 0.05 | 0.1 | mA | | | I <sub>PP4</sub> | Abbe anbhis annent (pignik aneck) | $V_{PPF} = V_{PF}$ | 0.05 | 0.1 | mA | | <sup>1.</sup> The DPD current is measured 40µs after entering the Deep Power Down mode. <sup>2.</sup> Sampled only, not 100% tested. <sup>3.</sup> $V_{\mbox{\scriptsize DDF}}$ Dual Operation current is the sum of read and program or erase currents. 5 DC and AC parameters M36P0R9070E0 Table 8. Flash Memory DC Characteristics - Voltages | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |-------------------|-------------------------------------------|-------------------------|-----------------------|-----|------------------------|------| | $V_{IL}$ | Input Low Voltage | | 0 | | 0.4 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>DDQ</sub> -0.4 | | V <sub>DDQ</sub> + 0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.1 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -100 \mu A$ | V <sub>DDQ</sub> -0.1 | | | V | | V <sub>PP1</sub> | V <sub>PPF</sub> Program Voltage-Logic | Program, Erase | 1.1 | 1.8 | 3.3 | V | | V <sub>PPH</sub> | V <sub>PPF</sub> Program Voltage Factory | Program, Erase | 8.5 | 9.0 | 9.5 | V | | V <sub>PPLK</sub> | Program or Erase Lockout | | | | 0.4 | V | | V <sub>LKO</sub> | V <sub>DDF</sub> Lock Voltage | | 1 | | | V | | V <sub>RPH</sub> | RP <sub>F</sub> pin Extended High Voltage | | | | 3.3 | V | | V <sub>LKOQ</sub> | V <sub>DDQ</sub> Lock Voltage | | 0.9 | | | V | Table 9. PSRAM DC Characteristics | Symbol | Parameter | Refreshed<br>Array | Test Conditions | | Min. | Тур. | Max. | Unit | |----------------------------------|-------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------|--------|-----------------------|------|------------------------|------| | V <sub>OH</sub> <sup>(3)</sup> | Output High Voltage | | $I_{OH} = -0.2$ mA | | 0.8V <sub>DDQ</sub> | | | V | | V <sub>OL</sub> <sup>(3)</sup> | Output Low Voltage | | $I_{OL} = 0.2 \text{mA}$ | | | | 0.2V <sub>DDQ</sub> | V | | V <sub>IH</sub> <sup>(1)</sup> | Input High Voltage | | | | V <sub>DDQ</sub> -0.4 | | V <sub>DDQ</sub> + 0.2 | V | | V <sub>IL</sub> <sup>(2)</sup> | Input Low Voltage | | | | -0.2 | | 0.4 | V | | I <sub>LI</sub> | Input Leakage Current | | $V_{IN} = 0$ to $V_{DDQ}$ | | | | 1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | | $\overline{G}_P = V_{IH} \text{ or } \overline{E}_P = V_{IH}$ | | | | 1 | μA | | I <sub>CC1</sub> <sup>(4)</sup> | Asynchronous Read/Write Random at t <sub>RC</sub> min | | $V_{IN} = 0V \text{ or } V_{DDQ},$ | 70ns | | | 25 | mA | | | | | $I_{OUT} = 0mA, \overline{E}_P = V_{IL}$ | 85ns | | | 22 | mA | | I <sub>CC2</sub> (4) | Asynchronous | Page Read | $V_{IN} = 0V \text{ or } V_{DDQ}$ | 70ns | | | 15 | mA | | | Asynchronous Page Read | | $I_{OUT} = 0mA, \overline{E}_P = V_{IL}$ | 85ns | | | 12 | mA | | | Burst, Initial Read/Write<br>Access | | $V_{IN} = 0V \text{ or } V_{DDQ}$ $I_{OUT} = 0\text{mA}, \overline{E}_{P} = V_{IL}$ | 104MHz | | | 35 | mA | | I <sub>CC3</sub> (4) | | | | 80MHz | | | 30 | mA | | | | | | 66MHz | | | 25 | mA | | | Continuous Burst Read | | V <sub>IN</sub> = 0V or V <sub>DDQ</sub> | 104MHz | | | 30 | mA | | I <sub>CC4R</sub> (4) | | | $I_{OUT} = 0$ mA, $\overline{E}_P = V_{IL}$ | 80MHz | | | 25 | mA | | | | | | 66MHz | | | 20 | mA | | I <sub>CC4W</sub> (4 | Continuous Burst Write | | $V_{IN} = 0V \text{ or } V_{DDQ}$ | 104MHz | | | 35 | mA | | | | | $I_{OUT} = 0 \text{mA}, \overline{E}_{P} = V_{IL}$ | 80MHz | | | 30 | mA | | | | | | 66MHz | | | 25 | mA | | | Partial Array<br>Refresh<br>Standby<br>Current | Full Array | | | | | 200 | μA | | I <sub>PASR</sub> <sup>(4)</sup> | | 1/2 Array | $V_{IN} = 0V \text{ or } V_{DDQ}$ $\overline{E}_{P} = V_{DDQ}$ | | | | 170 | μA | | | | 1/4 Array | | | | | 155 | μA | | | | 1/8 Array | | | | | 150 | μA | | | None | | | | | | 140 | μA | | I <sub>SB</sub> <sup>(5)</sup> | Standby Currer | nt | $V_{IN} = 0V \text{ or } V_{DDQ}$ $\overline{E}_P = V_{DDQ}$ | | | | 200 | μA | | I <sub>CCPD</sub> | Deep-Power Do | own Current | $V_{IN} = 0V \text{ or } V_{DDQ},$ $V_{CCP} V_{DDQ} = 1.95V; T_{A} = +85^{\circ}C$ | | | 3 | 10 | μA | - 1. Input signals may overshoot to $V_{\mbox{\scriptsize DDQ}}$ + 1.0V for periods of less than 2ns during transitions. - 2. Output signals may undershoot to $V_{SS}$ 1.0V for periods of less than 2ns during transitions. - 3. BCR5-BCR4 = 01 (default settings). - 4. This parameter is specified with all outputs disabled to avoid external loading effects. The user must add the current required to drive output capacitance expected for the actual system. - I<sub>SB</sub> maximum value is measured at +85°C with PAR set to Full Array. In order to achieve low standby current, all inputs must be driven either to V<sub>DDQ</sub> or V<sub>SSQ</sub>. I<sub>SB</sub> might be slightly higher for up to 500ms after Power-up, or when entering Standby mode. 6 Package mechanical M36P0R9070E0 ## 6 Package mechanical In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second-level interconnect. The category of Second-Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 5. TFBGA107 8x11mm - 9x12 active ball array, 0.8mm pitch, package outline 1. Drawing is not to scale. M36P0R9070E0 6 Package mechanical Table 10. Stacked TFBGA107 8x11mm - 9x12 active ball array, 0.8mm pitch, package data | Symbol | | millimeters | | inches | | | |--------|-------|-------------|-------|--------|-------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.20 | | | 0.047 | | A1 | | 0.20 | | | 0.008 | | | A2 | 0.85 | | | 0.033 | | | | b | 0.35 | 0.30 | 0.40 | 0.014 | 0.012 | 0.016 | | D | 8.00 | 7.90 | 8.10 | 0.315 | 0.311 | 0.319 | | D1 | 6.40 | | | 0.252 | | | | ddd | | | 0.10 | | | 0.004 | | Е | 11.00 | 10.90 | 11.10 | 0.433 | 0.429 | 0.437 | | E1 | 8.80 | | | 0.346 | | | | е | 0.80 | | | 0.031 | | | | FD | 0.80 | | | 0.031 | | | | FE | 1.10 | | | 0.043 | | | | SE | 0.40 | | | 0.016 | | | 7 Part numbering M36P0R9070E0 ## 7 Part numbering Blank = Standard Packing E = ECOPACK® Package, Standard packing F = ECOPACK® Package, Tape & Reel packing Note: Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. M36P0R9070E0 8 Revision history # 8 Revision history Table 12. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 28-Nov-2005 | 1 | Initial release. | 25/26 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2005 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com