# LOW POWER 3V CMOS SRAM 1 MEG (128K x 8-BIT) ADVANCE INFORMATION IDT71L024 ### **FEATURES:** - 128K x 8 Organization - Wide Operating Voltage Range: 2.7V to 3.6V - Speed Grades: 70ns, 100ns - Low Operating Power: 25mA (max) - Low Standby Power: 5μA (max) - Low-Voltage Data Retention: 1.5V (min) - Available in 32-pin, 13.4mm x 8mm Type I TSOP package #### **DESCRIPTION:** The IDT71L024 is a 1,048,576-bit very low-power Static RAM organized as 128K x 8. It is fabricated using IDT's high-reliability CMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective solution for low-power memory needs. It uses a 6-transistor memory cell. All input and output signals of the IDT71L024 are LVTTL-compatible and operation is from a single extended-range 3.3V supply. This extended supply range makes the device ideally suited for unregulated battery-powered applications. Fully static asynchronous circuitry is used, requiring no clocks or refresh for operation. The IDT71L024 is packaged in a JEDEC standard 32-pin TSOP Type I. # **FUNCTIONAL BLOCK DIAGRAM** The IDT logo is a registered trademark of Integrated Device Technology, Inc. ## **PIN CONFIGURATIONS** **TSOP TOP VIEW** # TRUTH TABLE(1) | CS1 | CS2 | ŌĒ | WE | I/O0-I/O7 | Function | |-----|-----|----|----|-----------|----------------------| | Н | Х | Х | Χ | High-Z | Deselected - Standby | | Х | L | Х | Х | High-Z | Deselected - Standby | | L | Н | L | Н | DATAout | Read | | L | Н | Х | L | DATAIN | Write | | L | Н | Н | Н | High-Z | Outputs Disabled | $1.H = V_{IH}, L = V_{IL}, X = Don't care.$ NOTE: 3778 tbl 02 # **PIN DESCRIPTIONS** | A0 – A16 | Address Inputs | Input | |-------------------------------------|-------------------|-------| | CS1 | Chip Select | Input | | CS2 | Chip Select | Input | | WE | Write Enable | Input | | ŌĒ | Output Enable | Input | | I/O <sub>0</sub> - I/O <sub>7</sub> | Data Input/Output | I/O | | VDD | Power | Pwr | | Vss | Ground | Gnd | 3778 tbl 01 ## **CAPACITANCE** $(TA = +25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 6 | pF | | CI/O | I/O Capacitance | Vout = 3dV | 7 | pF | | NOTE: | | | | | 3778 tbl 06 <sup>1.</sup> This parameter is guaranteed by device characterization, but not production tested. # ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Rating | Com'l. and Ind'l. | Unit | |----------------------|---------------------------------------------------------|-------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to VSS | -0.5 to +4.6 | ٧ | | VTERM <sup>(3)</sup> | VTERM <sup>(3)</sup> Terminal Voltage with -0.5 to VDD+ | | V | | | Respect to VSS | | | | TBIAS | Temperature Under Bias | -55 to +125 | °C | | Tstg | Storage Temperature | -55 to +125 | ç | | Рт | Power Dissipation | 1.0 | W | | lout | DC Output Current | 20 | mA | #### NOTES: 3778 tbl 03 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VDD terminals only. - 3. Input, Output, and I/O terminals; 4.6V maximum. # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade | Temperature | Vss | VDD | |------------|----------------|-----|--------------| | Commercial | 0°C to +70°C | 0V | 2.7V to 3.6V | | Industrial | -40°C to +85°C | 0V | 2.7V to 3.6V | 3778 tbl 04 # RECOMMENDED DC OPERATING CONDITIONS | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|--------------|------|------------------------|------| | VDD | Supply Voltage | 2.7 | 3.0 | 3.6 | > | | Vss | Ground | 0 | 0 | 0 | ٧ | | ViH | Input High Voltage | 2.0 | _ | VDD+0.3 <sup>(1)</sup> | ٧ | | VIL | Input Low Voltage | $-0.3^{(2)}$ | - | 0.8 | V | #### NOTE: - 3778 tbl 05 - 1. VIH (max.) = VDD + 1.5V for pulse width less than 5ns, once per cycle. - 2. VIL (min.) = -1.5V for pulse width less than 5ns, once per cycle. # DC ELECTRICAL CHARACTERISTICS VDD = 2.7V to 3.6V, Commercial and Industrial Temperature Ranges | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | |--------|------------------------|------------------------------------------------------|------|------|------| | ILI | Input Leakage Current | VDD = Max., VIN = Vss to VDD | _ | 1 | μΑ | | ILO | Output Leakage Current | $VDD = Max., \overline{CS} = VIH, VOUT = VSS to VDD$ | _ | 1 | μΑ | | Voн | Output High Voltage | IOH = -1mA, $VDD = Min$ . | 2.4 | _ | V | | Vol | Output Low Voltage | IOL = 2mA, VDD = Min. | _ | 0.4 | V | 3778 tbl 07 # DC ELECTRICAL CHARACTERISTICS<sup>(1, 2)</sup> VDD = 2.7 to 3.6V, VLC = 0.2V, VHC = VDD-0.2V, Commercial and Industrial Temperature Ranges | Symbol | Parameter | Test Conditions | | Typ. <sup>(5)</sup> | Max. | Unit | |--------|---------------------------|------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|------|------| | ICC2 | Dynamic Operating Current | CS1 = VLC, CS2 = VHC, Outputs Open, | -70 ns | _ | 25 | mA | | | | $VDD = 3.6V, f = fMAX^{(3)}$ | -100 ns | _ | 18 | | | Icc | Static Operating Current | $\overline{\text{CS1}}$ = VLC, CS2 = VHC, Outputs Open, $\overline{\text{WE}}$ = VHC, VDD = 3.6V, f = 0 <sup>(4)</sup> | | _ | 5 | mA | | ISB1 | Standby Supply Current | CS1 and CS2 = VHC, or CS2 = VLC, | -40 to 85°C | _ | 10 | μΑ | | | | Outputs Open, VDD = 3.6V | 0 to 70°C | _ | 5 | | | | | | 40°C | _ | 2 | | | | | | 25°C | _ | 1 | | #### NOTES: 3778 tbl 08 - 1. All values are maximum guaranteed values. - 2. Input low and high voltage levels are 0.2V and VDD-0.2V respectively for all tests. - 3. $f_{MAX} = 1/t_{RC}$ (all address inputs are cycling at $f_{MAX}$ ). - 4. f = 0 means no address input lines are changing. - 5. Typical conditions are VDD = 3.0V and specified temperature. # DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES (VLC = 0.2V, VHC = VDD - 0.2V) | Symbol | Parameter | Test Condition | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |---------------------|-----------------------------------------|----------------------------|--------------------|---------------------|------|------| | Vdr | Vcc for Data Retention | _ | 1.5 | _ | _ | V | | ICCDR | Data Retention Current | 1) CS1 ≥ VHC and CS2 ≥ VHC | _ | <1 | 5 | μΑ | | tcdr <sup>(3)</sup> | Chip Deselect to Data<br>Retention Time | or<br>2) CS2 ≤ VLC | 0 | _ | _ | ns | | tR <sup>(3)</sup> | Operation Recovery Time | | tRC <sup>(2)</sup> | _ | _ | ns | #### NOTES: 3778 tbl 09 - 1. TA = +25°C. - 2. tRC = Read Cycle Time. - 3. This parameter is guaranteed by device characterization, but is not production tested. ## LOW VDD DATA RETENTION WAVEFORM 3778 tbl 10 ## **AC TEST CONDITIONS** | Input Pulse Levels | GND to 2.5V | |-------------------------------|--------------| | Input Rise/Fall Times | 3ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | AC Test Load | See Figure 1 | ## **AC TEST LOAD** <sup>\*</sup>Including jig and scope capacitance. Figure 1. AC Test Load # **AC ELECTRICAL CHARACTERISTICS** (VDD = 2.7 to 3.6V, All Temperature Ranges) | | | 71L024L70 | | 71L02 | 24L100 | | |---------------------|----------------------------------------|-----------|------|-------|--------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | Read Cycle | | | | | • | | | trc | Read Cycle Time | 70 | _ | 100 | _ | ns | | tAA | Address Access Time | _ | 70 | _ | 100 | ns | | tacs | Chip Select Access Time | _ | 70 | _ | 100 | ns | | tcLZ <sup>(1)</sup> | Chip Select Low to Output in Low-Z | 10 | _ | 10 | _ | ns | | tCHZ <sup>(1)</sup> | Chip Select High to Output in High-Z | _ | 25 | _ | 30 | ns | | toE | Output Enable Low to Output Valid | _ | 35 | _ | 50 | ns | | tolz <sup>(1)</sup> | Output Enable Low to Output in Low-Z | 5 | _ | 5 | _ | ns | | toHZ <sup>(1)</sup> | Output Enable High to Output in High-Z | _ | 25 | _ | 30 | ns | | tон | Output Hold from Address Change | 10 | _ | 15 | _ | ns | | Write Cycle | | | | | | | | twc | Write Cycle Time | 70 | _ | 100 | _ | ns | | taw | Address Valid to End of Write | 65 | _ | 80 | _ | ns | | tcw | Chip Select Low to End of Write | 65 | _ | 80 | _ | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | ns | | twr | Address Hold from End of Write | 0 | _ | 0 | _ | ns | | twp | Write Pulse Width | 55 | _ | 70 | _ | ns | | tow | Data Valid to End of Write | 30 | _ | 40 | _ | ns | | tDH | Data Hold Time | 0 | _ | 0 | _ | ns | | tow <sup>(1)</sup> | Write Enable High to Output in Low-Z | 5 | _ | 5 | _ | ns | | twHz <sup>(1)</sup> | Write Enable Low to Output in High-Z | _ | 25 | _ | 30 | ns | NOTE: <sup>1.</sup> This parameter is guaranteed by device characterization, but is not production tested. # TIMING WAVEFORM OF READ CYCLE NO. 1<sup>(1)</sup> # TIMING WAVEFORM OF READ CYCLE NO. 2<sup>(1, 2, 4)</sup> ### NOTES: - 1. WE is HIGH for Read Cycle. - 2. Device is continuously selected; $\overline{\text{CS1}}$ is LOW and CS2 is HIGH. - 3. Address must be valid prior to or coincident with the later of CS1 transition LOW and CS2 transition HIGH; otherwise tax is the limiting parameter. - 4. $\overline{\sf OE}$ is LOW. - 5. Transition is measured $\pm 200 \text{mV}$ from steady state. # TIMING WAVEFORM OF WRITE CYCLE NO. 1 ( $\overline{\text{WE}}$ CONTROLLED TIMING) $^{(1, 2, 5)}$ # TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS1 AND CS2 CONTROLLED TIMING)(1,2,5) #### NOTES: - 1. WE or CS1 must be HIGH, or CS2 must be LOW during all address transitions. - 2. A write occurs during the overlap of a LOW CS1, HIGH CS2, and a LOW WE. - 3. twn is measured from the earlier of either CS1 or WE going HIGH or CS2 going LOW to the end of the write cycle. - 4. During this period, I/O pins are in the output state, and input signals must not be applied. - 5. If the CS1 LOW transition or CS2 HIGH transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state. - 6. Transition is measured ±200mV from steady state. - 7. $\overline{OE}$ is continuously HIGH. If during a $\overline{WE}$ controlled write cycle $\overline{OE}$ is LOW, twp must be greater than or equal to twHz + tbw to allow the I/O drivers to turn off and data to be placed on the bus for the required tbw. If $\overline{OE}$ is HIGH during a $\overline{WE}$ controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified twp. # ORDERING INFORMATION 3778 drw 11