# HM10G002

### 256/263CH TFT-LCD GATE DRIVER

**PRELIMINARY** 

**SPECIFICATION** 

#### • General Description

HM10G002 is a gate driver for XGA/SXGA/SXGA+ TFT-LCD panels. With many attractive features such as 256/263 outputs convertible, high voltage operation, selective data shift direction, negative voltage output, low power consumption etc., HM10G002 provides excellent TFT-LCD driving solution.

#### Features

- Gate driver LSI for an Active Matrix LCD.
- The number of LCD driving outputs is 256/263
- High voltage operation: MAX. VEE+35V
- Negative output voltage : VEE-VSS =  $-5 \sim -15$ V
- Supply voltage for Input Signal :  $+3.0 \sim +3.6 \text{ V}$
- Selective data shift direction.
- Slim TCP (Tape Carrier Package).
- CMOS LSI Construction.

#### • Block Diagram



B.F.: Output Buffer L.S.: Level Shifter S.R.: Shift Register

#### • Pin Configuration



Input Pin: 15EA Output Pin: 263EA

Notice: - This diagram is seen from the top of chip pattern.

- NC pin is not included.
- TCP pin configuration could be different from this diagram It depends on TCP Model.

## • PIN Description

| PIN<br>NAME  | INPUT /<br>OUTPUT | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPV          | Input             | Vertical shift clock input It is used as shift clock of shift register. Data is synchronized with the rising edge of this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OE           | Input             | Output enable control pins When OE pin is `H`, the LCD panel control outputs are fixed at `VL`, with shift register not cleared. OE signal is asynchronous with CPV.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SDC          | Input             | Data shift direction selection pin.  Data shift direction;  SDC = High:  STV1 → OUT1 → OUT2 OUT262 → OUT263 → STV2  SDC = Low:  STV2 → OUT263 → OUT262 OUT2 → OUT1 → STV1                                                                                                                                                                                                                                                                                                                                                                                                                |
| STV1<br>STV2 | In_Out            | Input /Output pin for vertical synchronous signal.  According to the status of SDC input, these pins can be used as input pin for vertical synchronous signal or output pin for carry signal to the next cascaded gate driver IC. The carry signal is used as vertical synchronous signal of next cascaded gate driver and synchronized with falling edge of CPV.  Pin assignment  SDC = L  STV1 is output pin for carry signal.  STV2 is input pin for vertical synchronous signal.  SDC = H:  STV1 is input pin for vertical synchronous signal.  STV2 is output pin for carry signal. |
| MODE         | Input             | Output counts Output counts MODE = High: No. of Output : 263CH. MODE = Low: No. of Output : 256CH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

## • Pin Description(continued)

| PIN<br>NAME         | INPUT /<br>OUTPUT | FUNCTION                                           |  |
|---------------------|-------------------|----------------------------------------------------|--|
| VCOM                | Input             | Voltage source for LCD panel control output (High) |  |
| VDD                 | Input             | Voltage source for input signal                    |  |
| VSS                 | Input             | GND for input signal                               |  |
| VEE                 | Input             | GND for internal chip operation                    |  |
| OUT1<br>~<br>OUT263 | Output            | Output pins for LCD panel driving.                 |  |

#### Operation Description

- 1) Voltage Level of Input And Output Signals.
  - The voltage levels of input signals are as follows:
    - 'H' level = VDD
    - 'L' level = VSS
  - The voltage levels of carry output signal (STV1, 2) are as follows:
    - 'H' level = VDD
    - 'L' level = VSS
  - The voltage levels of LCD control outputs are as follows:
    - 'H' level = VCOM
    - L' level = VL



Voltage Level of Input And Output Signals.

#### 3) Overall Function Description

According to input signals HM10G002 sets the LCD control outputs to 'selection signal(H)' or 'non-selection signal(L)'. Detail description of the chip operation is as follows.

The data shift direction(Left shift:OUT1 to OUT263, Right shift:OUT263 to OUT1) is selected according to SDC input. If SDC is 'H', the vertical shift data from controller is put into the STV1 pin and latched into the left first shift register and then output to LCD control output OUT1 at the associate rising edge of CPV for one CPV period. At the next rising edge of CPV, the data latched at the left first shift register is shifted to the next shift register and then output to OUT2. In this manner, the data is shifted to rightward direction and output to LCD control output pin from OUT1 to OUT263 one by one at the associate rising edge of CPV for one CPV period. The data contained in the 263th shift register is also output to STV2 pin at the associate falling edge of CPV and used as carry signal to the next cascaded gate driver. If SDC is 'L', the vertical shift data from controller is put into the STV2 pin and latched into the right first shift register and then output to LCD control output OUT263 at the associate rising edge of CPV for one CPV period. At the next rising edge of CPV, the data latched at the right first shift register is shifted to the next shift register and then output to OUT262. In this manner, the data is shifted to leftward direction and outputted to LCD control output pin from OUT263 to OUT1 one by one at the associate rising edge of CPV for one CPV period. The data contained in the 263th shift register is also output to STV1 pin at the associate falling edge of CPV and used as carry signal to the next cascaded gate driver.

If the OE signal is 'H', the outputs are set to VL level, but the internal data contained in the shift register is not changed and when the OE signal return to 'L' the information contained in the shift register is outputted to the display.

#### • Timing Diagram (When SDC = H, MODE = H)



### • Timing Diagram ( When SDC = H, MODE = L )



#### Absolute maximum ratings(VSS Refferenced)

Reference Voltage: VSS

| ITEM                      | SYMBOL   | MIN  | TYP | MAX     | UNIT |
|---------------------------|----------|------|-----|---------|------|
| Supply voltage(1)         | VDD      | -0.3 |     | 7.0     | V    |
| Supply voltage(2)         | VEE      | -20  |     | 0.3     | V    |
| Voltage difference(1)     | VCOM-VEE | -0.3 |     | 40      | V    |
| Input voltage             | Vin      | -0.3 |     | VDD+0.3 | V    |
| Operating frequency       | fcpv     |      |     | 150     | kHz  |
| Storage temperature range | TSTG     | -55  |     | 125     | °C   |

Each voltage should be kept to satisfy absolute maximum ratings.

If the applied voltage go beyond absolute maximum ratings, the chip may be broken eternally.

Exposure to absolute maximum ratings condition for long periods may affect badly to the reliability.

# • Recommended Operating Conditions (VSS=0)

Reference Voltage: VSS

| ITEM                                 | SYMBOL   | MIN     | TYP | MAX     | UNIT |
|--------------------------------------|----------|---------|-----|---------|------|
| Supply voltage(1)                    | VDD      | 3.0     | 3.3 | 3.6     | V    |
| Supply voltage(2)                    | VCOM     | 10      |     | 25      | V    |
| Supply voltage(3)                    | VEE      | -15     |     | -5      | V    |
| Voltage difference(1)                | VCOM-VEE | 17      |     | 35      | V    |
| Input voltage                        | Vin      | VSS-0.3 |     | VDD+0.3 | V    |
| Operating frequency                  | fcpv     |         |     | 150     | kHz  |
| Operating free-air temperature range | TA       | -20     |     | 75      | °C   |

## • Power ON/OFF Sequence



#### • Electrical characteristics under recommended operating conditions

|                        |        | CONDITIONS         | RATINGS |      |         | I D III |                 |
|------------------------|--------|--------------------|---------|------|---------|---------|-----------------|
| ITEM                   | SYMBOL |                    | MIN.    | TYP. | MAX.    | UNIT    | PINS            |
| `0` input voltage      | VIL    |                    | VSS     |      | 0.2×VDD | V       | All inputs      |
| `1` input voltage      | VIH    |                    | 0.8×VDD |      | VDD     | V       | All inputs      |
| '0' output voltage(1)  | VOL    | IOL=40μA           | VSS     |      | VSS+0.4 | V       | STV1,2          |
| `1` output voltage(2)  | VOH    | IOH= 40 μA         | VDD-0.4 |      | VDD     | V       | STV1,2          |
| `0` output resistance  | ROL    | VOUT=<br>VEE+0.5V  |         |      | 1000    | Ω       | OUT1~<br>OUT256 |
| `1` output resistance  | ROH    | VOUT=<br>VCOM-0.5V |         |      | 1000    | Ω       | OUT1~<br>OUT256 |
| input current          | Iin    |                    | -5.0    |      | +5.0    | μΑ      | All inputs      |
| current consumption(1) | IDD    | (Note1)            |         |      | 500     | μΑ      | VDD             |
| current consumption(2) | ICOM   | (Note1)            |         |      | 500     | μA      | VCOM            |

Note1: Current consumption of VDD, VDL, VCOM pin respectively under test conditions of;

- Output : No load

- Input : VIH= VDD, VIL= VSS,  $f_{CPV}$ = 50KHz,  $f_{STV}$ = 83Hz, OE1~3= VIL.

# •AC Characteristics under recommended operating conditions

| ITEM                       | SYMBOL      | CONDITIONS      | MIN. | MAX. | UNIT |
|----------------------------|-------------|-----------------|------|------|------|
| Clock frequency            | fcpv        |                 |      | 100  | kHz  |
| CPV clock pulse width      | tCPVH,tCPVL | Duty=50%        | 5.0  |      | us   |
| OE signal pulse width      | tWCL        |                 | 1.0  |      | us   |
| Data setup time            | tsu         |                 | 700  |      | ns   |
| Data hold time             | thd         |                 | 700  |      | ns   |
| Output delay time1         | trpd1       | CL=300pF        |      | 1000 | ns   |
| Output delay time2         | tfpd1       | CL=300pF        |      | 1000 | ns   |
| Output delay time3         | trpd2       | CL=30pF         |      | 800  | ns   |
| Output delay time4         | tfpd2       | CL=30pF         |      | 800  | ns   |
| Output delay time5         | trpd3       | CL=300pF        |      | 800  | ns   |
| Output delay time6         | tfpd3       | CL=300pF        |      | 800  | ns   |
| Input signal rising time   | tr_in       |                 |      | 100  | ns   |
| Input signal falling time  | tf_in       |                 |      | 100  | ns   |
| Output signal rising time  | tr_out1     | CL=300pF        |      | 350  | ns   |
| Output signal falling time | tf_out1     | CL=300pF,VL=VSS |      | 350  | ns   |
| Output signal rising time  | tr_out2     | CL=30pF         |      | 100  | ns   |
| Output signal falling time | tf_out2     | CL=30pF         |      | 100  | ns   |

Refer to the following figure for the symbol.

## •AC Characteristic Timing Diagram(1) (When SDC=H)



## •AC Characteristic Timing Diagram(2) (Where SDC=H)



## •AC Characteristics Timing Diagram(3)

Rising/falling time of input signal



Rising/falling time of output signal





#### **Revision History**

| Date         | Version     | Revised Items |
|--------------|-------------|---------------|
| 2000. 01. 05 | Preliminary |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |
|              |             |               |