

Synchronous Buck PWM Controller

### Features

- Simple Single-Loop Control Design
   Voltage-Mode PWM Control
- Fast Transient Response
   Full 0–100% Duty Ratio
- Excellent Output Voltage Regulation
   0.8V Internal Reference
  - $\pm$  1% Over Line Voltage and Temperature
- Over Current Fault Monitor
  - Uses Upper MOSFETs R<sub>DS (ON)</sub>
- Converter Can Source and Sink Current
- Small Converter Size
  - 200kHz Free-Running Oscillator
  - Programmable from 70kHz to 800kHz
- 14-Lead SOIC Package
- Lead Free Available (RoHS Compliant)

### Applications

- Graphic Cards
- DDR Memory Power Supply
- DDR Memory Termination Voltage
- Low-Voltage Distributed Power Supplies

### **General Description**

The APW7062B is a voltage mode, synchronous PWM controller which drives dual N-Channel MOSFETs. It integrates the control, monitoring and protection functions into a single package, provides one controlled power outputs with under-voltage and over-current protection.

APW7062B provide excellent regulation for output load variation. An internal 0.8V temperature-compensated reference voltage is designed to meet the requirement of low output voltage applications. It includes a 200kHz free-running triangle-wave oscillator that is adjustable from 70kHz to 800kHz.

The power-on-reset (POR) circuit monitors the VCC, EN, OCSET input voltage to start-up or shutdown the IC. The over-current protection (OCP) monitors the output current by using the voltage drop across the upper MOSFET's  $R_{DS(ON)}$ , eliminating the need for a current sensing resistor. The under-voltage protection (UVP) monitors the voltage of FB pin for short-circuit protection.

The over-current protection trip cycle the soft-start function until the fault events be removed. Under-voltage protection will shutdown the IC directly.

### Pinouts



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



### Ordering and Marking Information



Notes : ANPEC lead-free products contain molding compounds/die attach materials and 100% matte in plate termination finish; which are fully compliant with RoHS and compatible with both SnPb and lead-free soldiering operations. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J STD-020C for

MSL classification at lead-free peak reflow temperature.

#### VCC OCSET GND Power-On ΕN Reset OCSET 200uA BOOT vcc UGATE ss 10uA O.C.P Soft Start SS Comparator PHASE . 5.8V U.V.P ÷2 Comparator 50% Vref PVCC PWM Comparator Gate Control LGATE Error Amp PGND Vref Oscillator M Triangle Wave

### Block Diagram

Copyright © ANPEC Electronics Corp. Rev. A.3 - Mar., 2005

FΒ

COMP

RT



# **Application Cicuit**



# Absolute Maximum Ratings

| Symbol | Parameter                          | Rating    | Unit |
|--------|------------------------------------|-----------|------|
| Vcc    | VCC to GND                         | 30        | V    |
| Vвоот  | BOOT to GND                        | 30        | V    |
| VPHASE | PHASE to GND                       | 30        | V    |
|        | Operating Junction Temperature     | 0~150     | °C   |
| Tstg   | Storage Temperature                | -65 ~ 150 | °C   |
| Tsdr   | Soldering Temperature (10 Seconds) | 300       | °C   |
| VESD   | Minimum ESD Rating                 | ±2        | KV   |



# **Electrical Characteristics**

|                | _                                 |                              | APW7062B |      |      | Unit |
|----------------|-----------------------------------|------------------------------|----------|------|------|------|
| Symbol         | Parameter                         | Test Conditions              | Min      | Тур  | Мах  | Unit |
|                | LY CURRENT                        |                              |          |      |      |      |
| lcc            | Nominal Supply                    | EN=Vcc; UGATE and LGATE Open |          | 2    |      | mA   |
|                | Shutdown Supply                   | EN=0V                        |          | 250  | 350  | μA   |
| POWER-C        | DN-RESET                          |                              |          |      |      |      |
|                | Rising Vcc Threshold              | Vocset=4.5Vdc                |          |      | 10.4 | V    |
|                | Falling Vcc Threshold             | Vocset=4.5Vdc                | 8.8      |      |      | V    |
|                | Enable-Input Threshold<br>Voltage | Vocset=4.5Vdc                | 0.8      |      | 2.0  | V    |
|                | Rising Vocset Threshold           |                              |          | 1.27 |      | V    |
| OSCILLA        | TOR                               | •                            | •        |      |      |      |
|                | Free Running Frequency            | RT=OPEN, Vcc=12              | 170      | 200  | 230  | kHz  |
|                | Total Variation                   | 6KΩ < RT to GND < 200KΩ      | -15      |      | +15  | %    |
| ΔVosc          | Ramp Amplitude                    | RT=OPEN                      |          | 1.9  |      | VP-P |
| REFEREN        | ICE VOLTAGE ACCURANCY             | •                            |          |      |      |      |
| $\Delta V$ ref | Reference Voltage Tolerance       |                              | -1       |      | +1   | %    |
| Vref           | PWM Error Amplifier               |                              |          | 0.80 |      | V    |
| GATE DR        | IVERS                             | •                            |          |      |      |      |
| IUGATE         | Upper Gate Source                 | VBOOT=12V, VUGATE=6V         | 650      | 800  |      | mA   |
| Rugate         | Upper Gate Sink                   | Ilgate=0.3A                  |          | 4    | 7    | Ω    |
| LGATE          | Lower Gate Source                 | Pvcc=12V, Vlgate=6V          | 550      | 700  |      | mA   |
| RLGATE         | Lower Gate Sink                   | Ilgate=0.3A                  |          | 4    | 7    | Ω    |
| ΤD             | Dead Time                         | Vout=2.5V, Iout=1A, Rt=OPEN  |          | 50   |      | ns   |
| PROTECT        | ΓΙΟΝ                              |                              | -        |      |      |      |
|                | FB Under Voltage                  |                              |          | 50   |      | %    |
| IOCSET         | OCSET Current Source              | Vocset=4.5Vdc                | 170      | 200  | 230  | μA   |
| lss            | Soft-Start Current                |                              | 8        | 10   | 12   | μA   |



### **Functional Pin Description**

### RT (Pin1)

This pin can adjust the switching frequency. Connect a resistor from RT to GND for increasing the switching frequency:

 $F_{s} = 200 \text{kHz} + \frac{4.15 \times 10^{6}}{\text{RT}}$ (RT to GND, Fs = 200 \text{kHz} to 400 \text{kHz})

Conversely, connect a resistor from RT to Vcc for decreasing the switching frequency:

Fs = 200kHz - 
$$\frac{3.51 \times 10^7}{RT}$$
  
(RT to Vcc, Fs = 200kHz to 75kHz)

### OCSET (Pin2)

This pin serves two functions: a shutdown control and the setting of over current limit threshold. Pulling this pin below 1.27V will shutdown the controller, forcing the UGATE and LGATE signals to be at 0V.

A resistor (R<sub>ocset</sub>) connected between this pin and the drain of the high side MOSFET will determine the over current limit. An internal 200uA current source will flow through this resistor, creating a voltage drop, which will be compared with the voltage across the high side MOSFET. The threshold of the over current limit is therefore given by:

$$I_{\text{PEAK}} = \frac{I_{\text{OCSET}} (200 \text{uA}) \times \text{Rocset}}{\text{Rds(ON)}}$$

To avoid noise interference from switching transient, a delay time is designed in the OCP comparator. The over current protection is active only when the high side MOSFET is turned on longer than 300ns.

### SS (Pin3)

Connect a capacitor from the pin to GND to set the soft-start interval of the converter. An internal 10uA current source charges this capacitor to 5.8V. The SS voltage clamps the error amplifier output, and Figure1 shows the soft-start interval. At t<sub>1</sub>, the SS voltage reaches the valley of the oscillator's triangle wave. The PWM comparator starts to generate a PWM signal to control logic, and the output is rising rapidly. Until the output is in regulation at t<sub>2</sub>, the clamp on the COMP is released. This method provides a rapid and controlled output voltage rise.

When over current protection occurs, the VOUT is shutdown, and re-soft-start again, if the over current condition still exists in soft-start, the VOUT is shutdowned again, after the SS reaches 4.5V, the SS is discharged to zero. The soft-start is recurring until the over current condition is eliminated.



#### FIGURE1. SOFT-START INTERVAL

$$t_{2} = \frac{C_{SS}}{I_{SS}} \times (V_{OSC(MIN)+} t_{I})$$
  
$$t_{SoftStart} = t_{3} - t_{2} = \frac{C_{SS}}{I_{SS}} \times \frac{V_{OUT SteadyState}}{V_{IN}} \times \Delta V_{OSC}$$



# Functional Pin Description (Cont.)

#### Where :

t<sub>1</sub>=1.2V Css = Soft Start Capacitor Iss = Soft Start Current =  $10\mu A$ Vosc(MIN) = Bottom of Oscillator = 1.35VVIN = Input Voltage  $\Delta Vosc$  = Peak to Peak Oscillator Voltage = 1.9V $\Delta VoutSteadyState$  = Steady State Output Voltage

### COMP (Pin4)

This pin is the output of the error amplifier. Add an external resistor and capacitor network to provide the loop compensation for the PWM converter (see Application Information).

### FB (Pin5)

FB pin is the inverter input of the error amplifier. and it receives the feedback voltage from an external resis-

tive divider across the output ( $V_{OUT}$ ). The output voltage is determined by:

$$V_{OUT} = 0.8V \times \left(1 + \frac{R_{OUT}}{R_{GND}}\right)$$

where  $R_{OUT}$  is the resistor connected from  $V_{OUT}$  to FB and  $R_{GND}$  is the resistor connected from FB to GND.

If the FB voltage is under 50%  $V_{REF}$ , because of the short circuit or other influence, it will cause the under voltage protection, and the device is shutdowned. Remove the error condition and restart the VCC voltage or pull the EN from low to high once, the device can be enabled again.

### EN (Pin6)

Pull the pin higher than 2V to enable the device, and pull the pin lower than 0.8V to shutdown the device. In shutdown, the SS is discharged and the UGATE and LGATE pins are held low. The EN pin is the opencollector, it will not be floating.

### GND (Pin7)

Signal ground for the IC.

### PHASE (Pin8)

This pin is connected to the source of the high-side MOSFET and is used to monitor the voltage drop across the high-side MOSFET for over-current protection.

### UGATE (Pin9)

Connect the pin to external MOSFET, and provides the gate drive for the upper MOSFET.

### BOOT (Pin 10)

This pin provides the supply voltage to the high side MOSFET driver. For driving logic level N-channel MOSEFT, a bootstrap circuit can be used to create a suitable driver's supply.

### PGND (Pin11)

Power ground for the gate diver. Connect the lower MOSFET source to this pin.

### LGATE (Pin 12)

Connect the pin to external MOSFET, and provides the gate drive signal for the lower MOSFET.

### PVCC (Pin13)

This pin provides a supply voltage for the lower gate drive, connect it to VCC pin in common use.

### VCC (Pin14)

This pin provides a supply voltage for the device, when VCC is above the rising threshold 10.4V, the device is turned on, conversely, VCC is below the falling threshold, the device is turned off.



# **Typical Characteristics**



Time(10ms/div)



Power Down

Time(10ms/div)



### Shutdown (EN=GND)



Time(2ms/div)



# Typical Characteristics (Cont.)



Time(20us/div)



Under Voltage Protection

Time(20us/div)



Time(50ns/div)

### **UGATE** Falling



Time(50ns/div)

# APW7062B



# Typical Characteristics (Cont.)





UGATE Sink Current vs. UGATE Voltage

LGATE Sink Current vs. LGATE Voltage





### Typical Characteristics (Cont.)



Junction Temperature (°C)

Junction Temperature (°C)



# **Application Information**

### **Component Selection Guidelines**

#### **Output Capacitor Selection**

The selection of  $C_{OUT}$  is determined by the required effective series resistance (ESR) and voltage rating rather than the actual capacitance requirement. Therefore select high performance low ESR capacitors that are intended for switching regulator applications. In some applications, multiple capacitors have to be paralled to achieve the desired ESR value. If tantalum capacitors are used, make sure they are surge tested by the manufactures. If in doubt, consult the capacitors manufacturer.

#### **Input Capacitor Selection**

The input capacitor is chosen based on the voltage rating and the RMS current rating. For reliable operation, select the capacitor voltage rating to be at least 1.3 times higher than the maximum input voltage. The maximum RMS current rating requirement is approximately  $I_{OUT}/2$ , where  $I_{OUT}$  is the load current. During power up, the input capacitors have to handle large amount of surge current. If tantalum capacitors are used, make sure they are surge tested by the manufactures. If in doubt, consult the capacitors manufacturer.

For high frequency decoupling, a ceramic capacitor between 0.1uF to 1uF can be connected between  $V_{\rm cc}$  and ground pin.

#### **Inductor Selection**

The inductance of the inductor is determined by the output voltage requirement. The larger the inductance, the lower the inductor's current ripple. This will translate into lower output ripple voltage. The ripple current and ripple voltage can be approximated by:

$$I_{\text{RIPPLE}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{Fs \times L} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}}$$

 $\Delta V_{OUT} = I_{RIPPLE} \times ESR$ 

where Fs is the switching frequency of the regulator.

There is a tradeoff exists between the inductor's ripple current and the regulator load transient response time A smaller inductor will give the regulator a faster load transient response at the expense of higher ripple current and vice versa. The maximum ripple current occurs at the maximum input voltage. A good starting point is to choose the ripple current to be approximately 30% of the maximum output current.

Once the inductance value has been chosen, select an inductor that is capable of carrying the required peak current without going into saturation. In some type of inductors, especially core that is make of ferrite, the ripple current will increase abruptly when it saturates. This will result in a larger output ripple voltage.

#### Compensation

The output LC filter introduces a double pole, which contributes with –40dB/decade gain slope and 180 degrees phase shift in the control loop. A compensation network between COMP pin and ground should be added. The simplest loop compensation network is shown in Fig. 4.

The output LC filter consists of the output inductor and output capacitors. The transfer function of the LC filter is given by:

$$GAIN_{LC} = \frac{1 + s \times ESR \times C_{OUT}}{s^2 \times L \times C_{OUT} + s \times ESR + 1}$$



# Application Information (Cont.)

### **Compensation (Cont.)**

The poles and zero of this transfer function are:

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L \times C_{OUT}}}$$
$$F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}$$

The  $F_{LC}$  is the double poles of the LC filter, and  $F_{ESR}$  is the zero introduced by the ESR of the output capacitor.



Figure 1. The Output LC Filter



Figure 2. The Output LC Filter Gain & Frequency

The PWM modulator is shown in Figure. 3. The input is the output of the error amplifier and the output is the PHASE node. The transfer function of the PWM modulator is given by:



Figure 3. The PWM Modulator

The compensation circuit is shown in Figure 4. R3 and C1 introduce a zero and C2 introduces a pole to reduce the switching noise. The transfer function of error amplifier is given by:

$$GAIN_{AMP} = gm \times Zo = gm \times \left[ \left( R3 + \frac{1}{sC1} \right) / \frac{1}{sC2} \right]$$
$$= gm \times \frac{(R3sC1+1)}{s \times \left( s + \frac{C1+C2}{R3 \times C1 \times C2} \right)}$$

The poles and zero of the compensation network are:

$$F_{P} = \frac{1}{2 \times \pi \times R3 \times \frac{C1 \times C2}{C1 + C2}}$$
$$F_{Z} = \frac{1}{2 \times \pi \times R3 \times C1}$$



# Application Information (Cont.)

### Compensation (Cont.)



Figure 4. Compensation Network

The closed loop gain of the converter can be written as:

 $GAIN_{LC} x GAIN_{PWM} x \frac{R2}{R1+R2} x GAIN_{AMP}$ 

Figure 5 shows the converter gain and the following guidelines will help to design the compensation network.

1.Select the desired zero crossover frequency Fo:

Use the following equation to calculate R3:

$$R3 = \frac{\Delta V_{OSC}}{V_{IN}} \times \frac{F_{ESR}}{F_{IC}2} \times \frac{R1 + R2}{R2} \times \frac{F_{O}}{gm}$$

Where:

gm=900uA/V

2.Place the zero  $\mathsf{F}_z$  before the LC filter double poles  $\mathsf{F}_{\mathsf{LC}}$ :

Fz = 0.75 x FLC

Calculate the C1 by the equation:

$$C1 = \frac{10}{2 \times \pi \times R1 \times F_{LC}}$$

3. Set the pole at the half the switching frequency:  $F_{\rm P} = 0.5 x F_{\rm S} \label{eq:FP}$ 

Calculate the C2 by the equation:

$$C2 = \frac{C1}{\pi \times R3 \times C1 \times Fs - 1}$$



Figure 5. Converter Gain & Frequency

### **MOSFET Selection**

The selection of the N-channel power MOSFETs are determined by the  $R_{DS(ON)}$ , reverse transfer capacitance  $(C_{RSS})$  and maximum output current requirement. The losses in the MOSFETs have two components: conduction loss and transition loss. For the upper and lower MOSFET, the losses are approximately given by the following :

$$\mathsf{P}_{\mathsf{UPPER}} = \mathsf{I}_{\mathsf{out}}^2 (1 + \mathsf{TC})(\mathsf{R}_{\mathsf{DS(ON)}})\mathsf{D} + (0.5)(\mathsf{I}_{\mathsf{out}})(\mathsf{V}_{\mathsf{IN}})(\mathsf{t}_{\mathsf{sw}})\mathsf{F}_{\mathsf{S}}$$

$$\mathsf{P}_{\mathsf{LOWER}} = \mathsf{I}_{\mathsf{out}}^{2}(1+\mathsf{TC})(\mathsf{R}_{\mathsf{DS}(\mathsf{ON})})(1-\mathsf{D})$$

where  $I_{OUT}$  is the load current

TC is the temperature dependency of  $\mathsf{R}_{_{DS(ON)}}$ 

 ${\rm F}_{\rm s}$  is the switching frequency

 $t_{_{\!\!\!S\!w}}$  is the switching interval

D is the duty cycle



# Application Information (Cont.)

Note that both MOSFETs have conduction losses while the upper MOSFET include an additional transition loss. The switching internal,  $t_{sw}$ , is a function of the reverse transfer capacitance  $C_{RSS}$ . Figure 3 illustrates the switching waveform internal of the MOSFET.

The (1+TC) term is to factor in the temperature dependency of the  $R_{DS(ON)}$  and can be extracted from the " $R_{DS(ON)}$  vs Temperature" curve of the power MOSFET.

### Layout Considerations

In high power switching regulator, a correct layout is important to ensure proper operation of the regulator. In general, interconnecting impedances should be minimized by using short, wide printed circuit traces. Signal and power grounds are to be kept separate and finally combined using ground plane construction or single point grounding. Figure 4 illustrates the layout, with bold lines indicating high current paths. Components along the bold lines should be placed close together. Below is a checklist for your layout:

- Keep the switching nodes (UGATE, LGATE and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals. There fore keep traces to these nodes as short as possible.
- The ground return of  $C_{IN}$  must return to the combine  $C_{OUT}$  (-) terminal.
- Capacitor C<sub>BOOT</sub> should be connected as close to the BOOT and PHASE pins as possible.



Figure 3. Switching waveform across MOSFET



Figure 4. Recommended Layout Diagram



# Package Information

SOP - 14 (150mil)



| Dim | Millimeters |            | Inches     |            |  |
|-----|-------------|------------|------------|------------|--|
|     | Min.        | Max.       | Min.       | Max.       |  |
| A   | 1.477       | 1.732      | 0.058      | 0.068      |  |
| A1  | 0.102       | 0.255      | 0.004      | 0.010      |  |
| В   | 0.331       | 0.509      | 0.013      | 0.020      |  |
| С   | 0.191       | 0.2496     | 0.0075     | 0.0098     |  |
| D   | 8.558       | 8.762      | 0.336      | 0.344      |  |
| E   | 3.82        | 3.999      | 0.150      | 0.157      |  |
| е   | 1.274       |            | 0.050      |            |  |
| Н   | 5.808       | 6.215      | 0.228      | 0.244      |  |
| L   | 0.382       | 1.274      | 0.015      | 0.050      |  |
| θ°  | <b>0</b> °  | <b>8</b> ° | <b>0</b> ° | <b>8</b> ° |  |



# **Physical Specifications**

| Terminal Material  | Solder-Plated Copper (Solder Material : 90/10 or 63/37 SnPb  |
|--------------------|--------------------------------------------------------------|
| Lead Solderability | Meets EIA Specification RSI86-91, ANSI/J-STD-002 Category 3. |
| Packaging          | 2500 devices per reel                                        |

### Reflow Condition (IR/Convection or VPR Reflow)



### **Classificatin Reflow Profiles**

| Profile Feature                                                                               | Sn-Pb Eutectic Assembly          | Pb-Free Assembly                 |  |  |  |
|-----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|--|--|--|
| Average ramp-up rate $(T_L \text{ to } T_P)$                                                  | 3°C/second max.                  | 3°C/second max.                  |  |  |  |
| Preheat<br>- Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds |  |  |  |
| Time maintained above:<br>- Temperature (T <sub>L</sub> )<br>- Time (t <sub>L</sub> )         | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds          |  |  |  |
| Peak/Classificatioon Temperature (Tp)                                                         | See table 1                      | See table 2                      |  |  |  |
| Time within 5°C of actual<br>Peak Temperature (tp)                                            | 10-30 seconds                    | 20-40 seconds                    |  |  |  |
| Ramp-down Rate                                                                                | 6°C/second max.                  | 6°C/second max.                  |  |  |  |
| Time 25°C to Peak Temperature                                                                 | 6 minutes max.                   | 8 minutes max.                   |  |  |  |
| Notes: All temperatures refer to topside of the package .Measured on the body surface.        |                                  |                                  |  |  |  |



# Classificatin Reflow Profiles(Cont.)

#### Table 1. SnPb Entectic Process – Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm³<br>≥350 |
|-------------------|--------------------------------|--------------------|
| <2.5 mm           | 240 +0/-5°C                    | 225 +0/-5°C        |
| ≥2.5 mm           | 225 +0/-5°C                    | 225 +0/-5°C        |

### Table 2. Pb-free Process – Package Classification Reflow Temperatures

| Package Thickness                                                                                | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |  |  |  |
|--------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|---------------------------------|--|--|--|
| <1.6 mm                                                                                          | 260 +0°C*                      | 260 +0°C*                          | 260 +0°C*                       |  |  |  |
| 1.6 mm – 2.5 mm                                                                                  | 260 +0°C*                      | 250 +0°C*                          | 245 +0°C*                       |  |  |  |
| ≥2.5 mm                                                                                          | 250 +0°C*                      | 245 +0°C*                          | 245 +0°C*                       |  |  |  |
| *Tolerance: The device manufacturer/supplier <b>shall</b> assure process compatibility up to and |                                |                                    |                                 |  |  |  |
| including the stated classification temperature (this means Peak reflow temperature +0°C.        |                                |                                    |                                 |  |  |  |
| For example 260°C+0°C) at the rated MSL level.                                                   |                                |                                    |                                 |  |  |  |

### **Reliability Test Program**

| Test item     | Method              | Description                   |
|---------------|---------------------|-------------------------------|
| SOLDERABILITY | MIL-STD-883D-2003   | 245°C, 5 SEC                  |
| HOLT          | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C          |
| PCT           | JESD-22-B,A102      | 168 Hrs, 100%RH, 121°C        |
| TST           | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles       |
| ESD           | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V        |
| Latch-Up      | JESD 78             | 10ms, 1 <sub>tr</sub> > 100mA |

### Carrier Tape & Reel Dimension





### Carrier Tape & Reel Dimension



| Application        | А      | В              | С                   | J       | T1      | T2        | W          | Р        | E    |
|--------------------|--------|----------------|---------------------|---------|---------|-----------|------------|----------|------|
| SOD 44             | 330REF | 100REF         | 13.0 + 0.5<br>- 0.2 | 2 ± 0.5 | 16.5REF | 2.5 ± 025 | 16.0 ± 0.3 | 8        | 1.75 |
| 50P-14<br>(150mil) | F      | D              | D1                  | Po      | P1      | Ao        | Ko         | t        |      |
| (1001111)          | 7.5    | φ0.50 +<br>0.1 | φ1.50<br>(MIN)      | 4.0     | 2.0     | 6.5       | 2.10       | 0.3±0.05 |      |

(mm)

### **Cover Tape Dimensions**

| Application | Carrier Width | Cover Tape Width | Devices Per Reel |
|-------------|---------------|------------------|------------------|
| SOP- 14     | 24            | 21.3             | 2500             |

### **Customer Service**

### Anpec Electronics Corp.

Head Office : 5F, No. 2 Li-Hsin Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel : 886-3-5642000 Fax : 886-3-5642050

Taipei Branch : 7F, No. 137, Lane 235, Pac Chiao Rd., Hsin Tien City, Taipei Hsien, Taiwan, R. O. C. Tel : 886-2-89191368 Fax : 886-2-89191369