## KS8001 # 1.8V, 3.3V 10/100BASETX/FX Physical Layer Transceiver #### **DATASHEET V 1.01** ## **General Description** The KS8001 is a 10BASE-T/100BASE-TX/FX Physical Layer Transceiver, operating the core at 1.8 volts to meet low voltage and low power requirements. The solution provides MII/RMII/SMII interfaces to transmit and receive data. A unique mixed-signal design extends signaling distance while reducing power consumption. HP Auto MDI/MDI-X provides the most robust solution for eliminating the need to differentiate between crossover and straight-through cables. Featuring LinkMD cable diagnostics, which allows detection of common cabling plant problems such as open and short circuits, the KS8001 represents a new level of features and performance and is an ideal choice of physical layer transceiver for 100BASE-TX/10BASE-T/100BASE-FX applications. #### **Features** - Single chip 100BASE-TX/100BASE-FX/10BASE-T physical layer solution - 1.8V CMOS design, power consumption 250 mW - Robust (130m+) operation over standard cables - Supports Media Independent Interface (MII), Reduced MII (RMII), and Serial MII (SMII) - LinkMD feature to determine cable length and diagnose faulty cables up 200 m with +/- 2 m accuracy - Supports HP MDI/MDI-X auto crossover - Supports power down mode and power saving mode - MDC/MDIO to 12.5 MHz for rapid configuration - Fully compliant to IEEE 802.3u standard - Supports auto-negotiation and manual selection for 10/100Mbps speed and full / half-duplex mode ## **Functional Diagram** Micrel, Inc. • 1849 Fortune Drive • San Jose, CA 95131 • USA • tel + 1 (408) 944-0800 • fax + 1 (408) 944-0970 • http://www.micrel.com ## Features (continued) - Configurable through MII serial management ports or via external control pins - Programmable LED outputs for link, activity, full/half duplex, collision and speed - On-chip built-in analog front end filtering for both 100BASE-TX and 10BASE-T - Supports back to back, FX to TX for media converter applications - Single 3.3V power supply with built-in 1.8V regulator ('L' parts) - 48 Pin LQFP, 48 Pin SSOP, 48 Pin QFN (targeted) ## **Ordering Information** | Part<br>Number | Temp.<br>Range | Package | Lead<br>Finish | |----------------|----------------|---------|----------------| | KS8001L | 0°–70° C | 48-LQFP | Standard | | KSZ8001L | 0°–70° C | 48-LQFP | Lead-free | | KS8001LI | - 40°–85° C | 48-LQFP | Standard | | KS8001S | 0°–70° C | 48-SSOP | Standard | | KSZ8001S | 0°–70° C | 48-SSOP | Lead-free | ## **Revision History** | Revision | Date | Summary of Changes | | | | |-------------|-------------|----------------------------------------------------------------------|--|--|--| | PRELIMINARY | 25 Mar 2004 | | | | | | 0.8 | 9 Aug 2004 | Updated pin 38 (VDDRCV) definition to 3.3V | | | | | | | Corrected pin configuration diagrams to reflect NC on pins 42 and 43 | | | | | | | Updated crystal tolerance to +/- 50 ppm | | | | | 0.81 | 17 Sep 2004 | • Updated series resistance for crystal specification to 40 $\Omega$ | | | | | 0.82 | 25 Jan 2005 | LinkMD distance coefficient changed to 0.39 | | | | | | | Interrupt register status bits set to RO/SC | | | | | | | Recommended reset circuit added | | | | | | | RMII timing added | | | | | 1.00 | 31 Mar 2005 | Added lead-free part numbers | | | | | 1.01 | 16 May 2005 | Changed REXT value to 6.65 KΩ | | | | | | | Removed preliminary status | | | | | | | Added KS8001S to ordering information | | | | | Table of Contents | , | |--------------------------------------------------|------| | Pin Description | | | Pin Configuration | | | Functional Description | | | 100BASE-TX Transmit | | | 100BASE-TX Receive | | | PLL Clock Synthesizer | | | Scrambler/De-scrambler (100BASE-TX only) | | | 10BASE-T Transmit | | | 10BASE-T Receive | | | SQE and Jabber Function (10BASE-T only) | | | Auto-Negotiation | | | MII Management Interface | | | MII Data Interface | | | RMII (Reduced MII) Data Interface | 14 | | RMII Signal Definition | 14 | | Reference Clock (REF_CLK) | | | Carrier Sense/Receive Data Valid (CRS_DV) | | | Receive Data [1:0] (RXD[1:0]) | | | Transmit Enable (TX_EN) | | | Transmit Data [1:0] (TXD[1:0]) | | | Collision Detection | | | RX ER | | | RMII AC Characteristics | | | RMII Transmit Timing | | | RMII Receive Timing | | | SMII Signal Definition | | | SMII Signals | | | Receive Path | | | Receive Sequence Diagram | | | Transmit Path | | | Transmit Sequence Diagram | | | Collision Detection | | | DC Specification | | | Timing Specification | | | HP Auto Crossover (Auto MDI/MDI-X) | | | Auto MDI/MDI-X Cross-Over Transformer Connection | | | Power Management | | | 100BT FX Mode | | | Media converter operation | 22 | | LinkMD Cable Diagnostics | | | Reference Clock Connection Options | | | Register Map | | | Register 0h – Basic Control | | | Register 1h – Basic Status | | | Register 2h – PHY Identifier 1 | | | Register 3h – PHY Identifier 2 | 25 | | REDICIEL AN - AUTO-INCONTISTION ADVERTICEMENT | • 16 | | Register 5h – Auto-Negotiation Link Partner Ability | 27 | |-------------------------------------------------------------------|----| | Register 6h – Auto-Negotiation Expansion | | | Register 7h – Auto-Negotiation Next Page | | | Register 8h – Link Partner Next Page Ability | | | Register 15h – RXER Counter | | | Register 1bh – Interrupt Control/Status Register | | | Register 1dh – LinkMD Control/Status Register | | | Register 1eh – PHY Control | | | Register 1fh – 100BASE-TX PHY Controller | | | Absolute Maximum Rating (Note 1) | 32 | | Operating Range (Note 2) | 32 | | Package Thermal Resistance (θ <sub>JA</sub> ) <sup>(Note 3)</sup> | | | Electrical Characteristics (Note4) | 33 | | Timing Diagrams | 35 | | Reset Timing Diagram | 40 | | Reset Timing Parameters | 40 | | Reset Circuit Diagram | 40 | | Reference Circuit for Strapping Option Configuration | 42 | | Selection of Isolation Transformers | 43 | | Selection of Reference Crystal | 43 | | Package Information | | | | | # **Pin Description** | Pin Number | Pin Name | Type (Note 1) | Pin Function | | | |------------|-------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | MDIO | I/O | Management Interface (MII) Data I/O | | | | | | | This pin requires an external 10K pull-up resistor. | | | | 2 | MDC | 1 | Management Interface (MII) Clock Input | | | | | | | This pin is synchronous to the MDIO data interface | | | | 3 | RXD3/ | lpd/O | MII Mode: Receive Data Output[3] <sup>2</sup> / | | | | | PHYAD1 | | Configuration Mode: The pull-up/pull-down value is latched as PHYADDR[1] during reset. See "Strapping Options" section for details. | | | | 4 | RXD2/ | lpd/O | MII Mode: MII Receive Data Output[2] <sup>2</sup> / | | | | | PHYAD2 | | Configuration Mode: The pull-up/pull-down value is latched as PHYADDR[2] during reset. See "Strapping Options" section for details. | | | | 5 | RXD1/ | Ipd/O | MII Mode: Receive Data Output[1] <sup>2</sup> / | | | | | RXD[1]/ | | RMII Mode: Receive Data Output[1] <sup>3</sup> / | | | | | PHYAD3 | | Configuration Mode: The pull-up/pull-down value is latched as PHYADDR[3] during reset. See "Strapping Options" section for details. | | | | 6 | RXD0/ | Ipd/O | MII Mode: Receive Data Output[0] <sup>2</sup> / | | | | | RXD[0]/ | | RMII Mode: Receive Data Output[0] <sup>3</sup> / | | | | | RX | | SMII Mode: Receive Data and Control <sup>4</sup> / | | | | | PHYAD4 | | Configuration Mode: The pull-up/pull-down value is latched as PHYADDR[4] during reset. See "Strapping Options" section for details. | | | | 7 | VDDIO | Pwr | Digital IO 2.5 /3.3V tolerance power supply. | | | | 8 | GND | Gnd | Ground | | | | 9 | RXDV/ | lpd/O | MII Mode: Receive Data Valid Output / | | | | | CRSDV/ | | RMII Mode: Carrier Sense/Receive Data Valid / | | | | | PCS_LPBK | | Configuration Mode: The pull-up/pull-down value is latched as pcs_lpbk during reset. See "Strapping Options" section for details. | | | | 10 | RXC/ | lpd/O | MII Receive Clock Output | | | | | SMII_SELECT | | Operating at: | | | | | | | 25 MHz = 100 Mbps | | | | | | | 2.5 MHz = 10 Mbps | | | | | | | Configuration Mode: The pull-up/pull-down value is latched as SMII during reset. See "Strapping Options" section for details. | | | | 11 | RXER/ | lpd/O | MII Mode: Receive Error Output / | | | | | RX_ER/ | | RMII Mode: Receive Error / | | | | | ISO | | Configuration Mode: The pull-up/pull-down value is latched as ISOLATE during reset. See "Strapping Options" section for details. | | | | 12 | GND | Gnd | Ground | | | | 13 | VDDC | Pwr | Digital core 1.8 V only power supply | | | | 14 | TXER | lpd | MII Transmit Error Input | | | | 15 | TXC/ | I/O | MII Mode: MII Transmit Clock Output / | | | | | REFCLK/ | | RMII Mode: 50 MHz Reference Clock Input / | | | | | CLOCK | <u> </u> | SMII Mode: 125 MHz Synchronization Clock Input | | | | 16 | TXEN | lpd | MII Transmit Enable Input | | | | 17 | TXD0/ | lpd | MII Mode: Transmit Data Input[0] / | | | | | TXD[0]/ | | RMII Mode: Transmit Data Input[0] / | | | | | TX | | SMII Mode: Transmit Data and Control | | | | Pin Number | Pin Name | Type (Note 1) | Pin Function | | | | | |------------|----------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------|--|--| | 18 | TXD1/ | lpd | MII Mode: Transmit Data Input[1] / | | | | | | | TXD[1]/ | | RMII Mode: Tra | nsmit Data Input[1] / | | | | | | SYNC | | SMII Mode: SYNC | | | | | | 19 | TXD2 | lpd | MII Transmit Dat | | | | | | 20 | TXD3 | lpd | MII Transmit Dat | <u> </u> | | | | | 21 | COL /<br>RMII_SELECT | Ipd/O | MII Collision Detect Output | | | | | | | | | during reset. Se | e "Strapping Options" se | n value is latched as RMII select ction for details. | | | | 22 | CRS/ | Ipd/O | MII Carrier Sens | • | | | | | | RMII_BTB | | Configuration Mo<br>back during rese<br>section" for detail | t when RMII mode is sel | n value is latched as RMII Loop-<br>ected. See "Strapping Options | | | | 23 | GND | Gnd | Ground | | | | | | 24 | VDDIO | Pwr | Digital IO 2.5 / 3. | 3V tolerance power supp | ply | | | | 25 | INT#/ | Ipu/O | Management Int | erface (MII) Interrupt Out | i. | | | | | PHYAD0 | | | ode: Latched as PHYAD[<br>ns" section for details. | [0] during power up / reset. See | | | | 26 | LED0/ | Ipu/O | Programmable L | ED Output 0 | | | | | | TEST | | Configuration Mode: The external pull down enable test mode and only used for tfactory test. Active Low. The LED0 pin is also programmable via register 1eh. | | | | | | | | | LED mode = 00 | | | | | | | | | Link/Act | Pin State | LED Definition | | | | | | | No Link | Н | Off | | | | | | | | | | | | | | | | Link | L | On | | | | | | | Activity | - | Toggle | | | | | | | LED mode = 01 | 1 | 1 | | | | | | | Link | Pin State | LED Definition | | | | | | | No Link | Н | Off | | | | | | | Link | L | On | | | | | | | LED mode = 10 | | | | | | | | | 10Mbps Link | Pin State | LED Definition | | | | | | | No Link | Н | Off | | | | | | | Link | 1 | On | | | | 27 | LED1 / | lpu/O | Programmable L | _ | | | | | | SPD100/<br>noFEF | i,pui o | Configuration Mo<br>/ reset. See "Stra<br>pin is also progra | ode: Latched as SPEED | (Register 0, bit 13) during power up for details. Active Low. The LED1 n. | | | | | | | LED mode = 00 | | | | | | | | | Speed | Pin State | LED Definition | | | | | | | 10BT | Н | Off | | | | | | | 100BT | L | On | | | | | | | LED mode = 01 | | <b>.</b> | | | | | | | Speed | Pin State | LED Definition | | | | | | | 10BT | Н | Off | | | | | | | 100BT | L | On | | | | | I | 1 | | L | | | | | Pin Number | Pin Name | Type (Note 1) | Pin Function | | | | | |------------|-----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------|--|--| | | | | LED mode = 10 | | | | | | | | | 100Mbps Link | Pin State | LED Definition | | | | | | | No Link | Н | Off | | | | | | | Link | L | On | | | | 28 | LED2/<br>DUPLEX | Ipu/O | Programmable LED Output 2 Configuration Mode: Latched as DUPLEX (register 0h, bit 8) during power up / reset. See "Strapping Options" Section for details. Active Low. The LED2 pin is also programmable via register 1eh. LED mode = 00 | | | | | | | | | Duplex | Pin State | LED Definition | | | | | | | Half | Н | Off | | | | | | | Full | L | On | | | | | | | LED mode = 01 | <u> </u> | , | | | | | | | Full Duplex/Col | Pin State | LED Definition | | | | | | | Half | Н | Off | | | | | | | Full | L | On | | | | | | | Collision | - | Toggle | | | | | | | LED mode = 10 | | | | | | | | | Duplex | Pin State | LED Definition | | | | | | | Half | Н | Off | | | | | | | Full | L | On | | | | 29 | LED3/<br>NWAYEN | lpu/O | Programmable LED Output 3 Configuration Mode: Latched as ANEG_EN (register 0h, bit 12) during up / reset. See "Strapping Options" Section for details. Active Low. T LED3 pin is also programmable via register 1eh. LED mode = 00 | | | | | | | | | Collision | Pin State | LED Definition | | | | | | | No Collision | Н | Off | | | | | | | Collision | L | On | | | | | | | LED mode = 01 | | | | | | | | | Activity | Pin State | LED Definition | | | | | | | Activity | - | Toggle | | | | | | | LED mode = 10 | <u> </u> | 1 30 | | | | | | | Activity | Pin State | LED Definition | | | | | | | Activity | - | Toggle | | | | 30 | PD# | lpu | Power Down. | ion, 0=Power down, Acti | | | | | 31 | VDDRX | Pwr | Analog 1.8 V p | | | | | | 32 | RX- | 1 | Receive Input | ve input nine for EV 100 | RASE TY or 10RASE T | | | | 33 | RX+ | 1 | Differential receive input pins for FX, 100BASE-TX or 10BASE-T Receive Input Differential receive input pin for FX, 100BASE-TX or 10BASE-T | | | | | | 34 | FXSD/<br>FXEN | lpd/O | Fiber Mode Enable / Signal Detect in Fiber Mode If FXEN=0, FX mode is disable. The default is "0". See "100BT FX Mode" section for more details. | | | | | | 35 | GND | Gnd | Ground | | <del>-</del> - | | | | Pin Number | Pin Name | Type (Note 1) | Pin Function | | |------------|----------|---------------|-------------------------------------------------------------------------------------------|--| | 36 | GND | Gnd | Ground | | | 37 | REXT | 1 | External resistor (6.65K $\Omega$ ) connects to REXT and GNDRX | | | 38 | VDDRCV | Pwr | Analog 3.3 V power supply (See "Circuit design ref for power supply" section for details) | | | 39 | GND | Gnd | Ground | | | 40 | TX- | 0 | Transmit Outputs | | | | | | Differential transmit output for 100BASE-TX/FX or 10BASE-T | | | 41 | TX+ | 0 | Transmit Outputs | | | | | | Differential transmit output for FX, 100BASE-TX/FX or 10BASE-T | | | 42 | NC | | No Connect | | | 43 | NC | | No Connect | | | 44 | GND | Gnd | Ground | | | 45 | XO | 0 | XTAL feedback | | | | | | Used with XI for Xtal application. | | | 46 | XI | 1 | Crystal Oscillator Input | | | | | | Input for a crystal or an external 25 MHz clock | | | 47 | VDDPLL | Pwr | Analog PLL 1.8 V power supply | | | 48 | RST# | lpu | Chip Reset | | | | | | Active low, minimum of 50 us pulse is required | | Note 1: Pwr = power supply; Ipu/O = input w/ internal pull up during Gnd = ground; reset, output pin otherwise; Ind/O = input w/ internal pull down during I = input; Ipd/O = input w/ internal pull down during O = output; reset, output pin otherwise; I/O = bi-directional PD = strap pull down; Ipu = input w/ internal pull up; PU = strap pull up; lpd = input w/ internal pull down; Note 2: MII Rx Mode: The RXD[3..0] bits are synchronous with RXCLK. When RXDV is asserted, RXD [3..0] presents valid data to MAC through the MII. RXD [3..0] is invalid when RXDV is de-asserted. Note 3: RMII Rx Mode: The RXD[1..0] bits are synchronous with REF\_CLK. For each clock period in which CRS\_DV is asserted, two bits of recovered data are sent from the PHY. Note 4: SMII Rx Mode: Receive data and control information are sent in 10 bit segments. In 100MBit mode, each segment represents a new byte of data. In 10MBit mode, each segment is repeated ten times; therefore, every ten segments represents a new byte of data. The MAC can sample any one of every 10 segments in 10MBit mode. Note 5: MII Tx Mode: The TXD[3..0] bits are synchronous with TXCLK. When TXEN is asserted, TXD [3..0] presents valid data from the MAC through the MII. TXD [3..0] has no effect when TXEN is de-asserted. RMII Tx Mode: The TXD[1..0] bits are synchronous with REF\_CLK. For each clock period in which TX\_EN is asserted, two bits of recovered data are recovered by the PHY. Note 7: SMII Tx Mode: Transmit data and control information are received in 10 bit segments. In 100MBit mode, each segment represents a new byte of data. In 10MBit mode, each segment is repeated ten times; therefore, every ten segments represents a new byte of data. The PHY can sample any one of every 10 segments in 10MBit mode. ## **Strapping Options** | Pin Number | Pin Name | Type (Note 2) | Description | |-------------|------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6,5,<br>4,3 | PHYAD[4:1] /<br>RXD[0:3] | lpd/O | PHY Address latched at power-up / reset. The default PHY address is 00001. | | 25 | PHYAD0/<br>INT# | lpu/O | | | 9 | PCS_LPBK/<br>RXDV | lpd/O | Enables PCS_LPBK mode at power-up / reset. PD (default) = Disable, PU = Enable | | 10 | SMII_SELECT<br>/ RXC | lpd/O | Enables SMII mode at power-up / reset. PD (default) = Disable, PU = Enable | | 11 | ISO / RXER | lpd/O | Enables ISOLATE mode at power-up /reset. PD (default) = Disable, PU = Enable | | 21 | RMII_SELECT / COL | lpd/O | Enables RMII mode at power-up / reset. PD (default) = Disable, PU = Enable | | 22 | RMII_BTB/<br>CRS | lpd/O | Enable RMII_BTB mode at power-up / reset. PD (default) = Disable, PU = Enable | | 27 | SPD100 /<br>No FEF /<br>LED1 | lpu/O | Latched into Register 0h bit 13 during power-up / reset. PD = 10Mb/s, PU (default) = 100Mb/s. If SPD100 is asserted during power-up / reset, this pin also latched as the Speed Support in register 4h. (If FXEN is pulled up, the latched value 0 means no Far _End _Fault.) | | 28 | DUPLEX/<br>LED2 | Ipu/O | Latched into Register 0h bit 8 during power-up / reset. PD = Half Duplex, PU (default) = Full duplex. If Duplex is pulled up during reset, this pin also latched as the Duplex support in register 4h. | | 29 | NWAYEN/<br>LED3 | lpu/O | Nway (auto-=Negotiation) Enable Latched into Register 0h bit 12 during power-up / reset. PD = Disable Auto-Negotiation, PU (default) = Enable Auto- Negotiation | | 30 | PD# | Ipu | Power Down Enable PU (default) = Normal operation, PD = Power down mode | **Note:** Strap-in is latched during power up or reset. In some systems, the MAC RXD pins may drive high at all times causing the PHY strap-in to be latched high during power up or system reset. In this case, it is recommended to use a strong pull down to GND via 1kohm resistor on RXDV, RXC, and RXER pins. Otherwise, the PHY may stay in Isolate or loop back modes. ## **Pin Configuration** ## **Functional Description** #### 100BASE-TX Transmit The 100BASE-TX transmit function performs parallel-to-serial conversion, NRZ to NRZI conversion, MLT-3 encoding and transmission. The circuitry starts with a parallel-to-serial conversion, which converts the 25 MHz, 4-bit nibbles into a 125 MHz serial bit stream. The incoming data is clocked in at the positive edge of the TXC signal. The serialized data is further converted from NRZ to NRZI format, and then transmitted in MLT3 current output. The output current is set by an external 1% 6.65 K $\Omega$ resistor for the 1:1 transformer ratio. It has typical rise/fall times of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot and timing jitter. The wave-shaped 10BASE-T output driver is also incorporated into the 100BASE-TX driver. #### 100BASE-TX Receive The 100BASE-TX receive function performs adaptive equalization, DC restoration, MLT-3 to NRZI conversion, data and clock recovery, NRZI to NRZ conversion, and serial-to-parallel conversion. The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion are a function of the length of the cable, the equalizer has to adjust its characteristic to optimize performance. In this design, the variable equalizer will make an initial estimation based upon comparisons of incoming signal strength against some known cable characteristics, then tunes itself for optimization. This is an ongoing process and can self adjust against environmental changes such as temperature variations. The equalized signal then goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effects of base line wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive. The clock recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. Finally, the NRZ serial data is converted to 4-bit parallel 4B nibbles. A synchronized 25 MHz RXC is generated so that the 4B nibbles is clocked out at the negative edge of RCK25 and is valid for the receiver at the positive edge. When no valid data is present, the clock recovery circuit is locked to the 25 MHz reference clock and both TXC and RXC clocks continue to run. ### **PLL Clock Synthesizer** The KS8001 generates 125 MHz, 25 MHz and 20 MHz clocks for system timing. An internal crystal oscillator circuit provides the reference clock for the synthesizer. #### Scrambler/De-scrambler (100BASE-TX only) The purpose of the scrambler is to spread the power spectrum of the signal in order to reduce EMI and baseline wander. #### **10BASE-T Transmit** When TXEN (transmit enable) goes high, data encoding and transmission will begin. The KS8001 will continue to encode and transmit data as long as TXEN remains high. The data transmission will end when TXEN goes low. The last transition occurs at the boundary of the bit cell if the last bit is zero, or at the center of the bit cell if the last bit is one. The output driver is incorporated into the 100BASE- driver to allow transmission with the same magnetics. They are internally wave-shaped and pre-emphasized into outputs with a typical 2.5 V amplitude. The harmonic contents are at least 27 dB below the fundamental when driven by an all-ones Manchester-encoded signal. #### 10BASE-T Receive On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 300 mV or with short pulse widths in order to prevent noises at the RX+ or RX- input from falsely trigger the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KS8001 decodes a data frame. This activates the carrier sense (CRS) ad RXDV signals and makes the receive data (RXD) available. The receive clock is maintained active during idle periods in between data reception. #### SQE and Jabber Function (10BASE-T only) In 10BASE-T operation, a short pulse will be put out on the COL pin after each packet is transmitted. This is required as a test of the 10BASE-T transmit/receive path and is called SQE test. The 10BASE-T transmitter will be disabled and COL will go high if TXEN is High for more than 20 ms (Jabbering). If TXEN then goes low for more than 250 ms, the 10BASE-T transmitter will be re-enabled and COL will go Low. #### **Auto-Negotiation** The KS8001 performs auto-negotiation by hardware strapping option (pin 29) or software (Register 0.12). It will automatically choose its mode of operation by advertising its abilities and comparing them with those received from its link partner whenever autonegotiation is enabled. It can also be configured to advertise 100BASE-TX or 10BASE-T in either full- or half-duplex mode. Autonegotiation is disabled in FX mode. During auto-negotiation, the contents of Register 4, coded in Fast Link Pulse (FLP), will be sent to its link partner under the conditions of power-on, link-loss or re-start. At the same time, the KS8001 will monitor incoming data to determine its mode of operation. Parallel detection circuit will be enabled as soon as either 10BASE-T NLP (Normal Link Pulse) or 100BASE-TX idle is detected. The operation mode is configured based on the following priority: Priority 1: 100BASE-TX, full-duplex Priority 2: 100BASE-TX, half-duplex Priority 3: 10BASE-T, full-duplex Priority 4: 10BASE-T, half-duplex When the KS8001 receives a burst of FLP from its link partner with 3 identical link code words (ignoring acknowledge bit), it will store these code words in Register 5 and wait for the next 3 identical code words. Once the KS8001 detects the second code words, it then configures itself according to the above-mentioned priority. In addition, the KS8001 also checks for 100BASE-TX idle or 10BASE-T NLP symbols. If either is detected, the KS8001 automatically configures to match the detected operating speed. ## **MII Management Interface** The KS8001 supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input / Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the KS8001. The MDIO interface consists of the following: - A physical connection including a data line (MDIO), a clock line (MDC) and an optional interrupt line (INTRPT) - A specific protocol that runs across the above-mentioned physical connection and it also allows one controller to communicate with multiple KS8001 devices. Each KS8001 is assigned an MII address between 0 and 31 by the PHYAD inputs. - An internal addressable set of fourteen 16-bit MDIO registers. Register [0:6] are required and their functions are specified by the IEEE 802.3 specifications. Additional registers are provided for expanded functionality. The INTPRT pin functions as a management data interrupt in the MII. An active Low or High in this pin indicates a status change on the KS8001 based upon 1fh.9 level control. Register bits at 1bh[15:8] are the interrupt enable bits. Register bits at 1bh[7:0] are the interrupt condition bits. This interrupt is cleared by reading Register 1bh. #### **MII Data Interface** The data interface consists of separate channels for transmitting data from a 10/100 802.3 compliant Media Access Controller (MAC) to the KS8001, and for receiving data from the line. Normal data transmission is implemented in 4B Nibble Mode (4-bit wide nibbles). **Transmit Clock (TXC)**: The transmit clock is normally generated by the KS8001 from an external 25MHz reference source at the X1 input. The transmit data and control signals must always be synchronized to the TXC by the MAC. The KS8001 normally samples these signals on the rising edge of the TXC. **Receive Clock (RXC)**: For 100BASE-TX links, the receive clock is continuously recovered from the line. If the link goes down, and auto-negotiation is disabled, the receive clock then operates off the master input clock (X1 or TXC). For 10BASE-T links, the receive clock is recovered from the line while carrier is active, and operates from the master input clock when the line is idle. The KS8001 synchronizes the receive data and control signals on the falling edge of RXC in order to stabilize the signals at the rising edge of the clock with 10ns setup and hold times. **Transmit Enable**: The MAC must assert TXEN at the same time as the first nibble of the preamble, and de-assert TXEN after the last bit of the packet. **Receive Data Valid**: The KS8001 asserts RXDV when it receives a valid packet. Line operating speed and MII mode will determine timing changes in the following way: - For 100BASE-TX link with the MII in 4B mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the data packet. - For 10BASE-T links, the entire preamble is truncated. RXDV is asserted with the first nibble of the SFD " 5D" and remains asserted until the end of the packet. **Error Signals**: Whenever the KS8001 receives an error symbol from the network, it asserts RXER and drives "1110" (4B) on the RXD pins. When the MAC asserts TXER, the KS8001 will drive "H" symbols (a Transmit Error define in the IEEE 802.3 4B/5B code group) out on the line to force signaling errors. **Carrier Sense (CRS)**: For 100TX links, a start-of-stream delimiter, or /J/K symbol pair causes assertion of Carrier Sense (CRS). An end-of-stream delimiter, or /T/R symbol pair causes de-assertion of CRS. The PMA layer will also de-assert CRS if IDLE symbols are received without /T/R, yet in this case RXER will be asserted for one clock cycle when CRS is de-asserted. For 10T links, CRS assertion is based on reception of valid preamble, and de-assertion on reception of an end-of-frame (EOF) marker. **Collision**: Whenever the line state is half-duplex and the transmitter and receiver are active at the same time, then the KS8001 asserts its collision signal, which is asynchronous to any clock. ## RMII (Reduced MII) Data Interface RMII interface specifies a low pin count (Reduced) Media Independent Interface (RMII) intended for use between Ethernet PHYs and Switch or Repeater ASICs. It is fully compliant with IEEE 802.3u [2]. This interface has the following characteristics: - It is capable of supporting 10Mb/s and 100Mb/s data rates - A single clock reference is sourced from the MAC to PHY (or from an external source) - It provides independent 2 bit wide (di-bit) transmit and receive data paths - It uses TTL signal levels, compatible with common digital CMOS ASIC processes #### **RMII Signal Definition** | Signal Name | Direction<br>(with respect to<br>the PHY) | Direction<br>(with respect to<br>the MAC) | Use | |-------------|-------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------| | REF_CLK | Input | Input or Output | Synchronous clock reference for receive, transmit and control interface | | CRS_DV | Output | Input | Carrier Sense/Receive Data Valid | | RXD[1:0] | Output | Input | Receive Data | | TX_EN | Input | Output | Transit Enable | | TXD[1:0] | Input | Output | Transit Data | | RX_ER | Output | Input<br>(Not Required) | Receive Error | Note: Unused MII signals, TXD[3:2], TXER need to be tied to GND when RMII is used #### Reference Clock (REF\_CLK) REF\_CLK is a continuous 50 MHz clock that provides the timing reference for CRS\_DV, RXD[1:0], TX\_EN, TXD[1:0], and RX\_ER. REF\_CLK is sourced by the MAC or an external source. Switch implementations may choose to provide REF\_CLK as an input or an output depending on whether they provide a REF\_CLK output or rely on an external clock distribution device. Each PHY device shall have an input corresponding to this clock but may use a single clock input for multiple PHYs implemented on a single IC. #### Carrier Sense/Receive Data Valid (CRS\_DV) CRS\_DV is asserted asynchronously on detection of carrier due to the criteria relevant to the operating mode. That is, in 10BASE-T mode, when squelch is passed or in 100BASE-X mode when 2 non-contiguous zeroes in 10 bits are detected carrier is said to be detected. Loss of carrier shall result in the de-assertion of CRS\_DV synchronous to REF\_CLK. So long as carrier criteria are being met, CRS\_DV shall remain asserted continuously from the first recovered di-bit of the frame through the final recovered di-bit and shall be negated prior to the first REF\_CLK that follows the final di-bit. The data on RXD[1:0] is considered valid once CRS\_DV is asserted. However, since the assertion of CRS\_DV is asynchronous relative to REF\_CLK, the data on RXD[1:0] shall be "00" until proper receive signal decoding takes place (see definition of RXD[1:0] behavior). ## Receive Data [1:0] (RXD[1:0]) RXD[1:0] shall transition synchronously to REF\_CLK. For each clock period in which CRS\_DV is asserted, RXD[1:0] transfers two bits of recovered data from the PHY. In some cases (e.g. before data recovery or during error conditions) a pre-determined value for RXD[1:0] is transferred instead of recovered data. RXD[1:0] shall be "00" to indicate idle when CRS\_DV is de-asserted. Values of RXD[1:0] other than "00" when CRS\_DV is de-asserted are reserved for out-of-band signaling (to be defined). Values other than "00" on RXD[1:0] while CRS\_DV is de-asserted shall be ignored by the MAC/repeater. Upon assertion of CRS\_DV, the PHY shall ensure that RXD[1:0]=00 until proper receive decoding takes place. #### Transmit Enable (TX\_EN) Transmit Enable TX\_EN indicates that the MAC is presenting di-bits on TXD[1:0] on the RMII for trans-mission. TX\_EN shall be asserted synchronously with the first nibble of the preamble and shall remain asserted while all di-bits to be transmitted are presented to the RMII. TX\_EN shall be negated prior to the first REF\_CLK following the final di-bit of a frame. TX\_EN shall transition synchronously with respect to REF\_CLK. #### **Transmit Data [1:0] (TXD[1:0])** Transmit Data TXD[1:0] shall transition synchronously with respect to REF\_CLK. When TX\_EN is asserted, TXD[1:0] are accepted for transmission by the PHY. TXD[1:0] shall be "00" to indicate idle when TX\_EN is de-asserted. Values of TXD[1:0] other than "00" when TX\_EN is de-asserted are reserved for out-of-band signaling (to be defined). Values other than "00" on TXD[1:0] while TX\_EN is disserted shall be ignored by the PHY. #### **Collision Detection** Since the definition of CRS\_DV and TX\_EN both contain an accurate indication of the start of frame, the MAC can reliably regenerate the COL signal of the MII by Ending TX\_EN and CRS\_DV. During the IPG time following the successful transmission of a frame, the COL signal is asserted by some transceivers as a self-test. The Signal Quality Error (SQE) function will not be supported by the reduced MII due to the lack of the COL signal. Historically, SQE was present to indicate that a transceiver located physically remote from the MAC was functioning. Since the reduced MII only supports chip-to-chip connections on a PCB, SQE functionality is not required. #### RX ER The PHY shall provide RX\_ER as an output according to the rules specified in IEEE 802.3u [2] (see Clause 24, Figure 24-11 - Receive State Diagram). RX\_ER shall be asserted for one or more REF\_CLK periods to indicate that an error (e.g. a coding error or any error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sublayer) was detected somewhere in the frame presently being transferred from the PHY. RX\_ER shall transition synchronously with respect to REF\_CLK. While CRS\_DV is de-asserted, RX\_ER shall have no effect on the MAC. #### **RMII AC Characteristics** ## **RMII Transmit Timing** | Parameter | Min | Тур | Max | Units | |-----------------------------------------------------------|-----|-----|-----|-------| | REF_CLK Frequency | | 50 | | MHz | | TXEN, TXD[1:0], TX_EN, Data Setup to REF_CLK rising edge | 4 | | | ns | | TXEN, TXD[1:0], TX_EN, Data hold from REF_CLK rising edge | 2 | | | ns | ## **RMII Receive Timing** | Parameter | Min | Тур | Max | Units | |---------------------------------------------------------------|-----|-----|-----|-------| | REF_CLK Frequency | | 50 | | MHz | | RXD[1:0], CRS_DV, RX_ER Output delay from REF_CLK rising edge | 2.8 | | 10 | ns | ## **SMII Signal Definition** SMII is composed of two signals per port, a global synchronization signal, and a global 125MHz reference clock. All signals are synchronous to the clock. All SMII I/F uses a common 125MHz reference clock and SYNC signals that are synchronous to the reference clock. There are two signals in SMII from MAC-to-PHY for each port (TXD and TxSYNC), and one signal per port from PHY-to-MAC (RXD). The Serial Media Independent Interface (SMII) is designed to satisfy the following requirements: - Convey complete MII information between a 10/100 PHY and MAC with two pins per port. - Allow a multi-port MAC/PHY communication with one system clock. - · Operate in both half and full duplex. - Per packet switching between 10Mbit and 100Mbit data rates. - Allow direct MAC to MAC communication. #### SMII Signals | Signal Name | From | То | Use | |-------------|--------|---------|---------------------------| | RX | PHY | MAC | Receive Data and Control | | TX | MAC | PHY | Transmit Data and Control | | SYNC | MAC | PHY | Synchronization | | Clock | System | MAC&PHY | Synchronization | #### **Receive Path** Receive data and control information are signaled in ten bit segments. In 100Mbit mode, each segment represents a new byte of data. In 10Mbit mode, each segment is repeated ten times; therefore, every ten segments represent a new byte of data. The MAC can simply any one of every 10 segment ion 10Mbit mode. Segment boundaries are delimited by SYNC. The MAC continuously generates a pulse on SYNC every 10 clocks. #### **Receive Sequence Diagram** RX contains all of the information found on the receive path of the standard MII. | Bits | Purpose | |--------|--------------------------------------------------------------------------------| | CRS | Carrier Sense – identical to MII, except that it is not an asynchronous signal | | RX_DV | Receive Data Valid – identical to MII | | RXD7-0 | Encoded Data, see the RXD0-7 Encoding table | RX - Bit Description RXD7-0 are used to convey packet data, RX\_ER, and PHY status. The MAC can infer the meaning of RXD on a segment-by-basis by encoding the two control bits. | CRS | RX_DV | RXD0 | RXD1 | RXD2 | RXD3 | RXD4 | RXD5 | RXD6 | RXD7 | |-----|-------|-------------------------------------|--------------------------------|----------------------------|------------------------|---------------------------|-----------------------------------------|------------------------------|------| | X | 0 | RX_ER<br>from<br>previous<br>frame | Speed<br>0=10Mbit<br>1=100Mbit | Duplex<br>0=Half<br>1=Full | Link<br>0=Down<br>1=Up | Jabber<br>0=OK<br>1=Error | Upper<br>Nibble<br>0=invalid<br>1=valid | False<br>Carrier<br>Detected | 1 | | X | 1 | One Data Byte (Two MII Data Nibble) | | | | | | | | TXD7 - 0 Encoding Inter-frame status bit RXD5 conveys the validity of the upper nibble of the byte of the previous frame. Inter-frame status bit RXD0 indicates whether or not the PHY detected an error somewhere on the previous frame. Both of these bits should be valid in the segment immediately following a frame, and should stay valid until the first data segment of the next frame begins. When asserted, inter-frame status bit RXD6 indicates that the PHY has detected a false carrier event. In order to send receive data to the MAC synchronous to the reference clock, the PHY must pass the data through an elasticity FIFO to handle any difference between the reference clock rate and the clock at the packet source. The Ethernet specification calls for packet data to be referenced to a clock with a frequency tolerance of 100ppm (0.01%); however, it is not uncommon to encounter Ethernet stations with clocks that have frequency errors up to 0.1%. Therefore, the elasticity FIFO should be at least 27 bits \* long, filling to the half-way point before beginning valid data transfer via RX. RX\_ER should be asserted if, during the reception of a frame, this fifo overflows or underflows. Only RXD and RX\_DV should be passed through the elasticity FIFO. CRS should not be passed through the elasticity FIFO. Instead, CRS should be asserted for the time the 'wire' is busy receiving a frame. #### **Transmit Path** Transmit data and control information are signaled in ten bit segments, just like the receive path. In 100Mbit mode, each segment represents anew byte of data. In 10Mbit mode each segment is repeated ten times; therefore, every ten segments represents a new byte of data. The PHY can sample any one of every 10 segments in 10Mbit mode. Segment boundaries are delimited by SYNC. The MAC continuously generates a pulse on SYNC every 10 clocks. #### Transmit Sequence Diagram | Bits | Purpose | |--------|------------------------------------------| | TX_EN | Transmit Enable – identical to MII | | TX_ER | Transmit Error – identical to MII | | TXD7-0 | Encoded Data – see TXD7-0 Encoding Table | TX- Bit Description As far as the PHY is concerned, TXD7-0 are used to convey only packet data. To allow for a direct MAC to MAC connection, the MAC uses TXD7-0 to signal 'status' in between frames. | TX_ER | TX_EN | TXD0 | TXD1 | TXD2 | TXD3 | TXD4 | TXD7-5 | |-------|-------|---------------------------------------------------------------------|--------------|------------------|--------------|----------------|--------| | х | 0 | Use to force<br>an error in a<br>direct MAC to<br>MAC<br>connection | 1<br>100MBit | 1<br>Full Duplex | 1<br>Link Up | 0<br>No Jabber | 1 | | Х | 1 | One Data Byte (Two MII Data Nibbles) | | | | | | TXD7 - 0 Encoding #### **Collision Detection** Collisions occur when CRS and TX\_EN are simultaneously asserted. For this to work, the PHY must ensure that CRS is not affected by its transmit path. ## **DC Specification** | Parameter | Symbol | Min | Max | Units | |--------------------|--------|-----|-----|-------| | Input High Voltage | Vih | 2.0 | | Volts | | Input Low Voltage | Vil | | 0.8 | Volts | | Input High Current | lih | -10 | 10 | uA | | Input Low Current | lil | -10 | 10 | uA | ## **Timing Specification** | Parameter | Min | Max | Units | |--------------|-----|-----|-------| | Input Setup | 1.5 | | ns | | Input Hold | 1 | | ns | | Output Delay | 1.5 | 5 | ns | ## **HP Auto Crossover (Auto MDI/MDI-X)** Automatic MDI/MDI-X configuration is intended to eliminate the need for crossover cables between similar devices. The assignment of pin-outs for a 10/100 BASE-T crossover function cable is shown below. This feature can eliminate the confusion in real applications by allowing both straight cable and crossover cables. This feature is controlled by register 1f:13, see "Register 1fh" section for details. #### Straight Through Cable #### Crossover Cable #### Auto MDI/MDI-X Cross-Over Transformer Connection KS8001 features HP Auto MDI/MDI-X crossover and requires symmetric transformers that support Auto MDI/MDI-X. See Selection of Isolation Transformers on p. 43 for a list of transformers that support Auto MDI/MDI-X. ## **Power Management** The KS8001 offers the following modes for power management: - Power Down Mode: This mode can be achieved by writing to Register 0.11 or pulling pin 30 PD# Low. In the power down state, the KS8061 disables all internal functions and drives output pins to logic zero, except for the MII serial management interface. - Power Saving Mode: writing to register 1fh.10 can disable this mode. The KS8001 will then turn off everything except for the Energy Detect and PLL circuits when the cable is not installed. In other words, the KS8001 will shutdown most of the internal circuits to save power if there is no link. Power Saving mode will be in this most effective state when Auto-Negotiation Mode is enabled. #### 100BT FX Mode 100BT FX mode is activated when FXSD/FXEN is higher than 0.6V (This pin has a default pull down). Under this mode, the autonegotiation and auto-MDIX features are disabled. In fiber operation FXSD pin should connect to the SD (signal detect) output of the fiber module. The internal threshold of FXSD is around $\frac{2}{3}$ Vdd +/- 50 mV (2.2V +/- 0.05V at 3.3V). Above this level, it is considered Fiber signal detected, and the operation is summarized in the following table: | FXSD/FXEN | Condition | |-----------------------|--------------------| | Less than 0.6V | 100TX mode | | Less than 2.15V, | FX mode | | but greater than 0.6V | No signal detected | | | FEF generated | | Greater than 2.25V | FX mode | | | Signal detected | To ensure proper operation, the swing of fiber module SD should cover the threshold variation. A resistive voltage divider is recommended to adjust the SD voltage range. FEF (Far End Fault), repetition of a special pattern, which consists of 84-ones and 1-zero, is generated under "FX mode with no signal detected". The purpose of FEF is to notify the sender of a faulty link. When receiving a FEF, the LINK will go down to indicate a fault, even with fiber signal detected. The transmitter is not affected by receiving a FEF and still sends out its normal transmit pattern from MAC. FEF can be disabled by strapping pin27 low, please refer to "Strapping Options" section. ## Media converter operation The KS8001 is capable of performing media conversion with 2 parts in a back-to-back RMII mode as indicated in the diagram. Both parts are in RMII mode and with RMII\_BTB asserted (pin21 & 22 strapped high). One part is operating at TX mode and the other in FX mode. Both parts can share a common 50MHz oscillator. Under this operation, auto-Negotiation on the TX side will prohibit 10BASE-T link up. Additional options can be implemented under this operation. Disable the transmitter and set it at tri-state by controlling the high TXD2 pin. In order to do this, RXD2 and TXD2 pins need to be connected via an inverter. When TXD2 pin is high in both the copper and fiber operation, it disables transmit. Meanwhile, the RXD2 pin on the copper side serves as the energy detect and can indicate if a line signal is detected. TXD3 should be tied low and RXD3 let float. Please contact your local Micrel FAE for a Media Converter reference design. ## **LinkMD Cable Diagnostics** The KS8001 utilizes time domain reflectometry (TDR) to analyze the cabling plant for common cabling problems such as open circuits, short circuits and impedance mismatches. LinkMD works by sending a pulse of known amplitude and duration down the MDI and MDIX pairs and analyzing the shape of the reflected signal. Timing the duration gives an indication of the distance to the cabling fault with maximum distance of 200 m and accuracy of +/- 2 m. Cable diagnostics are only valid for copper connections and do not support fiber optic operation. LinkMD is used by accessing register 1dh, the LinkMD Control/Status register in conjunction with register 1fh, the 100BASE-TX PHY Controller register. To use LinkMD, HP Auto-MDIX is disabled by writing a '1' to 1f:13 to enable manual control over which pair is used to transmit the LinkMD pulse. The self-clearing Cable diagnostic test enable bit, 1d.15 is set to '1' to start the test on this pair. When 1d.15 returns to '0', the test is complete. The test result is returned in 1d.14:13 and the distance is returned in 1d.8:0. The cable diagnostic test results are as follows: - 00 = Valid test, normal condition - 01 = Valid test, open circuit in cable - 10 = Valid test, short circuit in cable - 11 = Invalid test, LinkMD failed The '11' case, Invalid test, occurs when it is not possible for the KS8001 to shut down the link partner. In this case, the test is not run, since it would not be possible for the KS8001 to determine if the detected signal is a reflection of the signal generated or a signal from another source. Cable length can be determined by multiplying the contents of 1d.8:0 by 0.39. This constant may be calibrated for different cabling conditions, including cables with a velocity of propagation that varies significantly from the norm. ## **Reference Clock Connection Options** KS8001 is capable of performing three different kinds of clock speed options for connecting the external reference clock depends upon the different interface of using MII/RMII/SMII. The figures below illustrate the recommended connection for using the different interface options. Please see the selection of reference crystal table for specifications. ## 25MHz Oscillator Reference Clock Connection Diagram ## 25MHz Crystal Reference Clock Connection Diagram 50/125MHz Oscillator Reference Clock Connection for RMII/SMII Mode Diagram # **Register Map** | Register No. | Description | |--------------|------------------------------------------------| | 0h | Basic Control Register | | 1h | Basic Status Register | | 2h | PHY Identifier I | | 3h | PHY Identifier II | | 4h | Auto-Negotiation Advertisement Register | | 5h | Auto-Negotiation Link Partner Ability Register | | 6h | Auto-Negotiation Expansion Register | | 7h | Auto-Negotiation Next Page Register | | 8h | Link Partner Next Page Ability | | 9h-14h | Reserved | | 15h | RXER Counter Register | | 16h – 1ah | Reserved | | 1bh | Interrupt Control/Status Register | | 1ch | Reserved | | 1dh | LinkMD Control/Status Register | | 1eh | PHY Control Register | | 1fh | 100BASE-TX PHY Control Register | | Address | Name | Description | Mode | Default | | | | |----------|-----------------------------|-----------------------------------------------|------|---------------|--|--|--| | Register | Register 0h – Basic Control | | | | | | | | 0.15 | Reset | 1 = software reset. Bit is self-clearing | RW/ | 0 | | | | | | | | SC | | | | | | 0.14 | Loop-back | 1 = loop-back mode | RW | 0 | | | | | | | 0 = normal operation | | | | | | | 0.13 | Speed Select | 1 = 100Mb/s | RW | Set by SPD100 | | | | | | (LSB) | 0 = 10Mb/s | | | | | | | | | Ignored if Auto-Negotiation is enabled | | | | | | | | | (0.12 = 1) | | | | | | | 0.12 | Auto- | 1 = enable auto-negotiation process (override | RW | Set by NWAYEN | | | | | | Negotiation | 0.13 and 0.8) | | | | | | | | Enable | 0 = disable auto-negotiation process | | | | | | | 0.11 | Power Down | 1 = power down mode | RW | 0 | | | | | | | 0 = normal operation | | | | | | | 0.10 | Isolate | 1 = electrical isolation of PHY from MII and | RW | Set by ISO | | | | | | | TX+/TX- | | | | | | | | | 0 = normal operation | | | | | | | 0.9 | Restart Auto- | 1 = restart auto-negotiation process | RW/ | 0 | | | | | | Negotiation | 0 = normal operation. Bit is self-clearing | SC | | | | | | 8.0 | Duplex Mode | 1 = full duplex | RW | Set by DUPLEX | | | | | | | 0 = half duplex | | | | | | | 0.7 | Collision Test | 1 = enable COL test | RW | 0 | | | | | | | 0 = disable COL test | | | | | | | 0.6:1 | Reserved | | RO | 0 | | | | | 0.0 | Disable | 0 = enable transmitter | R/W | 0 | | | | | | Transmitter | 1 = disable transmitter | | | | | | | Address | Name | Description | Mode | Default | |------------|-------------------------|--------------------------------------------------------------------------------|---------|---------| | Register | 1h – Basic Statı | ıs | | | | 1.15 | 100BASE-T4 | 1 = T4 capable | RO | 0 | | 1.10 | TOOD/ TOE TT | 0 = not T4 capable | 1.0 | | | 1.14 | 100BASE-TX | 1 = capable of 100BASE-X full duplex | RO | 1 | | | Full Duplex | 0 = not capable of 100BASE-X full duplex | | | | 1.13 | 100BASE-TX | 1 = capable of 100BASE-X half duplex | RO | 1 | | | Half Duplex | 0 = not capable of 100BASE-X half duplex | | | | 1.12 | 10BASE-T Full | 1 = 10Mbps with full duplex | RO | 1 | | | Duplex | 0 = no 10Mbps with full duplex capability | | | | 1.11 | 10BASE-T Half | 1 = 10Mbps with half duplex | RO | 1 | | | Duplex | 0 = no 10Mbps with half duplex capability | | | | | | | | | | 1.10:7 | Reserved | | RO | 0 | | 1.6 | No Preamble | 1 = preamble suppression | RO | 1 | | | | 0 = normal preamble | | | | 1.5 | Auto- | 1 = auto-negotiation process completed | RO | 0 | | | Negotiation<br>Complete | 0 = auto-negotiation process not completed | | | | 4.4 | <u> </u> | 4 | D0// 11 | 1 | | 1.4 | Remote Fault | 1 = remote fault | RO/LH | 0 | | 1.2 | Auto | 0 = no remote fault | DO | 1 | | 1.3 | Auto-<br>Negotiation | 1 = capable to perform auto-negotiation 0 = unable to perform auto-negotiation | RO | 1 | | | Ability | 0 = unable to perform auto-negotiation | | | | 1.2 | Link Status | 1 = link is up | RO/LL | 0 | | | | 0 = link is down | | | | 1.1 | Jabber Detect | 1 = jabber detected | RO/LH | 0 | | | | 0 = jabber not detected. Default is Low | | | | 1.0 | Extended Capability | 1 = supports extended capabilities registers | RO | 1 | | Register 2 | 2h – PHY Identi | fier 1 | | | | 2.15:0 | PHY ID | Assigned to the 3 <sup>rd</sup> through 18 <sup>th</sup> bits of the | RO | 0022h | | 2.10.0 | Number | Organizationally Unique Identifier (OUI). | | 3322 | | | | Kendin Communication's OUI is 0010A1 (hex) | | | | Register | 3h – PHY Identi | fier 2 | | | | 3.15:10 | PHY ID | Assigned to the 19 <sup>th</sup> through 24 <sup>th</sup> bits of the | RO | 000101 | | 3.13.10 | Number | Organizationally Unique Identifier (OUI). | 110 | 000101 | | | | Kendin Communication's OUI is 0010A1 (hex) | | | | 3.9:4 | Model Number | Six bit manufacturer's model number | RO | 100001 | | 3.3:0 | Revision | Four bit manufacturer's model number | RO | 1010 | | | Number | | | | | Register | 4h – Auto-Nego | tiation Advertisement | | | | 4.15 | Next Page | 1 = next page capable | RW | 0 | | | | 0 = no next page capability. | | | | 4.14 | Reserved | | RO | 0 | | 4.13 | Remote Fault | 1 = remote fault supported | RW | 0 | | | | 0 = no remote fault | | | | 4.12 : 11 | Reserved | | RO | 0 | | | | | | | | Address | Name | Description | Mode | Default | |----------|----------------|------------------------------------------|------|---------------------------------------| | 4.10 | Pause | 1 = pause function supported | RW | 0 | | | | 0 = no pause function | | | | 4.9 | 100BASE-T4 | 1 = T4 capable | RO | 0 | | | | 0 = no T4 capability | | | | 4.8 | 100BASE-TX | 1 = TX with full duplex | RW | Set by SPD100 & DUPLEX | | | Full Duplex | 0 = no TX full duplex capability | | | | 4.7 | 100BASE-TX | 1 = TX capable | RW | Set by SPD100 | | | | 0 = no TX capability | | | | 4.6 | 10BASE-T Full | 1 = 10Mbps with full duplex | RW | Set by | | | Duplex | 0 = no 10Mbps full duplex capability | | DUPLEX | | 4.5 | 10BASE-T | 1 = 10Mbps capable | RW | 1 | | | | 0 = no 10Mbps capability | | | | 4.4:0 | Selector Field | [00001] = IEEE 802.3 | RW | 00001 | | Register | 5h – Auto-Nego | tiation Link Partner Ability | l . | | | 5.15 | Next Page | 1 = next page capable | RO | 0 | | J. 10 | INEXLE age | 0 = no next page capability | , KO | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 5.14 | Aakaawladaa | 1 = link code word received from partner | RO | 0 | | 5.14 | Acknowledge | 0 = link code word not yet received | RO | | | 5.13 | Remote Fault | 1 = remote fault detected | RO | 0 | | 5.13 | Remote Fault | 0 = no remote fault | RO | 0 | | E 10 | Decemed | 0 = no remote rault | BO | 0 | | 5.12 | Reserved | | RO | 0 | | 5.11:10 | Pause | 5.10 5 .11 | RO | 0 | | | | 0 | | | | | | No PAUSE | | | | | | 1 | | | | | | Asymmetric PAUSE (link partner) | | | | | | 0 | | | | | | Symmetric PAUSE | | | | | | 1 | | | | | | Symmetric & Asymmetric PAUSE (local | | | | | | device) | | | | 5.9 | 100 BASE-T4 | 1 = T4 capable | RO | 0 | | | | 0 = no T4 capability | | | | 5.8 | 100BASE-TX | 1 = TX with full duplex | RO | 0 | | | Full Duplex | 0 = no TX full duplex capability | | | | 5.7 | 100BASE-TX | 1 = TX capable | RO | 0 | | | | 0 = no TX capability | | | | 5.6 | 10BASE-T Full | 1 = 10Mbps with full duplex | RO | 0 | | | Duplex | 0 = no 10Mbps full duplex capability | | | | 5.5 | 10BASE-T | 1 = 10Mbps capable | RO | 0 | | | | 0 = no 10Mbps capability | | | | 5.4:0 | Selector Field | [00001] = IEEE 802.3 | RO | 00001 | | Register | 6h – Auto-Nego | tiation Expansion | 1 | 1 | | 6.15:5 | Reserved | | RO | 0 | | | | tiation Expansion | RO | 0 | | Address | Name | Description | Mode | Default | |----------|------------------------------|-------------------------------------------------------------------------------------|------|---------| | 6.4 | Parallel | 1 = fault detected by parallel detection | RO/ | 0 | | | Detection Fault | 0 = no fault detected by parallel detection. | LH | | | 6.3 | Link Partner | 1 = link partner has next page capability | RO | 0 | | | Next Page<br>Able | 0 = link partner does not have next page capability | | | | 6.2 | Next Page | 1 = local device has next page capability | RO | 1 | | | Able | 0 = local device does not have next page capability | | | | 6.1 | Page Received | 1 = new page received | RO/ | 0 | | | | 0 = new page not yet received | LH | | | 6.0 | Link Partner | 1 = link partner has auto-negotiation capability | RO | 0 | | | Auto-<br>Negotiation<br>Able | 0 = link partner does not have auto-negotiation capability | | | | Register | 7h – Auto-Nego | tiation Next Page | I | | | 7.15 | Next Page | 1 = additional next page(s) will follow | RW | 0 | | | | 0 = last page | | | | 7.14 | Reserved | | RO | 0 | | 7.13 | Message Page | 1 = message page | RW | 1 | | | | 0 = unformatted page | | | | 7.12 | Acknowledge2 | 1 = will comply with message | RW | 0 | | | | 0 = cannot comply with message | | | | 7.11 | Toggle | 1 = previous value of the transmitted link code word equaled logic One | RO | 0 | | | | 0 = logic Zero | | | | 7.10:0 | Message Field | 11-bit wide field to encode 2048 messages | RW | 001 | | Register | 8h – Link Partne | er Next Page Ability | | | | 8.15 | Next Page | 1 = additional Next Page(s) will follow | RO | 0 | | 0.44 | A - l | 0 = last page | DO. | | | 8.14 | Acknowledge | 1 = successful receipt of link word | RO | 0 | | 0.40 | Massaga Daga | 0 = no successful receipt of link word | DO | | | 8.13 | Message Page | 1 = Message Page<br>0 = Unformatted Page | RO | 0 | | 8.12 | Acknowledge? | 1 = able to act on the information | RO | 0 | | 0.12 | Acknowledge2 | 0 = not able to act on the information | RO | U | | 8.11 | Toggle | 1 = previous value of transmitted Link Code Word equal | RO | 0 | | | | to logic zero 0 = previous value of transmitted Link Code Word equal to logic one | | | | 8.10:0 | Message Field | | RO | 0 | | Register | 15h – RXER Co | unter | 1 | | | 15.15:0 | RXER Counter | RX Error counter for the RX_ER in each package | RO | 0000 | | | 1 | Para30 | | | | Address | Name | Description | Mode | Default | |------------|-----------------------------|--------------------------------------------------|--------|---------| | Register 1 | bh – Interrupt | Control/Status Register | | | | | | | T = | Ι., | | 1b.15 | Jabber<br>Interrupt | 1=Enable Jabber Interrupt | RW | 0 | | | Enable | 0=Disable Jabber Interrupt | | | | 1b.14 | Receive Error | 1=Enable Receive Error Interrupt | RW | 0 | | | Interrupt<br>Enable | 0=Disable Receive Error Interrupt | | | | 1b.13 | Page Received | 1=Enable Page Received Interrupt | RW | 0 | | | Interrupt<br>Enable | 0=Disable Page Received Interrupt | | | | 1b.12 | Parallel Detect | 1= Enable Parallel Detect Fault Interrupt | RW | 0 | | | Fault Interrupt<br>Enable | 0= Disable Parallel Detect Fault Interrupt | | | | 1b.11 | Link Partner | 1= Enable Link Partner Acknowledge Interrupt | RW | 0 | | | Acknowledge<br>Interrupt | 0= Disable Link Partner Acknowledge Interrupt | | | | | Enable | | | | | 1b.10 | Link Down | 1= Enable Link Down Interrupt | RW | 0 | | | Interrupt | 0= Disable Link Down Interrupt | | | | | Enable | · | | | | 1b.9 | Remote Fault | 1= Enable Remote Fault Interrupt | RW | 0 | | | Interrupt<br>Enable | 0= Disable Remote Fault Interrupt | | | | 1b.8 | Link Up | 1= Enable Link Up Interrupt | RW | 0 | | | Interrupt<br>Enable | 0= Disable Link Up Interrupt | | | | 1b.7 | Jabber | 1= Jabber Interrupt Occurred | RO/SC | 0 | | | Interrupt | 0= Jabber Interrupt Does Not Occurred | | | | 1b.6 | Receive Error | 1= Receive Error Occurred | RO/SC | 0 | | | Interrupt | 0= Receive Error Does Not Occurred | | | | 1b.5 | Page Receive | 1= Page Receive Occurred | RO/SC | 0 | | | Interrupt | 0= Page Receive Does Not Occurred | | | | 1b.4 | Parallel Detect | 1= Parallel Detect Fault Occurred | RO/SC | 0 | | | Fault Interrupt | 0= Parallel Detect Fault Does Not Occurred | | | | 1b.3 | Link Partner<br>Acknowledge | 1= Link Partner Acknowledge Occurred | RO/SC | 0 | | | Interrupt | 0= Link Partner Acknowledge Does Not<br>Occurred | | | | 1b.2 | Link Down | 1= Link Down Occurred | RO/SC | 0 | | 15.2 | Interrupt | 0= Link Down Does Not Occurred | 110/00 | | | 1b.1 | Remote Fault | 1= Remote Fault Occurred | RO/SC | 0 | | | Interrupt | 0= Remote Fault Does Not Occurred | | | | 1b.0 | Link Up | 1= Link Up Interrupt Occurred | RO/SC | 0 | | | Interrupt | 0= Link Up Interrupt Does Not Occurred | | | | Register 1 | ldh – LinkMD C | ontrol/Status Register | | | | 1d.15 | Cable | 0 = Indicates cable diagnostic test has | RW | 0 | | | diagnostic test | completed and the status information is valid | SC | | | | enable | for read. | | | | | | 1 = the cable diagnostic test is activated. This | | | | | | bit is self-clearing. | | | | Address | Name | Description | Mode | Default | |------------|------------------------|----------------------------------------------------------|------|---------| | 1d.14:13 | Cable | [00] = normal condition | RO | 0 | | | diagnostic test result | [01] = open condition has been detected in cable | | | | | | [10] = short condition has been detected in cable | | | | | | [11] = cable diagnostic test failed | | | | 1d.12:9 | Reserved | [ ] | | | | 4.10.0 | | | 50 | 1 | | 1d.8:0 | Cable fault counter | Distance to fault, approximately 0.39m*cabfaultcnt value | RO | 0 | | Register 1 | leh – PHY Con | trol | | | | 1e:15:14 | LED mode | [00] = | RW | 0 | | | | LED3 <- collision | | | | | | LED2 <- full duplex | | | | | | LED1 <- speed | | | | | | LED0 <- link/activity | | | | | | [01] = | | | | | | LED3 <- activity | | | | | | LED2 <- full duplex/collision | | | | | | LED1 <- speed | | | | | | LEDI <- speed<br>LEDO <- link | | | | | | 1403 | | | | | | [10] = | | | | | | LED3 <- activity | | | | | | LED2 <- full duplex | | | | | | LED1 <- 100Mbps link | | | | | | LED0 <- 10Mbps link | | | | | | [11] = reserved | | | | 1e.13 | Polarity | 0 = Polarity is not reversed | RO | | | | | 1 = Polarity is reversed | | | | 1e.12 | Far end fault | 0 = Far end fault detected | RO | | | | detect | 1 = Far end fault not detected | | | | 1e.11 | MDIX/MDI | 0 = MDIX | RO | | | | state | 1 = MDI | | | | 1e:10:8 | Reserved | | | | | 1e:7 | Remote | 0: normal mode | RW | 0 | | | loopback | 1: remote (analog) loop back is enable | | | | 1e:6:0 | Reserved | | | | | Register 1 | lfh – 100BASE | -TX PHY Controller | 1 | 1 | | 1f:15 | Reserved | | | | | Address | Name | Description | Mode | Default | |---------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 1f:14 | Mdi/mdix<br>select when<br>auto mdi/mdix<br>is disable | 0 = transmit on pair A (TPFINn/TPFIPn) and receive on pair B (TPFONn/TPFOPn). 1 = transmit on pair B (TPFONn/TPFOPn) and receive on pair A (TPFINn/TPFIPn). | R/W | | | 1f:13 | Pairswap<br>disable | 1 = disable MDI/MDIX<br>0 = enable MDI/MDIX | R/W | 0 | | 1f.12 | Energy detect | 1 = presence of signal on RX+/- analog wire pair 0 = no signal detected on RX+/- | RO | 0 | | 1f.11 | Force link | 1 = force link pass 0 = normal link operation This bit bypasses the control logic and allow transmitter to send pattern even if there is no link. | R/W | 0 | | 1f.10 | Power Saving | 1 = enable power saving<br>0 = disable | RW | 1 | | 1f.9 | Interrupt Level | 1 = interrupt pin active high 0 = active low | RW | 0 | | 1f.8 | Enable Jabber | 1 = enable jabber counter<br>0 = disable | RW | 1 | | 1f.7 | Auto-<br>Negotiation<br>Complete | 1 = auto-negotiation complete<br>0 = not complete | RW | 0 | | 1f.6 | Enable Pause<br>(Flow-Control<br>Result) | 1 = flow control capable<br>0 = no flow control | RO | 0 | | 1f.5 | PHY Isolate | 1 = PHY in isolate mode<br>0 = not isolated | RO | 0 | | 1f.4:2 | Operation<br>Mode<br>Indication | [000] = still in auto-negotiation [001] = 10BASE-T half duplex [010] = 100BASE-TX half duplex [011] = default [101] = 10BASE-T full duplex [110] = 100BASE-TX full duplex [111] = PHY/MII isolate | RO | 0 | | 1f.1 | Enable SQE test | 1 = enable SQE test<br>0 = disable | RW | 0 | | 1f.0 | Disable Data<br>Scrambling | 1 = disable scrambler<br>0 = enable | RW | 0 | # Absolute Maximum Rating (Note 1) | Storage Temperature (T <sub>S</sub> ) | 55°C to | |---------------------------------------|--------------| | +150°C | | | Supply Referenced to GND | 0.5V to +4.0 | | All pins | 0.5V to +4.0 | Important: Please read the Notes at the bottom of the page. # Operating Range (Note 2) | Supply Voltage | |---------------------------------------------------------| | $(V_{DD\_PLL}, V_{DD\_TX}, V_{DD\_RXC}, V_{DDC})$ | | $(V_{DD\_RCV}, V_{DDIO})$ 3.3V ± 5% | | Ambient Temperature Commercial (T <sub>A</sub> )0°C to | | +70°C | | Ambient Temperature Industrial (T <sub>A</sub> )40°C to | | +85°C | # Package Thermal Resistance $(\theta_{JA})^{(Note 3)}$ | Thermal Resistance | $\theta_{JA}$ | $\theta_{JA}$ | $\theta_{JA}$ | θις | |------------------------|---------------|---------------|---------------|-------| | Airflow Velocity (m/s) | 0 | 1 | 2 | 0 | | LQFP | 83.56 | 77.08 | 72.36 | 46.93 | | SSOP | 75.19 | 68.20 | 66.20 | TBD | ## **Electrical Characteristics (Note4)** VDD=3.3V ±10% | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|--------------------------------------------|------------------------------------------------------------|----------------------------------|------|----------|-----------------------| | Total Su | oply Current (including TX o | utput drive current) (Note 5) | | • | | | | I <sub>DD1</sub> | Normal 100BASE-TX | Including 40mA output current | | | | mA | | I <sub>DD2</sub> | Normal 10BASE-T | Including 90mA output current, indepdendent of utilization | | | | mA | | I <sub>DD3</sub> | Power Saving Mode 1 | Auto-negotiation is Enabled | | | | mA | | I <sub>DD4</sub> | Power Down Mode (software power down) | | | | | mA | | I <sub>DD5</sub> | Power down pin (PD#) | | | | | | | TTL Inpu | ts | | | | | | | V <sub>IH</sub> | Input High Voltage | | ½ V <sub>DD</sub> (I/O)<br>+ 0.2 | | | V | | $V_{IL}$ | Input Low Voltage | | | | 0.8 | V | | I <sub>IN</sub> | Input Current | $V_{IN} = GND - V_{DD}$ | | -10 | 10 | μΑ | | TTL Outp | outs | | | | | | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -4mA | ½ V <sub>DD</sub> (I/O)<br>+ 0.6 | | | ٧ | | $V_{\text{OL}}$ | Output Low Voltage | | | | 0.4 | V | | l l <sub>OZ</sub> l | Output Tri-State Leakage | | | | 10 | μΑ | | 100BASE | -TX Transmit (measured diff | ferentially after 1:1 transformer) | | | | | | Vo | Peak Differential Ouput<br>Voltage | 50Ω from each output to $V_{DD}$ | 0.95 | | 1.05 | V | | $V_{\text{IMB}}$ | Output Voltage Imbalance | $50\Omega$ from each output to $V_{\text{DD}}$ | | | 2 | % | | t <sub>r,</sub> t <sub>t</sub> | Rise/Fall Time<br>Rise/Fall Time Imbalance | | 3 | | 5<br>0.5 | ns<br>ns | | | Duty Cycle Distortion | | | | ±0.5 | ns | | | Overshoot | | | | | % | | $V_{SET}$ | Refernce Voltage of ISET | | | 0.75 | | V | | | Propagation Delay | | | 45 | 60 | ns | | | Jitter | | | 0.7 | 1.4 | ns <sub>(pk-pk)</sub> | 10BASE-T Transmit (measured differentially after 1:1 transformer) | $V_P$ | Peak Differential Ouput<br>Voltage | $50\Omega$ from each output to $V_{DD}$ | 2.2 | | 2.8 | V | |--------------------------------|------------------------------------|-----------------------------------------|-----|-----|------|-----------------------| | $V_{\text{IMB}}$ | Output Voltage Imbalance | $50Ω$ from each output to $V_{DD}$ | | | ±3.5 | ns | | t <sub>r,</sub> t <sub>t</sub> | Rise/Fall Time | | | 25 | | ns | | Clock O | utputs | | | | | | | X1, X2 | Crystal Oscillator | | | 25 | | MHz | | RXC <sub>100</sub> | Receive Clock, 100TX | | | 25 | | MHz | | RXC <sub>10</sub> | Receive Clock, 10T | | | 2.5 | | MHz | | | Receive Clock Jitter | | | 3.0 | | ns <sub>(pk-pk)</sub> | | TXC <sub>100</sub> | Transmit Clock, 100TX | | | 25 | | MHz | | TXC <sub>10</sub> | Transmit Clock, 10T | | | 2.5 | | MHz | | | Transmit Clock Jitter | | | 1.8 | | ns <sub>(pk-pk)</sub> | Note 1: Exceeding the absolute rating(s) may cause permanent damage to the device. Operating at maximum conditions for extended periods may affect device reliability. Note 2: This device is not guaranteed to operate beyond its specified operating rating. Unused inputs must always be tied to an appropriate logic voltage level (Ground to $V_{\text{DD}}$ ). Note 3: No HS (heat spreader) in package. Note 4: Specification for packaged product only. Note 5: 100% data transmission in full-duplex mode and minimum IPG with 130-meter cable. ## **Timing Diagrams** ## 10BaseT MII Transmit Timing ## **SQE** Timing | | | min. | typ. | max. | |-------------------|------------------------------------------|-------|-------|------| | t <sub>SU1</sub> | TXD[3:0] Setup to TXC High | 10ns | | | | $t_{SU2}$ | TXEN Setup to TXC High | 10ns | | | | $t_{\rm HD1}$ | TXD[3:0] Hold after TXC High | 0 n s | | | | t <sub>HD2</sub> | TXEN Hold after TXC High | 0ns | | | | t <sub>CRS1</sub> | TXEN High to CRS asserted latency | | 4BT | | | t <sub>CRS2</sub> | TXEN Low to CRS de-asserted latency | | 8BT | | | t <sub>LAT</sub> | TXEN High to TXP/TXM output (TX latency) | | 4BT | | | t <sub>SQE</sub> | COL (SQE) Delay after TXEN de-asserted | | 2.5us | | | t <sub>SQEP</sub> | COL (SQE) Pulse Duration | | 1.0us | | | | | | | | | | | | | | # 100BaseTX MII Transmit Timing | | min. | typ. | max. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------|------| | $\begin{array}{cccc} t_{SU1} & TXD[3:0] \ Setup \ to \ TXC \ High \\ t_{SU2} & TX\_ER \ Setup \ to \ TXC \ High \\ t_{HD1} & TXD[3:0] \ Hold \ after \ TXC \ High \\ t_{HD2} & TXER \ Hold \ after \ TXC \ High \\ t_{HD3} & TXEN \ Hold \ after \ TXC \ High \\ t_{CRS1} & TXEN \ High \ to \ CRS \ asserted \ latency \\ t_{CRS2} & TXEN \ Low \ to \ CRS \ de-asserted \ latency \\ t_{LAT} & TXEN \ High \ to \ TX+/TX- \ output \ (TX \ latency) \end{array}$ | 10ns<br>10ns<br>0ns<br>0ns<br>0ns | 4BT<br>4BT<br>7BT | | # 100BaseTX MII Receive Timing | | | min. | typ. | max. | |-------------------|---------------------------------------------------|------|-------|------| | t <sub>P</sub> | RXC period | | 40ns | | | $t_{ m WL}$ | RXC pulse width | 20ns | | | | t <sub>WH</sub> | RXC pulse width | 20ns | | | | $t_{SU}^{"}$ | RXD[3:0], RXER, RXDV setup to rising edge of RXC | | 20ns | | | $t_{HD}^{30}$ | RXD[3:0], RXER, RXDV hold from rising edge of RXC | | 20ns | | | $t_{RLAT}$ | CRS to RXD latency, 4B or 5B aligned | 1BT | 2BT | 3BT | | t <sub>CRS1</sub> | "Start of Stream" to CRS asserted | | 140ns | | | t <sub>CRS2</sub> | "End of Stream" to CRS de-asserted | | 170ns | | ## **Auto Negotiation / Fast Link Pulse Timing** | | | min. | typ. | max. | |---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|---------------------------------------|------| | $t_{\rm BTB} \\ t_{\rm FLPW} \\ t_{\rm PW} \\ t_{\rm CTD} \\ t_{\rm CTC}$ | FLP burst to FLP burst FLP burst width Clock/Data pulse width Clock pulse to data pulse Clock pulse to clock pulse | 8ms | 16ms<br>2ms<br>100ns<br>69us<br>136us | 24ms | | CIC | Number of Clock/Data pulses per burst | 17 | | 33 | ## **Serial Management Interface Timing** | | | min. | typ. | max. | |---------------------------------------|----------------------------------------------------------------------------------|--------------|--------|------| | t <sub>p</sub><br>t <sub>MD1</sub> | MDC period MDIO Setup to MDC (MDIO as input) MDIO Hold after MDC (MDIO as input) | 10ns<br>10ns | 400 ns | | | $t_{\mathrm{MD2}}$ $t_{\mathrm{MD3}}$ | MDC to MDIO Valid (MDIO as output) | 10113 | 222ns | | | | | | | | ## **Reset Timing Diagram** ### **Reset Timing Parameters** | Parameter | Description | Min | Max | Units | |-----------------|--------------------------------------|-----|-----|-------| | t <sub>sr</sub> | Stable supply voltages to reset high | 50 | | us | ## **Reset Circuit Diagram** Micrel recommends the following discrete reset circuit as shown in Figure 1 when powering up the KS8001 device. For the application where the reset circuit signal comes from another device (e.g., CPU, FPGA, etc), we recommend the reset circuit as shown in Figure 2. **Recommended Reset Circuit** ## Recommended Circuit for Interfacing with CPU/FPGA Reset At power-on-reset, R, C, and D1 provide the necessary ramp rise time to reset the Micrel device. The reset out from CPU/FPGA provides warm reset after power up. It is also recommend to power up VDD core voltage earlier than VDDIO voltage. At worst case, the both VDD core and VDDIO voltages should come up at the same time. ## **Reference Circuit for Strapping Option Configuration** The Figure shows the reference circuit for strapping option pins ## **Selection of Isolation Transformers** A 1:1 isolation transformer is required at the line interface. An isolation transformer with integrated common-mode choke is recommended for exceeding FCC requirements. The following table gives recommended transformer characteristics. #### **Transformer Selection Criteria** | Parameter | Value | Test Condition | |----------------------------------|-------------|-----------------------| | Turns Ratio | 1 CT : 1 CT | | | Open-Circuit Inductance (min.) | 350 uH | 100 mV, 100 kHz, 8 mA | | Leakage Inductance (max.) | 0.4 uH | 1 MHz (min.) | | Inter-Winding Capacitance (max.) | 12 pF | | | D.C. Resistance (max.) | 0.9 Ohms | | | Insertion Loss (max.) | 1.0 dB | 0-65 MHz | | HIPOT (min.) | 1500 Vrms | | #### **Magnetic Vendor Selection Lists** | Single Port | | | | |-----------------------|--------------|-----------|----------------| | Magnetic manufacturer | Part number | AUTO MDIX | Number of port | | Pulse | H1102 | Yes | 1 | | Bel Fuse | S558-5999-U7 | Yes | 1 | | Bel Fuse | SI-46001 | Yes | 1 | | Bel Fuse | SI-50170 | Yes | 1 | | YCL | PT163020 | Yes | 1 | | Transpower | HB726 | Yes | 1 | | Delta | LF8505 | Yes | 1 | | LanKom | LF-H41S | Yes | 1 | ## **Selection of Reference Crystal** An oscillator or crystal with the following typical characteristics is recommended. | Charateristics | Value | Units | |--------------------------|----------|-------| | Frequency | 25.00000 | MHz | | Frequency Tolerance(max) | ± 50 | ppm | | Load Capacitance (max) | 20 | pF | | Series Resistance | 40 | Ω | # **Package Information** | CVALDOL | DIME | NSION II | MM / | DIMENSION IN INCH | | | | |---------|-----------|----------|------|-------------------|----------|-------|--| | SYMBOL | MIN. | NOM | MAX. | MIN. | NOM | MAX. | | | Α | | | 1.60 | | | 0.063 | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | | D | 8.90 | 9.00 | 9.10 | 0.350 | 0.354 | 0.358 | | | D1 | 6.90 | 7.00 | 7.10 | 0.272 | 0.276 | 0.280 | | | Ε | 8.90 | 9.00 | 9.10 | 0.350 | 0.354 | 0.358 | | | E1 | 6.90 | 7.00 | 7.10 | 0.272 | 0.276 | 0.280 | | | С | ( | ).129 TY | P. | 0.007 TYP. | | | | | c1 | ( | ).127 TY | P. | ( | 0.005 TY | Ρ. | | | L | 0.50 | 0.60 | 0.70 | 0.020 | 0.024 | 0.028 | | | L1 | 1.00 REF. | | | ( | F. | | | | θ | 0 | 3.5 | 7 | 0 | 3.5 | 7 | | | JEDEC | | | | | | | | | | b (MM) | | | b1 (MM) | | | e (MM) | | | JEDEC | |-----|--------|------|------|---------|------|------|-----------|-----|------|-------| | N | MIN. | NOM | MAX. | MIN. | NOM | MAX. | MIN. | NOM | MAX. | | | 48L | 0.19 | 0.22 | 0.25 | 0.17 | 0.20 | 0.23 | 0.50 BSC. | | | | 48-Pin LQFP (LQ)