

# $\begin{array}{l} \mbox{Hermetically Sealed,} \\ \mbox{Low } I_F, \mbox{Wide } V_{CC}, \\ \mbox{Logic Gate Optocouplers} \end{array}$

# Technical Data

# HCPL-520x\* 5962-88768 HCPL-523x HCPL-623x HCPL-625x 5962-88769

\*See matrix for available extensions.

# Features

- Dual Marked with Device Part Number and DSCC Standard Microcircuit Drawing
- Manufactured and Tested on a MIL-PRF-38534 Certified Line
- QML-38534, Class H and K
- Four Hermetically Sealed Package Configurations
- Performance Guaranteed over -55°C to +125°C
- Wide V<sub>CC</sub> Range (4.5 to 20 V)
- 350 ns Maximum Propagation Delay
- CMR: > 10,000 V/µs Typical
- 1500 Vdc Withstand Test Voltage
- Three State Output Available
- High Radiation Immunity
- HCPL-2200/31 Function Compatibility
- Reliability Data Available
- Compatible with LSTTL, TTL, and CMOS Logic

# Applications

- Military and Space
- High Reliability Systems
- Transportation and Life Critical Systems
- High Speed Line Receiver

- Isolated Bus Driver (Single Channel)
- Pulse Transformer Replacement
- Ground Loop Elimination
- Harsh Industrial Environments
- Computer-Peripheral Interfaces

# Description

These units are single, dual and quad channel, hermetically sealed optocouplers. The products are capable of operation and storage over the full military temperature range and can be purchased as either standard product or with full MIL-PRF-38534 Class Level H or K testing or from the appropriate DSCC Drawing. All devices are manufactured and tested on a MIL-PRF-38534 certified line and are included in the DSCC Qualified Manufacturers List QML-38534 for Hybrid Microcircuits.

Each channel contains an AlGaAs light emitting diode which is optically coupled to an integrated high gain photon detector. The detector has a threshold with hysteresis which provides differential mode noise immunity and eliminates the potential for output signal chatter. The detector in the single channel units has a tri-state output stage

# **Truth Tables**

### (Positive Logic) Multichannel Devices

| Input   | Output |
|---------|--------|
| On (H)  | Н      |
| Off (L) | L      |

# Single Channel DIP

| Input   | Enable | Output |
|---------|--------|--------|
| On (H)  | Н      | Z      |
| Off (L) | Н      | Z      |
| On (H)  | L      | Н      |
| Off (L) | L      | L      |

# **Functional Diagram**

Multiple Channel Devices Available



CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

A 0.1  $\mu$ F bypass capacitor must be connected between V<sub>CC</sub> and GND pins.

which allows for direct connection to data buses. The output is noninverting. The detector IC has an internal shield that provides a guaranteed common mode transient immunity of up to  $10,000 \text{ V/}\mu\text{s}$ . Improved power supply rejection eliminates the need for special power supply bypass precautions.

Package styles for these parts are 8 pin DIP through hole (case outline P), 16 pin DIP flat pack (case outline F), and leadless ceramic chip carrier (case outline 2). Devices may be purchased with a variety of lead bend and plating options, see Selection Guide Table for details. Standard Microcircuit Drawing (SMD) parts are available for each package and lead style.

Because the same electrical die (emitters and detectors) are used for each channel of each device listed in this data sheet, absolute maximum ratings, recommended operating conditions, electrical specifications, and performance characteristics shown in the figures are identical for all parts. Occasional exceptions exist due to package variations and limitations and are as noted. Additionally, the same package assembly processes and materials are used in all devices. These similarities give justification for the use of data obtained from one part to represent other part's performance for die related reliability and certain limited radiation test results.

| Package                 | 8 Pin DIP    | 8 Pin DIP             | 16 Pin Flat Pack      | 20 Pad LCCC   |
|-------------------------|--------------|-----------------------|-----------------------|---------------|
| Lead Style              | Through Hole | Through Hole          | Unformed Leads        | Surface Mount |
| Channels                | 1            | 2                     | 4                     | 2             |
| Common Channel          | None         | V <sub>CC</sub> , GND | V <sub>CC</sub> , GND | None          |
| Wiring                  |              |                       |                       |               |
| Agilent Part # & Option |              |                       |                       |               |
| Commercial              | HCPL-5200    | HCPL-5230             | HCPL-6250             | HCPL-6230     |
| MIL-PRF-38534, Class H  | HCPL-5201    | HCPL-5231             | HCPL-6251             | HCPL-6231     |
| MIL-PRF-38534, Class K  | HCPL-520K    | HCPL-523K             | HCPL-625K             | HCPL-623K     |
| Standard Lead Finish    | Gold Plate   | Gold Plate            | Gold Plate            | Soldered Pads |
| Solder Dipped           | Option #200  | Option #200           |                       |               |
| Butt Cut/Gold Plate     | Option #100  | Option #100           |                       |               |
| Gull Wing/Soldered      | Option #300  | Option #300           |                       |               |
| Class H SMD Part #      |              |                       |                       |               |
| Prescript for all below | 5962-        | 5962-                 | 5962-                 | 5962-         |
| Either Gold or Solder   | 8876801PX    | 8876901PX             | 8876903FX             | 88769022X     |
| Gold Plate              | 8876801PC    | 8876901PC             | 8876903FC             |               |
| Solder Dipped           | 8876801PA    | 8876901PA             |                       | 88769022A     |
| Butt Cut/Gold Plate     | 8876801YC    | 8876901YC             |                       |               |
| Butt Cut/Soldered       | 8876801YA    | 8876901YA             |                       |               |
| Gull Wing/Soldered      | 8876801XA    | 8876901XA             |                       |               |
| Class K SMD Part #      |              |                       |                       |               |
| Prescript for all below | 5962-        | 5962-                 | 5962-                 | 5962-         |
| Either Gold or Solder   | 8876802KPX   | 8876904KPX            | 8876906KFX            | 8876905K2X    |
| Gold Plate              | 8876802KPC   | 8876904KPC            | 8876906KFC            |               |
| Solder Dipped           | 8876802KPA   | 8876904KPA            |                       | 8876905K2A    |
| Butt Cut/Gold Plate     | 8876802KYC   | 8876904KYC            |                       |               |
| Butt Cut/Soldered       | 8876802KYA   | 8876904KYA            |                       |               |
| Gull Wing/Soldered      | 8876802KXA   | 8876904KXA            |                       |               |

# Selection Guide-Package Styles and Lead Configuration Options

### **Functional Diagrams**

| 8 Pin DIP                                                                                              | 8 Pin DIP                                                                                                | 16 Pin Flat Pack                                                                                                     | 20 Pad LCCC                                               |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Through Hole                                                                                           | Through Hole                                                                                             | Unformed Leads                                                                                                       | Surface Mount                                             |
| 1 Channel                                                                                              | 2 Channels                                                                                               | 4 Channels                                                                                                           | 2 Channels                                                |
| $1 \qquad V_{CC} \qquad 8$ $2 \qquad V_{O} \qquad 7$ $3 \qquad V_{E} \qquad 6$ $4 \qquad GND \qquad 5$ | $1 \qquad V_{CC} \qquad 8$ $2 \qquad V_{O1} \qquad 7$ $3 \qquad V_{O2} \qquad 6$ $4 \qquad GND \qquad 5$ | 1<br>2<br>VCC 15<br>3<br>VO1 14<br>4<br>VO2 13<br>5<br>VO3 12<br>6<br>VO3 12<br>6<br>VO4 11<br>7<br>GND 10<br>8<br>9 | 19 $19$ $19$ $19$ $10$ $10$ $10$ $10$ $10$ $10$ $10$ $10$ |

**Note:** Multichannel DIP and flat pack devices have common  $V_{CC}$  and ground. Single channel DIP has an enable pin 6. LCCC (leadless ceramic chip carrier) package has isolated channels with separate  $V_{CC}$  and ground connections.







8 Pin DIP Through Hole, 1 and 2 Channel



NOTE: DIMENSIONS IN MILLIMETERS (INCHES). SOLDER THICKNESS 0.127 (0.005) MAX.

NOTE: DIMENSIONS IN MILLIMETERS (INCHES).



\*QUALIFIED PARTS ONLY

**Hermetic Optocoupler Options** 

ESD IDENT

# **Leadless Device Marking**



### **\*QUALIFIED PARTS ONLY**

### Option Description 100 Surface mountable hermetic optocoupler with leads trimmed for butt joint assembly. This option is available on commercial and hi-rel product in 8 pin DIP (see drawings below for details). 4.32 (0.170) MÀX. 0.51 (0.020) MIN. 1.14 (0.045) 0.20 (0.008) 1.40 (0.055) 0.33 (0.013) 2.29 (0.090) 2.79 (0.110) 0.51 (0.020) .36 (0.290) MÀX. NOTE: DIMENSIONS IN MILLIMETERS (INCHES)



# **Absolute Maximum Ratings**

| Storage Temperature Range, T <sub>S</sub>             | 65℃ to +150℃           |
|-------------------------------------------------------|------------------------|
| Operating Temperature, T <sub>A</sub>                 | 55℃ to +125℃           |
| Case Temperature, T <sub>C</sub>                      | +170℃                  |
| Junction Temperature, T <sub>J</sub>                  | +175℃                  |
| Lead Solder Temperature                               | 260°C for 10 s         |
| Average Forward Curre, IF AVG (each channel)          | 8 mA                   |
| Peak Input Current, I <sub>F PK</sub> (each channel)  | 20 mA <sup>[1]</sup>   |
| Reverse Input Voltage, V <sub>R</sub> (each channel)  | 3 V                    |
| Supply Voltage ,V <sub>CC</sub>                       | 0.0 V min., 20 V max.  |
| Average Output Current, I <sub>0</sub> (each channel) | 15 mA                  |
| Output Voltage, V <sub>0</sub> (each channel)         | -0.3 V min., 20 V max. |
| Package Power Dissipation, $P_d$ (each channel)       |                        |

### **Single Channel Product Only**

# 8 Pin Ceramic DIP Single Channel Schematic



Note enable pin 6. An external 0.01  $\mu F$  to 0.1  $\mu F$  bypass capacitor is recommended between  $V_{CC}$  and ground for each package type.

### **ESD** Classification

(MIL-STD-883, Method 3015) HCPL-5200/01/0K, HCPL-6230/31/3K .....(Δ), Class 1 HCPL-5230/31/3K, HCPL-6250/51/5K ......(Dot), Class 3

# **Recommended Operating Conditions**

| Parameter                                  | Symbol          | Min. | Max. | Units |
|--------------------------------------------|-----------------|------|------|-------|
| Power Supply Voltage                       | V <sub>CC</sub> | 4.5  | 20   | V     |
| Input Current, High Level,<br>Each Channel | $I_{\rm FH}$    | 2    | 8    | mA    |
| Input Voltage, Low Level,<br>Each Channel  | $V_{FL}$        | 0    | 0.8  | V     |
| Fan Out (TTL Load)<br>Each Channel         | N               |      | 4    |       |

### **Single Channel Product Only**

| High Level Enable Voltage | V <sub>EH</sub> | 2.0 | 20  | V |
|---------------------------|-----------------|-----|-----|---|
| Low Level Enable Voltage  | $V_{EL}$        | 0   | 0.8 | V |

# **Electrical Characteristics**

 $T_A$  = -55°C to +125°C, 4.5 V  $\leq V_{CC} \leq ~20$  V, 2 mA  $\leq ~I_{F(ON)} \leq ~8$  mA, 0 V  $\leq ~V_{F(OFF)} \leq ~0.8$  V, unless otherwise specified.

|                                               |                                                                                              |                  |                                                                                                         | Group A <sup>[11]</sup>                                               |           | Limit |            |            |             |           |             |
|-----------------------------------------------|----------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------|-------|------------|------------|-------------|-----------|-------------|
| Par                                           | ParameterSym.Test Conditions                                                                 |                  | tions                                                                                                   | Subgroups                                                             | Min.      | Typ.* | Max.       | Units      | Fig.        | Notes     |             |
| Logic Low (                                   | Output Voltage                                                                               | V <sub>OL</sub>  | $I_{OL} = 6.4 \text{ mA} (4 \text{ TTL Loads})$                                                         |                                                                       | 1, 2, 3   |       |            | 0.5        | V           | 1,3       | 2           |
| Logic High                                    | Output Voltage                                                                               | V <sub>OH</sub>  |                                                                                                         | $I_{OH} = -2.6 \text{ mA}$<br>(** $V_{OH} = V_{CC} - 2.1 \text{ V}$ ) |           | 2.4   | **         |            | V           | 2,3       | 2           |
| Output Lool                                   | raga Cummont                                                                                 | T                |                                                                                                         | 9 m 1                                                                 | NA        |       | 0.1        | 100        |             |           | 2           |
|                                               | kage Current                                                                                 | I <sub>OHH</sub> | $\frac{V_{\rm O} = 5.5 \text{ V}}{V_{\rm O} = 20 \text{ V}}  I_{\rm F} = V_{\rm CC} = 0$                |                                                                       | 1, 2, 3   |       |            | 100<br>500 | μA          |           | 4           |
| $(V_{OUT} > V_{CO})$                          | Single                                                                                       |                  | $\frac{V_0 - 20V}{V_{CC}} = 5.5V  V_F =$                                                                |                                                                       |           |       | 4.5        | 6          |             |           |             |
| Logic Low                                     | Channel                                                                                      | т                | $\frac{\mathbf{v}_{\rm CC} = 3.5 \mathrm{V}}{\mathbf{V}_{\rm CC} = 20 \mathrm{V}} \mathbf{V}_{\rm E} =$ | Don't Care                                                            | 1, 2, 3   |       | 4.5<br>5.3 | 7.5        |             |           |             |
| Supply<br>Current                             | Dual<br>Channel                                                                              | I <sub>CCL</sub> | $V_{\rm CC} = 5.5 \text{ V}$                                                                            | $= V_{F2} = 0 V$                                                      |           |       | 9.0        | 12         | mA          |           |             |
| -                                             | Onarmer                                                                                      |                  | $V_{\rm CC} = 20  \mathrm{V}$                                                                           | - v <sub>F2</sub> - 0 v                                               |           |       | 10.6       | 15         |             |           |             |
|                                               | Quad<br>Channel                                                                              |                  | $V_{CC} = 5.5 \text{ V}  V_{F1} = V_{F2}$                                                               | $= V_{F2} =$<br>= $V_{F4} = 0 V$                                      |           |       | 14         | 24         |             |           |             |
|                                               | Single                                                                                       |                  | $V_{CC} = 20 V$<br>$V_{CC} = 5.5 V$ $I_{F} =$                                                           |                                                                       |           |       | 17<br>2.9  | 30<br>4.5  |             |           |             |
| Logic High                                    | Channel                                                                                      |                  |                                                                                                         | Don't Care                                                            | 1, 2, 3   |       | 3.3        | 6          |             |           |             |
| Supply<br>Current                             | Dual<br>Channel                                                                              | I <sub>CCH</sub> | $V_{CC} = 5.5 V$ I <sub>F1</sub> =                                                                      |                                                                       |           |       | 5.8        | 9          | mA          |           |             |
|                                               | onamiei                                                                                      |                  | $V_{\rm CC} = 20 \text{ V} \qquad I_{\rm F2}$                                                           |                                                                       |           |       | 6.6        | 12         |             |           |             |
|                                               | Quad                                                                                         |                  | $V_{\rm CC} = 5.5 \text{ V}$ I <sub>F1</sub> =                                                          |                                                                       |           |       | 9          | 18         |             |           |             |
|                                               | Channel                                                                                      |                  | $V_{CC} = 20 V I_{F3} = I_{F4}$                                                                         | =<br>$_4 = 8 \text{ mA}$                                              |           |       | 11         | 24         |             |           |             |
| Logic Low S<br>Output Curr                    | Short Circuit<br>rent                                                                        | I <sub>OSL</sub> |                                                                                                         | $V_{\rm F} = 0 V$                                                     | 1, 2, 3   | 20    |            |            | mA          |           | 2, 3        |
| T                                             |                                                                                              |                  | $V_{\rm O} = V_{\rm CC} = 20 \text{ V}$ $V_{\rm CC} = 5.5 \text{ V}$                                    | $I_{\rm F} = 8  {\rm mA}$                                             |           | 35    |            | 10         | 4           |           |             |
| Output Curr                                   | Short Circuit<br>rent                                                                        | I <sub>OSH</sub> | $v_{\rm CC} = 5.5 \text{ V}$ $V_{\rm CC} = 20 \text{ V}$                                                | $V_{\rm O} = GND$                                                     | 1, 2, 3   |       |            | -10<br>-25 | mA          |           | 2, 3        |
| Input Forwa                                   | ard Voltage                                                                                  | V <sub>F</sub>   | $I_F = 8 \text{ mA}$                                                                                    |                                                                       | 1, 2, 3   | 1.0   | 1.3        | 1.8        | V           | 4         | 2           |
| Input Rever<br>Breakdown                      | se                                                                                           | BV <sub>R</sub>  | $I_{\rm R} = 10 \mu{\rm A}$                                                                             |                                                                       | 1, 2, 3   | 3     |            |            | V           |           | 2           |
|                                               | it Insulation                                                                                | I <sub>I-O</sub> | $V_{I-O} = 1500 \text{ Vdc}, \text{ t}$<br>RH = 45%, T <sub>A</sub> = 2                                 |                                                                       | 1         |       |            | 1.0        | μΑ          |           | 4, 5        |
| 0 0                                           | Logic High Common Mode $ CM_H $ $I_F = 2 \text{ mA}, V_{CM} = 50 V_{P-P}$ Transient Immunity |                  | 9, 10, 11                                                                                               | 1000                                                                  | 10,000    |       | V/µs       | 9          | 2, 6,<br>12 |           |             |
| Logic Low Common Mode  <br>Transient Immunity |                                                                                              | CM <sub>L</sub>  | $I_{\rm F} = 0$ mA, $V_{\rm CM} = 4$                                                                    | 50 V <sub>P-P</sub>                                                   | 9, 10, 11 | 1000  | 10,000     |            | V/µs        | 9         | 2, 6,<br>12 |
| Propagation<br>to Logic Lo                    | n Delay Time<br>w                                                                            | t <sub>PHL</sub> |                                                                                                         |                                                                       | 9, 10, 11 |       | 173        | 350        | ns          | 5, 6      | 2,7         |
| Propagation<br>to Logic Hig                   | n Delay Time<br>gh                                                                           | t <sub>PLH</sub> |                                                                                                         |                                                                       | 9, 10, 11 |       | 118        | 350        | ns          | $5, \\ 6$ | 2,7         |

# **Electrical Characteristics Single Channel Product Only**

7

|                                        |                  |                              |                                                                            | Group A <sup>[11]</sup> |      | Limits |       |       |      |       |
|----------------------------------------|------------------|------------------------------|----------------------------------------------------------------------------|-------------------------|------|--------|-------|-------|------|-------|
| Parameter                              | Sym.             | Test Con                     | ditions                                                                    | Subgroups               | Min. | Typ.*  | Max.  | Units | Fig. | Notes |
| High Impedance State<br>Output Current | I <sub>OZL</sub> | $V_0 = 0.4 V$                | $\begin{array}{l} V_{\rm EN}=2~{\rm V},\\ V_{\rm F}=0~{\rm V} \end{array}$ | 1, 2, 3                 |      |        | -20   | μA    |      |       |
|                                        |                  | $V_0 = 2.4 V$                | $V_{\rm EN} = 2  \mathrm{V},$                                              |                         |      |        | 20    | μA    |      |       |
|                                        | I <sub>OZH</sub> | $V_0 = 5.5 V$                | $I_F = 8 \text{ mA}$                                                       | 1, 2, 3                 |      |        | 100   |       |      |       |
|                                        |                  | $V_0 = 20 V$                 |                                                                            |                         |      |        | 500   |       |      |       |
| Logic High Enable<br>Voltage           | V <sub>EH</sub>  |                              |                                                                            | 1, 2, 3                 | 2.0  |        |       | V     |      |       |
| Logic Low Enable<br>Voltage            | V <sub>EL</sub>  |                              |                                                                            | 1, 2, 3                 |      |        | 0.8   | V     |      |       |
| Logic High Enable                      |                  | $V_{\rm EN}=2.7~{\rm V}$     |                                                                            |                         |      |        | 20    | μΑ    |      |       |
| Current                                | $I_{\rm EH}$     | $V_{\rm EN}=5.5~{\rm V}$     |                                                                            | 1, 2, 3                 |      |        | 100   |       |      |       |
|                                        |                  | $V_{\rm EN} = 20 \ {\rm V}$  |                                                                            | -                       |      | 0.004  | 250   |       |      |       |
| Logic Low Enable<br>Current            | I <sub>EL</sub>  | $V_{\rm EN} = 0.4 \ {\rm V}$ |                                                                            | 1, 2, 3                 |      |        | -0.32 | mA    |      |       |

\*All typical values are at V\_{CC} = 5 V, T\_A = 25°C, I\_{F(ON)} = 5 mA unless otherwise specified.

# **Typical Characteristics**

All typical values are at  $T_A = 25$  °C,  $V_{CC} = 5$  V,  $I_{F(ON)} = 5$  mA unless otherwise specified.

| Parameter                           | Symbol                              | Тур.  | Units | Test Conditions              | Fig. | Notes |
|-------------------------------------|-------------------------------------|-------|-------|------------------------------|------|-------|
| Input Current Hysteresis            | I <sub>HYS</sub>                    | 0.07  | mA    | $V_{CC} = 5 V$               | 3    | 2     |
| Input Diode Temperature Coefficient | $\frac{\Delta V_{F}}{\Delta T_{A}}$ | -1.25 | mV/°C | $I_F = 8 \text{ mA}$         |      | 2     |
| Resistance (Input-Output)           | R <sub>I-O</sub>                    | 1013  | Ω     | $V_{I-O} = 500 \text{ Vdc}$  |      | 2,8   |
| Capacitance (Input-Output)          | C <sub>I-O</sub>                    | 2.0   | pF    | f = 1 MHz                    |      | 2,8   |
| Input Capacitance                   | C <sub>IN</sub>                     | 20    | pF    | $V_{\rm F} = 0$ V, f = 1 MHz |      | 2, 10 |
| Output Rise Time (10-90%)           | t <sub>r</sub>                      | 45    | ns    |                              | 5, 7 | 2     |
| Output Fall Time (90-10%)           | t <sub>f</sub>                      | 10    | ns    |                              | 5, 7 | 2     |

All typical values are at  $T_A = 25^{\circ}C$ ,  $V_{CC} = 5 V$ ,  $I_{F(ON)} = 5 mA$ , unless otherwise specified.

### **Single Channel Product Only**

| Parameter                           | Symbol           | Typ. | Units | <b>Test Conditions</b> | Fig. | Notes |
|-------------------------------------|------------------|------|-------|------------------------|------|-------|
| Output Enable Time to Logic High    | $t_{\rm PZH}$    | 30   | ns    |                        | 8    |       |
| Output Enable Time to Logic Low     | $t_{PZL}$        | 30   | ns    |                        | 8    |       |
| Output Disable Time from Logic High | t <sub>PHZ</sub> | 45   | ns    |                        | 8    |       |
| Output Disable Time from Logic Low  | t <sub>PLZ</sub> | 55   | ns    |                        | 8    |       |

### **Dual and Quad Channel Products Only**

| Input-Input Insulation Leakage Current | I <sub>I-I</sub> | 0.5  | nA | $\begin{split} {\rm RH} &= 45\%, {\rm T_A} = 25 ^{\circ}\!\!\!\! {\rm C}, \\ {\rm V_{I\text{-}I}} &= 500 \; {\rm V}, {\rm t} = 5 \; {\rm s} \end{split}$ | 9 |
|----------------------------------------|------------------|------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Resistance (Input-Input)               | R <sub>I-I</sub> | 1013 | Ω  | V <sub>I-I</sub> = 500 V                                                                                                                                 | 9 |
| Capacitance (Input-Input)              | C <sub>I-I</sub> | 1.5  | pF | f = 1 MH                                                                                                                                                 | 9 |

### Notes:

- 1. Peak Forward Input Current pulse width  $< 50 \ \mu s$  at 1 KHz maximum repetition rate.
- 2. Each channel of a multichannel device.
- 3. Duration of output short circuit time not to exceed 10 ms.
- 4. All devices are considered two-terminal devices: measured between all input leads or terminals shorted together and all output leads or terminals shorted together.
- 5. This is a momentary withstand test, not an operating condition.
- 6. CM, is the maximum rate of rise of the common mode voltage that can be sustained with the output voltage in the logic low state (V<sub>0</sub>
- 6. CM<sub>L</sub> is the maximum rate of rise of the common mode voltage that can be sustained with the output voltage in the logic low state (V < 0.8 V). CM<sub>L</sub> is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic low state (V < 0.8 V). CM<sub>L</sub> is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic low state (V = 0.8 V). CM<sub>L</sub> is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic low state (V = 0.8 V). CM<sub>L</sub> is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic low state (V = 0.8 V). The propagation delay is measured from the 50% point on the leading edge of the input pulse. The t<sub>PLH</sub> propagation delay is measured from the 50% point on the trailing edge of the input pulse to the 1.3 V point on the trailing edge of the output pulse.
- 8. Measured between each input pair shorted together and all output connections for that channel shorted together.
- 9. Measured between adjacent input pairs shorted together for each multichannel device.
- 10. Zero-bias capacitance measured between the LED anode and cathode.
- 11. Standard parts receive 100% testing at 25°C (Subgroups 1 and 9). SMD, Class H and Class K parts receive 100% testing at 25, 125, and -55°C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).
- 12. Parameters are tested as part of device initial characterization and after design and process changes. Parameters guaranteed to limits specified for all lots not specifically tested.



Figure 1. Typical Logic Low Output Voltage vs. Temperature.



Figure 2. Typical Logic High Output Current vs. Temperature.







Figure 4. Typical Diode Input Forward Characteristic.



Figure 5. Test Circuit for  $t_{_{\rm PLH}},\,t_{_{\rm PHL}},\,t_{_{\rm r}},$  and  $t_{_{\rm f}}$ 





Figure 6. Typical Propagation Delay vs. Temperature.



Figure 7. Typical Rise, Fall Time vs. Temperature.





Figure 8. Test Circuit for  $t_{_{PHZ}}, t_{_{PZH}}, t_{_{PLZ}},$  and  $t_{_{PZL}}.$ 





\*SEE NOTE 6.

Figure 9. Test Circuit for Common Mode Transient Immunity and Typical Waveforms.





Figure 10. LSTTL to CMOS Interface Circuit.

Figure 11. Recommended LED Drive Circuit.



Figure 12. Series LED Drive with Open Collector Gate (4.02 k $\Omega$  Resistor Shunts  $I_{\rm OH}$  from the LED).



Figure 13. Recommended LSTTL to LSTTL Circuit.



Figure 14. Single Channel Operating Circuit for Burn-in and Steady State Life Tests.



### MIL-PRF-38534 Class H, Class K, and DSCC SMD Test Program

Agilent's Hi-Rel Optocouplers are in compliance with MIL-PRF-38534 Classes H and K. Class H and Class K devices are also in compliance with DSCC drawings 5962-88768 and 5962-88769.

Testing consists of 100% screening and quality conformance inspection to MIL-PRF-38534.

> www.semiconductor.agilent.com Data subject to change. Copyright © 1999 Agilent Technologies, Inc. Obsoletes 5967-6330E 5980-0280E (10/00)