# **QL6250E Eclipse-E Data Sheet**



FPGA Combining Performance, Density, and Embedded RAM

## **Device Highlights**

## Flexible Programmable Logic

- 0.18 µm six layer metal CMOS process
- 1.8/2.5/3.3 V drive capable I/O
- 960 logic cells
- Up to 2,670 flip-flops
- Up to 250 I/O pins
- Up to 275 user-available pins
- 248,160 maximum system gates

#### **Embedded Dual Port SRAM**

- Twenty 2,304-bit dual port high performance SRAM blocks
- 46.080 RAM bits
- RAM/ROM/FIFO wizard for automatic configuration
- Configurable and cascadable

## Programmable I/O

- High performance I/O cell
- Programmable slew rate control
- Programmable I/O standards:
  - LVTTL, LVCMOS, LVCMOS18, PCI, GTL+, SSTL2, and SSTL3
  - Eight independent I/O banks
  - Three register configurations: Input, Output, and Output Enable

### **Advanced Clock Network**

- Nine global clock networks:
  - One dedicated
  - Eight programmable
- 20 quad-net networks—five per quadrant
- 16 I/O controls—two per I/O bank
- Four phase locked loops

## **Embedded Computational Units**

Ten ECUs provide integrated Multiply, Add, and Accumulate functions.

## **Security Features**

The QuickLogic products come with secure ViaLink® technology that protects intellectual property from design theft and reverse engineering. No external configuration memory needed; instant-on at power-up.

Figure 1: QL6250E Eclipse-E Block Diagram Embedded RAM Blocks



## **QuickWorks Design Software**

The QuickWorks® package provides the most complete ESP and FPGA software solution from design entry to logic synthesis, to place and route, to power calculation, and simulation. The package provides a solution for designers who use third-party tools from Cadence, Mentor, OrCAD, Synopsys, Viewlogic, and other third-party tools for design entry, synthesis, or simulation.

## **Programmable Logic Architectural Overview**

The Eclipse-E logic cell structure is presented in **Figure 2**. This architectural feature addresses today's register-intensive designs.

| Function     | Description | Slowest Speed Grade | Fastest Speed Grade |
|--------------|-------------|---------------------|---------------------|
| Multiplexer  | 16:1        | 2.8 ns              | 2.4 ns              |
| Parity Tree  | 24          | 3.4 ns              | 2.9 ns              |
| ranty nee    | 36          | 4.6 ns              | 3.9 ns              |
| Counter      | 16 bit      | 275 MHz             | 328 MHz             |
| Counter      | 32 bit      | 250 MHz             | 300 MHz             |
|              | 128 x 32    | 197 MHz             | 235 MHz             |
| FIFO         | 128 x 64    | 188 MHz             | 266 MHz             |
|              | 256 x 16    | 208 MHz             | 248 MHz             |
| Clock-to-Out |             | 4 ns                | 3.3 ns              |
| System clock |             | 200 MHz             | 300 MHz             |

Table 1: Performance Standards

The Eclipse-E logic cell structure presented in **Figure 2** is a dual register, multiplexor-based logic cell. It is designed for wide fan-in and multiple, simultaneous output functions. Both registers share CLK, SET, and RESET inputs. The second register has a two-to-one multiplexer controlling its input. The register can be loaded from the NZ output or directly from a dedicated input.

**NOTE:** The input PP is not an "input" in the classical sense. It is a static input to the logic cell and selects which path (NZ or PS) is used as an input to the Q2Z register. All other inputs are dynamic and can be connected to multiple routing channels.

The complete logic cell consists of two six-input AND gates, four two-input AND gates, seven two-to-one multiplexers, and two D flip-flops with asynchronous SET and RESET controls. The cell has a fan-in of 30 (including register control lines), fits a wide range of functions with up to 17 simultaneous inputs, and has six outputs (four combinatorial and two registered). The high logic capacity and fan-in of the logic cell accommodates many user functions with a single level of logic delay while other architectures require two or more levels of delay.



Figure 2: Eclipse-E Logic Cell

### **RAM Modules**

The QL6250E includes 20 dual-port 2,304-bit RAM modules for implementing RAM, ROM, and FIFO functions. Each module is user-configurable into four different block organizations and can be cascaded horizontally to increase their effective width, or vertically to increase their effective depth as shown in **Figure 4**.

MODE[1:0] ASYNCRD

WA[9:0] RA[9:0]

WD[17:0] RD[17:0]

WE RE

WCLK RCLK

Figure 3: 2,304-bit RAM Module

Using the two "mode" pins, designers can configure each module into 128 x 18 and 256 x 9. The blocks are also easily cascadable to increase their effective width and/or depth (see **Figure 4**).



Figure 4: Cascaded RAM Modules

The RAM modules are dual-port, with completely independent READ and WRITE ports and separate READ and WRITE clocks. The READ ports support asynchronous and synchronous operation, while the WRITE ports support synchronous operation. Each port has 18 data lines and 8 address lines, allowing word lengths of up to 18 bits and address spaces of up to 256 words. Depending on the mode selected, however, some higher order data or address lines may not be used.

The Write Enable (WE) line acts as a clock enable for synchronous write operation. The Read Enable (RE) acts as a clock enable for synchronous READ operation (ASYNCRD input low), or as a flow-through enable for asynchronous READ operation (ASYNCRD input high).

Designers can cascade multiple RAM modules to increase the depth or width allowed in single modules by connecting corresponding address lines together and dividing the words between modules.

A similar technique can be used to create depths greater than 256 words. In this case address signals higher than the MSB are encoded onto the write enable (WE) input for WRITE operations. The READ data outputs are multiplexed together using encoded higher READ address bits for the multiplexer SELECT signals.

The RAM blocks can be loaded with data generated internally (typically for RAM or FIFO functions) or with data from an external PROM (typically for ROM functions).

## **Embedded Computational Unit (ECU)**

Traditional Programmable Logic architectures do not implement arithmetic functions efficiently or effectively—these functions require high logic cell usage while garnering only moderate performance results.

The Eclipse-E architecture allows for functionality above and beyond that achievable using programmable logic devices. By embedding a dynamically reconfigurable computational unit, the Eclipse-E device can address various arithmetic functions efficiently. This approach offers greater performance and utilization than traditional programmable logic implementations. The embedded block is implemented at the transistor level as shown in **Figure 5**.



Figure 5: ECU Block Diagram

The Eclipse-E ECU block (**Table 2**) is placed next to the SRAM circuitry for efficient memory/instruction fetch and addressing for DSP algorithmic implementations.

Table 2: Eclipse-E ECU Block

| Device  | ECUs |
|---------|------|
| QL6250E | 10   |

Up to ten 8-bit MAC functions can be implemented per cycle for a total of 1 billion MACs/s when clocked at 100 MHz. Additional multiply-accumulate functions can be implemented in the programmable logic.

The modes for the ECU block are dynamically re-programmable through the programmable logic.

| Instruction |    | n  | Operation                          | ECU Performance <sup>a</sup> , -8 WCC |                 |            |  |  |
|-------------|----|----|------------------------------------|---------------------------------------|-----------------|------------|--|--|
| S1          | S2 | S3 | Operation                          | <sup>t</sup> PD                       | <sup>t</sup> su | ,co        |  |  |
| 0           | 0  | 0  | Multiply                           | 6.6 ns max                            |                 |            |  |  |
| 0           | 0  | 1  | Multiply-Add 8.8 ns max            |                                       |                 |            |  |  |
| 0           | 1  | 0  | Accumulate <sup>b</sup>            |                                       | 3.9 ns min      | 1.2 ns max |  |  |
| 0           | 1  | 1  | Add                                | 3.1 ns max                            |                 |            |  |  |
| 1           | 0  | 0  | Multiply (registered) <sup>c</sup> |                                       | 9.6 ns min      | 1.2 ns max |  |  |
| 1           | 0  | 1  | Multiply- Add (registered)         |                                       | 9.6 ns min      | 1.2 ns max |  |  |
| 1           | 1  | 0  | Multiply - Accumulate              |                                       | 9.6 ns min      | 1.2 ns max |  |  |
| 1           | 1  | 1  | Add (registered)                   |                                       | 3.9 ns min      | 1.2 ns max |  |  |

Table 3: ECU Mode Select Criteria

- a.  $t_{\mbox{\footnotesize{PD}}},\,t_{\mbox{\footnotesize{SU}}}$  and  $t_{\mbox{\footnotesize{CO}}}$  do not include routing paths in/out of the ECU block.
- b. Internal feedback path in ECU restricts max clk frequency to 238 MHz.
- c. B [15:0] set to zero.

NOTE: Timing numbers in Table 3 represent -8 Worst Case Commercial conditions.

## **Phase Locked Loop (PLL) Information**

Instead of requiring extra components, designers simply need to instantiate one of the pre-configured models (described in this section). The QuickLogic built-in PLLs support a wider range of frequencies than many other PLLs. These PLLs also have the ability to support different ranges of frequency multiplications or divisions, driving the device at a faster or slower rate than the incoming clock frequency. When PLLs are cascaded, the clock signal must be routed off-chip through the PLLPAD\_OUT pin prior to routing into another PLL; internal routing cannot be used for cascading PLLs.

Figure 6 illustrates a QuickLogic PLL.

Fin Frequency Divide PLL Bypass 4th Quadrant 3rd Quadrant 2nd Quadrant 3rd Quadrant 3rd Quadrant 4th Quadrant 2nd Quadrant 3rd Quadrant

Figure 6: PLL Block Diagram

 $F_{in}$  represents a very stable high-frequency input clock and produces an accurate signal reference. This signal can either bypass the PLL entirely, thus entering the clock tree directly, or it can pass through the PLL itself.

Within the PLL, a voltage-controlled oscillator (VCO) is added to the circuit. The external  $F_{in}$  signal and the local VCO form a control loop. The VCO is multiplied or divided down to the reference frequency, so that a phase detector (the crossed circle in **Figure 6**) can compare the two signals. If the phases of the external and local signals are not within the tolerance required, the phase detector sends a signal through the charge pump and loop filter (**Figure 6**). The charge pump generates an error voltage to bring the VCO back into alignment, and the loop filter removes any high frequency noise before the error voltage enters the VCO. This new VCO signal enters the clock tree to drive the chip's circuitry.

F<sub>out</sub> represents the clock signal emerging from the output pad (the output signal PLLPAD\_OUT is explained in **Table 5**). The PLL always drives the PLLPAD\_OUT signal, regardless of whether the PLL is configured for on-chip use. The PLLPAD\_OUT will not oscillate if PLL\_RESET is asserted, or if the PLL is powered down.

Most QuickLogic products contain four PLLs. The PLL presented in **Figure 6** controls the clock tree in the fourth quadrant of its FPGA. QuickLogic PLLs compensate for the additional delay created by the clock tree itself, as previously noted, by subtracting the clock tree delay through the feedback path.

## **PLL Modes of Operation**

QuickLogic PLLs have eight modes of operation, based on the input frequency and desired output frequency— **Table 4** indicates the features of each mode.

NOTE: "HF" stands for "high frequency" and "LF" stands for "low frequency."

| PLL Model   | Output Frequency | Input Frequency Range | Output Frequency Range |
|-------------|------------------|-----------------------|------------------------|
| PLL_HF      | Same as input    | 66 MHz-220 MHz        | 66 MHz-220 MHz         |
| PLL_LF      | Same as input    | 25 MHz-66 MHz         | 25 MHz-66 MHz          |
| PLL_MULT2HF | 2x               | 33 MHz-110 MHz        | 66 MHz-220 MHz         |
| PLL_MULT2LF | 2x               | 12.5 MHz-33 MHz       | 25 MHz-66 MHz          |
| PLL_DIV2HF  | 1/2x             | 220 MHz-440 MHz       | 110 MHz-220 MHz        |
| PLL_DIV2LF  | 1/2x             | 50 MHz-220 MHz        | 25 MHz-110 MHz         |
| PLL_MULT4   | 4x               | 12.5 MHz-50 MHz       | 50 MHz-200 MHz         |
| PLL_DIV4    | 1/4x             | 100 MHz-440 MHz       | 25 MHz-110 MHz         |

Table 4: PLL Mode Frequencies

The input frequency can range from 12.5 MHz to 440 MHz, while output frequency ranges from 25 MHz to 220 MHz. When adding PLLs to the top-level design, be sure that the PLL mode matches the desired input and output frequencies.

## **PLL Signals**

**Table 5** summarizes the key signals in QuickLogic PLLs.

Table 5: QuickLogic PLL Signals

| Signal Name | Description                                                                                                                                                                                                                                  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLCLK_IN   | Input clock signal.                                                                                                                                                                                                                          |
| PLL_RESET   | Active High Reset If PLL_RESET is asserted, then CLKNET_OUT and PLLPAD_OUT are reset to 0. This signal must be asserted and then released in order for the LOCK_DETECT to work.                                                              |
| ONn_OFFCHIP | This is a reserved signal. It can be connected to VCC or GND.                                                                                                                                                                                |
| CLKNET_OUT  | Out to internal gates This signal bypasses the PLL logic before driving the clock tree. Note that this signal cannot be used in the same quadrant where the PLL signal is used (PLLCLK_OUT).                                                 |
| PLLCLK_OUT  | Out from PLL to internal gates This signal can drive the clock tree after going through the PLL.                                                                                                                                             |
| PLLPAD_OUT  | Out to off-chip This outgoing signal is used off-chip. The PLLPAD_OUT is always active, driving the PLL-derived clock signal out through the pad. The PLLPAD_OUT will not oscillate if PLL_RESET is asserted, or if the PLL is powered down. |
| LOCK_DETECT | Active High Lock detection signal NOTE: For simulation purposes, this signal gets asserted after 10 clock cycles. However, it can take a maximum of 200 clock cycles to sync with the input clock upon release of the PLL_RESET signal.      |

**NOTE:** Because PLLCLK\_IN and PLL\_RESET signals have PLL\_INPAD, and PLLPAD\_OUT has OUTPAD, you do not need to add additional pads to your design.

#### I/O Cell Structure

Eclipse-E features a variety of distinct I/O pins to maximize performance, functionality, and flexibility with bi-directional I/O pins and input-only pins. All input and I/O pins are 1.8 V, 2.5 V, and 3.3 V tolerant and comply with the specific I/O standard selected. For single ended I/O standards, VCCIO specifies the input tolerance and the output drive. For voltage referenced I/O standards (e.g SSTL), the voltage supplied to the INREF pins in each bank specifies the input switch point. For example, the VCCIO pins must be tied to a 3.3 V supply to provide 3.3 V compliance. Eclipse-E can also support the LVDS and LVPECL I/O standards with the use of external resistors (see **Table 6**).

Table 6: I/O Standards and Applications

| I/O Standard | Reference Voltage | Output Voltage | Application          |  |
|--------------|-------------------|----------------|----------------------|--|
| LVTTL        | n/a               | 3.3 V          | General Purpose      |  |
| LVCMOS25     | n/a               | 2.5 V          | General Purpose      |  |
| LVCMOS18     | n/a               | 1.8 V          | General Purpose      |  |
| PCI          | n/a               | 3.3 V          | PCI Bus Applications |  |
| GTL+         | 1                 | n/a            | Backplane            |  |
| SSTL3        | 1.5               | 3.3 V          | SDRAM                |  |
| SSTL2        | 1.25              | 2.5 V          | SDRAM                |  |

As designs become more complex and requirements more stringent, several application-specific I/O standards have emerged for specific applications. I/O standards for processors, memories, and a variety of bus applications have become commonplace and a requirement for many systems. In addition, I/O timing has

become a greater issue with specific requirements for setup, hold, clock to out, and switching times. Eclipse-E has addressed these new system requirements and now includes a completely new I/O cell which consists of programmable I/Os as well as a new cell structure consisting of three registers—Input, Output, and OE.

Eclipse-E offers banks of programmable I/Os that address many of the bus standards that are popular today. As shown in **Figure 7** each bi-directional I/O pin is associated with an I/O cell which features an input register, an input buffer, an output register, a three-state output buffer, an output enable register, and 2 two-to-one output multiplexers.



Figure 7: Eclipse-E I/O Cell

The bi-directional I/O pin options can be programmed for input, output, or bi-directional operation. As shown in **Figure 7**, each bi-directional I/O pin is associated with an I/O cell which features an input register, an input buffer, an output register, a three-state output buffer, an output enable register, and 2 two-to-one multiplexers. The select lines of the two-to-one multiplexers are static and must be connected to either VCC or GND.

For input functions, I/O pins can provide combinatorial, registered data, or both options simultaneously to the logic array. For combinatorial input operation, data is routed from I/O pins through the input buffer to the array logic. For registered input operation, I/O pins drive the D input of input cell registers, allowing data to be captured with fast set-up times without consuming internal logic cell resources. The comparator and multiplexor in the input path allows for native support of I/O standards with reference points offset from traditional ground.

For output functions, I/O pins can receive combinatorial or registered data from the logic array. For combinatorial output operation, data is routed from the logic array through a multiplexer to the I/O pin. For registered output operation, the array logic drives the D input of the output cell register which in turn drives

the I/O pin through a multiplexer. The multiplexer allows either a combinatorial or a registered signal to be driven to the I/O pin. The addition of an output register will also decrease the Tco. Since the output register does not need to drive the routing the length of the output path is also reduced.

The three-state output buffer controls the flow of data from the array logic to the I/O pin and allows the I/O pin to act as an input and/or output. The buffer's output enable can be individually controlled by the logic cell array or any pin (through the regular routing resources), or it can be bank-controlled through one of the global networks. The signal can also be either combinatorial or registered. This is identical to that of the flow for the output cell. For combinatorial control operation data is routed from the logic array through a multiplexer to the three-state control. The IOCTRL pins can directly drive the OE and CLK signals for all I/O cells within the same bank.

For registered control operation, the array logic drives the D input of the OE cell register which in turn drives the three-state control through a multiplexer. The multiplexer allows either a combinatorial or a registered signal to be driven to the three-state control.

When I/O pins are unused, the OE controls can be permanently disabled, allowing the output cell register to be used for registered feedback into the logic array.

I/O cell registers are controlled by clock, clock enable, and reset signals, which can come from the regular routing resources, from one of the global networks, or from two IOCTRL input pins per bank of I/O's. The CLK and RESET signals share common lines, while the clock enables for each register can be independently controlled. I/O interface support is programmable on a per bank basis. The two Eclipse-E devices contain eight I/O banks. **Figure 8** illustrates the I/O bank configurations.

Each I/O bank is independent of other I/O banks and each I/O bank has its own VCCIO and INREF supply inputs. A mixture of different I/O standards can be used on the device; however, there is a limitation as to which I/O standards can be supported within a given bank. Only standards that share a common VCCIO and INREF can be shared within the same bank (e.g., PCI and LVTTL).



Figure 8: Multiple I/O Banks

## **Programmable Slew Rate**

Each I/O has programmable slew rate capability—the slew rate can be either fast or slow. The slower rate can be used to reduce the switching times of each I/O.

## **Programmable Weak Pull-Down**

A programmable Weak Pull-Down resistor is available on each I/O. The I/O Weak Pull-Down eliminates the need for external pull down resistors for used I/Os as shown in **Figure 9**. The spec for pull-down current is maximum of  $150~\mu A$  under worst case condition.



Figure 9: Programmable I/O Weak Pull-Down

#### **Clock Networks**

#### **Global Clocks**

There are a maximum of eight global clock networks in each Eclipse-E device. Global clocks can drive logic cells and I/O registers, ECUs, and RAM blocks in the device. All global clocks have access to a Quad Net (local clock network) connection with a programmable connection to the logic cell's register clock input.



Figure 10: Global Clock Architecture

### **Quad-Net Network**

12

There are five Quad-Net local clock networks in each quadrant for a total of 20 in a device. Each Quad-Net is local to a quadrant. Before driving the columns clock buffers, the quad-net is driven by the output of a mux which selects between the CLK pin input and an internally generated clock source (see **Figure 11**).



Figure 11: Global Clock Structure

#### **Dedicated Clock**

There is one dedicated clock in the Eclipse-E Family (QL6250E and QL6325E). This clock connects to the clock input of the Logic Cell and I/O registers, and RAM blocks through a hardwired connection and is multiplexed with the programmable clock input. The dedicated clock provides a fast global network with low skew. Users have the ability to select either the dedicated clock or the programmable clock (**Figure 12**).

Figure 12: Dedicated Clock Circuitry within Logic Cell



**NOTE:** For more information on the clocking capabilities of Eclipse-E FPGAs, see QuickLogic Application Note 68 at http://www.quicklogic.com/images/appnote68.pdf.

#### I/O Control and Local Hi-Drives

Each bank of I/Os has two input-only pins that can be programmed to drive the RST, CLK, and EN inputs of I/Os in that bank. These input-only pins also serve as high drive inputs to a quadrant. These buffers can be driven by the internal logic both as an I/O control or high drive. For I/O constrained designs, these pins can be used for general purpose inputs. The performance of these resources is presented in **Table 7**.

Table 7: I/O Control Network/Local High-Drive

| Destination<br>TT, 25 C, 2.5 V | From Pad | From Array |
|--------------------------------|----------|------------|
| I/O (far)                      | 1.00 ns  | 1.14 ns    |
| I/O (near)                     | 0.63 ns  | 0.78 ns    |
| Skew                           | 0.37 ns  | 0.36 ns    |

**Table 8** shows the total number of I/O control pins per device/package combination.

Table 8: I/O Control Pins per Device/Package Combination

| Device  | 208 PQFP | 280 LFBGA | 484 BGA |
|---------|----------|-----------|---------|
| QL6250E | 16       | 16        | 16      |

## **Programmable Logic Routing**

Eclipse-E devices are engineered with six types of routing resources as follows: short (sometimes called segmented) wires, dual wires, quad wires, express wires, distributed networks, and default wires. Short wires span the length of one logic cell, always in the vertical direction. Dual wires run horizontally and span the length of two logic cells. Short and dual wires are predominantly used for local connections. Default wires supply VCC and GND (Logic '1' and Logic '0') to each column of logic cells.

Quad wires have passive link interconnect elements every fourth logic cell. As a result, these wires are typically used to implement intermediate length or medium fan-out nets.

Express lines run the length of the programmable logic uninterrupted. Each of these lines has a higher capacitance than a quad, dual, or short wire, but less capacitance than shorter wires connected to run the length of the device. The resistance will also be lower because the express wires don't require the use of "pass" links. Express wires provide higher performance for long routes or high fan-out nets.

Distributed networks are described in **Clock Networks** on page 12. These wires span the programmable logic and are driven by quad-net buffers.

## **Global Power-On Reset (POR)**

The Eclipse-E family of devices features a global power-on reset. This reset is hardwired to all registers and resets them to Logic '0' upon power-up of the device. In QuickLogic devices, the asynchronous Reset input to flip-flops has priority over the Set input; therefore, the Global POR will reset all flip-flops during power-up. If you want to set the flip-flops to Logic '1', you must assert the "Set" signal after the Global POR signal has been deasserted.



Figure 13: Power-On Reset

## **Low Power Mode**

Quiescent power consumption of all Eclipse-E devices can be reduced significantly by de-activating the charge pumps inside the architecture. By applying 3.3~V to the VPUMP pin, the internal charge pump is de-activated—this effectively reduces the static and dynamic power consumption of the device. The Eclipse-E device is fully functional and operational in the Low Power mode. Users who have a 3.3~V supply available in their system should take advantage of this low power feature by tying the VPUMP pin to 3.3~V. Otherwise, if a 3.3~V supply is not available, this pin should be tied to ground.

## **Joint Test Access Group (JTAG) Information**



Figure 14: JTAG Block Diagram

Microprocessors and Application Specific Integrated Circuits (ASICs) pose many design challenges, one problem being the accessibility of test points. JTAG formed in response to this challenge, resulting in IEEE standard 1149.1, the Standard Test Access Port and Boundary Scan Architecture.

The JTAG boundary scan test methodology allows complete observation and control of the boundary pins of a JTAG-compatible device through JTAG software. A Test Access Port (TAP) controller works in concert with the Instruction Register (IR), which allow users to run three required tests along with several user-defined tests.

JTAG tests allow users to reduce system debug time, reuse test platforms and tools, and reuse subsystem tests for fuller verification of higher level system elements.

The 1149.1 standard requires the following three tests:

- Extest Instruction. The Extest Instruction performs a printed circuit board (PCB) interconnect test. This test places a device into an external boundary test mode, selecting the boundary scan register to be connected between the TAP Test Data In (TDI) and Test Data Out (TDO) pins. Boundary scan cells are preloaded with test patterns (through the Sample/Preload Instruction), and input boundary cells capture the input data for analysis.
- Sample/Preload Instruction. The Sample/Preload Instruction allows a device to remain in its functional
  mode, while selecting the boundary scan register to be connected between the TDI and TDO pins. For this
  test, the boundary scan register can be accessed through a data scan operation, allowing users to sample
  the functional data entering and leaving the device.

Bypass Instruction. The Bypass Instruction allows data to skip a device boundary scan entirely, so the
data passes through the bypass register. The Bypass instruction allows users to test a device without passing
through other devices. The bypass register is connected between the TDI and TDO pins, allowing serial
data to be transferred through a device without affecting the operation of the device.

## **JTAG BSDL Support**

- BSDL-Boundary Scan Description Language
- Machine-readable data for test equipment to generate testing vectors and software
- BSDL files available for all device/package combinations from QuickLogic
- Extensive industry support available and ATVG (Automatic Test Vector Generation)

## **Security Links**

There are several security links to disable reading logic from the array, and to disable JTAG access to the device. Programming these optional links completely disables access to the device from the outside world and provides an extra level of design security not possible in SRAM-based FPGAs. The option to program these links is selectable through QuickWorks in the Tools/Options/Device Programming window in SpDE.

## **Power-Up Loading Link**

The flexibility link enables Power-Up Loading of the Embedded RAM blocks. If the link is programmed, the Power Up Loading state machine is activated during power-up of the device. The state machine communicates with an external EPROM via the JTAG pins to download memory contents into the on-chip RAM. If the link is not programmed, Power-Up Loading is not enabled and the JTAG pins function as they normally would. The option to program this link is selectable through QuickWorks in the Tools/Options/Device Programming window in SpDE. For more information on Power-Up Loading, see QuickLogic Application Note 55 at <a href="http://www.quicklogic.com/images/appnote55.pdf">http://www.quicklogic.com/images/appnote55.pdf</a>. See the Power-Up Loading power-up sequencing requirement for proper functionality in **Figure 15**.



Figure 15: Required Power-Up Sequence When Using Power-Up Loading

To use the power-up loading function, designers must ensure that  $V_{CC}$  begins to ramp within a maximum of 2 ms of  $V_{CCIO}$ ,  $V_{DED}$ ,  $V_{DED2}$ , and  $V_{PUMP}$ 

# **Electrical Specifications**

## **DC Characteristics**

The DC specifications are provided in **Table 9** through **Table 12**.

Table 9: Absolute Maximum Ratings

| Parameter                                    | Parameter Value Parameter                                       |                                            | Value              |
|----------------------------------------------|-----------------------------------------------------------------|--------------------------------------------|--------------------|
| V <sub>CC</sub> PLL, V <sub>CC</sub> Voltage | CCPLL, V <sub>CC</sub> Voltage -0.5 V to 2.7V Latch-up Immunity |                                            | ±100 mA            |
| V <sub>CCIO</sub> Voltage                    | -0.5 V to 4.0 V DC Input Current                                |                                            | ±20 mA             |
| INREF Voltage                                | 0.5 V to VCCIO                                                  | Leaded Package<br>Storage Temperature      | -65° C to + 150° C |
| Input Voltage                                | -0.5 V to V <sub>CCIO</sub> +0.5 V                              | Laminate Package (BGA) Storage Temperature | -55° C to + 125° C |

Table 10: Operating Range

| Symbol                               | Parameter                                  |                | Military |      | Industrial |      | Commercial |      | Unit |
|--------------------------------------|--------------------------------------------|----------------|----------|------|------------|------|------------|------|------|
| Syllibol                             |                                            |                | Min      | Max  | Min        | Max  | Min        | Max  |      |
| V <sub>CC</sub> PLL, V <sub>CC</sub> | Supply Voltage                             | Supply Voltage |          | 2.7  | 2.3        | 2.7  | 2.3        | 2.7  | V    |
| V <sub>CCIO</sub>                    | I/O Input Tolerance Voltage                |                | 1.71     | 3.6  | 1.71       | 3.6  | 1.71       | 3.6  | V    |
| TA                                   | Ambient Temperature                        |                | -55      |      | -40        | 85   | 0          | 70   | °C   |
| TC                                   | Case Temperature                           |                | -        | 125  | -          | -    | -          | -    | °C   |
|                                      |                                            | -6 Speed Grade | 0.47     | 1.52 | 0.48       | 1.42 | 0.51       | 1.39 | n/a  |
| K                                    | Delay Factor -7 Speed Grade -8 Speed Grade | -7 Speed Grade | 0.46     | 1.35 | 0.47       | 1.27 | 0.50       | 1.24 | n/a  |
|                                      |                                            | 0.44           | 1.27     | 0.45 | 1.19       | 0.48 | 1.16       | n/a  |      |

| lable | 11: DC | Charac | teristics |
|-------|--------|--------|-----------|
|       |        |        |           |

| Symbol             | Parameter                                      | Conditions                                                                       | Min       | Max            | Units    |
|--------------------|------------------------------------------------|----------------------------------------------------------------------------------|-----------|----------------|----------|
| I <sub>I</sub>     | I or I/O Input Leakage Current                 | $V_I = V_{CCIO}$ or GND                                                          | -10       | 10             | μA       |
| l <sub>oz</sub>    | 3-State Output Leakage Current                 | $V_I = V_{CCIO}$ or GND                                                          | -         | 10             | μA       |
| Cı                 | I/O Input Capacitance <sup>a</sup>             | -                                                                                | -         | 8              | pF       |
| C <sub>CLOCK</sub> | Clock Input Capacitance                        | -                                                                                | -         | 8              | pF       |
| I <sub>os</sub>    | Output Short Circuit Current <sup>b</sup>      | $V_O = GND$<br>$V_O = V_{CC}$                                                    | -15<br>40 | -180<br>210    | mA<br>mA |
| I <sub>DED</sub>   | D.C. Supply Current on V <sub>DED</sub>        | -                                                                                | -         | -              | μA       |
| I <sub>REF</sub>   | D.C. Supply Current on INREF                   | -                                                                                | -10       | 10             | μA       |
| I <sub>PD</sub>    | Current on programmable pull-down              | V <sub>CC</sub> = 1.8 V                                                          | -         | 50             | μA       |
| I <sub>ccio</sub>  | D.C. Supply Current on V <sub>CCIO</sub>       | $V_{CCIO} = 1.8 \text{ V}$ $V_{CCIO} = 2.5 \text{ V}$ $V_{CCIO} = 3.3 \text{ V}$ | -         | 10<br>10<br>20 | μА       |
| I <sub>PUMP</sub>  | D.C. Supply Current on V <sub>PUMP</sub>       | V <sub>PUMP</sub> = 3.3 V                                                        | -         | -              | μA       |
| I <sub>PLL</sub>   | D.C. Supply Current on each V <sub>CCPLL</sub> | 2.5 V                                                                            | -         | 3              | mA       |
| I <sub>cc</sub>    | D.C. Supply Current <sup>c, d</sup>            | $V_{PUMP} = 0 V$ $V_{PUMP} = 3.3 V$                                              | -         | 10<br>-        | mA<br>mA |

- a. Capacitance is sample tested only. Clock pins are 12 pF maximum.
- b. Only one output at a time. Duration should not exceed 30 seconds.
- c. For -6/-7/-8 commercial grade devices only. Maximum I<sub>CC</sub> is 15 mA for all industrial grade devices and 25 mA for all military devices.
- d.  $I_{CC}$  is for current drawn by  $V_{CC}$  and  $V_{DED}$ . If any PLLs are used, see **Table 11** for current drawn by each PLL.

Table 12: DC Input and Output Levels<sup>a</sup>

|          | INF              | REF              |                  | V <sub>IL</sub>         | V <sub>I</sub>          | н                       | V <sub>OL</sub>         | V <sub>OH</sub>         | I <sub>OL</sub> | I <sub>OH</sub> |
|----------|------------------|------------------|------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------|-----------------|
|          | V <sub>MIN</sub> | V <sub>MAX</sub> | V <sub>MIN</sub> | V <sub>MAX</sub>        | V <sub>MIN</sub>        | V <sub>MAX</sub>        | V <sub>MAX</sub>        | V <sub>MIN</sub>        | mA              | mA              |
| LVTTL    | n/a              | n/a              | -0.3             | 0.8                     | 2.2                     | $V_{CCIO} + 0.3$        | 0.4                     | 2.4                     | 2.0             | -2.0            |
| LVCMOS2  | n/a              | n/a              | -0.3             | 0.7                     | 1.7                     | V <sub>CCIO</sub> + 0.3 | 0.7                     | 1.7                     | 2.0             | -2.0            |
| LVCMOS18 | n/a              | n/a              | -0.3             | 0.63                    | 1.2                     | V <sub>CCIO</sub> + 0.3 | 0.7                     | 1.7                     | 2.0             | -2.0            |
| GTL+     | 0.88             | 1.12             | -0.3             | INREF - 0.2             | INREF + 0.2             | V <sub>CCIO</sub> + 0.3 | 0.6                     | n/a                     | 40              | n/a             |
| PCI      | n/a              | n/a              | -0.3             | 0.3 x V <sub>CCIO</sub> | 0.6 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.5 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | 1.5             | -0.5            |
| SSTL2    | 1.15             | 1.35             | -0.3             | INREF - 0.18            | INREF + 0.18            | V <sub>CCIO</sub> + 0.3 | 0.74                    | 1.76                    | 7.6             | -7.6            |
| SSTL3    | 1.3              | 1.7              | -0.3             | INREF - 0.2             | INREF + 0.2             | V <sub>CCIO</sub> + 0.3 | 1.10                    | 1.90                    | 8               | -8              |

a. The data provided in **Table 12** are JEDEC and PCI specifications—QuickLogic devices either meet or exceed these requirements. For data specific to QuickLogic I/Os, see **Table 17** through **Table 22** and **Figure 34** through **Figure 38**.

**NOTE:** For PQ208 package: All CLK, IOCTRL, and PLLIN pins are clamped to the VDED rail. Therefore, these pins can be driven up to VDED. All JTAG inputs are clamped to the VDED2 rail. These JTAG input pins can only be driven up to VDED2.

**NOTE:** For PT280 and PS484 packages: All CLK, IOCTRL, and PLLIN pins are clamped to the VCCIO(C) rail. Therefore, these pins can be driven up to VCCIO(C). All JTAG inputs are clamped to the VDED2 rail. These JTAG input pins can only be driven up to VDED2.

Figure 16 through Figure 19 show the VIL and VIH characteristics for I/O and clock pins.



Figure 16: VIL Maximum for I/O







Figure 18: VIL Maximum for CLOCK Pins





**Figure 20** through **Figure 24** show the output drive characteristics for the I/Os across various voltages and temperatures.



Figure 20: Drive Current at VCCIO = 1.71 V







Figure 22: Drive Current at VCCIO = 2.5 V







Figure 24: Drive Current at VCCIO = 3.6 V

### **AC Characteristics\***

\*At  $V_{CC}$  = 2.5 V, TA = 25°C, Worst Case Corner, Speed Grade = -6 (K = 1.01).

The AC Specifications are provided from **Table 13** to **Table 22**. Logic cell diagrams and waveforms are provided from **Figure 25** to **Figure 38**.



Figure 25: Eclipse-E Logic Cell

Table 13: Logic Cell Delays

| Cumbal             | Parameter                                                                                                       |         | Value   |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------|---------|---------|--|--|
| Symbol             | rarameter                                                                                                       | Min     | Max     |  |  |
| t <sub>PD</sub>    | Combinatorial Delay of the longest path: time taken by the combinatorial circuit to output                      | 0.28 ns | 0.98 ns |  |  |
| t <sub>SU</sub>    | Setup time: time the synchronous input of the flip-flop must be stable before the active clock edge             |         | 0.25 ns |  |  |
| t <sub>HL</sub>    | Hold time: time the synchronous input of the flip-flop must be stable after the active clock edge               |         | 0 ns    |  |  |
| t <sub>co</sub>    | Clock-to-out delay: the amount of time taken by the flip-flop to output after the active clock edge.            |         | 0.52 ns |  |  |
| t <sub>CWHI</sub>  | Clock High Time: required minimum time the clock stays high                                                     | 0.46 ns | 0.46 ns |  |  |
| t <sub>CWLO</sub>  | Clock Low Time: required minimum time that the clock stays low                                                  | 0.46 ns | 0.46 ns |  |  |
| t <sub>SET</sub>   | Set Delay: time between when the flip-flop is "set" (high) and when the output is consequently "set" (high)     | 0.69 ns | 0.69 ns |  |  |
| t <sub>RESET</sub> | Reset Delay: time between when the flip-flop is "reset" (low) and when the output is consequently "reset" (low) |         | 1.09 ns |  |  |
| t <sub>SW</sub>    | Set Width: time that the SET signal must remain high/low                                                        | 0.3 ns  | 0.3 ns  |  |  |
| t <sub>RW</sub>    | Reset Width: time that the RESET signal must remain high/low                                                    | 0.3 ns  | 0.3 ns  |  |  |

Figure 26: Logic Cell Flip-Flop



Figure 27: Logic Cell Flip-Flop Timings—First Waveform



Figure 28: Logic Cell Flip-Flop Timings—Second Waveform





Figure 29: Eclipse-E Global Clock Structure

Table 14: Eclipse-E Tree Clock Delay

| Clock Segment      | Parameter                                       | Value |         |  |
|--------------------|-------------------------------------------------|-------|---------|--|
| Clock Segment      | Faranietei                                      | Min   | Max     |  |
| t <sub>PGCK</sub>  | Global clock pin delay to quad net              | -     | 1.92 ns |  |
| t <sub>BGCK</sub>  | Global clock tree delay (quad net to flip-flop) | -     | 0.28 ns |  |
| t <sub>DPD</sub>   | Dedicated clock pad                             | -     | 1.7 ns  |  |
| t <sub>GSKEW</sub> | Global delay clock skew                         | -     | 0.1 ns  |  |
| t <sub>DSKEW</sub> | Dedicated clock skew                            | -     | 0.05 ns |  |

**NOTE:** When using a PLL, t<sub>PGCK</sub> and t<sub>BGCK</sub> are effectively zero due to delay adjustment by Phase Locked Loop feedback path.

Figure 30: Global Clock Structure Timing Elements



Figure 31: RAM Module



Table 15: RAM Cell Synchronous Write Timing

| Symbol            | Parameter                                                                                                    | Value   |         |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------|---------|---------|--|--|
| Symbol            | Faranietei                                                                                                   | Min     | Max     |  |  |
| RAM Cell S        | RAM Cell Synchronous Write Timing                                                                            |         |         |  |  |
| t <sub>SWA</sub>  | WA setup time to WCLK: time the WRITE ADDRESS must be stable before the active edge of the WRITE CLOCK       | 0.47 ns | -       |  |  |
| t <sub>HWA</sub>  | WA hold time to WCLK: time the WRITE ADDRESS must be stable after the active edge of the WRITE CLOCK         | 0 ns    | -       |  |  |
| t <sub>SWD</sub>  | WD setup time to WCLK: time the WRITE DATA must be stable before the active edge of the WRITE CLOCK          | 0.48 ns | -       |  |  |
| t <sub>HWD</sub>  | WD hold time to WCLK: time the WRITE DATA must be stable after the active edge of the WRITE CLOCK            | 0 ns    | -       |  |  |
| t <sub>SWE</sub>  | WE setup time to WCLK: time the WRITE ENABLE must be stable before the active edge of the WRITE CLOCK        | 0 ns    | -       |  |  |
| t <sub>HWE</sub>  | WE hold time to WCLK: time the WRITE ENABLE must be stable after the active edge of the WRITE CLOCK          | 0 ns    | -       |  |  |
| t <sub>WCRD</sub> | WCLK to RD (WA = RA): time between the active WRITE CLOCK edge and the time when the data is available at RD | -       | 3.79 ns |  |  |



Figure 32: RAM Cell Synchronous Write Timing

Table 16: RAM Cell Synchronous and Asynchronous Read Timing

| Symbol            | Parameter                                                                                            |         | Value   |  |
|-------------------|------------------------------------------------------------------------------------------------------|---------|---------|--|
| Symbol            |                                                                                                      |         | Max     |  |
| RAM Cell          | Synchronous Read Timing                                                                              |         |         |  |
| t <sub>SRA</sub>  | RA setup time to RCLK: time the READ ADDRESS must be stable before the active edge of the READ CLOCK | 0.43 ns | -       |  |
| t <sub>HRA</sub>  | RA hold time to RCLK: time the READ ADDRESS must be stable after the active edge of the READ CLOCK   | 0 ns    | -       |  |
| t <sub>SRE</sub>  | RE setup time to WCLK: time the READ ENABLE must be stable before the active edge of the READ CLOCK  | 0.21 ns | -       |  |
| t <sub>HRE</sub>  | RE hold time to WCLK: time the READ ENABLE must be stable after the active edge of the READ CLOCK    | 0 ns    | -       |  |
| t <sub>RCRD</sub> | RCLK to RD: time between the active READ CLOCK edge and the time when the data is available at RD    | -       | 2.25 ns |  |
| RAM Cell          | Asynchronous Read Timing                                                                             |         |         |  |
| r <sub>PDRD</sub> | RA to RD: time between when the READ ADDRESS is input and when the DATA is output                    | -       | 1.99 ns |  |



Figure 33: RAM Cell Synchronous & Asynchronous Read Timing







Figure 35: Eclipse-E Input Register Cell

Table 17: I/O Input Register Cell Timing

| Symbol            | Parameter                                                                                                                      | Va      | lue     |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------|---------|---------|
| Syllibol          | Falanietei                                                                                                                     | Min     | Max     |
| t <sub>ISU</sub>  | Input register setup time: time the synchronous input of the flip-flop must be stable before the active clock edge             | 2.15 ns | -       |
| t <sub>IHL</sub>  | Input register hold time: time the synchronous input of the flip-flop must be stable after the active clock edge               | 0 ns    | -       |
| t <sub>ICO</sub>  | Input register clock-to-out: time taken by the flip-flop to output after the active clock edge                                 | -       | 0.3 ns  |
| t <sub>IRST</sub> | Input register reset delay: time between when the flip-flop is "reset" (low) and when the output is consequently "reset" (low) | -       | 0.82 ns |
| t <sub>IESU</sub> | Input register clock enable setup time: time "enable" must be stable before the active clock edge                              | 0.4 ns  | -       |
| t <sub>IEH</sub>  | Input register clock enable hold time: time "enable" must be stable after the active clock edge                                | 0 ns    | -       |

Table 18: I/O Input Buffer Delays

| Cumbal                      | Parameter                                                              | Value |         |  |
|-----------------------------|------------------------------------------------------------------------|-------|---------|--|
| Symbol                      | To get the total input delay add this delay to t <sub>ISU</sub>        | Min   | Max     |  |
| t <sub>SID</sub> (LVTTL)    | LVTTL input delay: Low Voltage TTL for 3.3 V applications              | -     | 0.82 ns |  |
| t <sub>SID</sub> (LVCMOS2)  | LVCMOS2 input delay: Low Voltage CMOS for 2.5 V and lower applications | -     | 0.82 ns |  |
| t <sub>SID</sub> (LVCMOS18) | LVCMOS18 input delay: Low Voltage CMOS for 1.8 V applications          | -     | -       |  |
| t <sub>SID</sub> (GTL+)     | GTL+ input delay: Gunning Transceiver Logic                            | -     | 0.94 ns |  |
| t <sub>SID</sub> (SSTL3)    | SSTL3 input delay: Stub Series Terminated Logic for 3.3 V              | -     | 0.94 ns |  |
| t <sub>SID</sub> (SSTL2)    | SSTL2 input delay: Stub Series Terminated Logic for 2.5 V              | -     | 0.94 ns |  |
| t <sub>SID</sub> (PCI)      | PCI input delay: Peripheral Component Interconnect for 3.3 V           | -     | 0.82 ns |  |

Figure 36: Eclipse-E Input Register Cell Timing





Figure 37: Eclipse-E Output Register Cell

Table 19: Eclipse-E I/O Cell Output Timing

| Symbol                    | Parameter                                               | Value (ns)    |               |  |
|---------------------------|---------------------------------------------------------|---------------|---------------|--|
| Output Register Cell Only |                                                         | Slow Slew Max | Fast Slew Max |  |
| t <sub>OUTLH</sub>        | Output Delay low to high (90% of H)                     | 4.0           | 2.95          |  |
| t <sub>OUTHL</sub>        | Output Delay high to low (10% of L)                     | 3.5           | 2.49          |  |
| t <sub>PZH</sub>          | Output Delay tri-state to high (90% of H)               | 4.96          | 2.93          |  |
| t <sub>PZL</sub>          | Output Delay tri-state to low (10% of L)                | 4.87          | 2.84          |  |
| t <sub>PHZ</sub>          | Output Delay high to tri-state                          | 5.8           | 3.62          |  |
| t <sub>PLZ</sub>          | Output Delay low to tri-state                           | 5.58          | 3.4           |  |
| t <sub>COP</sub>          | Clock-to-out delay (does not include clock tree delays) | 5.49          | 3.3           |  |

Figure 38: Eclipse-E Output Register Cell Timing



Table 20: Output Slew Rates @  $V_{CCIO} = 3.3 \text{ V}$ 

|              | Fast Slew | Slow Slew |
|--------------|-----------|-----------|
| Rising Edge  | 2.8 V/ns  | 1.0 V/ns  |
| Falling Edge | 2.86 V/ns | 1.0 V/ns  |

Table 21: Output Slew Rates @  $V_{CCIO} = 2.5 \text{ V}$ 

|              | Fast Slew | Slow Slew |
|--------------|-----------|-----------|
| Rising Edge  | 1.7 V/ns  | 0.6 V/ns  |
| Falling Edge | 1.9 V/ns  | 0.6 V/ns  |

Table 22: Output Slew Rates @  $V_{CCIO} = 1.8 \text{ V}$ 

|              | Fast Slew | Slow Slew |
|--------------|-----------|-----------|
| Rising Edge  | - V/ns    | - V/ns    |
| Falling Edge | - V/ns    | - V/ns    |

## **Package Thermal Characteristics**

Thermal Resistance Equations:

$$\begin{array}{l} \theta_{JC} = & (\text{T}_{J} - \text{T}_{C})/\text{P} \\ \theta_{JA} = & (\text{TJ} - \text{TA})/\text{P} \\ \text{P}_{MAX} = & (\text{T}_{JMAX} - \text{T}_{AMAX})/ & \theta_{JA} \end{array}$$

Parameter Description:

 $\theta_{\text{JC}}$ : Junction-to-case thermal resistance

 $\theta_{\text{JA}}\!\!:$  Junction-to-ambient thermal resistance

T<sub>.J</sub>: Junction temperature

T<sub>A</sub>: Ambient temperature

P: Power dissipated by the device while operating

 $P_{\mbox{\scriptsize MAX}}\!\!:$  The maximum power dissipation for the device

 $T_{\mbox{\scriptsize JMAX}}.$  Maximum junction temperature

 $T_{\text{AMAX}}$ : Maximum ambient temperature

**NOTE:** Maximum junction temperature ( $T_{JMAX}$ ) is 150° C. To calculate the maximum power dissipation for a device package look up  $\theta_{JA}$  from **Table 23**, pick an appropriate  $T_{AMAX}$  and use:

 $P_{MAX} = (150^{\circ} \text{ C} - T_{AMAX}) / \theta_{JA}$ 

Table 23: Package Thermal Characteristics

| Device  | Package Description |              |           | $	heta_{	extsf{JA}}$ (° C/W) |         |         |  |
|---------|---------------------|--------------|-----------|------------------------------|---------|---------|--|
|         | Package Code        | Package Type | Pin Count | 0 LFM                        | 200 LFM | 400 LFM |  |
| QL6250E | PS                  | PBGA         | 484       | 26.6                         | 24.1    | 21.8    |  |
|         | PT                  | LF-PBGA      | 280       | 34                           | 13.6    | 29.9    |  |
|         | PQ                  | PQFP         | 208       | 32                           | 28      | 26.5    |  |

## **Kv and Kt Graphs**

36



Figure 39: Voltage Factor vs. Supply Voltage





### **Power vs. Operating Frequency**

The basic power equation which best models power consumption is given below:

$$\begin{array}{l} {\rm P_{TOTAL}} = 0.350 + f[0.0031 \; \eta_{\rm LC} + 0.0948 \; \eta_{\rm CKBF} + 0.01 \; \eta_{\rm CLBF} + 0.0263 \; \eta_{\rm CKLD} + 0.543 \; \eta_{\rm RAM} + 0.20 \; \eta_{\rm PLL} + 0.0035 \; \eta_{\rm INP} + 0.0257 \; \eta_{\rm OUTP}] \end{array} \label{eq:ptotal_total_potential}$$

#### Where:

 $\eta_{\mathrm{LC}}$  is the total number of logic cells in the design

 $\eta_{CKBF}$  = # of clock buffers

 $\eta_{CLBF}$  = # of column clock buffers

 $\eta_{CKLD}$  = # of loads connected to the column clock buffers

 $\eta_{RAM}$  = # of RAM blocks

 $\eta_{PLL}$  = # of PLLs

 $\eta_{INP}$  is the number of input pins

 $\eta_{OUTP}$  is the number of output pins

**NOTE:** To learn more about power consumption, see QuickLogic Application Note 60 at http://www.quicklogic.com/images/appnote60.pdf.

### **Power-Up Sequencing**



Figure 41: Power-Up Sequencing

When powering up a device, the  $V_{CC}PLL/V_{CC}/V_{CCIO}/V_{DED}/V_{DED2}$  rails must take 400  $\mu$ s or longer to reach the maximum value (refer to **Figure 41**).

**NOTE:** Ramping  $V_{CC}$ PLL,  $V_{CC}$ ,  $V_{CCIO}$ ,  $V_{PUMP}$   $V_{DED}$ , or  $V_{DED2}$  faster than 400  $\mu$ s can cause the device to behave improperly.

For users with a limited power budget, ensure  $V_{CCIO}$ ,  $V_{DED}$ ,  $V_{DED2}$ , and  $V_{PUMP}$  are within 500 mV of  $V_{CC}$  when ramping up the power supplies.

# **PQ208 Pin Descriptions**

Table 24: PQ208 Pin Descriptions

| Pin                        | Direction | Function                                          | Description                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|----------------------------|-----------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                            | <u> </u>  | JTAG Pin [                                        | Descriptions                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| TDI/RSI                    | I         | Test Data In for JTAG/RAM init.<br>Serial Data In | Hold HIGH during normal operation. Connects to serial PROM data in for RAM initialization. Connect to VDED2 if unused                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| TRSTB/RRO                  | I/O       | Active low Reset for JTAG/RAM init. reset out     | Hold LOW during normal operation. Connects to serial PROM reset for RAM initialization. Connect to GND if unused                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| TMS                        | I         | Test Mode Select for JTAG                         | Hold HIGH during normal operation. Connect to VDED2 if not used for JTAG                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| TCK                        | I         | Test Clock for JTAG                               | Hold HIGH or LOW during normal operation. Connect to VDED2 or GND if not used for JTAG                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| TDO/RCO                    | 0         | Test data out for JTAG/RAM init. clock out        | Connect to serial PROM clock for RAM initialization. Must be left unconnected if not used for JTAG or RAM initialization. The output voltage drive is specified by VDED.                                                                                                                                                                                |  |  |  |  |  |  |
| Dedicated Pin Descriptions |           |                                                   |                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| CLK                        | I         | Global clock network pin                          | Low skew global clock. This pin provides access to a dedicated, distributed network capable of driving the CLOCK SET, RESET, F1, and A2 inputs to the Logic Cell, READ, and WRITE CLOCKS, Read and Write Enables of the Embedded RAM Blocks, CLOCK of the ECUs, and Output Enables of the I/Os. The voltage tolerance of this pin is specified by VDED. |  |  |  |  |  |  |
| I/O(A)                     | I/O       | Input/Output pin                                  | The I/O pin is a bi-directional pin, configurable to either an input-only, output-only, or bi-directional pin. The A inside the parenthesis means that the I/O is located in Bank A. If an I/O is not used, SpDE (Quick Works Tool) provides the option of tying that pin to GND, VCC or TriState.                                                      |  |  |  |  |  |  |
| VCC                        | I         | Power supply pin                                  | Connect to 2.5 V supply.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| VCCIO(A)                   | I         | Input voltage tolerance/drive pin                 | This pin provides the flexibility to interface the device with either a 3.3 V, 2.5 V, or 1.8 V device. The A inside the parenthesis means that VCCIO is located in BANK A. Every I/O pin in Bank A will be tolerant of VCCIO input signals and will drive VCCIO level output signals. This pin must be connected to either 3.3 V, 2.5 V, or 1.8 V.      |  |  |  |  |  |  |
| GND                        | I         | Ground pin                                        | Connect to ground.                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| PLLIN                      | I         | PLL clock input                                   | Clock input for PLL. The voltage tolerance of this pin is specified by VDED.                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| DEDCLK                     | I         | Dedicated clock pin                               | Very low skew global clock. This pin provides access to a dedicated, distributed clock network capable of driving the CLOCK inputs of all sequential elements of the device (e.g., RAM, Flip Flops). The voltage tolerance of this pin is specified by VDED.                                                                                            |  |  |  |  |  |  |
| GNDPLL                     | I         | Ground pin for PLL                                | Connect to GND.                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |

Table 24: PQ208 Pin Descriptions (Continued)

| Pin       | Direction | Function                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|-----------|-----------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| INREF(A)  | I         | Differential reference voltage                               | The INREF is the reference voltage pin for GTL+, SSTL2, and STTL3 standards. Follow the recommendations provided in <b>Table 12</b> for the appropriate standard. The A inside the parenthesis means that INREF is located in BANK A. This pin should be tied to GND if voltage referenced standards are not used.                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| PLLOUT    | 0         | PLL output pin                                               | Dedicated PLL output pin. Must be left unconnected if the PLL is not driven off chip. PLLOUT pin is driven by VCCIO. For a list of each PLLOUT pin and the VCCIO pin that powers it see <b>Table 26</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| IOCTRL(A) | I         | Highdrive input                                              | This pin provides fast RESET, SET, CLOCK, and ENABLE access to the I/O cell flip-flops, providing fast clock-to-out and fast I/O response times. This pin can also double as a high-drive pin to the internal logic cells. The A inside the parenthesis means that IOCTRL is located in Bank A. There is an internal pulldown resistor to GND on this pin. This pin should be tied to GND if it is not used. For backwards compatibility with Eclipse and EclipsePlus, it can be tied to VDED or GND. If tied to VDED, it will draw no more than 20 µA per IOCTRL pin due to the pulldown resistor. The voltage tolerance of this pin is specified by VDED. |  |  |  |  |  |  |
| VPUMP     | I         | Charge Pump Disable                                          | This pin disables the internal charge pump for lower static power consumption. To disable the charge pump, connect VPUMP to 3.3 V. If the Disable Charge Pump feature is no used, connect VPUMP to GND. For backwards compatibili with Eclipse and EclipsePlus devices, connect VPUMP to GND.                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| VDED      | I         | Voltage tolerance for clocks,<br>TDO JTAG output, and IOCTRL | This pin specifies the input voltage tolerance for CLK, DEDCLK, PLLIN, and IOCTRL dedicated input pins, as well as the output voltage drive TDO JTAG pins. If the PLLs are used, VDED must be 2.5 V or 3.3 V. The legal range for VDED is between 1.71 V and 3.6 V. For backwards compatibility with Eclipse and EclipsePlus devices, connect VDED to 2.5 V.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| VDED2     | I         | Voltage tolerance for JTAG pins (TDI, TMS, TCK, and TRSTB)   | These pins specify the input voltage tolerance for the JTAG input pins. The legal range for VDED2 is between 1.71 V and 3.6 V. These do not specify output voltage of the JTAG output, TDO. Refer to the VDED pin section for specifying the JTAG output voltage. VDED2 must be egual to or greater than VDED.                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| VCCPLL    | I         | Power Supply pin for PLL                                     | Connect to 2.5 V supply. Even if your design does not utilize the PLLs, you must connect VCCPLL to 2.5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| PLL_RESET | I         | PLL reset pin                                                | If PLL_RESET is asserted, then CLKNET_OUT and PLLPAD_OUT are reset to 0. This signal must be asserted and then released in order for the LOCK_DETECT to world a PLL module is not used, then the associated PLLRST must be connected to VDED.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |

# PT280 and PS484 Pin Descriptions

Table 25: PT280 and PS484 Pin Descriptions

| Pin       | Direction | Function                                          | Description                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|-----------|-----------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|           | <u> </u>  | JTAG Pin [                                        | Descriptions                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| TDI/RSI   | I         | Test Data In for JTAG/RAM init.<br>Serial Data In | Hold HIGH during normal operation. Connects to serial PROM data in for RAM initialization. Connect to VDED2 if unused                                                                                                                                                                                                                                        |  |  |  |  |  |
| TRSTB/RRO | I/O       | Active low Reset for JTAG/RAM init. reset out     | Hold LOW during normal operation. Connects to serial PROM reset for RAM initialization. Connect to GND if unused                                                                                                                                                                                                                                             |  |  |  |  |  |
| TMS       | I         | Test Mode Select for JTAG                         | Hold HIGH during normal operation. Connect to VDED2 if not used for JTAG                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| TCK       | I         | Test Clock for JTAG                               | Hold HIGH or LOW during normal operation. Connect to VDED2 or GND if not used for JTAG                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| TDO/RCO   | 0         | Test data out for JTAG/RAM init. clock out        | Connect to serial PROM clock for RAM initialization. Must be left unconnected if not used for JTAG or RAM initialization. The output voltage drive is specified by VCCIO(C).                                                                                                                                                                                 |  |  |  |  |  |
|           |           | Dedicated Pi                                      | n Descriptions                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| CLK       | I         | Global clock network pin                          | Low skew global clock. This pin provides access to a dedicated, distributed network capable of driving the CLOCK, SET, RESET, F1, and A2 inputs to the Logic Cell, READ, and WRITE CLOCKS, Read and Write Enables of the Embedded RAM Blocks, CLOCK of the ECUs, and Output Enables of the I/Os. The voltage tolerance of this pin is specified by VCCIO(C). |  |  |  |  |  |
| DEDCLK    | I         | Dedicated clock pin                               | Very low skew global clock. This pin provides access to a dedicated, distributed clock network capable of driving the CLOCK inputs of all sequential elements of the device (e.g., RAM, Flip Flops). The voltage tolerance of this pin is specified by VCCIO(C).                                                                                             |  |  |  |  |  |
| GND       | I         | Ground pin                                        | Connect to ground.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| GNDPLL    | I         | Ground pin for PLL                                | Connect to GND.                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| INREF(A)  | I         | Differential reference voltage                    | The INREF is the reference voltage pin for GTL+, SSTL2, and STTL3 standards. Follow the recommendations provided in <b>Table 12</b> for the appropriate standard. The A inside the parenthesis means that INREF is located in BANK A. This pin should be tied to GND if voltage referenced standards are not used.                                           |  |  |  |  |  |
| I/O(A)    | I/O       | Input/Output pin                                  | The I/O pin is a bi-directional pin, configurable to either an input-only, output-only, or bi-directional pin. The A inside the parenthesis means that the I/O is located in Bank A. If an I/O is not used, SpDE (Quick Works Tool) provides the option of tying that pin to GND, VCC, or TriState.                                                          |  |  |  |  |  |

Table 25: PT280 and PS484 Pin Descriptions (Continued)

| Pin                                                                                    | Direction | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|----------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| IOCTRL(A)                                                                              | I         | Highdrive input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | This pin provides fast RESET, SET, CLOCK, and ENABLE access to the I/O cell flip-flops, providing fast clock-to-out and fast I/O response times. This pin can also double as a high-drive pin to the internal logic cells. The A inside the parenthesis means that IOCTRL is located in Bank A. There is an internal pulldown resistor to GND on this pin. This pin should be tied to GND if it is not used. For backwards compatibility with Eclipse and EclipsePlus, it can be tied to VCCIO(C) or GND. If tied to VCCIO(C), it will draw no more than 20 $\mu\text{A}$ per IOCTRL pin due to the pulldown resistor. The voltage tolerance of this pin is specified by VCCIO(C). |  |  |  |  |
| PLLIN                                                                                  | I         | PLL clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Clock input for PLL. The voltage tolerance of this pin is specified by VCCIO(C).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| PLLOUT                                                                                 | 0         | PLL output pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Dedicated PLL output pin. Must be left unconnected if the PLL is not driven off chip. PLLOUT pin is driven by VCCIO. For a list of each PLLOUT pin and the VCCIO pin that powers it see <b>Table 26</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| VCC                                                                                    | I         | Power supply pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Connect to 2.5 V supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| VCCIO(C)                                                                               | I         | This pin specifies the input voltage tolerance for CLK, DEDCLK, PLLIN, and IOCTRL dedicated input pins, as was the output voltage drive TDO JTAG pins. If the PLLs aused, VCCIO(C) must be 2.5 V or 3.3 V. The legal range VCCIO(C) is between 1.71 V and 3.6 V.  This pin provides the flexibility to interface the device with either a 3.3 V, 2.5 V, or 1.8 V device. The C inside the parenthesis means that VCCIO is located in BANK C. Ev I/O pin in Bank C will be tolerant of VCCIO input signals awill drive VCCIO level output signals. This pin must be connected to either 3.3 V, 2.5 V, or 1.8 V.  This pin provides the flexibility to interface the device with either a 3.3 V, 2.5 V, or 1.8 V.  This pin provides the flexibility to interface the device with either a 3.3 V, 2.5 V, or 1.8 V.  This pin provides the flexibility to interface the device with either a 3.3 V, 2.5 V, or 1.8 V device. As an exmple, the A inside the parenthesis means that VCCIO is located in BAA. Every I/O pin in Bank A will be tolerant of VCCIO input signals and will drive VCCIO level output signals. This pin must be connected to either 3.3 V, 2.5 V, or 1.8 V. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| VCCIO(A),<br>VCCIO(B),<br>VCCIO(D),<br>VCCIO(E),<br>VCCIO(F),<br>VCCIO(G),<br>VCCIO(H) | I         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| VCCPLL                                                                                 | I         | Power Supply pin for PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Connect to 2.5 V supply. Even if your design does not utilize the PLLs, you must connect VCCPLL to 2.5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| PLL_RESET                                                                              | I         | PLL reset pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | If PLL_RESET is asserted, then CLKNET_OUT and PLLPAD_OUT are reset to 0. This signal must be asserted and then released in order for the LOCK_DETECT to work.  If a PLL module is not used, then the associated PLLRST <x> must be connected to VCCIO(C).</x>                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |

Table 25: PT280 and PS484 Pin Descriptions (Continued)

| Pin   | Direction | Function                                                   | Description                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|-------|-----------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| VDED  | ı         | No connect                                                 | This pin may be left unconnected. See pin VCCIO(C) for more information.                                                                                                                                                                                                                                             |  |  |  |  |  |
| VDED2 | I         | Voltage tolerance for JTAG pins (TDI, TMS, TCK, and TRSTB) | These pins specify the input voltage tolerance for the JTAG input pins. The legal range for VDED2 is between 1.71 V and 3.6 V. These do not specify output voltage of the JTAG output TDO. Refer to the VCCIO(C) pin section for specifying the JTAG output voltage. VDED2 must be equal to or greater tha VCCIO(C). |  |  |  |  |  |
| VPUMP | ı         | Charge Pump Disable                                        | This pin disables the internal charge pump for lower static power consumption. To disable the charge pump, connect VPUMP to 3.3 V. If the Disable Charge Pump feature is not used, connect VPUMP to GND. For backwards compatibility with Eclipse and EclipsePlus devices, connect VPUMP to GND.                     |  |  |  |  |  |

Table 26: PLLOUT Pin Supply Voltage

| PLLOUT    | VCCIO    |
|-----------|----------|
| PLLOUT(0) | VCCIO(E) |
| PLLOUT(1) | VCCIO(B) |
| PLLOUT(2) | VCCIO(A) |
| PLLOUT(3) | VCCIO(F) |



Figure 42: I/O Banks with Relevant Pins

### **Recommended Unused Pin Terminations for Eclipse-E Devices**

All unused, general purpose I/O pins can be tied to VCC, GND, or HIZ (high impedance) internally using the Configuration Editor. This option is given in the bottom-right corner of the placement window. To use the Placement Editor, choose **Constraint > Fix Placement** in the Option pull-down menu of SpDE.

The rest of the PQ208 pins should be terminated at the board level in the manner presented in Table 27.

Table 27: PQ208 Recommended Unused Pin Terminations

| Signal Name       | Recommended Termination                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLOUT <x>a</x>   | In earlier versions, the recommendation for unused PLLOUT pins was that they be connected to VCC or GND. This was acceptable for Rev. D (and earlier) silicon, including all 0.25 µm devices. For Rev. G (and later) silicon, unused PLLOUT pins should be left unconnected. Used PLLOUT pins will normally be connected to inputs, but can also be left unconnected. For the truth table of PLLOUT connections, refer to <b>Table 29</b> . |
| IOCTRL <y>b</y>   | There is an internal pulldown resistor to GND on this pin. This pin should be tied to GND if it is not used. For backwards compatibility with Eclipse, it can be tied to VDED or GND. If tied to VDED, it will draw no more than 20 µA per IOCTRL pin due to the pulldown resistor.                                                                                                                                                         |
| CLK/PLLIN <x></x> | Any unused clock pins should be connected to VDED or GND.                                                                                                                                                                                                                                                                                                                                                                                   |
| PLLRST <x></x>    | If a PLL module is not used, then the associated PLLRST <x> must be connected to VDED.</x>                                                                                                                                                                                                                                                                                                                                                  |
| INREF <y></y>     | If an I/O bank does not require the use of the INREF signal the pin should be connected to GND.                                                                                                                                                                                                                                                                                                                                             |

a. x represents a number.

The rest of the PT280 and PS484 pins should be terminated at the board level in the manner presented in **Table 28**.

Table 28: PT280 and PS484 Recommended Unused Pin Terminations

| Signal Name       | Recommended Termination                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLOUT <x>a</x>   | In earlier versions, the recommendation for unused PLLOUT pins was that they be connected to VCC or GND. This was acceptable for Rev. D (and earlier) silicon, including all 0.25 µm devices. For Rev. G (and later) silicon, unused PLLOUT pins should be left unconnected. Used PLLOUT pins will normally be connected to inputs, but can also be left unconnected. For the truth table of PLLOUT connections, refer to <b>Table 29</b> . |
| IOCTRL <y>b</y>   | There is an internal pulldown resistor to GND on this pin. This pin should be tied to GND if it is not used. For backwards compatibility with Eclipse, it can be tied to VCCIO(C) or GND. If tied to VCCIO(C), it will draw no more than 20 µA per IOCTRL pin due to the pulldown resistor.                                                                                                                                                 |
| CLK/PLLIN <x></x> | Any unused clock pins should be connected to VCCIO(C) or GND.                                                                                                                                                                                                                                                                                                                                                                               |
| PLLRST <x></x>    | If a PLL module is not used, then the associated PLLRST <x> must be connected to VCCIO(C).</x>                                                                                                                                                                                                                                                                                                                                              |
| INREF <y></y>     | If an I/O bank does not require the use of the INREF signal the pin should be connected to GND.                                                                                                                                                                                                                                                                                                                                             |

a. x represents a number.

Table 29: Recommended PLLOUT Terminations Truth Table

| PLL_RESET | Recommend PLLOUT Termination                                                |  |  |  |  |  |  |  |
|-----------|-----------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 0         | Must be left unconnected.                                                   |  |  |  |  |  |  |  |
| 1         | May be left unconnected, or connected to GND. Must not be connected to VCC. |  |  |  |  |  |  |  |

b. y represents an alphabetical character.

b. y represents an alphabetical character.

# 208 PQFP Pinout Diagram



### **208 PQFP Pinout Table**

Table 30: 208 PQFP Pinout Table

| Pin | Function                     | Pin | Function  | Pin | Function  | Pin | Function        | Pin | Function  |
|-----|------------------------------|-----|-----------|-----|-----------|-----|-----------------|-----|-----------|
| 1   | PLLRST(3)                    | 43  | I/O(B)    | 85  | I/O(D)    | 127 | CLK(5)/PLLIN(3) | 169 | IOCTRL(G) |
| 2   | VCCPLL(3)                    | 44  | VCCIO(B)  | 86  | VCC       | 128 | CLK(6)          | 170 | INREF(G)  |
| 3   | GND                          | 45  | I/O(B)    | 87  | I/O(D)    | 129 | VDED            | 171 | IOCTRL(G) |
| 4   | GND                          | 46  | VCC       | 88  | I/O(D)    | 130 | CLK(7)          | 172 | I/O(G)    |
| 5   | I/O(A)                       | 47  | I/O(B)    | 89  | VCC       | 131 | VCC             | 173 | I/O(G)    |
| 6   | I/O(A)                       | 48  | I/O(B)    | 90  | I/O(D)    | 132 | CLK(8)          | 174 | I/O(G)    |
| 7   | I/O(A)                       | 49  | GND       | 91  | I/O(D)    | 133 | TMS             | 175 | VCC       |
| 8   | VCCIO(A)                     | 50  | TDO       | 92  | IOCTRL(D) | 134 | I/O(F)          | 176 | I/O(G)    |
| 9   | I/O(A)                       | 51  | PLLOUT(1) | 93  | INREF(D)  | 135 | I/O(F)          | 177 | VCCIO(G)  |
| 10  | I/O(A)                       | 52  | GNDPLL(2) | 94  | IOCTRL(D) | 136 | I/O(F)          | 178 | GND       |
| 11  | IOCTRL(A)                    | 53  | GND       | 95  | I/O(D)    | 137 | GND             | 179 | I/O(G)    |
| 12  | vcc                          | 54  | VCCPLL(2) | 96  | I/O(D)    | 138 | VCCIO(F)        | 180 | I/O(G)    |
| 13  | INREF(A)                     | 55  | PLLRST(2) | 97  | I/O(D)    | 139 | I/O(F)          | 181 | I/O(G)    |
| 14  | IOCTRL(A)                    | 56  | VDED      | 98  | VCCIO(D)  | 140 | I/O(F)          | 182 | vcc       |
| 15  | I/O(A)                       | 57  | I/O(C)    | 99  | I/O(D)    | 141 | I/O(F)          | 183 | TCK       |
| 16  | I/O(A)                       | 58  | GND       | 100 | I/O(D)    | 142 | I/O(F)          | 184 | VDED2     |
| 17  | I/O(A)                       | 59  | I/O(C)    | 101 | VPUMP     | 143 | I/O(F)          | 185 | I/O(H)    |
| 18  | I/O(A)                       | 60  | VCCIO(C)  | 102 | PLLOUT(0) | 144 | IOCTRL(F)       | 186 | I/O(H)    |
| 19  | VCCIO(A)                     | 61  | I/O(C)    | 103 | GND       | 145 | INREF(F)        | 187 | I/O(H)    |
| 20  | I/O(A)                       | 62  | I/O(C)    | 104 | GNDPLL(1) | 146 | VCC             | 188 | GND       |
| 21  | GND                          | 63  | I/O(C)    | 105 | PLLRST(1) | 147 | IOCTRL(F)       | 189 | VCCIO(H)  |
| 22  | I/O(A)                       | 64  | I/O(C)    | 106 | VCCPLL(1) | 148 | I/O(F)          | 190 | I/O(H)    |
| 23  | TDI                          | 65  | I/O(C)    | 107 | I/O(E)    | 149 | I/O(F)          | 191 | I/O(H)    |
| 24  | CLK(0)                       | 66  | I/O(C)    | 108 | GND       | 150 | VCCIO(F)        | 192 | IOCTRL(H) |
| 25  | CLK(1)                       | 67  | IOCTRL(C) | 109 | I/O(E)    | 151 | I/O(F)          | 193 | I/O(H)    |
| 26  | VCC                          | 68  | INREF(C)  | 110 | I/O(E)    | 152 | I/O(F)          | 194 | INREF(H)  |
| 27  | CLK(2)/PLLIN(2)              | 69  | IOCTRL(C) | 111 | VCCIO(E)  | 153 | GND             | 195 | VCC       |
| 28  | CLK(3)/PLLIN(1)              | 70  | I/O(C)    | 112 | I/O(E)    | 154 | I/O(F)          | 196 | IOCTRL(H) |
| 29  | VDED                         | 71  | I/O(C)    | 113 | VCC       | 155 | PLLOUT(3)       | 197 | I/O(H)    |
| 30  | CLK(4)<br>DEDCLK<br>PLLIN(0) | 72  | VCCIO(C)  | 114 | I/O(E)    | 156 | GNDPLL(0)       | 198 | I/O(H)    |
| 31  | I/O(B)                       | 73  | I/O(C)    | 115 | I/O(E)    | 157 | GND             | 199 | I/O(H)    |
| 32  | I/O(B)                       | 74  | I/O(C)    | 116 | I/O(E)    | 158 | VCCPLL(0)       | 200 | I/O(H)    |
| 33  | GND                          | 75  | GND       | 117 | IOCTRL(E) | 159 | PLLRST(0)       | 201 | I/O(H)    |
| 34  | VCCIO(B)                     | 76  | VCC       | 118 | INREF(E)  | 160 | GND             | 202 | I/O(H)    |
| 35  | I/O(B)                       | 77  | I/O(C)    | 119 | IOCTRL(E) | 161 | I/O(G)          | 203 | VCCIO(H)  |
| 36  | I/O(B)                       | 78  | TRSTB     | 120 | I/O(E)    | 162 | VCCIO(G)        | 204 | GND       |
| 37  | I/O(B)                       | 79  | VDED2     | 121 | I/O(E)    | 163 | I/O(G)          | 205 | I/O(H)    |
| 38  | I/O(B)                       | 80  | I/O(D)    | 122 | VCCIO(E)  | 164 | I/O(G)          | 206 | PLLOUT(2) |
| 39  | IOCTRL(B)                    | 81  | I/O(D)    | 123 | GND       | 165 | VCC             | 207 | GND       |
| 40  | INREF(B)                     | 82  | I/O(D)    | 124 | I/O(E)    | 166 | I/O(G)          | 208 | GNDPLL(3) |
| 41  | IOCTRL(B)                    | 83  | GND       | 125 | I/O(E)    | 167 | I/O(G)          |     |           |
| 42  | I/O(B)                       | 84  | VCCIO(D)  | 126 | I/O(E)    | 168 | I/O(G)          |     |           |

## 280 LFBGA Pinout Diagram

### Top



#### **Bottom**



### **280 LFBGA Pinout Table**

Table 31: 280 LFBGA Pinout Table

| Ball      | Function  | Ball | Function             | Ball     | Function  | Ball     | Function  | Ball | Function            | Ball | Function                       |
|-----------|-----------|------|----------------------|----------|-----------|----------|-----------|------|---------------------|------|--------------------------------|
| A1        | PLLOUT(3) | C10  | CLK(5)/              | E19      | IOCTRL(D) | K16      | I/O(C)    | R4   | I/O(H)              | U13  | I/O(B)                         |
| A2        | GNDPLL(0) | C11  | PLLIN(3)<br>VCCIO(E) | F1       | INREF(G)  | K17      | I/O(D)    | R5   | GND                 | U14  | IOCTRL(B)                      |
| A3        | I/O(F)    | C12  | I/O(E)               | F2       | IOCTRL(G) | K17      | I/O(C)    | R6   | GND                 | U15  | VCCIO(B)                       |
| A3        | ` '       | C12  | ` '                  |          | , ,       |          | TRSTB     | R7   | VCC                 | U16  | ` /                            |
|           | I/O(F)    | C13  | I/O(E)               | F3<br>F4 | I/O(G)    | K19      | -         |      |                     |      | I/O(B)                         |
| A5        | I/O(F)    |      | I/O(E)               |          | I/O(G)    | L1       | I/O(H)    | R8   | VCC                 | U17  |                                |
| A6        | IOCTRL(F) | C15  | VCCIO(E)             | F5       | GND       | L2       | I/O(H)    | R9   | GND                 | U18  | PLLRST(2)                      |
| A7        | I/O(F)    | C16  | I/O(E)               | F15      | VCC       | L3<br>L4 | VCCIO(H)  | R10  | GND                 | U19  | I/O(B)                         |
| A8        | I/O(F)    | C17  | I/O(E)               | F16      | IOCTRL(D) |          | I/O(H)    | R11  | VCC                 | V1   | PLLOUT(2)                      |
| A9        | I/O(F)    | C18  | I/O(E)               | F17      | I/O(D)    | L5       | VCC       | R12  | VCC                 | V2   | GNDPLL(3)                      |
| A10       | CLK(7)    | C19  | I/O(E)               | F18      | I/O(D)    | L15      | GND       | R13  | VCC                 | V3   | GND                            |
| A11       | I/O(E)    | D1   | I/O(G)               | F19      | I/O(D)    | L16      | I/O(C)    | R14  | VDED                | V4   | I/O(A)                         |
| A12       | I/O(E)    | D2   | I/O(G)               | G1       | I/O(G)    | L17      | VCCIO(C)  | R15  | GND                 | V5   | I/O(A)                         |
| A13       | I/O(E)    | D3   | I/O(F)               | G2       | I/O(G)    | L18      | I/O(C)    | R16  | I/O(C)              | V6   | IOCTRL(A)                      |
| A14       | IOCTRL(E) | D4   | I/O(F)               | G3       | IOCTRL(G) | L19      | I/O(C)    | R17  | VCCIO(C)            | V7   | I/O(A)                         |
| A15       | I/O(E)    | D5   | I/O(F)               | G4       | I/O(G)    | M1       | I/O(H)    | R18  | I/O(C)              | V8   | I/O(A)                         |
| A16       | I/O(E)    | D6   | I/O(F)               | G5       | VCC       | M2       | I/O(H)    | R19  | I/O(C)              | V9   | I/O(A)                         |
| A17       | I/O(E)    | D7   | I/O(F)               | G15      | VCC       | М3       | I/O(H)    | T1   | I/O(H)              | V10  | CLK(1)                         |
| A18       | PLLRST(1) | D8   | I/O(F)               | G16      | I/O(D)    | M4       | I/O(H)    | T2   | I/O(H)              | V11  | CLK(4)/<br>DEDCLK/<br>PLLIN(0) |
| A19       | GND       | D9   | CLK(8)               | G17      | I/O(D)    | M5       | VCC       | Т3   | I/O(A)              | V12  | I/O(B)                         |
| B1        | PLLRST(0) | D10  | I/O(E)               | G18      | I/O(D)    | M15      | VDED      | T4   | I/O(A)              | V13  | I/O(B)                         |
| B2        | GND       | D11  | I/O(E)               | G19      | I/O(D)    | M16      | INREF(C)  | T5   | I/O(A)              | V14  | INREF(B)                       |
| B3        | I/O(F)    | D12  | I/O(E)               | H1       | I/O(G)    | M17      | I/O(C)    | T6   | IOCTRL(A)           | V15  | I/O(B)                         |
| B4        | I/O(F)    | D13  | INREF(E)             | H2       | I/O(G)    | M18      | I/O(C)    | T7   | I/O(A)              | V16  | I/O(B)                         |
| B5        | I/O(F)    | D14  | I/O(E)               | Н3       | I/O(G)    | M19      | I/O(C)    | Т8   | I/O(A)              | V17  | I/O(B)                         |
| В6        | INREF(F)  | D15  | I/O(E)               | H4       | I/O(G)    | N1       | IOCTRL(H) | Т9   | I/O(A)              | V18  | GNDPLL(2)                      |
| B7        | I/O(F)    | D16  | I/O(D)               | H5       | VCC       | N2       | I/O(H)    | T10  | I/O(A)              | V19  | GND                            |
| В8        | I/O(F)    | D17  | I/O(D)               | H15      | VCC       | N3       | I/O(H)    | T11  | CLK(3)/<br>PLLIN(1) | W1   | GND                            |
| B9        | TMS       | D18  | I/O(D)               | H16      | VDED2     | N4       | I/O(H)    | T12  | I/O(B)              | W2   | PLLRST(3)                      |
| B10       | CLK(6)    | D19  | I/O(D)               | H17      | I/O(D)    | N5       | VCC       | T13  | I/O(B)              | W3   | I/O(A)                         |
| B11       | I/O(E)    | E1   | I/O(G)               | H18      | I/O(D)    | N15      | VCC       | T14  | I/O(B)              | W4   | I/O(A)                         |
| B12       | I/O(E)    | E2   | I/O(G)               | H19      | I/O(D)    | N16      | I/O(C)    | T15  | I/O(B)              | W5   | I/O(A)                         |
| B13       | IOCTRL(E) | E3   | VCCIO(G)             | J1       | I/O(G)    | N17      | I/O(C)    | T16  | I/O(B)              | W6   | I/O(A)                         |
| B14       | I/O(E)    | E4   | I/O(F)               | J2       | I/O(G)    | N18      | IOCTRL(C) | T17  | VCCPLL(2)           | W7   | I/O(A)                         |
| B15       | I/O(E)    | E5   | GND                  | J3       | VCCIO(G)  | N19      | IOCTRL(C) | T18  | I/O(B)              | W8   | I/O(A)                         |
| B16       | I/O(E)    | E6   | VCC                  | J4       | I/O(G)    | P1       | I/O(H)    | T19  | I/O(B)              | W9   | TDI                            |
| B17       | VCCPLL(1) | E7   | VCC                  | J5       | GND       | P2       | I/O(H)    | U1   | I/O(A)              | W10  | CLK(2)/<br>PLLIN(2)            |
| B18       | GNDPLL(1) | E8   | VDED                 | J15      | VCC       | P3       | IOCTRL(H) | U2   | I/O(A)              | W11  | I/O(B)                         |
| B19       | PLLOUT(0) | E9   | VCC                  | J16      | I/O(C)    | P4       | INREF(H)  | U3   | VCCPLL(3)           | W12  | I/O(B)                         |
| C1        | I/O(F)    | E10  | GND                  | J17      | VCCIO(D)  | P5       | VCC       | U4   | I/O(A)              | W13  | I/O(B)                         |
| C2        | VCCPLL(0) | E11  | GND                  | J18      | I/O(D)    | P15      | GND       | U5   | VCCIO(A)            | W14  | IOCTRL(B)                      |
| C3        | I/O(F)    | E12  | VCC                  | J19      | I/O(D)    | P16      | I/O(C)    | U6   | INREF(A)            | W15  | I/O(B)                         |
| C4        | I/O(F)    | E13  | VCC                  | K1       | VDED2     | P17      | I/O(C)    | U7   | I/O(A)              | W16  | I/O(B)                         |
| C5        | VCCIO(F)  | E14  | GND                  | K2       | TCK       | P18      | I/O(C)    | U8   | I/O(A)              | W17  | I/O(B)                         |
| C6        | IOCTRL(F) | E15  | VPUMP                | К3       | I/O(G)    | P19      | I/O(C)    | U9   | VCCIO(A)            | W18  | I/O(B)                         |
| <b>C7</b> | I/O(F)    | E16  | I/O(D)               | K4       | I/O(G)    | R1       | I/O(H)    | U10  | CLK(0)              | W19  | PLLOUT(1)                      |
| C8        | I/O(F)    | E17  | VCCIO(D)             | K5       | GND       | R2       | I/O(H)    | U11  | VCCIO(B)            |      |                                |
| C9        | VCCIO(F)  | E18  | INREF(D)             | K15      | GND       | R3       | VCCIO(H)  | U12  | I/O(B)              |      |                                |

## **484 PBGA Pinout Diagram**

#### Top



#### **Bottom**



### **484 PBGA Pinout Table**

Table 32: 484 PBGA Pinout Table

| Ball | Function  | Ball | Function  | Ball | Function  | Ball      | Function  | Ball | Function | Ball | Function                       |
|------|-----------|------|-----------|------|-----------|-----------|-----------|------|----------|------|--------------------------------|
| A1   | NC        | C1   | NC        | E1   | IOCTRL(A) | G1        | NC        | J1   | I/O(A)   | L1   | CLK(4)/<br>DEDCLK/<br>PLLIN(0) |
| A2   | PLLRST(3) | C2   | I/O(A)    | E2   | I/O(A)    | G2        | NC        | J2   | I/O(A)   | L2   | CLK(0)                         |
| А3   | I/O(A)    | C3   | VCCPLL(3) | E3   | I/O(A)    | G3        | I/O(A)    | J3   | I/O(A)   | L3   | CLK(2)/PLLIN(2)                |
| A4   | I/O(A)    | C4   | PLLOUT(2) | E4   | I/O(A)    | G4        | I/O(A)    | J4   | I/O(A)   | L4   | I/O(A)                         |
| A5   | I/O(A)    | C5   | I/O(A)    | E5   | NC        | G5        | I/O(A)    | J5   | I/O(A)   | L5   | I/O(A)                         |
| A6   | NC        | C6   | NC        | E6   | I/O(H)    | G6        | I/O(A)    | J6   | I/O(A)   | L6   | I/O(A)                         |
| A7   | I/O(H)    | C7   | I/O(H)    | E7   | NC        | <b>G7</b> | GND       | J7   | I/O(A)   | L7   | GND                            |
| A8   | IOCTRL(H) | C8   | NC        | E8   | I/O(H)    | G8        | I/O(H)    | J8   | VCC      | L8   | GND                            |
| A9   | I/O(H)    | C9   | IOCTRL(H) | E9   | I/O(H)    | G9        | I/O(H)    | J9   | GND      | L9   | GND                            |
| A10  | NC        | C10  | NC        | E10  | I/O(H)    | G10       | NC        | J10  | VCC      | L10  | GND                            |
| A11  | NC        | C11  | I/O(H)    | E11  | VDED2     | G11       | I/O(G)    | J11  | VCC      | L11  | GND                            |
| A12  | TCK       | C12  | NC        | E12  | I/O(G)    | G12       | GND       | J12  | GND      | L12  | GND                            |
| A13  | I/O(G)    | C13  | I/O(G)    | E13  | I/O(G)    | G13       | NC        | J13  | VCC      | L13  | GND                            |
| A14  | I/O(G)    | C14  | NC        | E14  | NC        | G14       | NC        | J14  | GND      | L14  | VCC                            |
| A15  | I/O(G)    | C15  | I/O(G)    | E15  | IOCTRL(G) | G15       | I/O(G)    | J15  | VCC      | L15  | VCC                            |
| A16  | NC        | C16  | I/O(G)    | E16  | I/O(G)    | G16       | VPUMP     | J16  | I/O(F)   | L16  | CLK(6)                         |
| A17  | I/O(G)    | C17  | NC        | E17  | INREF(G)  | G17       | VCCIO(F)  | J17  | VCCIO(F) | L17  | VCCIO(F)                       |
| A18  | I/O(G)    | C18  | I/O(G)    | E18  | NC        | G18       | I/O(F)    | J18  | I/O(F)   | L18  | I/O(F)                         |
| A19  | I/O(F)    | C19  | I/O(F)    | E19  | I/O(F)    | G19       | I/O(F)    | J19  | I/O(F)   | L19  | CLK(8)                         |
| A20  | GND       | C20  | GNDPLL(0) | E20  | I/O(F)    | G20       | I/O(F)    | J20  | I/O(F)   | L20  | I/O(F)                         |
| A21  | PLLOUT(3) | C21  | I/O(F)    | E21  | NC        | G21       | INREF(F)  | J21  | I/O(F)   | L21  | NC                             |
| A22  | I/O(F)    | C22  | I/O(F)    | E22  | I/O(F)    | G22       | I/O(F)    | J22  | I/O(F)   | L22  | I/O(F)                         |
| B1   | I/O(A)    | D1   | I/O(A)    | F1   | I/O(A)    | H1        | I/O(A)    | K1   | TDI      | M1   | I/O(B)                         |
| B2   | GND       | D2   | I/O(A)    | F2   | INREF(A)  | H2        | I/O(A)    | K2   | I/O(A)   | M2   | I/O(B)                         |
| В3   | GNDPLL(3) | D3   | I/O(A)    | F3   | NC        | Н3        | I/O(A)    | К3   | I/O(A)   | М3   | I/O(B)                         |
| B4   | GND       | D4   | I/O(A)    | F4   | I/O(A)    | H4        | I/O(A)    | K4   | I/O(A)   | M4   | CLK(3)/PLLIN(1)                |
| B5   | I/O(A)    | D5   | I/O(A)    | F5   | I/O(A)    | H5        | IOCTRL(A) | K5   | I/O(A)   | M5   | NC                             |
| В6   | I/O(H)    | D6   | I/O(H)    | F6   | VCCIO(A)  | Н6        | VCCIO(A)  | K6   | VCCIO(A) | M6   | VCCIO(B)                       |
| B7   | I/O(H)    | D7   | NC        | F7   | VCCIO(H)  | H7        | I/O(H)    | K7   | NC       | М7   | CLK(1)                         |
| B8   | INREF(H)  | D8   | I/O(H)    | F8   | I/O(H)    | Н8        | GND       | K8   | VCC      | M8   | VCC                            |
| B9   | I/O(H)    | D9   | NC        | F9   | VCCIO(H)  | H9        | VCC       | K9   | VCC      | М9   | VCC                            |
| B10  | I/O(H)    | D10  | I/O(H)    | F10  | I/O(H)    | H10       | VCC       | K10  | GND      | M10  | GND                            |
| B11  | I/O(H)    | D11  | I/O(H)    | F11  | VCCIO(H)  | H11       | VDED      | K11  | GND      | M11  | GND                            |
| B12  | NC        | D12  | I/O(G)    | F12  | VCCIO(G)  | H12       | GND       | K12  | GND      | M12  | GND                            |
| B13  | NC        | D13  | I/O(G)    | F13  | I/O(G)    | H13       | VCC       | K13  | GND      | M13  | GND                            |
| B14  | NC        | D14  | I/O(G)    | F14  | VCCIO(G)  | H14       | VCC       | K14  | VCC      | M14  | GND                            |
| B15  | NC        | D15  | IOCTRL(G) | F15  | NC        | H15       | GND       | K15  | VCC      | M15  | GND                            |
| B16  | I/O(G)    | D16  | I/O(G)    | F16  | VCCIO(G)  | H16       | I/O(F)    | K16  | NC       | M16  | GND                            |
| B17  | I/O(G)    | D17  | I/O(G)    | F17  | NC        | H17       | I/O(F)    | K17  | I/O(F)   | M17  | I/O(E)                         |
| B18  | I/O(G)    | D18  | I/O(F)    | F18  | I/O(F)    | H18       | NC        | K18  | I/O(F)   | M18  | I/O(E)                         |
| B19  | PLLRST(0) | D19  | VCCPLL(0) | F19  | I/O(F)    | H19       | I/O(F)    | K19  | NC       | M19  | I/O(E)                         |
| B20  | I/O(F)    | D20  | I/O(F)    | F20  | IOCTRL(F) | H20       | I/O(F)    | K20  | I/O(F)   | M20  | CLK(7)                         |
| B21  | I/O(F)    | D21  | I/O(F)    | F21  | I/O(F)    | H21       | I/O(F)    | K21  | I/O(F)   | M21  | CLK(5)/PLLIN(3)                |
| B22  | I/O(F)    | D22  | I/O(F)    | F22  | IOCTRL(F) | H22       | NC        | K22  | NC       | M22  | TMS                            |

Table 32: 484 PBGA Pinout Table (Continued)

| Ball | Function | Ball | Function | Ball | Function  | Ball | Function | Ball | Function  | Ball | Function  |
|------|----------|------|----------|------|-----------|------|----------|------|-----------|------|-----------|
| N1   | NC       | P16  | I/O(E)   | Т9   | NC        | V2   | I/O(B)   | W17  | NC        | AA10 | I/O(C)    |
| N2   | I/O(B)   | P17  | NC       | T10  | TRSTB     | V3   | I/O(B)   | W18  | I/O(E)    | AA11 | I/O(C)    |
| N3   | I/O(B)   | P18  | I/O(E)   | T11  | GND       | V4   | I/O(B)   | W19  | NC        | AA12 | I/O(D)    |
| N4   | NC       | P19  | NC       | T12  | NC        | V5   | I/O(B)   | W20  | I/O(E)    | AA13 | I/O(D)    |
| N5   | I/O(B)   | P20  | I/O(E)   | T13  | I/O(D)    | V6   | NC       | W21  | NC        | AA14 | I/O(D)    |
| N6   | NC       | P21  | I/O(E)   | T14  | NC        | V7   | I/O(C)   | W22  | I/O(E)    | AA15 | I/O(D)    |
| N7   | NC       | P22  | I/O(E)   | T15  | I/O(D)    | V8   | I/O(C)   | Y1   | I/O(B)    | AA16 | NC        |
| N8   | VCC      | R1   | I/O(B)   | T16  | GND       | V9   | NC       | Y2   | I/O(B)    | AA17 | NC        |
| N9   | VCC      | R2   | INREF(B) | T17  | I/O(E)    | V10  | I/O(C)   | Y3   | VCCPLL(2) | AA18 | I/O(D)    |
| N10  | GND      | R3   | I/O(B)   | T18  | I/O(E)    | V11  | NC       | Y4   | I/O(C)    | AA19 | I/O(E)    |
| N11  | GND      | R4   | I/O(B)   | T19  | NC        | V12  | VDED2    | Y5   | I/O(C)    | AA20 | GNDPLL(1) |
| N12  | GND      | R5   | I/O(B)   | T20  | NC        | V13  | NC       | Y6   | I/O(C)    | AA21 | I/O(E)    |
| N13  | GND      | R6   | NC       | T21  | IOCTRL(E) | V14  | I/O(D)   | Y7   | I/O(C)    | AA22 | I/O(E)    |
| N14  | VCC      | R7   | I/O(B)   | T22  | I/O(E)    | V15  | I/O(D)   | Y8   | IOCTRL(C) | AB1  | I/O(B)    |
| N15  | VCC      | R8   | GND      | U1   | IOCTRL(B) | V16  | INREF(D) | Y9   | I/O(C)    | AB2  | GNDPLL(2) |
| N16  | I/O(E)   | R9   | VCC      | U2   | I/O(B)    | V17  | I/O(D)   | Y10  | I/O(C)    | AB3  | PLLRST(2) |
| N17  | VCCIO(E) | R10  | VCC      | U3   | IOCTRL(B) | V18  | I/O(E)   | Y11  | I/O(D)    | AB4  | I/O(B)    |
| N18  | I/O(E)   | R11  | GND      | U4   | I/O(B)    | V19  | I/O(E)   | Y12  | NC        | AB5  | I/O(B)    |
| N19  | I/O(E)   | R12  | VDED     | U5   | I/O(B)    | V20  | I/O(E)   | Y13  | NC        | AB6  | I/O(C)    |
| N20  | I/O(E)   | R13  | VCC      | U6   | I/O(C)    | V21  | I/O(E)   | Y14  | I/O(D)    | AB7  | I/O(C)    |
| N21  | I/O(E)   | R14  | VCC      | U7   | VCCIO(C)  | V22  | I/O(E)   | Y15  | IOCTRL(D) | AB8  | IOCTRL(C) |
| N22  | I/O(E)   | R15  | GND      | U8   | NC        | W1   | I/O(B)   | Y16  | I/O(D)    | AB9  | I/O(C)    |
| P1   | NC       | R16  | I/O(D)   | U9   | VCCIO(C)  | W2   | I/O(B)   | Y17  | I/O(D)    | AB10 | I/O(C)    |
| P2   | I/O(B)   | R17  | VCCIO(E) | U10  | I/O(C)    | W3   | I/O(B)   | Y18  | I/O(E)    | AB11 | NC        |
| P3   | I/O(B)   | R18  | I/O(E)   | U11  | VCCIO(C)  | W4   | I/O(B)   | Y19  | PLLOUT(0) | AB12 | I/O(D)    |
| P4   | I/O(B)   | R19  | I/O(E)   | U12  | VCCIO(D)  | W5   | I/O(B)   | Y20  | PLLRST(1) | AB13 | I/O(D)    |
| P5   | I/O(B)   | R20  | I/O(E)   | U13  | I/O(D)    | W6   | I/O(C)   | Y21  | I/O(E)    | AB14 | NC        |
| P6   | VCCIO(B) | R21  | I/O(E)   | U14  | VCCIO(D)  | W7   | NC       | Y22  | I/O(E)    | AB15 | I/O(D)    |
| P7   | I/O(B)   | R22  | I/O(E)   | U15  | NC        | W8   | NC       | AA1  | TDO       | AB16 | IOCTRL(D) |
| P8   | VCC      | T1   | I/O(B)   | U16  | VCCIO(D)  | W9   | NC       | AA2  | PLLOUT(1) | AB17 | I/O(D)    |
| P9   | GND      | T2   | I/O(B)   | U17  | VCCIO(E)  | W10  | NC       | AA3  | GND       | AB18 | I/O(D)    |
| P10  | VCC      | Т3   | I/O(B)   | U18  | I/O(E)    | W11  | I/O(C)   | AA4  | I/O(B)    | AB19 | I/O(E)    |
| P11  | GND      | T4   | I/O(B)   | U19  | I/O(E)    | W12  | NC       | AA5  | I/O(C)    | AB20 | GND       |
| P12  | VCC      | T5   | I/O(B)   | U20  | IOCTRL(E) | W13  | I/O(D)   | AA6  | I/O(C)    | AB21 | VCCPLL(1) |
| P13  | VCC      | T6   | VCCIO(B) | U21  | NC        | W14  | NC       | AA7  | NC        | AB22 | I/O(E)    |
| P14  | GND      | T7   | GND      | U22  | INREF(E)  | W15  | I/O(D)   | AA8  | INREF(C)  |      |           |
| P15  | VDED     | Т8   | I/O(C)   | V1   | I/O(B)    | W16  | NC       | AA9  | NC        |      |           |

## **Package Mechanical Drawings**

## 208 PQFP Packaging Drawing



53

### 280 LFBGA Packaging Drawing



#### **484 PBGA Packaging Drawing**



## **Packaging Information**

The Eclipse-E product family packaging information is presented in **Table 33**.

**NOTE:** Military temperature range plastic packages will be added as follow on products to the commercial and industrial products.

Table 33: Packaging Options

| Device Information               | QL6250E   |         |  |  |  |  |
|----------------------------------|-----------|---------|--|--|--|--|
| Device information               | Pin/Ball  | Pitch   |  |  |  |  |
|                                  | 208 PQFP  | 0.50 mm |  |  |  |  |
| Package Definitions <sup>a</sup> | 280 LFBGA | 0.80 mm |  |  |  |  |
|                                  | 484 BGA   | 1.0 mm  |  |  |  |  |

a. PQFP = Plastic Quad Flat Pack

BGA = Ball Grid Array

LFBGA = Low Profile Fine Pitch Ball Grid Array

## **Ordering Information**



<sup>\*</sup> Lead-free packaging is available, contact QuickLogic regarding availability (see Contact Information).

#### **Contact Information**

Phone: (408) 990-4000 (US)

(416) 497-8884 (Canada)

+(44) 1932 57 9011 (Europe – except Germany/Benelux)

+(49) 89 930 86 170 (Germany/Benelux) +(86) 21 6867 0273 (Asia – except Japan)

+(81) 45 470 5525 (Japan)

E-mail: info@quicklogic.com

Sales: <a href="www.quicklogic.com/sales">www.quicklogic.com/sales</a>
Support: <a href="www.quicklogic.com/support">www.quicklogic.com/support</a>

Internet: www.quicklogic.com

### **Revision History**

| Revision | Date          | Comments                                       |  |  |  |
|----------|---------------|------------------------------------------------|--|--|--|
| А        | December 2002 | Brian Faith and Andreea Rotaru                 |  |  |  |
| В        | July 2003     | Brian Faith and Kathleen Murchek               |  |  |  |
| С        | November 2003 | Bernhard Andretzky and Kathleen Murchek        |  |  |  |
| D        | June 2004     | Brian Faith, Mehul Kochar and Kathleen Murchek |  |  |  |
| Е        | October 2004  | Brian Faith, Mehul Kochar and Kathleen Murchek |  |  |  |
| F        | March 2005    | Brian Faith, Mehul Kochar and Kathleen Murchek |  |  |  |

## **Copyright and Trademark Information**

Copyright © 2005 QuickLogic Corporation. All Rights Reserved.

The information contained in this document is protected by copyright. All rights are reserved by QuickLogic Corporation. QuickLogic Corporation reserves the right to modify this document without any obligation to notify any person or entity of such revision. Copying, duplicating, selling, or otherwise distributing any part of this product without the prior written consent of an authorized representative of QuickLogic is prohibited.

QuickLogic and the QuickLogic logo, pASIC, ViaLink, DeskFab, and QuickWorks are registered trademarks of QuickLogic Corporation; Eclipse, Eclipse II, EclipseE, QuickFC, QuickDSP, QuickDR, QuickSD, QuickTools, QuickCore, QuickPro, SpDE, WebASIC, and WebESP are trademarks of QuickLogic Corporation.