

# ISO721EVM

#### Contents 1 2 **List of Figures** 1 2 3 4 Basic EVM Operation ...... 4 5 6 **List of Tables** 1

#### 1 Introduction

This user's guide details the evaluation module (EVM) operation of the ISO721 and ISO721M digital isolators. The same EVM board is used for each device. Configuration requirements are presented as well as user optional I/O loads. This document is intended to aid designers with isolator parameter performance evaluation within a particular system.

### 1.1 Overview

The ISO721 and ISO721M digital isolators have a logic input and output buffer separated by a silicon oxide (SiO<sub>2</sub>) insulation barrier. Used with isolated power supplies, these devices prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry.

A binary input signal is conditioned, translated to a balanced signal, and then differentiated by the capacitive isolation barrier. Across the isolation barrier, a differential comparator receives the logic transition information, then sets or resets a flip-flop and the output circuit accordingly. A periodic update pulse is sent across the barrier to ensure the proper dc level of the output. If this dc-refresh pulse is not received for more than 4  $\mu$ s, the input is assumed to be unpowered or not functional, and the fail-safe circuit drives the output to a logic-high state.

### **CAUTION**

Note that although these devices provide galvanic isolation of up to 4000 V, this EVM cannot be used for isolation voltage testing. It is designed for the examination of device operating parameters only and will be damaged if high voltage (> 5.5 V) is applied anywhere in the circuit.

SLLU091 – January 2006 ISO721EVM 1



# 1.2 Functional Configuration of the ISO721 and ISO721M

The EVM is configured for the pinout displayed in Figure 1. The additional I/Os on the EVM are provided for future development.



Figure 1. The ISO721 and ISO721M Pinout

The ISO721 has TTL input thresholds and a input noise filter that prevents transient pulses of up to 2 ns in duration from being passed to the output of the device.

The ISO721M has a CMOS Vcc/2 input threshold and does not have the noise filter and the additional propagation delay. These features of the ISO721M also provide for a 0-Mbps to 150-Mbps signaling rate rather than the ISO721's 0-Mbps to 100-Mbps signaling rate.

# 1.3 EVM Signal Paths of the ISO721 and ISO721M Isolators

This multifunctional EVM is designed with signal paths shown in Figure 2 for the analysis of the ISO721 and ISO721M, as well as future isolator configurations.



Figure 2. The ISO721 and ISO721M EVM Schematic

**Table 1. EVM Connections** 

| Connection | Label            | Description                                |  |
|------------|------------------|--------------------------------------------|--|
| J1         |                  | SMA connector (unused)                     |  |
| J2         |                  | SMA connector to the output pin 6          |  |
| J3         |                  | SMA connector to the input pin 2           |  |
| J4         |                  | SMA connector (unused)                     |  |
| P1         | V <sub>CC1</sub> | Input power supply banana jack             |  |
| P2         | V <sub>CC2</sub> | Output power supply banana jack            |  |
| P3         | GND1             | Input power ground connection banana jack  |  |
| P4         | GND2             | Output power ground connection banana jack |  |

2 ISO721EVM SLLU091-January 2006



| Connection | Label | Description                                   |
|------------|-------|-----------------------------------------------|
| JMP1       |       | 3-pin jumper (unused)                         |
| JMP2       |       | 3-pin jumper (unused)                         |
| JMP3       |       | 3-pin jumper – V <sub>CC1</sub> , input, GND1 |

3-pin jumper (unused)

Table 1. EVM Connections (continued)

## 1.4 The EVM Configuration

JMP4

The ISO721EVM configuration has an SMA connector J3 set up as the input to pin 2, the IN pin of the ISO721 in Figure 1 and Figure 2. A  $0-\Omega$  input series resistor, R8, is located next to the J3 input connector, and a  $50-\Omega$  R5 from the input to ground is located on the bottom of the board.



Figure 3. ISO721 and ISO721M EVM, Top

The output channel configuration of the ISO721EVM has the OUT pin (pin 6) of Figure 1 and Figure 2 connected to SMA connector J2 through a 0-  $\Omega$  series resistor R4.



Figure 4. ISO721 and ISO721M EVM, Bottom

The 0603 footprint pads for R3, C12, and C13 are available on the bottom of the EVM for varied loading conditions if desired by a user.

### 2 EVM Setup and Operation

This section includes the setup and operation of the EVM for parameter performance evaluation. Typical waveforms are included.

SLLU091 – January 2006 ISO721EVM 3



### 2.1 Overview

The basic setup in Figure 5 has the two power supplies required to evaluate isolator performance with 3.3-V on one side and 5-V on the other. If both sides are to be evaluated at the same supply voltage, only one power supply is required and can be used to power both sides of the EVM.

#### **CAUTION**

Note that this EVM is for operating parameter performance evaluation only and not designed for isolation voltage testing. Any voltage applied above the 5.5-V maximum recommended operating voltage of the ISO721 will damage the EVM.



Figure 5. Basic EVM Operation

The input to the EVM is a 20-MHz pulse displayed on channel 1 in Figure 6. The output of the EVM is channel 2.



Figure 6. Typical Input and Output Waveforms

4 *ISO721EVM* SLLU091 – January 2006

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated