## Low Skew, 1-to-12 Differential-to-LVCMOS/LVTTL Fanout Buffer

#### GENERAL DESCRIPTION



The ICS83948I-147 is a low skew, 1-to-12 Differential-to-LVCMOS/LVTTL Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS83948I-147 has two selectable clock inputs.

The CLK, nCLK pair can accept most standard differential input levels. The LVCMOS\_CLK can accept LVCMOS or LVTTL input levels. The low impedance LVCMOS/LVTTL outputs are designed to drive  $50\Omega$  series or parallel terminated transmission lines. The effective fanout can be increased from 12 to 24 by utilizing the ability of the outputs to drive two series terminated lines.

The ICS83948I-147 is characterized at full 3.3V or full 2.5V operating supply modes. Guaranteed output and part-to-part skew characteristics make the ICS83948I-147 ideal for those clock distribution applications demanding well defined performance and repeatability.

#### **F**EATURES

- 12 LVCMOS/LVTTL outputs
- Selectable LVCMOS/LVTTL clock or differential CLK, nCLK inputs
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- LVCMOS\_CLK accepts the following input levels: LVCMOS or LVTTL
- Output frequency: 350MHz (maximum)
- Output skew (at 3.3V ± 5%): 100ps (maximum)
- Part-to-part skew (at 3.3V ± 5%): 1ns (maximum)
- Full 3.3V or full 2.5V operating supply
- -40°C to 85°C ambient operating temperature
- Pin compatible with the MPC9448

#### **BLOCK DIAGRAM**



#### PIN ASSIGNMENT



32-Lead LQFP
7mm x 7mm x 1.4mm package body
Y Package
Top View

# Low Skew, 1-to-12 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

TABLE 1. PIN DESCRIPTIONS

| Number                                             | Name                                                   | T      | уре      | Description                                                                                                              |  |
|----------------------------------------------------|--------------------------------------------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------|--|
| 1                                                  | CLK_SEL                                                | Input  | Pullup   | Clock select input. Selects LVCMOS_CLK input when HIGH. Selects CLK, nCLK inputs when LOW. LVCMOS/LVTTL interface levels |  |
| 2                                                  | LVCMOS_CLK                                             | Input  | Pullup   | Clock input. LVCMOS/LVTTL interface levels.                                                                              |  |
| 3                                                  | CLK                                                    | Input  | Pullup   | Non-inverting differential clock input.                                                                                  |  |
| 4                                                  | nCLK                                                   | Input  | Pulldown | Inverting differential clock input.                                                                                      |  |
| 5                                                  | CLK_EN                                                 | Input  | Pullup   | Clock enable. LVCMOS/ LVTTL interface levels.                                                                            |  |
| 6                                                  | OE                                                     | Input  | Pullup   | Output enable. LVCMOS/LVTTL interface levels.                                                                            |  |
| 7                                                  | $V_{_{\mathrm{DD}}}$                                   | Power  |          | Core supply pin.                                                                                                         |  |
| 8, 12, 16,<br>20, 24, 28, 32                       | GND                                                    | Power  |          | Power supply ground.                                                                                                     |  |
| 9, 11, 13, 15,<br>17, 19, 21, 23<br>25, 27, 29, 31 | Q11, Q10, Q9, Q8,<br>Q7, Q6, Q5, Q4,<br>Q3, Q2, Q1, Q0 | Output |          | Clock outputs. LVCMOS/LVTTL interface levels.                                                                            |  |
| 10, 14, 18,<br>22, 26, 30                          | V <sub>DDO</sub>                                       | Power  |          | Output supply pins.                                                                                                      |  |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter                                  | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                          |                 |         |         | 4       | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance (per output) |                 |         | 12      |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                      |                 |         | 51      |         | ΚΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                    |                 |         | 51      |         | ΚΩ    |
| R <sub>OUT</sub>      | Output Impedance                           |                 |         | 7       |         | Ω     |

TABLE 3A. CLOCK SELECT FUNCTION TABLE

| Control Input | Clock                     |
|---------------|---------------------------|
| 0             | CLK, nCLK inputs selected |
| 1             | LVCMOS_CLK input selected |

TABLE 3B. CLOCK INPUT FUNCTION TABLE

|         |            | Inputs         |                | Outputs | Input to Output Mode         | Polarity      |
|---------|------------|----------------|----------------|---------|------------------------------|---------------|
| CLK_SEL | LVCMOS_CLK | CLK            | nCLK           | Q0:Q11  | Input to Output Mode         | Polarity      |
| 0       |            | 0              | 1              | LOW     | Differential to Single Ended | Non Inverting |
| 0       | _          | 1              | 0              | HIGH    | Differential to Single Ended | Non Inverting |
| 0       |            | 0              | Biased; NOTE 1 | LOW     | Single Ended to Single Ended | Non Inverting |
| 0       | _          | 1              | Biased; NOTE 1 | HIGH    | Single Ended to Single Ended | Non Inverting |
| 0       |            | Biased; NOTE 1 | 0              | HIGH    | Single Ended to Single Ended | Inverting     |
| 0       | _          | Biased; NOTE 1 | 1              | LOW     | Single Ended to Single Ended | Inverting     |
| 1       | 0          | _              | _              | LOW     | Single Ended to Single Ended | Non Inverting |
| 1       | 1          | _              | _              | HIGH    | Single Ended to Single Ended | Non Inverting |

NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels".



Low Skew, 1-to-12 Differential-to-LVCMOS/LVTTL Fanout Buffer

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_I$  -0.5 V to  $V_{DD}$  + 0.5 V

Outputs,  $V_O$  -0.5V to  $V_{DDO}$  + 0.5V

Package Thermal Impedance, θ<sub>1</sub> 47.9°C/W (0 lfpm)

Storage Temperature,  $T_{STG}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ} \text{ to } 85^{\circ}$ 

| Symbol          | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub> | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{DDO}$       | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub> | Power Supply Current  |                 |         |         | 55      | mA    |

Table 4B. DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40° to 85°

| Symbol           | Parameter                            |           | Test Conditions                     | Minimum   | Typical | Maximum                | Units |
|------------------|--------------------------------------|-----------|-------------------------------------|-----------|---------|------------------------|-------|
| V <sub>IH</sub>  | Input High Voltage                   | LVCMOS    |                                     | 2         |         | V <sub>DD</sub> + 0.3  | V     |
| V <sub>IL</sub>  | Input Low Voltage                    | LVCMOS    |                                     | -0.3      |         | 0.8                    | V     |
| I <sub>IN</sub>  | Input Current                        | •         | $V_{IN} = V_{DD}$ or $V_{IN} = GND$ |           |         | 300                    | μΑ    |
| V <sub>OH</sub>  | Output High Voltage; NOTE 1          |           | I <sub>OH</sub> = -24mA             | 2.4       |         |                        | V     |
|                  | Output Law Valtage, NOTE 1           |           | I <sub>OL</sub> = 24mA              |           |         | 0.55                   | V     |
| V <sub>OL</sub>  | Output Low Voltage; NOTE 1           |           | I <sub>OL</sub> = 12mA              |           |         | 0.30                   | V     |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage           | CLK, nCLK |                                     | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Input Common Mode Voltage; NOTE 2, 3 | CLK, nCLK |                                     | GND + 0.5 |         | V <sub>DD</sub> - 0.85 | V     |

NOTE 1: Outputs capable of driving  $50\Omega$  transmission lines terminated with  $50\Omega$  to  $V_{ppq}/2$ .

See Parameter Measurement section, "3.3V Output Load AC Test Circuit".

NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{\rm DD}$  + 0.3V.

NOTE 3: Common mode voltage is defined as  $V_{\rm IH}$ .

## Low Skew, 1-TO-12 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

Table 5A. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40° to 85°

| Symbol                              | Parameter                    |                         | Test Conditions                              | Minimum | Typical | Maximum | Units |
|-------------------------------------|------------------------------|-------------------------|----------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                    | Output Frequency             |                         |                                              |         |         | 350     | MHz   |
|                                     | Propagation                  | CLK, nCLK;<br>NOTE 1    | <i>f</i> ≤ 350MHz                            | 2       |         | 4       | ns    |
| t <sub>PD</sub>                     | Delay;                       | LVCMOS_CLK;<br>NOTE 2   | <i>f</i> ≤ 350MHz                            | 2       |         | 4       | ns    |
| tsk(o)                              | Output Skew; NOT             | E 3, 7                  | Measured on rising edge @V <sub>DDO</sub> /2 |         |         | 100     | ps    |
| tsk(pp)                             | Part-to-Part Skew; NOTE 4, 7 |                         | Measured on rising edge @V <sub>DDO</sub> /2 |         |         | 1       | ns    |
| $t_R/t_F$                           | Output Rise/Fall Ti          | me                      | 0.8V to 2V                                   | 0.2     |         | 1.0     | ns    |
| odc                                 | Output Duty Cycle            |                         | $f \le 150$ MHz, Ref = CLK, nCLK             | 45      | 50      | 55      | %     |
| $t_{PZL}, t_{PZH}$                  | Output Enable Tim            | e; NOTE 5               |                                              |         |         | 5       | ns    |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Tim           | ne; NOTE 5              |                                              |         |         | 5       | ns    |
|                                     | Clock Enable                 | CLK_EN to<br>CLK, nCLK  |                                              | 1       |         |         | ns    |
| t <sub>s</sub>                      | Setup Time;<br>NOTE 6        | CLK_EN to<br>LVCMOS_CLK |                                              | 0       |         |         | ns    |
| •                                   | Clock Enable<br>Hold Time;   | CLK, nCLK to<br>CLK_EN  |                                              | 0       |         |         | ns    |
| t <sub>H</sub>                      | NOTE 6                       | LVCMOS_CLK to CLK_EN    |                                              | 1       |         |         | ns    |

NOTE 1: Measured from the differential input crossing point to  $V_{\rm DDO}/2$  of the output.

NOTE 2: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at  $V_{\text{DDO}}/2$ . NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{ppq}/2$ .

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: Setup and Hold times are relative to the rising edge of the input clock.

NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.

Table 4C. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}$  to  $85^{\circ}$ 

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 52      | mA    |

Low Skew, 1-TO-12

## DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

Table 4D. DC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40° to 85°

| Symbol           | Parameter                               |           | Test Conditions                     | Minimum   | Typical | Maximum                | Units |
|------------------|-----------------------------------------|-----------|-------------------------------------|-----------|---------|------------------------|-------|
| V <sub>IH</sub>  | Input High Voltage                      | LVCMOS    |                                     | 1.7       |         | V <sub>DD</sub> + 0.3  | ٧     |
| V <sub>IL</sub>  | Input Low Voltage                       | LVCMOS    |                                     | -0.3      |         | 0.7                    | V     |
| I <sub>IN</sub>  | Input Current                           |           | $V_{IN} = V_{DD}$ or $V_{IN} = GND$ |           |         | 300                    | μA    |
| V <sub>OH</sub>  | Output High Voltage; NOTE 1             |           | I <sub>OH</sub> = -15mA             | 1.8       |         |                        | V     |
| V <sub>OL</sub>  | Output Low Voltage; NOTE 1              |           | I <sub>OL</sub> = 15mA              |           |         | 0.6                    | ٧     |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage              | CLK, nCLK |                                     | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Input Common Mode Voltage;<br>NOTE 2, 3 | CLK, nCLK |                                     | GND + 0.5 |         | V <sub>DD</sub> - 0.85 | V     |

NOTE 1: Outputs capable of driving  $50\Omega$  transmission lines terminated with  $50\Omega$  to  $V_{ppo}/2$ .

See Parameter Measurement section, "2.5V Output Load AC Test Circuit".

NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{\rm DD}$  + 0.3V.

NOTE 3: Common mode voltage is defined as  $V_{\rm H}$ .

Table 5B. AC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40° to 85°

| Symbol             | Parameter                    |                         | Test Conditions                              | Minimum | Typical | Maximum | Units |
|--------------------|------------------------------|-------------------------|----------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>   | Output Frequency             |                         |                                              |         |         | 350     | MHz   |
|                    | Propagation                  | CLK, nCLK;<br>NOTE 1    | f ≤ 350MHz                                   | 1.5     |         | 4.2     | ns    |
| t <sub>PD</sub>    | Delay;                       | LVCMOS_CLK;<br>NOTE 2   | f ≤ 350MHz                                   | 1.7     |         | 4.4     | ns    |
| tsk(o)             | Output Skew; NOT             | ΓE 3, 7                 | Measured on rising edge @V <sub>DDO</sub> /2 |         |         | 160     | ps    |
| tsk(pp)            | Part-to-Part Skew; NOTE 4, 7 |                         | Measured on rising edge @V <sub>DDO</sub> /2 |         |         | 2       | ns    |
| $t_R/t_F$          | Output Rise/Fall T           | ime                     | 0.6V to 1.8V                                 | 0.1     |         | 1.0     | ns    |
| odc                | Output Duty Cycle            | )                       | $f \le 150$ MHz, Ref = CLK, nCLK             | 40      |         | 60      | %     |
| $t_{PZL}, t_{PZH}$ | Output Enable Tin            | ne; NOTE 5              |                                              |         |         | 5       | ns    |
| $t_{PLZ}, t_{PHZ}$ | Output Disable Tir           | ne; NOTE 5              |                                              |         |         | 5       | ns    |
|                    | Clock Enable                 | CLK_EN to<br>CLK, nCLK  |                                              | 1       |         |         | ns    |
| t <sub>s</sub>     | Setup Time;<br>NOTE 6        | CLK_EN to<br>LVCMOS_CLK |                                              | 0       |         |         | ns    |
|                    | Clock Enable<br>Hold Time;   | CLK, nCLK to<br>CLK_EN  |                                              | 0       |         |         | ns    |
| t <sub>H</sub>     | NOTE 6                       | LVCMOS_CLK to CLK_EN    |                                              | 1       |         |         | ns    |

NOTE 1: Measured from the differential input crossing point to  $V_{\rm DDO}/2$  of the output.

NOTE 2: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{ppo}/2$ .

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: Setup and Hold times are relative to the rising edge of the input clock.

NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.

# Low Skew, 1-to-12 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

### PARAMETER MEASUREMENT INFORMATION





#### 3.3V OUTPUT LOAD AC TEST CIRCUIT



2.5V OUTPUT LOAD AC TEST CIRCUIT



#### DIFFERENTIAL INPUT LEVEL



**OUTPUT SKEW** 



#### PART-TO-PART SKEW



 $V_{DD} = V_{DDO} = 2.5V$ 

VCMOS CLK nCLK Q0:Q11

#### **OUTPUT RISE/FALL TIME**

**PROPAGATION DELAY** 

0.6V

**Clock Outputs** 

## Low Skew, 1-to-12 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

#### **APPLICATION INFORMATION**

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{\rm DD}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



## RELIABILITY INFORMATION

Table 6.  $\theta_{\text{JA}} \text{vs. A} \text{ir Flow Table}$ 

#### $\theta_{\text{JA}}$ by Velocity (Linear Feet per Minute)

|                                              | 0        | 200      | 500      |
|----------------------------------------------|----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 47.9°C/W | 42.1°C/W | 39.4°C/W |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### TRANSISTOR COUNT

The transistor count for ICS83948I-147 is: 1040

# Low Skew, 1-to-12 Differential-to-LVCMOS/LVTTL Fanout Buffer



TABLE 7. PACKAGE DIMENSIONS

|        | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |            |         |  |  |  |  |  |
|--------|-----------------------------------------------|------------|---------|--|--|--|--|--|
| CVMPOL |                                               | ВВА        |         |  |  |  |  |  |
| SYMBOL | MINIMUM                                       | NOMINAL    | MAXIMUM |  |  |  |  |  |
| N      |                                               | 32         |         |  |  |  |  |  |
| Α      |                                               |            | 1.60    |  |  |  |  |  |
| A1     | 0.05                                          |            | 0.15    |  |  |  |  |  |
| A2     | 1.35                                          | 1.40       | 1.45    |  |  |  |  |  |
| b      | 0.30                                          | 0.37       | 0.45    |  |  |  |  |  |
| С      | 0.09                                          |            | 0.20    |  |  |  |  |  |
| D      |                                               | 9.00 BASIC |         |  |  |  |  |  |
| D1     |                                               | 7.00 BASIC |         |  |  |  |  |  |
| D2     |                                               | 5.60 Ref.  |         |  |  |  |  |  |
| E      |                                               | 9.00 BASIC |         |  |  |  |  |  |
| E1     |                                               | 7.00 BASIC |         |  |  |  |  |  |
| E2     |                                               | 5.60 Ref.  |         |  |  |  |  |  |
| е      |                                               | 0.80 BASIC |         |  |  |  |  |  |
| L      | 0.45                                          | 0.60       | 0.75    |  |  |  |  |  |
| θ      | 0°                                            |            | 7°      |  |  |  |  |  |
| ccc    |                                               |            | 0.10    |  |  |  |  |  |

REFERENCE DOCUMENT: JEDEC Publication 95, MS-026



Low Skew, 1-to-12 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

#### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking       | Package                       | Count        | Temperature   |
|-------------------|---------------|-------------------------------|--------------|---------------|
| ICS83948AYI-147   | ICS83948AI147 | 32 Lead LQFP                  | 250 per tray | -40°C to 85°C |
| ICS83948AYI-147T  | ICS83948AI147 | 32 Lead LQFP on Tape and Reel | 1000         | -40°C to 85°C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.