131,072-word × 8-bit High Speed CMOS Static RAM # **HITACHI** ADE-203-657B (Z) Rev. 2.0 Jan. 16, 1997 #### **Description** The Hitachi HM62V8128B is a CMOS static RAM organized 131,072-word $\times$ 8-bit. It realizes higher density, higher performance and low power consumption by employing 0.8 $\mu$ m Hi-CMOS shrink process technology. It offers low power standby power dissipation; therefore, it is suitable for battery backup systems. The device, packaged in a 525-mil SOP (460-mil body SOP) or a 8 mm $\times$ 20 mm TSOP with thickness of 1.2 mm, is available for high density mounting. TSOP package is suitable for cards, and reverse type TSOP is also provided. #### **Features** - Single 3 V supply - Fast access time: 120/150 ns (max) - Power dissipation: - —Active: 18 mW/MHz (typ) - —Standby: 3 µW (typ) - Completely static memory. No clock or timing strobe required - Equal access and cycle times - Common data input and output. Three state output - Directry CMOS compatible all inputs and outputs. - Capability of battery backup operation. 2 chip selection for battery backup # **Ordering Information** | Type No. | Access Time | Package | |--------------------|-------------|---------------------------------------------------------| | HM62V8128BLFP-12 | 120 ns | 525-mil 32-pin plastic SOP (FP-32D) | | HM62V8128BLFP-15 | 150 ns | _ | | HM62V8128BLFP-12SL | 120 ns | | | HM62V8128BLFP-15SL | 150 ns | | | HM62V8128BLT-12 | 120 ns | 8 mm × 20 mm 32-pin TSOP (normal-bend type) (TFP-32D) | | HM62V8128BLT-15 | 150 ns | | | HM62V8128BLT-12SL | 120 ns | | | HM62V8128BLT-15SL | 150 ns | | | HM62V8128BLR-12 | 120 ns | 8 mm × 20 mm 32-pin TSOP (reverse-bend type) (TFP-32DR) | | HM62V8128BLR-15 | 150 ns | | | HM62V8128BLR-12SL | 120 ns | | | HM62V8128BLR-15SL | 150 ns | | #### **Pin Arrangement** **Pin Description** | Pin Name | Function | |-----------------|-------------------| | A0 to A16 | Address input | | I/O0 to I/O7 | Data input/output | | CS1 | Chip select 1 | | CS2 | Chip select 2 | | WE | Write enable | | ŌĒ | Output enable | | NC | No connection | | V <sub>cc</sub> | Power supply | | V <sub>SS</sub> | Ground | | | | ### **Block Diagram** **Function Table** | WE | CS1 | CS2 | OE | Mode | V <sub>cc</sub> current | I/O pin | Ref. cycle | |----|-----|-----|----|----------------|-------------------------|---------|-----------------| | × | Н | × | × | Standby | $I_{SB}, I_{SB1}$ | High-Z | _ | | × | × | L | × | Standby | $I_{SB}, I_{SB1}$ | High-Z | _ | | Н | L | Н | Н | Output disable | I <sub>cc</sub> | High-Z | _ | | Н | L | Н | L | Read | I <sub>cc</sub> | Dout | Read cycle | | L | L | Н | Н | Write | I <sub>cc</sub> | Din | Write cycle (1) | | L | L | Н | L | Write | I <sub>cc</sub> | Din | Write cycle (2) | Note: x: H or L **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | | |--------------------------------|-----------------|------------------------------------|------|--| | Power supply voltage*1 | V <sub>cc</sub> | -0.5 to + 4.6 | V | | | Terminal voltage*1 | V <sub>T</sub> | $-0.5^{*2}$ to $V_{CC} + 0.3^{*3}$ | V | | | Power dissipation | P <sub>T</sub> | 1.0 | W | | | Operating temperature | Topr | 0 to +70 | °C | | | Storage temperature | Tstg | -55 to +125 | °C | | | Storage temperature under bias | Tbias | –10 to 85 | °C | | Notes: 1. Relative to V<sub>ss</sub> 2. $V_T$ min: -3.0 V for pulse half-width $\leq$ 30 ns 3. Maximum voltage is 4.6 V **Recommended DC Operating Conditions** (Ta = $0 \text{ to } +70^{\circ}\text{C}$ ) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------|-----------------|-------------------------|-----|---------------------|------| | Supply voltage | V <sub>cc</sub> | 2.7 | 3.0 | 3.6 | V | | | V <sub>ss</sub> | 0 | 0 | 0 | V | | Input voltage | $V_{IH}$ | $0.7 \times V_{\rm CC}$ | _ | $V_{cc} + 0.3$ | V | | | V <sub>IL</sub> | -0.3 * <sup>1</sup> | _ | $0.2 \times V_{CC}$ | V | Note: 1. $V_{\parallel}$ min: -3.0 V for pulse half-width $\leq$ 30 ns | <b>DC</b> Characteristics | Ta = 0 to | +70°C, | $V_{CC} = 2$ | 2.7 V to | 3.6 V, V | $V_{\rm SS} = 0 \mathrm{V}$ | |--------------------------------------|------------------|-----------------------|--------------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | | Typ*1 | Max | Unit | Test conditions | | Input leakage current | I <sub>LI</sub> | _ | _ | 1 | μΑ | $Vin = V_{ss} to V_{cc}$ | | Output leakage current | I <sub>LO</sub> | _ | _ | 1 | μΑ | | | Operating power supply current: DC | I <sub>cc</sub> | _ | 5 | 10 | mA | $\overline{\text{CS1}} = \text{V}_{\text{IL}}, \text{CS2} = \text{V}_{\text{IH}},$<br>Others = $\text{V}_{\text{IH}}/\text{V}_{\text{IL}}, \text{I}_{\text{I/O}} = 0 \text{ mA}$ | | Operating power supply current | I <sub>CC1</sub> | _ | 15 | 25 | mA | Min. cycle, $\frac{\text{duty}}{\text{CS1}} = 100\%$ , $I_{\text{I/O}} = 0$ mA, $\frac{\text{CS1}}{\text{CS1}} = V_{\text{IL}}$ , $\text{CS2} = V_{\text{IH}}$ , Others = $V_{\text{IH}}/V_{\text{IL}}$ | | | I <sub>CC2</sub> | _ | 6 | 10 | mA | $\begin{split} & \text{Cycle time} = 1~\mu\text{s},~\text{duty} = 100\%, \\ & I_{\text{I/O}} = 0~\text{mA},~\overline{\text{CS1}} \leq 0.2~\text{V}, \\ & \text{CS2} \geq \text{V}_{\text{CC}} - 0.2~\text{V} \\ & \text{V}_{\text{IH}} \geq \text{V}_{\text{CC}} - 0.2~\text{V},~\text{V}_{\text{IL}} \leq 0.2~\text{V} \end{split}$ | | Standby power supply current: DC | I <sub>SB</sub> | _ | 0.5 | 1 | mA | (1) $\overline{\text{CS1}} = \text{V}_{\text{IH}}$ , $\text{CS2} = \text{V}_{\text{IH}}$ or<br>(2) $\text{CS2} = \text{V}_{\text{IL}}$ | | Standby power supply current (1): DC | I <sub>SB1</sub> | _ | 1*2 | 70* <sup>2</sup> | μА | 0 V $\leq$ Vin<br>(1) 0 V $\leq$ CS2 $\leq$ 0.2 V or<br>(2) $\overline{\text{CS1}} \geq \text{V}_{\text{CC}} - 0.2 \text{ V},$<br>$\text{CS2} \geq \text{V}_{\text{CC}} - 0.2 \text{ V}$ | | | I <sub>SB1</sub> | | 1*3 | 30*3 | μΑ | | | Output voltage | V <sub>OL</sub> | _ | | 0.2 | V | I <sub>OL</sub> = 100 μA | | | V <sub>OH</sub> | V <sub>cc</sub> - 0.2 | _ | _ | V | $I_{OH} = -100 \mu A$ | Notes: 1. Typical values are at $V_{CC} = 3.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and not guaranteed. - 2. This characteristic is guaranteed only for L version. - 3. This characteristic is guaranteed only for L-SL version. #### Capacitance (Ta = 25°C, f = 1.0 MHz) | Capacitance ( $1a - 25$ C, $1 - 1.0$ MHz) | | | | | | | | | |-------------------------------------------|------------------|-----|-----|-----|------|------------------------|--|--| | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | | | | Input capacitance*1 | Cin | _ | _ | 8 | pF | Vin = 0 V | | | | Input/output capacitance*1 | C <sub>I/O</sub> | _ | _ | 10 | pF | V <sub>I/O</sub> = 0 V | | | Note: 1. This parameter is sampled and not 100% tested. **AC Characteristics** (Ta = 0 to +70°C, $V_{CC} = 2.7$ V to 3.6 V, unless otherwise noted.) #### **Test Conditions** • Input pulse levels: 0.4 V to 2.4 V • Input rise and fall time: 5 ns • Input and output timing reference levels: 1.4 V • Output load (Including scope and jig) #### **Read Cycle** | HM62V8128B | | | | | | | | |--------------------------------------|------------------|-----|-----|-----|-----|------|-------------| | | | -12 | | -15 | | | | | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Read cycle time | t <sub>RC</sub> | 120 | _ | 150 | _ | ns | | | Address access time | t <sub>AA</sub> | _ | 120 | _ | 150 | ns | | | Chip selection to output valid | t <sub>co1</sub> | _ | 120 | _ | 150 | ns | | | | t <sub>CO2</sub> | _ | 120 | _ | 150 | ns | | | Output enable to output valid | t <sub>OE</sub> | _ | 60 | _ | 75 | ns | | | Chip selection to output in low-Z | t <sub>LZ1</sub> | 10 | _ | 15 | _ | ns | 2, 3 | | | t <sub>LZ2</sub> | 10 | _ | 15 | _ | ns | <del></del> | | Output enable to output in low-Z | t <sub>OLZ</sub> | 5 | _ | 5 | _ | ns | 2, 3 | | Chip deselection to output in high-Z | t <sub>HZ1</sub> | 0 | 40 | 0 | 45 | ns | 1, 2, 3 | | | t <sub>HZ2</sub> | 0 | 40 | 0 | 45 | ns | <del></del> | | Output disable to output in high-Z | t <sub>OHZ</sub> | 0 | 40 | 0 | 45 | ns | 1, 2, 3 | | Output hold from address change | t <sub>oh</sub> | 10 | _ | 10 | _ | ns | | Chip selection to end of write Address valid to end of write #### Write Cycle **Parameter** Write cycle time Address setup time Write pulse width Write recovery time Write to output in high-Z Data to write time overlap Data hold from write time Output active from end of write Output disable to output in High-Z | | -12 | | -15 | | | | |-----|-----|-----|-----|-----|------|-------| | ool | Min | Max | Min | Max | Unit | Notes | | | 120 | _ | 150 | _ | ns | | | | 85 | _ | 90 | _ | ns | 5 | | | 0 | _ | 0 | _ | ns | 6 | 45 45 ns ns ns ns ns ns ns ns 4.13 1, 2, 8 1, 2, 8 7 2 90 70 0 0 50 0 5 0 | Notes: 1 | . $t_{HZ}$ , $t_{OHZ}$ and $t_{WHZ}$ are defined as the time at which the outputs achieve the open circuit condition | ns and | |----------|----------------------------------------------------------------------------------------------------------------------|--------| | | are not referred to output voltage levels. | | HM62V8128B 85 65 0 0 45 0 5 0 2. This parameter is sampled and not 100% tested. Symb $t_{wc}$ $t_{cw}$ $\mathbf{t}_{\mathrm{AS}}$ $\mathbf{t}_{\!\scriptscriptstyle\mathsf{AW}}$ $t_{WP}$ $t_{WR}$ $t_{WHZ}$ t<sub>DW</sub> $\mathbf{t}_{\scriptscriptstyle{\mathrm{DH}}}$ $t_{ow}$ At any given temperature and voltage condition, t<sub>HZ</sub> max is less than t<sub>LZ</sub> min both for a given device and from device to device. 40 40 - 4. A write occures during the overlap of a low $\overline{CS1}$ , a high CS2, and a low $\overline{WE}$ . A write begins at the latest transition among $\overline{CS1}$ going low, CS2 going high, and $\overline{WE}$ going low. A write ends at the earliest transition among $\overline{CS1}$ going high, CS2 going low, and $\overline{WE}$ going high. $t_{WP}$ is measured from the beginning of write to the end of write. - 5. t<sub>cw</sub> is measured from the later of CS1 going low or CS2 going high to the end of write. - 6. $t_{\mbox{\tiny AS}}$ is measured from the address valid to the beginning of write. - t<sub>WR</sub> is measured from the earliest of CS1 or WE going high or CS2 going low to the end of write cycle. - 8. During this period, I/O pins are in the output state; therefore, the input signals of the opposite phase to the outputs must not be applied. - 9. If $\overline{\text{CS1}}$ goes low simultaneously with $\overline{\text{WE}}$ going low or after $\overline{\text{WE}}$ going low, the outputs remain in a high impedance state. - 10. Dout is the same phase of the latest written data in this write cycle. - 11. Dout is the read data of next address. - 12. If $\overline{\text{CS1}}$ is low and CS2 high during this period, I/O pins are in the output state. Therefore, the input signals of the opposite phase to the outputs must not be applied to them. - 13. In the write cycle with $\overline{OE}$ low fixed, $t_{WP}$ must satisfy the following equation to avoid a problem of data bus contention. $t_{WP} \ge t_{DW} \min + t_{WHZ} \max$ # **Timing Waveform** Read Timing Waveform $(\overline{WE} = V_{IH})$ ### Write Timing Waveform (1) $(\overline{OE} \operatorname{Clock})$ ### Write Timing Waveform (2) (OE Low Fixed) **Low V**<sub>CC</sub> **Data Retention Characteristics** (Ta = 0 to +70°C) | Parameter | Symbol | Min | Typ*4 | Max | Unit | Test conditions <sup>3</sup> | |--------------------------------------|----------------------------------|-----|-------|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>cc</sub> for data retention | $V_{DR}$ | 2.0 | _ | _ | V | $ \begin{array}{c} \mbox{Vin} \geq 0\mbox{V} \\ \mbox{(1)} \ \ 0\ \mbox{V} \leq \mbox{CS2} \leq 0.2\mbox{ V or} \\ \mbox{(2)} \ \ \mbox{CS2} \geq \mbox{V}_{\rm CC} - 0.2\mbox{ V} \\ \mbox{\overline{CS1}} \geq \mbox{V}_{\rm CC} - 0.2\mbox{ V} \\ \end{array} $ | | Data retention current | I <sub>CCDR</sub> (L version) | _ | 1 | 50 <sup>*1</sup> | μА | $\begin{array}{l} V_{\text{CC}} = 3.0 \text{ V}, \text{ Vin } \ge 0\text{V} \\ \text{(1)} \ \ 0 \text{ V} \le \text{CS2} \le 0.2 \text{ V} \text{ or} \\ \text{(2)} \ \ \frac{\text{CS2}}{\text{CS1}} \ge V_{\text{CC}} - 0.2 \text{ V}, \\ \hline \hline \text{CS1} \ge V_{\text{CC}} - 0.2 \text{ V} \end{array}$ | | | I <sub>CCDR</sub> (L-SL version) | _ | 1 | 15 <sup>*2</sup> | μΑ | _ | | Chip deselect to data retention time | $t_{\mathtt{CDR}}$ | 0 | _ | _ | ns | See retention waveform | | Operation recovery time | ts | 5 | _ | _ | ms | _ | Notes: 1. This characteristic is guaranteed only for L version, 20 $\mu$ A max. at Ta = 0 to 40°C. - 2. This characteristic is guaranteed only for L-SL version, 3 $\mu$ A max. at Ta = 0 to 40°C. - 3. CS2 controls address buffer, $\overline{WE}$ buffer, $\overline{CS1}$ buffer, $\overline{OE}$ buffer, and Din buffer. If CS2 controls data retention mode, Vin levels (address, $\overline{WE}$ , $\overline{OE}$ , $\overline{CS1}$ , I/O) can be in the high impedance state. If $\overline{CS1}$ controls data retention mode, CS2 must be CS2 $\geq$ V<sub>CC</sub> 0.2 V or 0 V $\leq$ CS2 $\leq$ 0.2 V. The other input levels (address, $\overline{WE}$ , $\overline{OE}$ , I/O) can be in the high impedance state. - 4. Typical values are at $V_{cc} = 3.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and not guaranteed. ### $Low~V_{CC}~Data~Retention~Timing~Waveform~(1)~(\overline{CS1}~Controlled)$ #### Low $V_{\text{CC}}$ Data Retention Timing Waveform (2) (CS2 Controlled) # **Package Dimensions** #### HM62V8128BLFP Series (FP-32D) Unit: mm HM62V8128BLT Series (TFP-32D) Unit: mm HM62V8128BLR Series (TFP-32DR) Unit: mm When using this document, keep the following in mind: - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. - 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. - 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. - 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. - 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. # **HITACHI** #### Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 #### For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 U S A Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Hitachi Europe Ltd. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kinddom Tel: 0628-585000 Fax: 0628-778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 # **Revision Record** | Rev. | Date | Contents of Modification | Drawn by | Approved by | |------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------| | 1.0 | Sep. 19, 1996 | Initial issue | M. Higuchi | K. Imato | | 2.0 | Jan. 16, 1997 | Features Active: 21 mW/MHz(typ) to 18 mW/MHz(typ) DC Characteristics I <sub>CC</sub> typ: 6 mA to 5 mA I <sub>CC1</sub> typ: 20 mA to 15 mA I <sub>CC2</sub> typ: 7 mA to 6 mA | | |