# L64105 MPEG-2 Audio/Video Decoder # **Technical Manual** Preliminary This document contains proprietary information of LSI Logic Corporation. The information contained herein is not to be used by or disclosed to third parties without the express written permission of an officer of LSI Logic Corporation. Document DB14-000041-00, First Edition (July 1998) This document describes revision A of LSI Logic Corporation's L64105 MPEG-2 Audio/Video Decoder and will remain the official reference source for all revisions/releases of this product until rescinded by an update. To receive product literature, call us at 1.800.574.4286 (U.S. and Canada); +32.11.300.531 (Europe); 408.433.7700 (outside U.S., Canada, and Europe) and ask for Department JDS; or visit us at http://www.lsilogic.com. LSI Logic Corporation reserves the right to make changes to any products herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product described herein, except as expressly agreed to in writing by LSI Logic; nor does the purchase or use of a product from LSI Logic convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or third parties. In particular, supply of the LSI Logic IC L64105 does not convey a license or imply a right under certain patents and/or other industrial or intellectual property rights claimed by IRT, CCETT and Philips, to use this IC in any ready-to-use electronic product. The purchaser is hereby notified that Philips, CCETT and IRT are of the opinion that a generally available patent license for such use is required from them. No warranty or indemnity of any sort is provided by LSI Logic regarding patent infringement. Copyright © 1997, 1998 by LSI Logic Corporation. All rights reserved. #### TRADEMARK ACKNOWLEDGMENT The LSI Logic logo design and G10 are registered trademarks of LSI Logic Corporation. All other brand and product names may be trademarks of their respective companies. # **Contents** | | Prefa | ace | | |-----------|-------|-----------------------------------|------| | Chapter 1 | Intro | duction | | | | 1.1 | An L64105 Application | 1-1 | | | 1.2 | L64105 Overview | 1-2 | | | | 1.2.1 Memory Utilization | 1-5 | | | | 1.2.2 Error Concealment | 1-5 | | | 1.3 | Features | 1-6 | | Chapter 2 | I/O S | Signal Descriptions | | | | 2.1 | Signals Organization | 2-1 | | | 2.2 | Host Interface | 2-3 | | | 2.3 | Channel Interface | 2-5 | | | 2.4 | Memory Interface | 2-7 | | | 2.5 | Video Interface | 2-8 | | | 2.6 | Audio Interface | 2-9 | | | 2.7 | Miscellaneous and Test Interfaces | 2-11 | | Chapter 3 | Regi | ster Summary | | | | 3.1 | Summary by Register | 3-1 | | | 3.2 | Alphabetical Listing | 3-30 | | Chapter 4 | Regi | ster Descriptions | | | | 4.1 | Host Interface Registers | 4-2 | | | 4.2 | Video Decoder Registers | 4-17 | | | 4.3 | Memory Interface Registers | 4-38 | | | 44 | Microcontroller Registers | 4-48 | Contents iii | | 4.5 | Video I | nterface Registers | 4-58 | |-----------|------|------------|----------------------------------------------------|------| | | 4.6 | Audio [ | Decoder Registers | 4-72 | | | 4.7 | RAM T | est Registers | 4-91 | | Chapter 5 | Host | t Interfac | <b>e</b> | | | - | 5.1 | Overvie | ew | 5-1 | | | 5.2 | Interfac | ce Signals | 5-2 | | | 5.3 | Registe | er Access and Functions | 5-5 | | | | 5.3.1 | General Functions | 5-5 | | | | 5.3.2 | SCR Registers | 5-6 | | | | 5.3.3 | Interrupt Registers | 5-9 | | | 5.4 | SDRAN | M Access | 5-10 | | | | 5.4.1 | Host Reads/Writes | 5-10 | | | | 5.4.2 | Host DMA SDRAM Transfers | 5-14 | | | | 5.4.3 | SDRAM Block Move | 5-18 | | Chapter 6 | Chai | nnel Inte | rface | | | - | 6.1 | Overvie | ew | 6-1 | | | 6.2 | Interfac | ce Signals Operation | 6-3 | | | | 6.2.1 | Asynchronous Mode | 6-4 | | | | 6.2.2 | Synchronous VALIDn Inputs | 6-5 | | | | 6.2.3 | Synchronous A/VREQn Outputs | 6-7 | | | | 6.2.4 | Channel Bypass Mode | 6-8 | | | | 6.2.5 | Channel Pause | 6-8 | | | 6.3 | Prepare | ser | 6-9 | | | | 6.3.1 | Host Selection of Streams and Headers | 6-9 | | | | 6.3.2 | Elementary Streams | 6-12 | | | | 6.3.3 | PES Packet Structure | 6-14 | | | | 6.3.4 | Preparsing an MPEG-1 System Stream | 6-16 | | | | 6.3.5 | Preparsing a Program Stream | 6-18 | | | | 6.3.6 | Error Handling in Program Streams | 6-21 | | | | 6.3.7 | Preparsing A/V PES Packets from a Transport Stream | 6-24 | | | | 6.3.8 | Error Handling in A/V PES Mode | 6-25 | | | 6.4 | | el Buffer Controller | 6-27 | | | | 641 | Buffer Reset | 6-28 | iv Contents | | | 6.4.2 | Detecting Potential Underflow Conditions in the Video Channel | 6-29 | |-----------|------|------------|---------------------------------------------------------------|------| | | 6.5 | Summai | | 6-30 | | Chapter 7 | Mem | ory Interf | ace | | | | 7.1 | Overvie | N | 7-1 | | | 7.2 | SDRAM | Configurations | 7-2 | | | 7.3 | SDRAM | Timing and Modes | 7-3 | | | 7.4 | SDRAM | Refresh and Arbitration | 7-5 | | | 7.5 | Memory | Channel Buffer Allocation | 7-6 | | | 7.6 | Memory | Frame Store Allocation | 7-9 | | | | 7.6.1 | Luma Store | 7-9 | | | | 7.6.2 | Chroma Store | 7-9 | | | | 7.6.3 | Normal Mode | 7-10 | | | | 7.6.4 | Reduced Memory Mode (RMM) | 7-11 | | | 7.7 | Summai | ту | 7-12 | | Chapter 8 | Vide | o Decode | r Module | | | | 8.1 | Overvie | N | 8-1 | | | 8.2 | Postpars | ser Operation | 8-4 | | | | 8.2.1 | Sequence Header | 8-4 | | | | 8.2.2 | Sequence Extension | 8-6 | | | | 8.2.3 | Sequence Display Extension | 8-7 | | | | 8.2.4 | Group of Pictures Header | 8-8 | | | | 8.2.5 | Picture Header | 8-9 | | | | 8.2.6 | Picture Coding Extension | 8-11 | | | | 8.2.7 | Quant Matrix Extension | 8-13 | | | | 8.2.8 | Host Access of Q Table Entries | 8-14 | | | | 8.2.9 | Picture Display Extension | 8-15 | | | | 8.2.10 | Copyright Extension | 8-17 | | | | 8.2.11 | User Data | 8-18 | | | | 8.2.12 | Picture Data | 8-18 | | | | 8.2.13 | Unsupported Syntax | 8-18 | | | | 8.2.14 | Auxiliary Data FIFO Operation | 8-19 | | | | 8.2.15 | User Data FIFO Operation | 8-21 | Contents | | 8.3 | Video I | Decoder Pacing | 8-24 | |-----------|------|-----------|--------------------------------------------------|------| | | | 8.3.1 | Channel Start/Reset and Status Bits | 8-25 | | | | 8.3.2 | Video Decoder Start/Stop | 8-26 | | | 8.4 | Frame | Store Modes | 8-30 | | | | 8.4.1 | Normal (3-Frame Store) Mode | 8-30 | | | | 8.4.2 | Reduced Memory Mode | 8-32 | | | | 8.4.3 | Two-Frame Store Mode | 8-34 | | | | 8.4.4 | Decode and Display Frame Store Status Indicators | 8-34 | | | 8.5 | Trick M | lodes | 8-35 | | | | 8.5.1 | Skip Frame | 8-35 | | | | 8.5.2 | Repeat Frame | 8-38 | | | | 8.5.3 | Channel Buffer Underflow Panic Repeat | 8-40 | | | | 8.5.4 | Rip Forward Mode | 8-40 | | | | 8.5.5 | Force Broken Link | 8-43 | | | | 8.5.6 | Search for Next GOP/Seq Command | 8-43 | | | | 8.5.7 | Reconstruction Force Rate Control | 8-43 | | | | 8.5.8 | Sequence End Processing | 8-46 | | | 8.6 | Error H | landling and Concealment | 8-48 | | | | 8.6.1 | Error Conditions Detected | 8-49 | | | | 8.6.2 | Recovery Mechanisms | 8-49 | | Chapter 9 | Vide | o Interfa | ce | | | | 9.1 | Overvi | ew | 9-2 | | | 9.2 | Televis | ion Standard Select | 9-4 | | | 9.3 | Display | / Areas | 9-5 | | | | 9.3.1 | Vertical Timing | 9-7 | | | | 9.3.2 | Horizontal Timing | 9-10 | | | 9.4 | Video I | Background Modes | 9-12 | | | 9.5 | Still Im | age Display | 9-13 | | | 9.6 | Display | Modes and Vertical Filtering | 9-16 | | | 9.7 | Reduce | ed Memory Mode | 9-19 | | | 9.8 | Horizor | ntal Postprocessing Filters | 9-20 | | | 9.9 | On-Scr | reen Display | 9-23 | | | | 9.9.1 | OSD Modes | 9-24 | | | | 9.9.2 | Internal OSD | 9-24 | | | | | | | | | | 9.9.3 | External OSD | 9-31 | Contents vi | | 9.10 | Pan an | d Scan Operation | 9-32 | |------------|-------|---------|-----------------------------------------|-------| | | | 9.10.1 | Host Controlled Pan and Scan | 9-33 | | | | 9.10.2 | Bitstream Controlled Pan and Scan | 9-35 | | | | 9.10.3 | Vertical Pan and Scan | 9-35 | | | 9.11 | Display | Freeze | 9-36 | | | 9.12 | Pulldow | n Operation | 9-38 | | | 9.13 | Video C | Output Format and Timing | 9-39 | | | 9.14 | Display | Controller Interrupts | 9-40 | | Chapter 10 | Audio | o Decod | er Module | | | | 10.1 | Feature | es | 10-1 | | | 10.2 | Audio [ | Decoder Overview | 10-2 | | | 10.3 | Decodi | ng Flow Control | 10-6 | | | | 10.3.1 | Audio Decoder Play Mode | 10-6 | | | | 10.3.2 | Audio Decoder Start/Stop | 10-7 | | | | 10.3.3 | Audio Formatter Play Mode | 10-8 | | | | 10.3.4 | Audio Formatter Start/Stop | 10-8 | | | | 10.3.5 | Autostart | 10-9 | | | 10.4 | MPEG | Audio Decoder | 10-10 | | | | 10.4.1 | MPEG Audio Syntax | 10-10 | | | | 10.4.2 | MPEG Audio Decoding | 10-12 | | | 10.5 | Linear | PCM Audio Decoder | 10-14 | | | | 10.5.1 | Packet Header Syntax | 10-14 | | | | 10.5.2 | Synchronization | 10-16 | | | | 10.5.3 | Other Host Controls and Status | 10-18 | | | | 10.5.4 | Sample Decimation for S/P DIF | 10-18 | | | 10.6 | MPEG | Formatter | 10-19 | | | | 10.6.1 | Number of IEC958 Frames when Formatting | | | | | 4000 | MPEG Data | 10-21 | | | | 10.6.2 | Pd Field | 10-21 | | | | | Pause Burst | 10-22 | | | | 10.6.4 | Synchronization | 10-24 | | | | 10.6.5 | Error Conditions | 10-24 | | | 10.7 | | IFO Mode | 10-26 | | | 10.8 | DAC In | tertace | 10-27 | Contents vii | | 10.9 | S/P DIF Interface | 10-29 | |------------|-------|------------------------------------------------|-------| | | | 10.9.1 Biphase Mark Coding | 10-30 | | | | 10.9.2 IEC958 Syntax | 10-30 | | | | 10.9.3 IEC958 Channel Status | 10-32 | | | 10.10 | Clock Divider | 10-32 | | Chapter 11 | Spec | ifications | | | | 11.1 | Electrical Requirements | 11-1 | | | 11.2 | AC Timing | 11-4 | | | 11.3 | Pinouts and Packaging | 11-18 | | Appendix A | Vide | o/Audio Compression and Decompression Concepts | | | | A.1 | Video Compression and Decompression Concepts | A-1 | | | | A.1.1 Video Encoding | A-2 | | | | A.1.2 Bitstream Syntax | A-5 | | | | A.1.3 Video Decoding | A-7 | | | A.2 | Audio Compression and Decompression Concepts | A-7 | | | | A.2.1 MPEG Audio Encoding | A-8 | | | | A.2.2 Audio Decoding | A-11 | | Appendix B | Glos | sary of Terms and Abbreviations | | | | Inde | ( | | | | Cust | omer Feedback | | | Figures | | | | | | 1.1 | A Typical L64105 Application | 1-2 | | | 1.2 | L64105 Decoder Block Diagram | 1-3 | | | 2.1 | L64105 I/O Signals | 2-2 | | | 2.2 | PLLVDD Decoupling Circuit | 2-11 | | | 4.1 | Register 0 (0x000) | 4-2 | | | 4.2 | Register 1 (0x001) | 4-3 | | | 4.3 | Register 2 (0x002) | 4-5 | | | 4.4 | Register 3 (0x003) | 4-7 | viii Contents | 4.5 | Register 4 (0x004) | 4-8 | |------|-------------------------------------------------------------------------------------------------|------| | 4.6 | Register 5 (0x005) | 4-9 | | 4.7 | Register 6 (0x006) | 4-10 | | 4.8 | Register 7 (0x007) | 4-11 | | 4.9 | Registers 9–12 (0x009–0x00C) SCR Value [31:0] | 4-13 | | 4.10 | Registers 13–16 (0x00D–0x010) SCR | | | | Compare/Capture [31:0] | 4-13 | | 4.11 | Register 17 (0x011) | 4-14 | | 4.12 | Register 18 (0x012) | 4-15 | | 4.13 | Register 19 (0x013) | 4-15 | | 4.14 | Registers 20–23 (0x014–0x017) | | | | SCR Compare Audio [31:0] | 4-16 | | 4.15 | Register 28 (0x01C) Video Channel Bypass Data [7:0] | 4-16 | | 4.16 | Register 29 (0x01D) Audio Channel Bypass Data [7:0] | 4-17 | | 4.17 | Register 64 (0x040) | 4-17 | | 4.18 | Register 65 (0x41) | 4-18 | | 4.19 | Register 66 (0x042) User Data FIFO Output [7:0] | 4-19 | | 4.20 | Register 67 (0x043) Aux Data FIFO Output [7:0] | 4-19 | | 4.21 | Register 68 (0x044) | 4-20 | | 4.22 | Register 69 (0x045) | 4-21 | | 4.23 | Registers 72 and 73 (0x048 and 0x049) | | | | Video ES Channel Buffer Start Address [13:0] | 4-22 | | 4.24 | Registers 74 and 75 (0x04A and 0x04B) | | | | Video ES Channel Buffer End Address [13:0] | 4-23 | | 4.25 | Registers 76 and 77 (0x04C and 0x04D) | | | | Audio ES Channel Buffer Start Address [13:0] | 4-23 | | 4.26 | Registers 78 and 79 (0x04E and 0x04F) | | | | Audio ES Channel Buffer End Address [13:0] | 4-24 | | 4.27 | Registers 80 and 81 (0x050 and 0x051) | | | | Video PES Header Channel Buffer Start Address [13:0] | 4-24 | | 4.28 | Registers 82 and 83 (0x052 and 0x053) | 4.04 | | 4.00 | Video PES Header Channel Buffer End Address [13:0] | 4-24 | | 4.29 | Registers 88 and 89 (0x058 and 0x059) | | | | Audio PES Header/System Channel Buffer Start Address [13:0] | 4-25 | | 4.20 | | 4-20 | | 4.30 | Registers 90 and 91 (0x05A and 0x05B) Audio PES Header/System Channel Buffer End Address [13:0] | 4-25 | | 4.31 | Registers 96–98 (0x060–0x062) | 7-20 | | 7.01 | Video ES Channel Buffer Write Address [19:0] | 4-26 | | | Tidos Eo Chamior Danor Titllo / (dalodo 10.0) | . 20 | Contents ix | 4.32 | Registers 99–101 (0x063–0x065) Audio | | |------|-------------------------------------------------------|------| | | ES Channel Buffer Write Address [19:0] | 4-26 | | 4.33 | Registers 102–104 (0x066–0x068) Video | | | | PES Header Channel Buffer Write Address [19:0] | 4-27 | | 4.34 | Registers 108–110 (0x06C–0x06E) Video | | | | ES Channel Buffer Read Address [19:0] | 4-27 | | 4.35 | Registers 108–110 (0x06C–0x06E) Video | | | | ES Channel Buffer Compare DTS Address [18:0] | 4-28 | | 4.36 | Registers 111–113 (0x06F–0x071) Audio | | | | ES Channel Buffer Read Address [19:0] | 4-28 | | 4.37 | Registers 111–113 (0x06F–0x071) Audio | | | | ES Channel Buffer Compare DTS Address [18:0] | 4-29 | | 4.38 | Registers 114–116 (0x072–0x074) Audio | | | | PES Header/System Channel Buffer Write Address [19:0] | 4-29 | | 4.39 | Registers 120–122 (0x078–0x07A) | | | | S/P DIF Channel Buffer Read Address [19:0] | 4-30 | | 4.40 | Register 124 (0x07C) | 4-30 | | 4.41 | Registers 128–130 (0x080–0x082) | | | | Picture Start Code Read Address [19:0] | 4-31 | | 4.42 | Registers 131–133 (0x083–0x085) | | | | Audio Sync Code Read Address [19:0] | 4-31 | | 4.43 | Registers 134–136 (0x086–0x088) | | | | Video ES Channel Buffer Numitems [18:0] | 4-32 | | 4.44 | Registers 134–136 (0x086–0x088) | | | | Video Numitems/Pics in Channel Compare Panic [18:0] | 4-32 | | 4.45 | Registers 137–139 (0x089–0x08B) | | | | Audio ES Channel Buffer Numitems [18:0] | 4-33 | | 4.46 | Registers 140–142 (0x08C–0x08E) | 4.00 | | | S/P DIF Channel Buffer Numitems [18:0] | 4-33 | | 4.47 | Register 143 (0x08F) | 4-34 | | 4.48 | Register 144 (0x090) | 4-35 | | 4.49 | Register 145 (0x091) | 4-35 | | 4.50 | Register 147 (0x093) | 4-36 | | 4.51 | Register 149 (0x094) | 4-37 | | 4.52 | Registers 150 and 151 (0x096 and 0x097) | | | | Pictures in Video ES Channel Buffer Counter [15:0] | 4-38 | | 4.53 | Register 192 (0x0C0) | 4-38 | | 4.54 | Register 193 (0x0C1) | 4-39 | | 4.55 | Register 194 (0x0C2) Host SDRAM Read Data [7:0] | 4-41 | | 4.56 | Register 195 (0x0C3) Host SDRAM Write Data [7:0] | 4-41 | |------|--------------------------------------------------|------| | 4.57 | Registers 196–198 (0x0C4–0x0C6) | | | | Host SDRAM Target Address [18:0] | 4-42 | | 4.58 | Registers 199–201 (0x0C7–0x0C9) | | | | Host SDRAM Source Address [18:0] | 4-42 | | 4.59 | Registers 202 and 203 (0x0CA and 0x0CB) | | | | Block Transfer Count [15:0] | 4-43 | | 4.60 | Register 204 (0x0CC) | 4-43 | | 4.61 | Register 205 (0x0CD) | 4-44 | | 4.62 | Register 206 (0x0CE) | 4-45 | | 4.63 | Registers 207–212 (0x0CF–0x0D4) | 4-45 | | 4.64 | Registers 213–215 (0xD5–0x0D7) | | | | DMA SDRAM Target Address [18:0] | 4-46 | | 4.65 | Registers 216–218 (0xD8–0x0DA) | | | | DMA SDRAM Source Address [18:0] | 4-46 | | 4.66 | Register 219 (0x0DB) DMA SDRAM Read Data [7:0] | 4-47 | | 4.67 | Register 220 (0x0DC) DMA SDRAM Write Data [7:0] | 4-47 | | 4.68 | Register 221 (0x0DD) | 4-47 | | 4.69 | Registers 222 and 223 (0x0DE and 0x0DF) | | | | VCO Test Low Freq [15:8] | 4-47 | | 4.70 | Registers 224 and 225 (0x0E0 and 0x0E1) | | | | Anchor Luma Frame Store 1 Base Address [15:0] | 4-48 | | 4.71 | Registers 226 and 227 (0x0E2 and 0x0E3) | | | | Anchor Chroma Frame Store 1 Base Address [15:0] | 4-48 | | 4.72 | Registers 228 and 229 (0x0E4 and 0x0E5) | | | | Anchor Luma Frame Store 2 Base Address [15:0] | 4-48 | | 4.73 | Registers 230 and 231 (0x0E6 and 0x0E7) | | | | Anchor Chroma Frame Store 2 Base Address [15:0] | 4-49 | | 4.74 | Registers 232 and 233 (0x0E8 and 0x0E9) | | | | B Luma Frame Store Base Address [15:0] | 4-49 | | 4.75 | Registers 234 and 235 (0x0EA and 0x0EB) | | | | B Chroma Frame Store Base Address [15:0] | 4-49 | | 4.76 | Register 236 (0x0EC) | 4-50 | | 4.77 | Register 237 (0x0ED) | 4-51 | | 4.78 | Register 238 (0x0EE) | 4-52 | | 4.79 | Register 239 (0x0EF) | 4-54 | | 4.80 | Register 240 (0x0F0) | 4-56 | | 4.81 | Register 241 (0x0F1) | 4-56 | | 4.82 | Register 242 (0x0F2) Q Table Entry [7:0] | 4-57 | Contents xi | 4.83 | Register 243 and 244 (0x0F3 and 0x0F4) | | |-------|----------------------------------------------------|------| | | Microcontroller PC [11:0] | 4-57 | | 4.84 | Register 245 (0x0F5) Revision Number [7:0] | 4-57 | | 4.85 | Register 246 (0x0F6) | 4-57 | | 4.86 | Register 248 (0x0F8) Reduced Memory | | | | Mode (RMM) Bit | 4-58 | | 4.87 | Register 265 (0x109) | 4-58 | | 4.88 | Registers 266-268 (0x10A and 0x10C) | | | | Programmable Background Y/Cb/Cr [7:0] | 4-60 | | 4.89 | Register 269 (0x10D) OSD Palette Write [7:0] | 4-60 | | 4.90 | Registers 270–273 (0x10E–0x111) | | | | OSD Odd/Even Field Pointers [15:0] | 4-61 | | 4.91 | Register 274 (0x112) | 4-61 | | 4.92 | Register 275 (0x113) | 4-62 | | 4.93 | Register 276 (0x114) | 4-63 | | 4.94 | Register 277 (0x115) Horizontal Filter Scale [7:0] | 4-64 | | 4.95 | Register 278 (0x116) | 4-65 | | 4.96 | Register 279 (0x117) | 4-65 | | 4.97 | Register 280 (0x118) Horizontal Pan and Scan | | | | Luma/Chroma Word Offset [7:0] | 4-66 | | 4.98 | Register 281 (0x119) Vertical Pan and Scan | | | | Line Offset [7:0] | 4-66 | | 4.99 | Register 282 (0x11A) | 4-66 | | 4.100 | Register 283 (0x11B) | 4-67 | | 4.101 | Register 284 (0x11C) | 4-67 | | 4.102 | Registers 285–288 (0x11D–0x120) Display Override | | | | Luma/Chroma Frame Store Start Addresses [15:0] | 4-68 | | 4.103 | Register 289 (0x121) | 4-68 | | 4.104 | Register 290 (0x122) | 4-69 | | 4.105 | Registers 297–299 (0x129–0x12B) Main | | | | Start/End Rows [10:0] | 4-70 | | 4.106 | Registers 300–302 (0x12C–0x12E) Main | | | | Start/End Columns [10:0] | 4-70 | | 4.107 | Register 303 (0x12F) | 4-70 | | 4.108 | Register 304 (0x130) Vcode Even [7:0] | 4-71 | | 4.109 | Register 305 (0x131) Fcode [7:0] | 4-71 | | 4.110 | Registers 306–308 (0x132–0x134) | | | | SAV/FAV Start Columns [10:0] | 4-72 | xii Contents | 4.111 | Register 309 (0x135) | 4-72 | |-------|------------------------------------------------------|------| | 4.112 | Register 336 (0x150) | 4-72 | | 4.113 | Register 337 (0x151) | 4-74 | | 4.114 | Register 338 (0x152) | 4-76 | | 4.115 | Register 351 (0x15F) | 4-77 | | 4.116 | Register 352 (0x160) | 4-77 | | 4.117 | Register 353 (0x161) | 4-77 | | 4.118 | Register 354 (0x162) | 4-78 | | 4.119 | Register 355 (0x163) | 4-79 | | 4.120 | Register 356 (0x164) | 4-80 | | 4.121 | Register 357 (0x165) | 4-81 | | 4.122 | Register 358 (0x166) | 4-82 | | 4.123 | Register 359 (0x167) PCM FIFO Data In [7:0] | 4-83 | | 4.124 | Register 360 (0x168) Linear PCM - dynscalehigh [7:0] | 4-83 | | 4.125 | Register 361 (0x169) Linear PCM - dynscalelow [7:0] | 4-83 | | 4.126 | Register 362 (0x16A) PCM Scale [7:0] | 4-84 | | 4.127 | Register 363 (0x16B) | 4-84 | | 4.128 | Register 364 (0x16C) | 4-85 | | 4.129 | Register 365 (0x16D) | 4-87 | | 4.130 | Register 366 (0x16E) | 4-88 | | 4.131 | Register 367 (0x16F) Host Category [7:0] | 4-89 | | 4.132 | Register 368 (0x170) | 4-90 | | 4.133 | Registers 369 and 370 (0x171 and 0x172) | | | | Host Pd Value [15:0] | 4-91 | | 4.134 | Registers 384 and 385 (0x180 and 0x181) | | | | Memory Test Address [11:0] | 4-91 | | 4.135 | | 4-91 | | 4.136 | Registers 387–392 (0x183–0x188) Memory | | | | Test Pass/Fail Status Bits | 4-93 | | 5.1 | Host Interface Block Diagram | 5-2 | | 5.2 | Motorola Mode Write Timing | 5-3 | | 5.3 | Motorola Mode Read Timing | 5-4 | | 5.4 | Intel Mode Write Timing | 5-5 | | 5.5 | Intel Mode Read Timing | 5-5 | | 5.6 | Operation of the SCR Counter | 5-7 | | 5.7 | Interrupt Structure | 5-9 | | 5.8 | Host Read/Write Flowchart | 5-13 | | 5.9 | DMA SDRAM Read/Write Flowchart | 5-17 | Contents xiii | 5.10 | Block Move Flowchart | 5-19 | |------|--------------------------------------------------|------| | 6.1 | Channel Interface Block Diagram | 6-3 | | 6.2 | Asynchronous Channel Interface Timing | 6-4 | | 6.3 | xVALIDn Input Synchronization Circuits | 6-6 | | 6.4 | Synchronous Valid Signals Timing | 6-6 | | 6.5 | L64105 A/VREQn Circuits | 6-7 | | 6.6 | Elementary Stream Buffering | 6-13 | | 6.7 | PES Packet Structure | 6-15 | | 6.8 | Preparsing an MPEG-1 System Stream | 6-16 | | 6.9 | System PES Channel Buffer Map for MPEG-1 Streams | 6-17 | | 6.10 | System Channel Buffer Map for Program Streams | 6-19 | | 6.11 | Audio ES Channel Buffer Map for Linear PCM Audio | 6-20 | | 6.12 | Audio ES Channel Buffer Map for MPEG Audio | 6-21 | | 6.13 | Video ES Channel Buffer Map | 6-21 | | 6.14 | Parsing an Audio/Video PES Transport Stream | 6-24 | | 6.15 | MPEG-1/MPEG-2 Channel Interface Operation | 6-30 | | 6.16 | A/V PES Mode Channel Interface Operation | 6-31 | | 7.1 | Memory Interface Block Diagram | 7-2 | | 7.2 | SDRAM Timing Requirements for Reads | 7-4 | | 7.3 | SDRAM Timing Requirements for Writes | 7-5 | | 7.4 | SDRAM Timing Requirements for Refresh | 7-5 | | 7.5 | Luma Frame Store Organization | 7-9 | | 7.6 | Chroma Frame Store Organization | 7-10 | | 8.1 | Video Decoder Block Diagram | 8-3 | | 8.2 | Time Line for Frame Picture | 8-28 | | 8.3 | Time Line for Field Picture | 8-29 | | 8.4 | Frame Store Organization in Normal Mode | 8-31 | | 8.5 | Single Skip with and without Display Freeze | 8-37 | | 8.6 | Frame Repeat Modes | 8-39 | | 8.7 | Setting Up Rip Forward/Display Override Command | 8-42 | | 8.8 | Automatic Rate Control | 8-45 | | 8.9 | Using Force Rate Control in Rip Forward Mode | 8-46 | | 8.10 | Example of Sequence End Processing | 8-47 | | 9.1 | Video Interface Block Diagram | 9-3 | | 9.2 | Display Areas Example | 9-6 | | 9.3 | Vertical Timing Vcodes and Fcodes for NTSC | 9-8 | | 9.4 | Vertical Timing Vcodes and Fcodes for PAL | 9-9 | | 9.5 | Sync Input Timing | 9-10 | xiv Contents | 9.6 | Horizontal Input Timing | 9-11 | |-------|-----------------------------------------------------------|-------| | 9.7 | Horizontal Timing for 8-Bit Digital Transmission for NTSC | 9-12 | | 9.8 | Luma and Chroma Frame Store Format | 9-14 | | 9.9 | Frequency Response A | 9-21 | | 9.10 | Impulse Response A | 9-21 | | 9.11 | Frequency Response B | 9-22 | | 9.12 | Impulse Response B | 9-22 | | 9.13 | OSD Area Data Organization | 9-25 | | 9.14 | OSD Header Control Fields | 9-26 | | 9.15 | OSD Header Color Fields | 9-27 | | 9.16 | OSD Storage Formats | 9-29 | | 9.17 | Horizontal Pan and Scan Calculation | 9-35 | | 9.18 | Freeze Operation Timing | 9-37 | | 9.19 | Pulldown Operation Timing | 9-39 | | 9.20 | Video and Control Output Timing | 9-40 | | 10.1 | L64105 Audio Decoder Block Diagram | 10-4 | | 10.2 | MPEG Audio Bitstream Syntax | 10-11 | | 10.3 | MPEG Audio Decoding Flow | 10-13 | | 10.4 | Linear PCM Packet Syntax | 10-14 | | 10.5 | Linear PCM Audio Sample Syntax | 10-16 | | 10.6 | Linear PCM Output Ports | 10-19 | | 10.7 | Syntax of the MPEG Data in IEC958 Format | 10-20 | | 10.8 | Length of Burst Payload | 10-21 | | 10.9 | Inserting Pause Bursts in the MPEG Formatter Output | 10-23 | | 10.10 | DAC Output Mode: PCM Sample Precision = 16 Bit | 10-27 | | 10.11 | DAC Output Mode: PCM Sample Precision = 20 Bit | 10-28 | | 10.12 | DAC Output Mode: PCM Sample Precision = 24 Bit | 10-28 | | 10.13 | IEC958 Biphase Mark Representation | 10-30 | | 10.14 | IEC958 Syntax | 10-31 | | 10.15 | IEC958 Channel Status | 10-32 | | 11.1 | AC Test Load and Waveform for Standard Outputs | 11-4 | | 11.2 | AC Test Load and Waveform for 3-State Outputs | 11-5 | | 11.3 | SDRAM Read Cycle | 11-7 | | 11.4 | SDRAM Write Cycle | 11-8 | | 11.5 | Host Write Timing (Motorola Mode) | 11-10 | | 11.6 | Host Read Timing (Motorola Mode) | 11-11 | | 11.7 | Host Write Timing (Intel Mode) | 11-13 | | 11.8 | Host Read Timing (Intel Mode) | 11-13 | Contents xv | | 11.9 | Asynchronous Channel Write Timing | 11-14 | |--------|-------|-----------------------------------------------------|-------| | | 11.10 | Synchronous AVALIDn/VVALIDn Signals Timing | 11-15 | | | 11.11 | Reset Timing | 11-15 | | | 11.12 | Video Interface Timing | 11-16 | | | 11.13 | Serial PCM Data Out Timing | 11-17 | | | 11.14 | A_ACLK Timing | 11-17 | | | 11.15 | PREQn Timing | 11-18 | | | 11.16 | 160-Pin Package Pinout | 11-25 | | | 11.17 | 160-Pin PQFP (PZ) Mechanical Drawing (Sheet 1 of 2) | 11-26 | | | A.1 | MPEG Macroblock Structure | A-3 | | | A.2 | Typical Sequence of Pictures in Display Order | A-6 | | | A.3 | Typical Sequence of Pictures in Bitstream Order | A-6 | | | A.4 | Audio Encoding Process (Simplified) | A-8 | | | A.5 | ISO System Stream | A-9 | | | A.6 | MPEG Audio Packet Structure | A-9 | | Tables | | | | | | 3.1 | L64105 Register Groupings | 3-1 | | | 3.2 | Host Interface Registers | 3-2 | | | 3.3 | Video Decoder Registers | 3-7 | | | 3.4 | Memory Interface Registers | 3-14 | | | 3.5 | Microcontroller Registers | 3-17 | | | 3.6 | Video Interface Registers | 3-20 | | | 3.7 | Audio Decoder Registers | 3-24 | | | 3.8 | RAM Test Registers | 3-27 | | | 4.1 | Display Mode Selection Table | 4-64 | | | 4.2 | MPEG Bitrate Index Table | 4-73 | | | 4.3 | Audio Decoder Modes | 4-81 | | | 4.4 | ACLK Divider Select [3:0] Code Definitions | 4-86 | | | 5.1 | Host Interface Signals | 5-2 | | | 5.2 | SCR Compare/Capture Mode Bits | 5-6 | | | 5.3 | DMA Mode Bits | 5-14 | | | 6.1 | Levels of Hierarchy in MPEG-1 and MPEG-2 | | | | | System Syntax | 6-2 | | | 6.2 | Video Stream Select Enable Bits | 6-9 | | | 6.3 | Audio Stream Select Enable Bits | 6-10 | | | 6.4 | Pack Header Enable Bits | 6-11 | xvi Contents | 6.5 | System Header Enable Bits | 6-11 | |------|----------------------------------------------------|------| | 6.6 | Video PES Header Enable Bits | 6-12 | | 6.7 | Audio PES Header Enable Bits | 6-12 | | 6.8 | Buffer Start and End Address Registers for ES Mode | 6-13 | | 6.9 | Buffer Write and Read Pointer Registers in ES Mode | 6-14 | | 6.10 | Number of Items in Buffers in ES Mode | 6-14 | | 6.11 | SDRAM Addresses - Audio PES Header/System | | | | Channel Buffer | 6-18 | | 6.12 | Video PES Header Channel Buffer Registers | 6-25 | | 6.13 | Compare DTS Register Bits and Fields | 6-28 | | 6.14 | Video Channel Underflow Control Registers | 6-29 | | 7.1 | NEC's 16 Mbit Synchronous DRAM (Burst Length = 2) | 7-4 | | 7.2 | Example NTSC SDRAM Allocation | 7-6 | | 7.3 | Channel Buffer Architectures | 7-8 | | 7.4 | Example NTSC SDRAM Allocation with Frame Store | | | | (720 x 480) | 7-12 | | 8.1 | Sequence Header Processing | 8-4 | | 8.2 | Sequence Extension Processing | 8-6 | | 8.3 | Sequence Display Extension Processing | 8-7 | | 8.4 | Group Of Pictures Header Processing | 8-8 | | 8.5 | Picture Header Processing | 8-9 | | 8.6 | Picture Coding Extension Processing | 8-11 | | 8.7 | Quant Matrix Extension Processing | 8-13 | | 8.8 | Picture Display Extension Processing | 8-15 | | 8.9 | Number of Frame Center Offsets | 8-16 | | 8.10 | Copyright Extension Processing | 8-17 | | 8.11 | All User Data Processing | 8-18 | | 8.12 | Aux Data FIFO Registers | 8-19 | | 8.13 | Aux Data FIFO Status | 8-20 | | 8.14 | Auxiliary Data Layer ID Assignments | 8-21 | | 8.15 | User Data FIFO Registers | 8-22 | | 8.16 | User Data FIFO Status | 8-22 | | 8.17 | User Data Layer ID Assignments | 8-24 | | 8.18 | Frame Store Base Address Registers | 8-32 | | 8.19 | Current Decode/Display Frame Bits Coding | 8-34 | | 8.20 | Video Skip Frame Modes | 8-35 | | 9.1 | Television Standard Select Field | 9-4 | | 92 | Television Standard Select Default Values | 9-5 | Contents xvii | 9.3 | Force Video Background Selections | 9-12 | |-------|----------------------------------------------------|-------| | 9.4 | Override Display Registers | 9-14 | | 9.5 | Display Mode Selection Table | 9-17 | | 9.6 | Raster Mapper Increment Value by Source Resolution | 9-23 | | 9.7 | OSD Modes | 9-24 | | 9.8 | High Color Modes | 9-26 | | 9.9 | Host Controlled Pan and Scan Registers | 9-33 | | 9.10 | Freeze Modes | 9-36 | | 10.1 | Audio Decoder Modes | 10-3 | | 10.2 | Audio Autostart Registers | 10-9 | | 10.3 | Valid Linear PCM Stream Permutations | 10-15 | | 10.4 | MPEG Formatter Data Burst Preamble Syntax | 10-20 | | 10.5 | IEC958 Frame Sizes Supported in MPEG | | | | Audio Formatter | 10-21 | | 10.6 | Pd Selection | 10-22 | | 10.7 | MPEG Formatter Pause Burst Syntax | 10-23 | | 10.8 | MPEG Audio Formatter Error Handling | 10-25 | | 10.9 | PCM FIFO Mode Registers | 10-26 | | 10.10 | IEC958 Subframe Preambles | 10-31 | | 10.11 | ACLK Divider Select [3:0] Code Definitions | 10-34 | | 11.1 | Absolute Maximum Ratings | 11-2 | | 11.2 | Recommended Operating Conditions | 11-2 | | 11.3 | Capacitance | 11-2 | | 11.4 | DC Characteristics | 11-3 | | 11.5 | SDRAM Interface AC Timing | 11-6 | | 11.6 | Host Interface AC Timing (Motorola Mode) | 11-9 | | 11.7 | Host Interface AC Timing (Intel Mode) | 11-12 | | 11.8 | Asynchronous Channel Write AC Timing | 11-14 | | 11.9 | Synchronous AVALIDn/VVALIDn Signals AC Timing | 11-14 | | 11.10 | Video Interface AC Timing | 11-16 | | 11.11 | Audio Interface AC Timing | 11-17 | | 11.12 | Alphabetical Pin Summary | 11-18 | | A.1 | MPEG Compressed Bitstream Syntax | A-5 | xviii Contents # **Preface** This book is the primary reference and Technical Manual for the L64105 MPEG-2 Audio/Video Decoder. It contains functional descriptions, I/O signal and register descriptions, and includes complete physical and electrical specifications for the L64105. #### **Audience** This document assumes that you have some familiarity with ISO/IEC 13818, *Generic Coding of Moving Pictures and Associated Audio* (MPEG-2), microprocessors, and related support devices. The people who benefit from this book are: - Engineers and managers who are evaluating the L64105 for possible use in a system - ♦ Engineers who are designing the L64105 into a system ## Organization This document has the following chapters and appendixes: - Chapter 1, Introduction includes an overview of the L64105 Decoder and lists its features. - ♦ Chapter 2, I/O Signal Descriptions describes the input/output signals of the L64105. - Chapter 3, Register Summary summarizes all of the registers of the L64105 in tabular form with page references to their descriptions in Chapter 4. - Chapter 4, Register Descriptions identifies and describes all of the register bits and fields of the L64105 accessible from the host processor. Preface xix - Chapter 5, Host Interface describes the host interface to the L64105 and to external SDRAM connected to the L64105. - Chapter 6, Channel Interface describes the processing of the audio/video bitstream as it comes into the L64105 and the various methods which the L64105 uses to handle and recover from input stream errors. - ♦ Chapter 7, **Memory Interface** describes the SDRAM configurations required by the L64105 and its interface to those memories. - Chapter 8, Video Decoder Module describes how the video decoder portion of the L64105 supports MPEG-2 Main Profile and Main Level decoding and MPEG-1 Simple Profile and Main Level decoding. - Chapter 9, Video Interface describes how video is displayed from decoded frame stores. Also describes the features and operation of the Display Controller and how to program it for proper operation. Includes an overview of the vertical and horizontal post-processing filters. - ♦ Chapter 10, Audio Decoder Module describes how the L64105 processes Linear PCM and MPEG (MUSICAM) input audio streams. - Chapter 11, Specifications includes the electrical requirements for, AC timing characteristics of, and a pin summary for the L64105. Also contains the pin listing and package outline drawing for the 160-pin PQFP. - Appendix A, Video/Audio Compression and Decompression Concepts - ♦ Appendix B, Glossary of Terms and Abbreviations #### Related Publications L64108 MPEG-2 Transport with Embedded MIPS CPU (CW4001) and Control Chip Technical Manual, LSI Logic Corporation, DB14-000039-00. ISO/IEC 13818, Generic Coding of Moving Pictures and Associated Audio (MPEG-2), International Standard. ISO/IEC Copyright Office, Case Postal 56, CH1211 Genève 20, Switzerland. ISO/IEC 11172 (1993), Information Technology—Coding of Moving Picture and Associated Audio for Digital Storage Media at up to about 1.5 Mbit/s (MPEG-1), International Standard. ISO/IEC Copyright Office, Case Postal 56, CH1211 Genève 20, Switzerland. ITU-R BT.601-5 (10/95), Studio Encoding Parameters of Digital Television for Standard 4:3 and Wide-screen 16:9 Aspect Ratios, http://www.itu.ch/publications/itu-r/iturbt.htm. ITU-R BT.656-3 (10/95), Interface for Digital Component Video Signals in 525-line and 625-line Television Systems Operating at the 4:2:2 Level of Recommendation ITU-R BT.601 (Part A), http://www.itu.ch/publications/itu-r/iturbt.htm. #### Conventions Used in This Manual Unless otherwise specified, MPEG refers to the MPEG-2 standard. MSB indicates the most-significant bit or byte. LSB indicates the leastsignificant bit or byte. If bit or byte is not obvious in the context, the term is spelled out. The first time a word or phrase is defined in this manual, it is italicized. The word set means to change a bit to the logic 1 state. The word clear means to change a bit to the logic 0 state. The word *assert* means to drive a signal true or active. The word *deassert* means to drive a signal false or inactive. Signals that are active LOW end in an "n." Hexadecimal numbers are indicated by the prefix "0x" before the number—for example, 0x32CF. Binary numbers are indicated by the prefix "0b" before the number—for example, 0b0011.0010.1110.1111. Preface xxi # Chapter 1 Introduction This chapter provides general overview information on the L64105 MPEG-2 Audio/Video Decoder chip. The chapter contains the following sections: - Section 1.1, "An L64105 Application," page 1-1 - Section 1.2, "L64105 Overview," page 1-2 - ♦ Section 1.3, "Features," page 1-6 # 1.1 An L64105 Application Figure 1.1 illustrates the L64105 in a typical set top box application. The L64105 is specifically designed for use in digital audio and video MPEG-2 decoding systems based on the MPEG-2 algorithm. The device may be considered a "black box" that receives coded audio and video data and produces decoded audio and video data streams. LSI Logic has optimized the L64105 input/output interfaces for low-cost integration into embedded applications. The L64105 is a member of a family of pin and software compatible, advanced, MPEG-2 A/V decoders. The L64020 DVD Audio/Video Decoder adds DVD and Dolby Digital audio decoding features. Figure 1.1 A Typical L64105 Application The L64105 accepts an 8-bit, parallel channel input from a transport demultiplexer and, with interaction of a host microcontroller, decompresses and decodes the channel information into separate, serial video and audio streams. The L64105 handles NTSC and PAL formats and provides a Sony/Philips Digital Interface (S/P DIF) formatted output stream. ### 1.2 L64105 Overview Figure 1.2 shows a block diagram of the L64105. Its major blocks include the: - Host Interface - ♦ Channel Interface - Memory Interface - Video Decoder - ♦ Video Interface - Audio Decoder The Host Interface includes 512, 8-bit registers (some not used), read and write FIFOs, and byte enable logic. The host and L64105 communicate with each other exclusively through the registers. An external interrupt signal from the L64105 alerts the host about internal events, such as picture start code detection. Separate I/O signals are used for handshaking. The L64105 can interface with either an Intel or Motorola type processor by tying an external pin high or low. Figure 1.2 L64105 Decoder Block Diagram The read and write FIFOs are used to give the host access to the external SDRAM. The read/write paths are still through registers. The interface supports direct read/write, DMA transfers using an external DMA controller, and block moves within SDRAM. The byte enable logic converts host byte writes to 8-byte words for the write FIFO and 64-bit internal bus and vice versa. The byte enable logic also performs byte switching for little endian hosts. The Channel Interface accepts byte-wide MPEG streams and a clock. The interface synchronizes to and preparses the incoming stream by stripping system headers and storing them in a dedicated buffer area in SDRAM. The interface also separates the audio and video streams and stores them in dedicated buffer areas in SDRAM. A buffer controller maintains the read and write pointers for the dedicated buffers. The Memory Interface includes byte enable logic and an address converter. The recommended SDRAM is 16 bits wide, so the byte enable logic performs the conversion between the SDRAM bus and the 8-byte wide internal bus of the L64105. The host and internal microcontroller of L64105 Overview 1-3 the L64105 address SDRAM as if it were 8-byte wide RAM. The address converter changes these addresses to chip selects, bank selects, and column and row addresses for the SDRAM. The Video Decoder reads the MPEG video elementary stream from the SDRAM buffer, performs postparsing on it, decompresses it, decodes it, and stores it back in SDRAM. The postparser strips off all header information and stores it in internal memory for use in the decoding process. The postparser also strips auxiliary and user data from the stream and stores it in FIFOs that can be read through registers by the host. The decompressed and decoded video is stored back in SDRAM in frame form. The Video Interface reads the video frames from frame stores in SDRAM, synchronizes them to the vertical and horizontal sync signals from the NTSC/PAL Encoder, and mixes in On-Screen Display (OSD) information. The interface performs letterboxing, 3:2 pulldown, and pan and scan. It also handles trick modes such as pause, slow play, fast forward, etc. The Audio Decoder contains an MPEG (Musicam) Decoder, Linear PCM Decoder, MPEG Formatter, Audio DAC Interface, and an S/P DIF (IEC958) Interface. The decoders decompress and decode the audio stream. The decoder outputs can be steered to the DAC or S/P DIF Interface. The formatter converts the encoded and compressed streams to S/P DIF format for the S/P DIF Interface. The host controls the mode of the Audio Decoder; that is, it determines which decoder runs and where its output goes, and which formatter runs. The host can also place the Audio Decoder in the bypass mode and connect inputs from another device directly to the L64105 audio outputs. The microcontroller is shown on the block diagram since it controls most of the processes of the L64105. The L64105 is an MPEG-2 Main Level, Main Profile decoder. It handles image sizes up to 720 x 480 pixels with a frame rate of 30 fps for NTSC and up to 720 x 576 pixels at 25 fps for PAL. It can also decode MPEG-1 sequences. The coded data channel may have a sustained bit rate of up to 20 Mbits/second. As the resolution decreases, the amount and bandwidth of SDRAM memory required for frame stores also decreases. # 1.2.1 Memory Utilization The L64105 supports direct connection to commercial SDRAM for use as frame stores, channel buffers, and overlay memory. The L64105 uses frame stores for frame reconstruction and display, separate video and audio channel buffers for rate matching, and zero or more regions for graphical overlay. This storage is combined into a single contiguous memory space accessed over a 16-bit wide bus. In most cases this will be one 1 M x 16-bit SDRAM, for a total memory space of 2 Mbytes. The interface between the L64105 and SDRAM requires no external components. The L64105 pinout allows the connection to SDRAM to be made on a single PCB layer. During normal operation, the L64105 exclusively controls the SDRAM frame stores. However, it is possible to access the SDRAM through the host port on the L64105 for test verification and for access to the overlay stores and channel information. #### 1.2.2 Error Concealment The L64105 detects data in the bitstream that does not meet MPEG-2 syntax or grammar rules and can flag the data for exception processing. Hardware error handling is limited to error masking and the application of concealment vectors in video. Audio error concealment is limited to muting on errors and searching for error-free frames. The L64105 flags gross errors in the bitstream due to channel buffer overrun or underrun or to nonconformance in the bitstream. The L64105 flags the errors so that they may be masked in the video or the audio output. The host microcontroller may be programmed to execute mechanisms to recover from gross errors. L64105 Overview 1-5 ## 1.3 Features #### Video Decoder - - ◆ Fully compliant to Main Profile at Main Level of the MPEG-2 video standard, ISO 13818-2. - Decodes an MPEG-2 bitstream, including MPEG-2 Program stream, with private stream support. - Decodes an MPEG-1 bitstream as defined in ISO IS 11172, including the MPEG-1 system layer. - ◆ Operates at image sizes up to ITU-R BT.601 resolution (720 x 480 pixels @ 30 fps for NTSC and 720 x 576 @ 25 fps for PAL). - Up to 20 Mbps sustained input channel data rate for program streams and A/V PES streams from a transport demultiplexer. - ♦ 8-bit parallel dedicated input channel interface. - ♦ 8-bit luma/chroma output. - Complete on-chip channel buffer controller and display buffer controls. - Error concealment maintains display of images during channel errors. #### Video Interface - - Integrates a flexible 256-color, On-Screen Display (OSD) controller. - Allows connection to an external OSD generator. - Programmable display management. - Slave video timing operation. - Integrates postprocessing filters for image resizing (horizontal and vertical). - Integrates vertical filter for letterbox format display. - Implements 3:2 pulldown. - Supports pan and scan with 1/8-pixel accuracy. - Supports 4:2:0 to 4:2:2 sampling filters. #### Audio Decoder - - Processes MPEG audio with support for Linear PCM data. - Decodes dual-channel MPEG audio, Layer I and II ISO 13818-2, supporting bit rates of 8 Kbps to 448 Kbps and sampling rates of 16, 22.05, 24, 32, 44.1, and 48 kHz. - Supports Linear PCM streams with sample rates of 48 kHz and 96 kHz at 24-bit resolution. - ♦ IEC958 output interface for audio data bitstreams. - Mute on error for concealment. - Provides an audio "Bypass" mode for interface to a CD audio decoder. #### System - - ♦ Programmable preparser accepts PES, ES, and PS streams. - Direct connection to commodity SDRAM. - Input/output interfaces are optimized for glueless integration into consumer video systems. - Operates from a single 27-MHz clock with an additional audio sample clock input. - ♦ Total external memory required for audio and video decoding is 16-Mbit SDRAM for ITU-R BT.601-5 resolution. - Interfaces to Intel and Motorola (and compatible) 8-bit microcontrollers for initialization, testing, and status monitoring. - ♦ Direct interface to off-the-shelf NTSC/PAL video encoders. - Direct interface to off-the-shelf audio stereo DACs. - ♦ Available in a 160-pin, PQFP pack. - ♦ Low power 3.3-Volt process. - ◆ TTL-compatible I/O pins. Features 1-7 # Chapter 2 I/O Signal Descriptions This chapter describes the input/output signals of the L64105. The chapter contains the following sections: - Section 2.1, "Signals Organization," page 2-1 - ♦ Section 2.2, "Host Interface," page 2-3 - Section 2.3, "Channel Interface," page 2-5 - Section 2.4, "Memory Interface," page 2-7 - Section 2.5, "Video Interface," page 2-8 - Section 2.6, "Audio Interface," page 2-9 - Section 2.7, "Miscellaneous and Test Interfaces," page 2-11 # 2.1 Signals Organization The L64105 has six major interfaces: - ♦ Host (8-bit microcontroller interface) - Channel (8-bit synchronous or asynchronous bitstream data channel) - Memory (16-bit synchronous SDRAM interface) - Video (8-bit multiplexed digital video output) - Audio (serial digital audio output) - Test Figure 2.1 shows the signals, their grouping, and their I/O direction. A lower case "n" at the end of a signal name indicates that it is an active LOW signal. Figure 2.1 L64105 I/O Signals ### 2.2 Host Interface #### BUSMODE Host Controller Select Pin Input This pin must be tied to VSS if the host CPU is an Intel processor or to VDD if it is a Motorola processor. The Intel processor uses two separate pins, READn and WRITEn, for read and write transfers. The Motorola processor uses a single read/write signal, READ. #### CSn Chip Select Input This active-LOW signal indicates an attempt by an external host CPU to access the L64105 either for a read or a write bus cycle. CSn must be asserted for the entire read/write cycle and may held LOW for more than one bus transaction. #### A[8:0] Address Input Nine-bit address input selects one of 512 internal registers. The address value on these lines is latched on the falling edge of READn in a read cycle and on the falling edge of WRITEn in a write cycle in Intel mode. Motorola mode uses a separate address strobe, ASn. #### ASn Address Strobe Input Active-LOW address strobe input. This signal is used in Motorola mode to latch the address. #### D[7:0] Host Data Bus Bidirectional The host uses the D[7:0] bidirectional data bus to program the L64105 and access status and bitstream information during operation. During a read bus cycle, D[7:0] carries valid information from an internal L64105 register. DTACKn/RDYn or WAITn indicate when the data on the bus is valid. In write cycles, the data is latched by the L64105 on the rising edge of DSn/WRITEn. # DSn/WRITEn Data Strobe/Write Indicator Input DSn - Motorola Mode DSn indicates when the host strobes the data in or out of the L64105. Read transactions start when DSn, CSn, and ASn are all LOW. During a write cycle, the L64105 latches the data on the bus on the rising edge of DSn. Host Interface 2-3 WRITEn - Intel Mode The external host asserts WRITEn to start a write cycle. READn must be HIGH during a write cycle, and CSn must be LOW during a write cycle. The address is registered on the falling edge of WRITEn. The data is latched by the L64105 on the rising edge of WRITEn. #### READ/READn Read/Write Strobe - Read Indicator Input READ - Motorola Mode The Motorola host asserts READ HIGH for a read cycle and deasserts it for a write cycle. CSn must be asserted to select the L64105. READn - Intel Mode The Intel host asserts READn and holds WRITEn deasserted to perform a read cycle. The address is registered on the falling edge of READn. CSn must be asserted to select the L64105. #### DTACKn/RDYn #### Data Acknowledge/Data Ready 3-State Output DTACKn - Motorola Mode The L64105 asserts this signal to indicate to the external host that the current bus transaction (read or write) can be completed. DTACKn is 3-stated if CSn is not asserted. The bus cycle is terminated if the L64105 deasserts DTACKn before the cycle is completed. RDYn - Intel Mode The L64105 asserts this signal to indicate to the external host that the current bus transaction (read or write) can be completed. RDYn is 3-stated if CSn is not asserted. The bus cycle is terminated if the L64105 deasserts RDYn before the cycle is completed. #### WAITn Wait 3-State Output This signal may be used instead of DTACKn/RDYn by hosts that require an inverted sense. The L64105 asserts WAITn to indicate that its Host Interface is busy with a read or write bus cycle and it deasserts it when the current cycle is completed. WAITn is 3-stated when CSn is not active. #### INTRn Interrupt **OD Output** INTRn is an active-LOW, open-drain, output signal. The L64105 asserts this signal to alert the host that an unmasked interrupt condition has occurred in the chip. The host must read registers 0 through 4 to determine the cause of the interrupt, take the appropriate action, and set the Clear Interrupt Pin bit in Register 6 (page 4-10) to deassert INTRn. ### DREQn DMA Transfer Request Output The L64105 asserts this signal when it is ready to receive a new byte of data from or transmit a new byte of data to an external DMA controller. The state of DREQn reflects the condition of internal read and write FIFOs. For DMA write cycles, DREQn is deasserted when the write FIFO is not near full (more than one space left) and deasserted when the FIFO is near full (one space left). For read cycles, DREQn is asserted when the read FIFO is not near empty (more than one space filled) and deasserted when the FIFO is near empty (one space filled). The maximum transfer rate over this interface is 20 Mbps in worst case conditions. The peak data rate may increase above this depending on system SDRAM usage. #### PREQn PCM FIFO Request Output The L64105 asserts this signal when it is ready to receive a new byte of data in the PCM FIFO, i.e., when the FIFO is not near full (less than 25 bytes unread). The PCM FIFO allows the host to send Linear PCM audio samples to the Audio Decoder in the L64105. PREQn can be used as a request signal to an external DMA controller. # 2.3 Channel Interface #### AREQn Audio Transfer Request Output The L64105 asserts AREQn when it is ready to receive a new byte of coded audio data in A/V PES stream mode (from a transport stream demultiplexer) or a new byte of any data in program stream modes. The decoder is ready when the channel input FIFO is not near full. #### VREQn Video Transfer Request Output The L64105 asserts VREQn when it is ready to receive a new byte of coded audio data in A/V PES stream mode (from a transport stream demultiplexer). The decoder is ready when the channel input FIFO is not near full. VREQn is not used in program stream modes. Channel Interface 2-5 #### CH\_DATA[7:0] Channel Data Bus Input The CH\_DATA bus is used to transfer 8-bit, parallel bitstreams into the L64105. The maximum transfer rate over this interface is 20 Mbps in worst case conditions. The peak data rate may increase above this rate depending on system SDRAM usage. #### AVALIDn Audio Data Valid Input The channel device asserts this signal in response to AREQn when the data byte it placed on the CH\_DATA bus is valid. The L64105 transfers the byte in when AVALIDn is deasserted. This signal can be used with the DCK input for synchronous transfers. #### VVALIDn Video Data Valid Input The channel device asserts this signal in response to VREQn when the data byte it placed on the CH\_DATA bus is valid. The L64105 transfers the byte in when VREQn is deasserted. This signal can be used with the DCK input for synchronous transfers. This signal is used only in the A/V PES stream mode when the channel input is a program from a transport stream demultiplexer. Use the AVALIDn signal for all data bytes in program stream modes. #### ERRORn Bitstream Error Input ERRORn is asserted by the channel device to signal uncorrectable errors in the bitstream and is used by the L64105 to invoke error handling routines. It is latched by the L64105 on the rising edge of AVALIDn or VVALIDn. #### DCK Channel Clock Input The DCK is a free-running clock from the external channel device. It must have a period $\geq 3$ x that of SYSCLK (27 MHz). DCK, together with the AVALIDn and VVALIDn signals, is used to write data synchronously to the L64105 channel input. # 2.4 Memory Interface Important: The length of all connections between the L64105 and SDRAM on a PCB layout must be kept as short as possible, must be matched in length and pin load, and the pin load should be less than 50 pF. SCSn SDRAM Chip Select Output The host asserts this signal to select the low address SDRAM chip, the first 2 Mbytes of memory. The recommended SDRAM size for the L64105 is: $2048 \times 512 \times 16$ bits SCS1n Second SDRAM Chip Select Output The host asserts this signal to select the high address SDRAM chip in systems that have more than 2 Mbytes of memory. The high address SDRAM chip must have the same page size as the low address SDRAM chip but does not have to have the same number of pages. SDQM SDRAM Control Pin Output SDQM is an active HIGH output signal for the SDRAM data control mask. SBA[11:0] SDRAM Address Bus Output The row/column multiplexed address bus for SDRAM memory. The L64105's microcontroller and the host address SDRAM as if it were RAM. The Memory Interface converts these addresses to SDRAM format. SCASn SDRAM Column Address Select Output The Memory Interface asserts this signal when the SDRAM column address is on SBA[11:0]. SRASn SDRAM Row Address Select Output The Memory Interface asserts this signal when the SDRAM row address is on SBA[11:0]. SBD[15:0] SDRAM Data Bus Bidirectional This 16-bit bidirectional data bus is directly connected to 1M x 16 SDRAM(s) for buffering channel data and reconstructed pictures. SWEn SDRAM Write Enable Output The Memory Interface asserts SWEn for SDRAM write cycles and holds it deasserted for SDRAM read cycles. SCLK SDRAM 81-MHz Clock Output The 27-MHz SYSCLK input is multiplied by three using the on-chip PLL to generate the 81-MHz SCLK. Important: SCLK should be connected through a 33- $\Omega$ terminating resistor mounted as close as possible to the SCLK pin of the L64105. ## 2.5 Video Interface PD[7:0] Pixel Data Output Bus Output The PD[7:0] bus carries the pixel data for the reconstructed pictures. The pixel data is formatted in ITU\_R BT.601 Y, Cb, Cr chromaticity. CREF Chroma Reference Output The Video Interface asserts CREF when the Cb component of Chroma is on PD[7:0] and deasserts it at all other times. BLANK Blank Output BLANK is a composite blank output from the L64105 display controller. Its polarity is user-defined. **OSD ACTIVE** On-Screen Display Output The Memory Interface asserts this signal to indicate that the on-chip OSD pixel on PD[7:0] is nontransparent. This signal indicates which pixels have mixed OSD. EXT\_OSD[3:0] Palette Selection Bus Input The host controls an external device (such as a character generator) to write half-bytes across this bus to select colors from a 16-color look-up table in the L64105 to be used for external OSD. HS Horizontal Sync Input Input HS is the horizontal sync signal from the PAL/NTSC Encoder. HS is used to reset the horizontal counters in the display controller. HS should be synchronous to SYSCLK. VS Vertical Sync/Odd-Even Field Indicator VS is the vertical sync signal from the PAL/NTSC Encoder. It can be programmed to be either a conventional vertical sync input or an even/odd field indicator. In the even/odd field indicator mode, the internal display controller counters reset each time VS changes state (at the beginning of each field). The polarity of the field is controlled by the timing of VS relative to HS. VS should be synchronous to SYSCLK. ## 2.6 Audio Interface #### CD ASDATA CD Mode Audio Data Input Unencoded serial audio data from a CD or other storage device. Connected directly to the ASDATA output when the host selects the CD Bypass mode. CD BCLK CD Mode DAC Bit Clock Input Bit clock from CD player. Connected directly to the BCLK output when the host selects the CD Bypass mode. CD LRCLK CD Mode DAC Left/Right Clock Input Left/right sample clock from CD player. Connected directly to the LRCLK output when the host selects the CD Bypass mode. CD ACLK CD Mode DAC Clock Input DAC clock from CD player. Connected directly to the A\_ACLK output when the host selects the CD Bypass mode. ASDATA Audio Serial Data Output Serial audio data from the L64105's Audio Decoder in nonbypass modes. The data can be MPEG or Linear PCM audio. Serial audio data from the CD\_ASDATA input in CD Bypass mode. Audio Interface 2-9 #### BCLK DAC Bit Clock Output Serial data bit clock used by the L64105's DAC Interface to serialize the decoded audio data and by the external DAC to clock it in on the rising edge. BCLK is derived from one of the ACLK\_ inputs under host control in normal modes and is the CD\_BCLK input in CD Bypass mode. ## LRCLK DAC Left/Right Sample Clock Output Used to indicate which samples belong to the left and right stereo channels. In default mode, LRCLK is asserted when the right channel sample is on the ASDATA pin and deasserted when the left channel sample is on the ASDATA pin. The host can set the Invert LRCLK bit in Register 363 (page 4-84) to invert the sense of the clock (HIGH for left channel, LOW for right). #### A ACLK DAC Clock Output This clock is buffered from the selected input ACLK\_ (see the following ACLK\_ description). In CD-bypass mode, this clock comes directly from the CD\_ACLK input pin. #### **AUDIO SYNCn** #### **Audio Sync Strobe** **Output** Provides an indication of Audio Decoder synchronization to the bitstream. Used in transport systems requiring hardware sync controls. This is an active LOW pulse at the time of the audio frame decode start. #### ACLK\_32, ACLK\_441, ACLK 48 #### Audio Reference Clocks Input Host selectable audio reference clocks from which clocks for the external DAC, internal DAC Interface, and internal S/P DIF Interface are derived. ACLK\_32 = 32 kHz \* N, ACLK\_441 = 44.1 kHz \* N, and ACLK\_48 = 48 kHz \* N where N = 768, 512, 384, or 256. At least one of the three ACLK\_ inputs must be supplied and it must be integrally divisible into the required sample rate clocks. See the ACLK Select bits in Register 363 (page 4-84) and the ACLK Divider Select bits in Register 364 (page 4-85). #### SPDIF\_IN External S/P DIF Input This input is directly connected to the SPDIF\_OUT pin when the host selects the S/P DIF Bypass mode. #### SPDIF OUT S/P DIF Output Output IEC958 formatted output of the L64105's S/P DIF Interface in normal modes and SPDIF\_IN in S/P DIF Bypass mode. ## 2.7 Miscellaneous and Test Interfaces ## PLLVDD PLL Power Supply Input This pin provides power (3.3 V) to the on-chip PLL for deriving the 81-MHz SDRAM clock. This power supply pin *must* be isolated from the digital power plane with the filter shown in Figure 2.2 and only connected at the voltage regulator. Figure 2.2 PLLVDD Decoupling Circuit #### PLLVSS PLL Ground Input This pin provides ground to the on-chip PLL for deriving the 81-MHz SDRAM clock. This supply pin *must* be isolated from the digital ground plane, and only connected at the voltage regulator. It should be decoupled from the PLLVDD pin. #### RESETn Reset Input When RESETn is asserted, the L64105 resets its internal microcontroller, FIFO controllers, state machines, and registers. The minimum RESETn pulse width is 8 cycles of SYSCLK (8/27 MHz = 300 ns). SYSCLK and the selected ACLK (ACLK\_32, ACLK\_441, or ACLK\_48) must be running during reset. #### SYSCLK Device Clock Input Device clock has a nominal frequency of 27 MHz. Picture reconstruction and video timing are referenced with respect to this clock. SYSCLK also drives the PLL to generate the 81-MHz clock for the SDRAM interface. #### TM[1:0] Test Mode Input These inputs are used by LSI Logic during manufacturing test. They are not exercised in a customer system. They should both be tied to VSS in the system. #### ZTEST Test Mode Input Test mode pin. This should be tied to VDD in the system for normal operation. Forcing this signal LOW 3-states all outputs allowing for simple PCB bed-of-nails testing. ## SCAN\_TE Test Mode Input Test mode pin. This should be tied to VSS in the system for normal operation. # **Chapter 3 Register Summary** Communication with the L64105 Decoder is through 512, 8-bit registers. The registers are named by their decimal address, 0 to 511. They are organized into the eight groups listed in Table 3.1. The registers, fields, and bits in each group are further detailed in Table 3.2 through Table 3.8. To find a register, field, or bit, use Table 3.1 to find the starting page of the summary table for the group. Then use the summary table to find the page in Chapter 4 on which the register is described. If you know the name of a field or bit, use the alphabetic index starting on page 3-31 to find the page number on which it is described. # 3.1 Summary by Register Table 3.1 L64105 Register Groupings | Register<br>Number | Register Group | Table<br>Number | Page<br>Reference | |--------------------|----------------------------|-----------------|-------------------| | 0–63 | Host Interface Registers | 3.2 | 3-2 | | 64–191 | Video Decoder Registers | 3.3 | 3-7 | | 192–223 | Memory Interface Registers | 3.4 | 3-14 | | 224–255 | Microcontroller Registers | 3.5 | 3-17 | | 256–335 | Video Interface Registers | 3.6 | 3-20 | | 336–383 | Audio Decoder Registers | 3.7 | 3-24 | | 384–415 | RAM Test Registers | 3.8 | 3-27 | Table 3.2 Host Interface Registers | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|----------------|---------------------------|-----------------------------------------|--------------| | 0 | 0 | 0 | R <sup>1</sup> | 0 | Decode Status Interrupt | 4-2 | | | | | W | 0 | Decode Status Mask | | | | | 1 | R <sup>1</sup> | 0 | Aux/User Data FIFO Ready Interrupt | 4-2 | | | | | W | 0 | Aux/User Data FIFO Ready Mask | | | | | 2 | R <sup>1</sup> | 0 | First Slice Start Code Detect Interrupt | 4-3 | | | | | W | 0 | First Slice Start Code Detect Mask | | | | | 3 | R <sup>1</sup> | 0 | Sequence End Code Detect Interrupt | 4-3 | | | | | W | 0 | Sequence End Code Detect Mask | | | | | 4 | R <sup>1</sup> | 0 | SDRAM Transfer Done Interrupt | 4-3 | | | | | W | 0 | SDRAM Transfer Done Mask | | | | | 5 | | 1 | Reserved | | | | | 6 | R | 0 | Audio Sync Recovery Interrupt | 4-3 | | | | | W | 0 | Audio Sync Recovery Mask | | | | | 7 | R | 0 | New Field Interrupt | 4-3 | | | | | W | 0 | New Field Mask | | | 1 | 1 | 1 0 | R <sup>1</sup> | 0 | Audio Sync Code Detect Interrupt | 4-3 | | | | | W | 0 | Audio Sync Code Detect Mask | | | | | 1 | R <sup>1</sup> | 0 | Picture Start Code Detect Interrupt | 4-4 | | | | | W | 0 | Picture Start Code Detect Mask | | | | | 2 | R <sup>1</sup> | 0 | SCR Compare Audio Interrupt | 4-4 | | | | | W | 0 | SCR Compare Audio Mask | | | | | 3 | | 1 | Reserved | | | | | 4 | R <sup>1</sup> | 0 | Begin Active Video Interrupt | 4-4 | | | | | W | 0 | Begin Active Video Mask | | | (Sheet | 1 of 5) | | | 1 | | ' | Table 3.2 Host Interface Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|----------------|---------------------------|--------------------------------------------|--------------| | 1 | 1 | 5 | R <sup>1</sup> | 0 | Begin Vertical Blank Interrupt | 4-5 | | | | | W | 0 | Begin Vertical Blank Mask | 1 | | | | 6 | R <sup>1</sup> | 0 | SCR Overflow Interrupt | 4-5 | | | | | W | 0 | SCR Overflow Mask | | | | | 7 | R <sup>1</sup> | 0 | SCR Compare Interrupt | 4-5 | | | | | W | 0 | SCR Compare Mask | | | 2 | 2 | 0 | R <sup>1</sup> | 0 | Pack Data Ready Interrupt | 4-5 | | | | | W | 0 | Pack Data Ready Mask | | | | | 1 | R <sup>1</sup> | 0 | Audio PES Data Ready Interrupt | 4-6 | | | | | W | 0 | Audio PES Data Ready Mask | | | | | 2 | R <sup>1</sup> | 0 | Video PES Data Ready Interrupt | 4-6 | | | | | W | 0 | Video PES Data Ready Mask | | | | | 3 | | 1 | Reserved | | | | | 4 | R <sup>1</sup> | 0 | Seq End Code in Video Channel Interrupt | 4-6 | | | | | W | 0 | Seq End Code in Video Channel Mask | | | | | 5 | | 1 | Reserved | | | | | 6 | R <sup>1</sup> | 0 | DTS Audio Event Interrupt | 4-6 | | | | | W | 0 | DTS Audio Event Mask | | | | | 7 | R <sup>1</sup> | 0 | DTS Video Event Interrupt | 4-6 | | | | | W | 0 | DTS Video Event Mask | | | 3 | 3 | 0 | R <sup>1</sup> | 0 | Audio ES Channel Buffer Overflow Interrupt | 4-7 | | | | | W | 0 | Audio ES Channel Buffer Overflow Mask | | | | | 1 | R <sup>1</sup> | 0 | Video ES Channel Buffer Overflow Interrupt | 4-7 | | | | | W | 0 | Video ES Channel Buffer Overflow Mask | | Table 3.2 Host Interface Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|----------------|---------------------------|---------------------------------------------|--------------| | 3 | 3 | 2:3 | | 1X | Reserved | | | | | 4 | R <sup>1</sup> | 0 | Audio ES Channel Buffer Underflow Interrupt | 4-7 | | | | | W | 0 | Audio ES Channel Buffer Underflow Mask | | | | | 5 | R <sup>1</sup> | 0 | Video ES Channel Buffer Underflow Interrupt | 4-7 | | | | | W | 0 | Video ES Channel Buffer Underflow Mask | | | | | 7:6 | | _ | Reserved | | | 4 | 4 | 0 | R <sup>1</sup> | 0 | VLC or Run Length Error Interrupt | 4-8 | | | | | W | 0 | VLC or Run Length Error Mask | | | | | 1 | R <sup>1</sup> | 0 | Context Error Interrupt | 4-8 | | | | | W | 0 | Context Error Mask | | | | | 2 | R <sup>1</sup> | 0 | Audio CRC or Illegal Bit Error Interrupt | 4-8 | | | | | W | 0 | Audio CRC or Illegal Bit Error Mask | | | | | 3 | R <sup>1</sup> | 0 | Audio Sync Error Interrupt | 4-8 | | | | | W | 0 | Audio Sync Error Mask | | | | | 5:4 | | 1 | Reserved | | | | | 6 | R <sup>1</sup> | 0 | Packet Error Interrupt | 4-9 | | | | | W | 0 | Packet Error Interrupt Mask | | | | | 7 | R <sup>1</sup> | 0 | S/P DIF Channel Buffer Underflow Interrupt | 4-9 | | | | | W | 0 | S/P DIF Channel Buffer Underflow Mask | | | 5 | 5 | 0 | R/W | 0 | Invert Channel Clock | 4-9 | | | | 1 | R/W | 0 | Channel Request Mode | | | | | 2 | R/W | 0 | Channel Pause | 4-10 | | | | 3 | R/W | 0 | Channel Bypass Enable | | | | | 4 | R | _ | AREQ Status | | | (Sheet | 3 of 5) | | • | • | | • | Table 3.2 Host Interface Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|--------------------------------------|--------------| | 5 | 5 | 5 | R | _ | VREQ Status | 4-10 | | | | 7:6 | | _ | Reserved | | | 6 | 6 | 0 | W | 0 | Clear Interrupt Pin (INTRn) | 4-10 | | | | 7:1 | | 00 | Reserved | | | 7 | 7 | 0 | R | 0 | Channel Status | 4-11 | | | | | W | 0 | Channel Start/Reset | | | | | 1 | | _ | Reserved | | | | | 3:2 | R/W | 0 | Stream Select [1:0] | 4-12 | | | | 4 | R/W | 0 | SCR Pause | | | | | 5 | W | 0 | Software Reset | | | | | 7:6 | | 0 | Reserved | | | 8 | 8 | 7:0 | | _ | Reserved | | | 9 | 9 | 7:0 | R/W | 00 | SCR Value [7:0] | 4-13 | | 10 | 0A | 7:0 | R/W | 00 | SCR Value [15:8] | | | 11 | 0B | 7:0 | R/W | 00 | SCR Value [23:16] | | | 12 | 0C | 7:0 | R/W | 00 | SCR Value [31:24] | | | 13 | 0D | 7:0 | R/W | FF | SCR Compare/Capture [7:0] | 4-13 | | 14 | 0E | 7:0 | R/W | FF | SCR Compare/Capture [15:8] | | | 15 | 0F | 7:0 | R/W | FF | SCR Compare/Capture [23:16] | | | 16 | 10 | 7:0 | R/W | FF | SCR Compare/Capture [31:24] | | | 17 | 11 | 1:0 | R/W | 0 | SCR Compare/Capture Mode [1:0] | 4-14 | | | | 2 | R/W | 0 | Capture on Picture Start Code | | | | | 3 | R/W | 0 | Capture on Audio Sync Code | | | | | 4 | R/W | 0 | Capture on Beginning of Active Video | | | (Sheet | 4 of 5) | | | | | · | Table 3.2 Host Interface Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|---------------------------------|--------------| | 17 | 11 | 5 | R/W | 0 | Capture on Pack Data Ready | 4-14 | | | | 6 | R/W | 0 | Capture on Audio PES Ready | 4-15 | | | | 7 | R/W | 0 | Capture on Video PES Ready | | | 18 | 12 | 2:0 | | 0 | Reserved | | | | | 3 | R/W | 0 | Capture on DTS Video | 4-15 | | | | 4 | R/W | 0 | Capture on DTS Audio | | | | | 7:5 | | _ | Reserved | | | 19 | 13 | 0 | R/W | 0 | Audio Start on Compare | 4-15 | | | | 1 | R/W | 0 | Video Start on Compare | 4-16 | | | | 7:2 | | 0 | Reserved | | | 20 | 14 | 7:0 | R/W | FF | SCR Compare Audio [7:0] | 4-16 | | 21 | 15 | 7:0 | R/W | FF | SCR Compare Audio [15:8] | | | 22 | 16 | 7:0 | R/W | FF | SCR Compare Audio [23:16] | | | 23 | 17 | 7:0 | R/W | FF | SCR Compare Audio [31:24] | | | 24–27 | 18–1B | | | _ | Reserved | | | 28 | 1C | 7:0 | W | _ | Video Channel Bypass Data [7:0] | 4-16 | | 29 | 1D | 7:0 | W | _ | Audio Channel Bypass Data [7:0] | 4-17 | | 30–63 | 1E-3F | | | _ | Reserved | | | (Sheet | 5 of 5) | | 1 | 1 | | ' | <sup>1.</sup> Cleared after read. Table 3.3 Video Decoder Registers | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|----------------------------------------------|--------------| | 64 | 40 | 0 | W | 0 | Reset Aux Data FIFO | 4-17 | | | | 1:0 | R | 0 | Aux Data FIFO Status [1:0] | | | | | 4:2 | R | _ | Aux Data Layer ID [2:0] | 4-18 | | | | 7:5 | | 0 | Reserved | | | 65 | 41 | 0 | W | 0 | Reset User Data FIFO | 4-18 | | | | 1:0 | R | 0 | User Data FIFO Status [1:0] | | | | | 3:2 | R | _ | User Data Layer ID [2:0] | 4-19 | | | | 7:4 | | 0 | Reserved | | | 66 | 42 | 7:0 | R | _ | User Data FIFO Output [7:0] | 4-19 | | 67 | 43 | 7:0 | R | _ | Aux Data FIFO Output [7:0] | | | 68 | 44 | 0 | W | 0 | Reset Channel Buffer on Error | 4-20 | | | | 1 | W | 0 | Reset Audio PES Header/System Channel Buffer | | | | | 2 | W | 0 | Reset Video PES Header Channel Buffer | | | | | 4:3 | | 0 | Reserved | | | | | 5 | W | 0 | Reset Video ES Channel Buffer | 4-20 | | | | 6 | W | 0 | Reset Audio ES Channel Buffer | | | | | 7 | | 0 | Reserved | | | 69 | 45 | 0 | R/W | 0 | Enable Video Read Compare DTS | 4-21 | | | | 2:1 | R/W | 0 | Enable Audio Read Compare DTS [1:0] | | | | | 4:3 | R/W | 0 | Video Numitems/Pics Panic Mode Select [1:0] | 4-22 | | | | 7:5 | | 0 | Reserved | | Table 3.3 Video Decoder Registers (Cont.) | 72 4<br>73 4<br>74 4<br>75 4<br>76 4<br>77 4 | 6, 47<br>48<br>49<br>4A<br>4B | 7:0<br>7:0<br>5:0<br>7:6<br>7:0 | R/W<br>R/W | - | Reserved Video ES Channel Buffer Start Address [7:0] <sup>1</sup> | 4-22 | |----------------------------------------------|-------------------------------|---------------------------------|------------|---|--------------------------------------------------------------------|------| | 73 4<br>74 4<br>75 4<br>76 4<br>77 4 | 49<br>4A | 5:0<br>7:6<br>7:0 | R/W | - | | 4-22 | | 74 4<br>75 4<br>76 4<br>77 4 | 4A | 7:6<br>7:0 | | _ | | | | 75 2<br>76 4<br>77 4 | | 7:0 | D.04: | | Video ES Channel Buffer Start Address [13:8] <sup>1</sup> | | | 75 2<br>76 4<br>77 4 | | | D 44: | 0 | Reserved | | | 76 4<br>77 4<br>78 4 | 4B | E.0 | R/W | _ | Video ES Channel Buffer End Address [7:0] <sup>1</sup> | 4-23 | | 77 4 | | 5:0 | R/W | _ | Video ES Channel Buffer End Address [13:8] <sup>1</sup> | | | 77 4 | | 7:6 | | 0 | Reserved | | | 78 4 | 4C | 7:0 | R/W | _ | Audio ES Channel Buffer Start Address [7:0] <sup>1</sup> | 4-23 | | | 4D | 5:0 | R/W | _ | Audio ES Channel Buffer Start Address [13:8] <sup>1</sup> | | | | | 7:6 | | 0 | Reserved | | | 79 4 | 4E | 7:0 | R/W | _ | Audio ES Channel Buffer End Address [7:0] <sup>1</sup> | 4-24 | | | 4F | 5:0 | R/W | _ | Audio ES Channel Buffer End Address [13:8] <sup>1</sup> | | | | | 7:6 | | 0 | Reserved | | | 80 5 | 50 | 7:0 | R/W | _ | Video PES Header Channel Buffer Start Address [7:0] <sup>1</sup> | 4-24 | | 81 5 | 51 | 5:0 | R/W | _ | Video PES Header Channel Buffer Start Address [13:8] <sup>1</sup> | | | | | 7:6 | | 0 | Reserved | | | 82 5 | 52 | 7:0 | R/W | _ | Video PES Header Channel Buffer End Address [7:0] <sup>1</sup> | 4-24 | | 83 5 | 53 | 5:0 | R/W | - | Video PES Header Channel Buffer End Address [13:8] <sup>1</sup> | | | | | 7:6 | | 0 | Reserved | | | 84–87 54 | 4–57 | 7:0 | | _ | Reserved | | Table 3.3 Video Decoder Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|--------------------------------------------------------------------------|--------------| | 88 | 58 | 7:0 | R/W | _ | Audio PES Header/System Channel Buffer Start Address [7:0] <sup>1</sup> | 4-25 | | 89 | 59 | 5:0 | R/W | _ | Audio PES Header/System Channel Buffer Start Address [13:8] <sup>1</sup> | | | | | 7:6 | | 0 | Reserved | | | 90 | 5A | 7:0 | R/W | _ | Audio PES Header/System Channel Buffer End Address [7:0] <sup>1</sup> | 4-25 | | 91 | 5B | 5:0 | R/W | _ | Audio PES Header/System Channel Buffer End Address [13:8] <sup>1</sup> | | | | | 7:6 | | 0 | Reserved | | | 92–95 | 5C-5F | 7:0 | | - | Reserved | | | 96 | 60 | 7:0 | R | _ | Video ES Channel Buffer Write Address [7:0] <sup>2</sup> | 4-26 | | 97 | 61 | 7:0 | R | _ | Video ES Channel Buffer Write Address [15:8] <sup>2</sup> | | | 98 | 62 | 3:0 | R | _ | Video ES Channel Buffer Write Address [19:16] <sup>2</sup> | | | | | 7:4 | | 0 | Reserved | | | 99 | 63 | 7:0 | R | _ | Audio ES Channel Buffer Write Address [7:0] <sup>2</sup> | 4-26 | | 100 | 64 | 7:0 | R | - | Audio ES Channel Buffer Write Address [15:8] <sup>2</sup> | | | 101 | 65 | 3:0 | R | _ | Audio ES Channel Buffer Write Address [19:16] <sup>2</sup> | | | | | 7:4 | | 0 | Reserved | | | 102 | 66 | 7:0 | R | _ | Video PES Header Channel Buffer Write Address [7:0] <sup>2</sup> | 4-27 | | 103 | 67 | 7:0 | R | - | Video PES Header Channel Buffer Write Address [15:8] <sup>2</sup> | | | 104 | 68 | 3:0 | R | _ | Video PES Header Channel Buffer Write Address [19:16] <sup>2</sup> | | | | | 7:4 | | 0 | Reserved | | | (Sheet 3 | 3 of 7) | | | | • | <u> </u> | Summary by Register Table 3.3 Video Decoder Registers (Cont.) | | (Hex) | Bit(s) | R/W | Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------|--------|-----|----------------|--------------------------------------------------------------------------|--------------| | 105–<br>107 | 69–6B | 7:0 | | _ | Reserved | | | 108 | 6C | 7:0 | R | _ | Video ES Channel Buffer Read Address [7:0] <sup>2</sup> | 4-27 | | | | | W | _ | Video ES Channel Buffer Compare DTS Address [7:0] | 4-28 | | 109 | 6D | 7:0 | R | _ | Video ES Channel Buffer Read Address [15:8] <sup>2</sup> | 4-27 | | | | | W | _ | Video ES Channel Buffer Compare DTS Address [15:8] | 4-28 | | 110 | 6E | 3:0 | R | _ | Video ES Channel Buffer Read Address [19:16]) <sup>2</sup> | 4-27 | | | | 2:0 | W | _ | Video ES Channel Buffer Compare DTS Address [18:16] | 4-28 | | | | 7:4 | | 0 | Reserved | | | 111 | 11 6F | 7:0 | R | _ | Audio ES Channel Buffer Read Address [7:0] <sup>2</sup> | 4-28 | | | | | W | _ | Audio ES Channel Buffer Compare DTS Address [7:0] | 4-29 | | 112 | 70 | 7:0 | R | _ | Audio ES Channel Buffer Read Address [15:8] <sup>2</sup> | 4-28 | | | | | W | _ | Audio ES Channel Buffer Compare DTS Address [15:8] | 4-29 | | 113 | 71 | 3:0 | R | _ | Audio ES Channel Buffer Read Address [19:16] <sup>2</sup> | 4-28 | | | | 2:0 | W | _ | Audio ES Channel Buffer Compare DTS Address [18:16] | 4-29 | | | | 7:4 | | 0 | Reserved | | | 114 | 72 | 7:0 | R | _ | Audio PES Header/System Channel Buffer Write Address [7:0] <sup>3</sup> | 4-29 | | 115 | 73 | 7:0 | R | _ | Audio PES Header/System Channel Buffer Write Address [15:8] <sup>3</sup> | | Table 3.3 Video Decoder Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|---------------------------------------------------------------------------|--------------| | 116 | 74 | 3:0 | R | - | Audio PES Header/System Channel Buffer Write Address [19:16] <sup>3</sup> | 4-29 | | | | 7:4 | | 0 | Reserved | | | 117–<br>119 | 75–77 | 7:0 | | _ | Reserved | | | 120 | 78 | 7:0 | R | - | S/P DIF Channel Buffer Read Address [7:0] <sup>3</sup> | 4-30 | | 121 | 79 | 7:0 | R | _ | S/P DIF Channel Buffer Read Address [15:8] <sup>3</sup> | | | 122 | 7A | 3:0 | R | - | S/P DIF Channel Buffer Read Address [19:16] <sup>3</sup> | | | | | 7:4 | | 0 | Reserved | | | 123 | 7B | 7:0 | | | Reserved | | | 124 | 7C | 4:0 | W | 00 | MPEG Audio Extension Stream ID [4:0] | 4-30 | | | | 7:5 | | | Reserved | | | 125–<br>127 | 7D-7F | 7:0 | | _ | Reserved | | | 128 | 80 | 7:0 | R | - | Picture Start Code Read Address [7:0] <sup>3</sup> | 4-31 | | 129 | 81 | 7:0 | R | _ | Picture Start Code Read Address [15:8] <sup>3</sup> | | | 130 | 82 | 3:0 | R | - | Picture Start Code Read Address [19:16] <sup>3</sup> | | | | | 7:4 | | 0 | Reserved | | | 131 | 83 | 7:0 | R | _ | Audio Sync Code Read Address [7:0] <sup>3</sup> | 4-31 | | 132 | 84 | 7:0 | R | _ | Audio Sync Code Read Address [15:8] <sup>3</sup> | | | 133 | 85 | 3:0 | R | _ | Audio Sync Code Read Address [19:16] <sup>3</sup> | | | | | 7:4 | | 0 | Reserved | | | 134 | 86 | 7:0 | R | 00 | Video ES Channel Buffer Numitems [7:0] <sup>2</sup> | 4-32 | | | | | W | _ | Video Numitems/Pics in Channel Compare Panic [7:0] <sup>2</sup> | | | (Sheet | 5 of 7) | | | | | | Table 3.3 Video Decoder Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|-------------------------------------------------------------------|------------------------------------------------------------------|--------------| | 135 | 87 | 7:0 | R | 00 | Video ES Channel Buffer Numitems [15:8] <sup>2</sup> | 4-32 | | | | | W | _ | Video Numitems/Pics in Channel Compare Panic [15:8] <sup>2</sup> | | | 136 | 88 | 2:0 | R | 00 | Video ES Channel Buffer Numitems [18:16 <sup>2</sup> ] | 4-32 | | | | W | _ | Video Numitems/Pics in Channel Compare Panic [18:16] <sup>2</sup> | | | | | | 7:3 | | 00 | Reserved | | | 137 | 89 | 7:0 | R | 00 | Audio ES Channel Buffer Numitems [7:0] <sup>2</sup> | 4-33 | | 138 | 8A | 7:0 | R | 00 | Audio ES Channel Buffer Numitems [15:8] <sup>2</sup> | | | 139 | 8B | 2:0 | R | 00 | Audio ES Channel Buffer Numitems [18:16] <sup>2</sup> | | | | | 7:3 | | 00 | Reserved | | | 140 | 8C | 7:0 | R | 00 | S/P DIF Channel Buffer Numitems [7:0] <sup>2</sup> | 4-33 | | 141 | 8D | 7:0 | R | 00 | S/P DIF Channel Buffer Numitems [15:8] <sup>2</sup> | | | 142 | 8E | 2:0 | R | 00 | S/P DIF Channel Buffer Numitems [18:16] <sup>2</sup> | | | | | 7:3 | | 00 | Reserved | | | 143 | 8F | 4:0 | W | 00 | Audio Stream ID [4:0] | 4-34 | | | | 7:5 | W | 0 | Audio Stream Select Enable [2:0] | | | 144 | 90 | 0 | W | 0 | Transport Private Stream Audio | 4-35 | | | | 7:1 | | 00 | Reserved | | | 145 | 91 | 3:0 | W | 0 | Video Stream ID [3:0] | 4-35 | | | | 5:4 | W | 0 | Video Stream Select Enable [1:0] | | | | | 7:6 | R/W | 0 | Video PES Header Enable [1:0] | 4-36 | | 146 | 92 | 7:0 | | 0 | Reserved | | | (Sheet | 6 of 7) | | | - | | | Table 3.3 Video Decoder Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|----------------------------------------------------|--------------| | 147 | 93 | 1:0 | R/W | 0 | Audio PES Header Enable [1:0] | 4-36 | | | | 3:2 | R/W | 0 | System Header Enable [1:0] | | | | | 5:4 | R/W | 0 | Pack Header Enable [1:0] | 4-37 | | | | 7:6 | | 0 | Reserved | | | 148 | 94 | 7:0 | | 0 | Reserved | | | 149 | 95 | 0 | R | 0 | Audio Packet Error Status <sup>4</sup> | 4-37 | | | | 1 | R | 0 | Video Packet Error Status <sup>4</sup> | | | | | 7:2 | | 00 | Reserved | | | 150 | 96 | 7:0 | R | _ | Pictures in Video ES Channel Buffer Counter [7:0] | 4-38 | | 151 | 97 | 7:0 | R | _ | Pictures in Video ES Channel Buffer Counter [15:8] | | | 152–<br>191 | 98–<br>BF | | | _ | Reserved | | (Sheet 7 of 7) <sup>1.</sup> The channel must be stopped to access these registers. Addresses SDRAM at 256-byte boundaries. <sup>2.</sup> SDRAM addresses at 8-byte boundaries. A 1 in the most significant bit indicates that the circular buffer has executed a "wraparound." Bytes must be read in a least, next, and most significant order. <sup>3.</sup> SDRAM addresses at 8-byte boundaries. Bytes must be read in a least, next, and most significant order. <sup>4.</sup> Cleared after read. Table 3.4 Memory Interface Registers | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|---------------------------------------------|--------------| | 192 | C0 | 0 | R | 1 | Host Read FIFO Empty | 4-38 | | | | 1 | R | 0 | Host Read FIFO Full | | | | | 2 | R | 1 | Host Write FIFO Empty | | | | 3<br>4<br>5 | 3 | R | 0 | Host Write FIFO Full | | | | | 4 | R | 1 | DMA Read FIFO Empty | | | | | 5 | R | 0 | DMA Read FIFO Full | | | | | 6 | R | 1 | DMA Write FIFO Empty | | | | | 7 | R | 0 | DMA Write FIFO Full | | | 193 | C1 | 0 | | 0 | Reserved | | | | | 2:1 | R/W | 0 | DMA Mode [1:0] (idle, DMA, R/W, block move) | 4-39 | | | | 3 | R/W | 0 | Host SDRAM Transfer Byte Ordering | 4-40 | | | | 5:4 | R/W | 0 | Refresh Extend [1:0] | | | | | 6 | R/W | 0 | DMA SDRAM Transfer Byte Ordering | 4-41 | | | | 7 | | 0 | Reserved | | | 194 | C2 | 7:0 | R | 0 | Host SDRAM Read Data [7:0] | 4-41 | | 195 | C3 | 7:0 | W | 0 | Host SDRAM Write Data [7:0] | | | 196 | C4 | 7:0 | R/W | 0 | Host SDRAM Target Address [7:0] | 4-42 | | 197 | C5 | 7:0 | R/W | 0 | Host SDRAM Target Address [15:8] | | | 198 | C6 | 2:0 | R/W | 0 | Host SDRAM Target Address [18:16] | | | | | 7:3 | | 00 | Reserved | | | 199 | C7 | 7:0 | R/W | 00 | Host SDRAM Source Address [7:0] | 4-42 | | 200 | C8 | 7:0 | R/W | 00 | Host SDRAM Source Address [15:8] | | | (Sheet | 1 of 3) | | | | | | Table 3.4 Memory Interface Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|----------------------------------------|--------------| | 201 | C9 | 2:0 | R/W | 0 | Host SDRAM Source Address [18:16] | 4-42 | | | | 7:3 | | 00 | Reserved | | | 202 | CA | 7:0 | R/W | FF | Block Transfer Count [7:0] | 4-43 | | 203 | СВ | 7:0 | R/W | FF | Block Transfer Count [15:8] | | | 204 | СС | 0 | R/W | 0 | PLL Test | 4-43 | | | | 2:1 | | 0 | Reserved | | | | | 3 | R | 0 | Clk Out of Sync | 4-43 | | | | 5:4 | R/W | 1 | Control for Programmable Delay Path 1 | | | | | 7:6 | R/W | 1 | Control for Programmable Delay Path 2 | 4-44 | | 205 | CD | 0 | R | 0 | Phase Locked Status | 4-44 | | | | 2:1 | R | 0 | Internal Lock Counter State | | | | | 5:3 | R | 0 | Internal DRAM State | | | | | 7:6 | | 0 | Reserved | | | 206 | CE | 1:0 | R | _ | Internal Phase State (3 cycles before) | 4-45 | | | | 3:2 | R | _ | Internal Phase State (2 cycles before) | | | | | 5:4 | R | _ | Internal Phase State (1 cycle before) | | | | | 7:6 | R | 0 | Internal Phase State (current cycle) | | | 207 | CF | 7:0 | R/W | 80 | Phase Detect Test High Freq [7:0] | 4-45 | | 208 | D0 | 7:0 | R/W | 00 | Phase Detect Test High Freq [15:8] | | | 209 | D1 | 7:0 | R/W | 00 | Phase Detect Test Low Freq [7:0] | | | 210 | D2 | 7:0 | R/W | 01 | Phase Detect Test Low Freq [15:8] | | | 211 | D3 | 7:0 | R/W | A2 | VCO Test High Freq [7:0] | | | 212 | D4 | 7:0 | R/W | 00 | VCO Test High Freq [15:8] | | | (Sheet 2 | 2 of 3) | | | | | | Table 3.4 Memory Interface Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|--------------------------------------|--------------| | 213 | D5 | 7:0 | R/W | 00 | DMA SDRAM Target Address [7:0] | 4-46 | | 214 | D6 | 7:0 | R/W | 00 | DMA SDRAM Target Address [15:8] | | | 215 | D7 | 2:0 | R/W | 00 | DMA SDRAM Target Address [18:16] | | | | | 7:3 | | 00 | Reserved | | | 216 | D8 | 7:0 | R/W | 00 | DMA SDRAM Source Address [7:0] | 4-46 | | 217 | D9 | 7:0 | R/W | 00 | DMA SDRAM Source Address [15:8] | | | 218 | DA | 2:0 | R/W | 00 | DMA SDRAM Source Address [18:16] | | | | | 7:3 | | 00 | Reserved | | | 219 | DB | 7:0 | R | _ | DMA SDRAM Read Data [7:0] | 4-47 | | 220 | DC | 7:0 | W | 00 | DMA SDRAM Write Data [7:0] | | | 221 | DD | 0 | R | _ | PLL Phase Detect High Freq Test Pass | | | | | 1 | R | _ | PLL Phase Detect Low Freq Test Pass | | | | | 2 | R | _ | PLL VCO High Freq Test Pass | | | | | 3 | R | _ | PLL VCO Low Freq Test Pass | | | | | 7:4 | | 0 | Reserved | | | 222 | DE | 7:0 | R/W | B4 | VCO Test Low Freq [7:0] | 4-47 | | | DF | 7:0 | R/W | 00 | VCO Test Low Freg [15:8] | | Table 3.5 Microcontroller Registers | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|--------------------------------------------------------------|--------------| | 224 | E0 | 7:0 | R/W | _ | Anchor Luma Frame Store 1 Base Address [7:0] <sup>1</sup> | 4-48 | | 225 | E1 | 7:0 | R/W | _ | Anchor Luma Frame Store 1 Base Address [15:8] <sup>1</sup> | | | 226 | E2 | 7:0 | R/W | _ | Anchor Chroma Frame Store 1 Base Address [7:0] <sup>1</sup> | 4-48 | | 227 | E3 | 7:0 | R/W | _ | Anchor Chroma Frame Store 1 Base Address [15:8] <sup>1</sup> | | | 228 | E4 | 7:0 | R/W | _ | Anchor Luma Frame Store 2 Base Address [7:0] <sup>1</sup> | 4-48 | | 229 | E5 | 7:0 | R/W | _ | Anchor Luma Frame Store 2 Base Address [15:8] <sup>1</sup> | | | 230 | E6 | 7:0 | R/W | _ | Anchor Chroma Frame Store 2 Base Address [7:0] <sup>1</sup> | 4-49 | | 231 | E7 | 7:0 | R/W | _ | Anchor Chroma Frame Store 2 Base Address [15:8] <sup>1</sup> | | | 232 | E8 | 7:0 | R/W | _ | B Luma Frame Store Base Address [7:0] <sup>1</sup> | 4-49 | | 233 | E9 | 7:0 | R/W | _ | B Luma Frame Store Base Address [15:8] <sup>1</sup> | | | 234 | EA | 7:0 | R/W | _ | B Chroma Frame Store Base Address [7:0] <sup>1</sup> | 4-49 | | 235 | EB | 7:0 | R/W | _ | B Chroma Frame Store Base Address [15:8] <sup>1</sup> | | | 236 | EC | 1:0 | R | 0 | Video Skip Frame Status [1:0] | 4-50 | | | | | W | 0 | Video Skip Frame Mode [1:0] | | | | | 2 | R | 0 | Video Continuous Skip Status | | | | | | W | 0 | Video Continuous Skip Mode | 4-51 | | | | 7:3 | | 00 | Reserved | | | 237 | ED | 0 | R | 0 | Video Repeat Frame Status | 4-51 | | | | | W | 0 | Video Repeat Frame Enable | | | | | 1 | R | 0 | Video Continuous Repeat Frame Status | | | | | | W | 0 | Video Continuous Repeat Frame Mode | 4-52 | | | | 7:2 | | 00 | Reserved | | | (Sheet | 1 of 3) | | | | | • | Table 3.5 Microcontroller Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|-----------------------------------------|--------------| | 238 | EE | 0 | R | 0 | Rip Forward Mode Status | 4-52 | | | | | W | 0 | Rip Forward Mode Enable | | | | | 1 | R | 0 | Rip Forward Display Single Step Status | 4-53 | | | | | W | 0 | Rip Forward Display Single Step Command | | | | | 3:2 | R | _ | Current Display Frame [1:0] | | | | | 5:4 | R | _ | Current Decode Frame [1:0] | | | | | 7:6 | | 0 | Reserved | | | 239 | EF | 0 | | 0 | Reserved | | | | | 1 | R/W | 0 | Host Force Broken Link Mode | 4-54 | | | 2 | R/W | 0 | Panic Prediction Enable | | | | | | 3 | R/W | 0 | GOP User Data Only | 4-55 | | | | 4 | R/W | 0 | Concealment Copy Option | | | | | 5 | R/W | 0 | Force Rate Control | | | | | 6 | R/W | 0 | Ignore Sequence End | | | | | 7 | | 0 | Reserved | | | 240 | F0 | 0 | R | 0 | Host Next GOP/Seq Status | 4-56 | | | | 0 | W | 0 | Host Search Next GOP/Seq Command | | | | | 7:1 | | 00 | Reserved | | | 241 | F1 | 0 | R | _ | Q Table Ready | 4-56 | | | | 1 | R/W | _ | Intra Q Table | | | | | 7:2 | R/W | _ | Q Table Address [5:0] | | | 242 | F2 | 7:0 | R | _ | Q Table Entry [7:0] | 4-57 | Table 3.5 Microcontroller Registers (Cont.) | Addr<br>(Dec) | Addr<br>(Hex) | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |---------------|---------------|--------|-----|---------------------------|---------------------------|--------------| | 243 | F3 | 7:0 | R | - | Microcontroller PC [7:0] | 4-57 | | 244 | F4 | 3:0 | R | _ | Microcontroller PC [11:8] | | | | | 7:4 | | 0 | Reserved | | | 245 | F5 | 7:0 | R | _ | Revision Number [7:0] | 4-57 | | 246 | F6 | 0 | W | 0 | Decode Start/Stop Command | 4-57 | | | | 7:1 | | 00 | Reserved | | | 247 | F7 | 7:0 | | _ | Reserved | | | 248 | F8 | 0 | R/W | 0 | Reduced Memory Mode (RMM) | 4-58 | | | | 7:1 | | 00 | Reserved | | | 249–<br>255 | F9–<br>FF | | | _ | Reserved | | | (Sheet | 3 of 3) | 1 | | 1 | | | <sup>1.</sup> SDRAM addresses at 64-byte boundaries. Table 3.6 Video Interface Registers | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|--------------------------------------------|--------------| | 256–<br>264 | 100–<br>108 | | | | Reserved | | | 265 | 265 109 | 1:0 | R/W | 0 | OSD Mode [1:0] | 4-58 | | | | 2 | | 0 | Reserved | | | | | 3 | R | - | OSD Palette Counter Zero Flag | 4-59 | | | | | W | 0 | Clear OSD Palette Counter | | | | | 5:4 | R/W | 0 | Display Override Mode [1:0] | | | | | 7:6 | R/W | 0 | Force Video Background [1:0] | 4-59 | | 266 | 10A | 7:0 | R/W | 23 | Programmable Background Y[7:0] | 4-60 | | 267 | 10B | 7:0 | R/W | D4 | Programmable Background Cb[7:0] | | | 268 | 10C | 7:0 | R/W | 72 | Programmable Background Cr[7:0] | | | 269 | 10D | 7:0 | W | - | OSD Palette Write [7:0] | 4-60 | | 270 | 10E | 7:0 | R/W | _ | OSD Odd Field Pointer [7:0] <sup>1</sup> | 4-61 | | 271 | 10F | 7:0 | R/W | - | OSD Odd Field Pointer [15:8] <sup>1</sup> | | | 272 | 110 | 7:0 | R/W | _ | OSD Even Field Pointer [7:0] <sup>1</sup> | | | 273 | 111 | 7:0 | R/W | ı | OSD Even Field Pointer [15:8] <sup>1</sup> | | | 274 | 112 | 3:0 | R/W | 0 | OSD Mix Weight [3:0] | 4-61 | | | | 4 | R/W | 0 | OSD Chroma Filter Enable | | | | | 5 | | _ | Reserved | | | | | 6 | R/W | 0 | Horizontal Decimation Filter Enable | 4-61 | | | | 7 | | 0 | Reserved | | | 275 | 113 | 1:0 | R/W | 0 | Freeze Mode [1:0] | 4-62 | | | | 2 | R/W | 1 | 3:2 Pulldown from Bitstream | | | | | 3 | R/W | 0 | Host Repeat First Field | | Table 3.6 Video Interface Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-------------------------------------------------------|--------------| | 275 | 113 | 4 | R/W | 1 | Host Top Field First | 4-62 | | | | 5 | R | - | First Field | | | | | 6 | R | _ | Odd/Not Even Field | 4-63 | | | | 7 | R | - | Top/Not Bottom Field | | | 276 | 276 114 | 0 | R | _ | Last Field | 4-63 | | | | 1 | R/W | 0 | Horizontal Filter Enable | | | | | 2 | R/W | _ | Horizontal Filter Select | | | | | 6:3 | R/W | _ | Display Mode [3:0] | 4-64 | | | | 7 | R/W | 0 | Field Sync Enable | | | 277 | 115 | 7:0 | R/W | - | Horizontal Filter Scale [7:0] | 4-64 | | 278 | 116 | 6:0 | R/W | _ | Main Reads per Line [6:0] | 4-65 | | | | 7 | | 0 | Reserved | | | 279 | 117 | 2:0 | R/W | _ | Pan and Scan 1/8 Pixel Offset [2:0] | 4-65 | | | | 5:3 | R/W | _ | Pan and Scan Byte Offset [2:0] | | | | | 6 | R/W | 1 | Pan and Scan from Bitstream | | | | | 7 | R/W | 0 | Automatic Field Inversion Correction | | | 280 | 118 | 7:0 | R/W | _ | Horizontal Pan and Scan Luma/Chroma Word Offset [7:0] | 4-66 | | 281 | 119 | 7:0 | R/W | _ | Vertical Pan and Scan Line Offset [7:0] | | | 282 | 11A | 2:0 | R/W | 1 | Vline Count Init [2:0] | | | | | 7:3 | | 00 | Reserved | | | 283 | 11B | 6:0 | R/W | _ | Override Picture Width [6:0] | 4-67 | | | | 7 | | 0 | Reserved | | | (Sheet | 2 of 4) | | , | | | | Table 3.6 Video Interface Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|--------------------------------------------------------------------------|--------------| | 284 | 11C | 0 | R/W | 0 | ITU-R BT.656 Mode | 4-67 | | | | 1 | R/W | 0 | Sync Active Low | | | | | 2 | | 0 | Reserved | | | | | 4:3 | R/W | 2 | Pixel State Reset Value [1:0] | 4-67 | | | | 5 | R/W | 0 | CrCb 2s Complement | 4-68 | | | | 6 | R/W | 0 | VSYNC Input Type | | | | | 7 | | 0 | Reserved | | | 285 | 11D | 7:0 | R/W | _ | Display Override Luma Frame Store Start Address [7:0] <sup>1</sup> | 4-68 | | 286 | 11E | 7:0 | R/W | _ | Display Override Luma Frame Store Start Address [15:8] <sup>1</sup> | | | 287 | 11F | 7:0 | R/W | _ | Display Override Chroma Frame Store Start<br>Address [7:0] <sup>1</sup> | | | 288 | 120 | 7:0 | R/W | - | Display Override Chroma Frame Store Start<br>Address [15:8] <sup>1</sup> | | | 289 | 121 | 0 | | 0 | Reserved | | | | | 6:1 | R/W | 2C | Number of Segments in RMM [5:0] | 4-69 | | | | 7 | | 0 | Reserved | | | 290 | 122 | 1:0 | W | 0 | Television Standard Select [1:0] | 4-69 | | | | 7:2 | | 00 | Reserved | | | 291–<br>296 | 123–<br>128 | | | | Reserved | | | 297 | 129 | 7:0 | R/W | _ | Main Start Row [7:0] | 4-70 | | 298 | 12A | 7:0 | R/W | - | Main End Row [7:0] | | | 299 | 12B | 2:0 | R/W | _ | Main Start Row [10:8] | | | | | 3 | | _ | Reserved | | | (Sheet | 3 of 4) | | | | | | Table 3.6 Video Interface Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-------------------------|--------------| | 299 | 12B | 6:4 | R/W | _ | Main End Row [10:8] | 4-70 | | | | 7 | | 0 | Reserved | | | 300 | 12C | 7:0 | R/W | - | Main Start Column [7:0] | 4-70 | | 301 | 12D | 7:0 | R/W | - | Main End Column [7:0] | | | 302 12E | 2:0 | R/W | - | Main Start Column [10:8] | | | | | | 3 | | - | Reserved | | | | | 6:4 | R/W | - | Main End Column [10:8] | 4-70 | | | | 7 | | 0 | Reserved | | | 303 | 12F | 4:0 | R/W | _ | Vcode Zero [4:0] | 4-70 | | | 5 | R/W | - | Vcode Even [8] | 4-71 | | | | | 6 | R/W | _ | Vcode Even Plus 1 | | | | | 7 | R/W | - | Fcode [8] | | | 304 | 130 | 7:0 | R/W | _ | Vcode Even [7:0] | 4-71 | | 305 | 131 | 7:0 | R/W | _ | Fcode [7:0] | | | 306 | 132 | 7:0 | R/W | _ | SAV Start Column [7:0] | 4-72 | | 307 | 133 | 7:0 | R/W | _ | EAV Start Column [7:0] | | | 308 | 134 | 2:0 | R/W | _ | SAV Start Column [10:8] | | | | | 3 | | 0 | Reserved | | | | | 6:4 | R/W | _ | EAV Start Column [10:8] | 4-72 | | | | 7 | | 0 | Reserved | | | 309 | 135 | 0 | R/W | 0 | Display Start Command | 4-72 | | | | 7:1 | | 00 | Reserved | | | 310–<br>335 | 136–<br>14F | | | - | Reserved | | Table 3.7 Audio Decoder Registers | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|----------------------------|-----------------------------|--------------| | 336 | 150 | 3:0 | R | _ | MPEG - bitrate_index [3:0] | 4-72 | | | | 4 | R | _ | MPEG - protection_bit | 4-73 | | | | 6:5 | R | _ | MPEG - layer_code [1:0] | 4-74 | | | | 7 | R | - | MPEG - ID | | | 337 151 | 0 | R | - | MPEG - copyright | 4-74 | | | | | 2:1 | R | _ | MPEG - mode_extension [1:0] | | | | | 4:3 | R | _ | MPEG - mode [1:0] | 4-75 | | | 5 | R | _ | MPEG - private_bit | 4-76 | | | | 7:6 | R | _ | MPEG - sampling_freq [1:0] | | | | 338 152 | 4:0 | | 0 | Reserved | | | | | | 6:5 | R | _ | MPEG - emphasis [1:0] | 4-76 | | | | 7 | R | _ | MPEG - original/copy | | | 339—<br>350 | 153—<br>15E | 7:0 | | - | Reserved | | | 351 | 15F | 2:0 | R | _ | PCM - num_of_audio_ch [2:0] | 4-77 | | | | 7:3 | R | _ | PCM - audio_frm_num [4:0] | | | 352 | 160 | 0 | | 0 | Reserved | | | | | 1 | R | _ | PCM - mute_bit | 4-77 | | | | 3:2 | R | _ | PCM - emphasis [1:0] | | | | | 5:4 | R | _ | PCM - quantization [1:0] | | | | | 7:6 | R | _ | PCM - Fs [1:0] | | | 353 | 161 | 4:0 | | _ | Reserved | | | | | 5 | R | _ | PCM FIFO Empty | 4-77 | Table 3.7 Audio Decoder Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-----------------------------------------------|--------------| | 353 | 161 | 6 | R | _ | PCM FIFO Near Full | 4-78 | | | | 7 | R | _ | PCM FIFO Full | | | 354 | 162 | 1:0 | R | _ | Audio Decoder Play Mode Status [1:0] | | | | | 2 | R | _ | Audio Decoder Soft Mute Status | | | | | 3 | R | _ | Audio Decoder Reconstruct Error | | | | | 4 | R | _ | MPEG Multichannel Extension Sync Word Missing | 4-79 | | | | 7:5 | | 0 | Reserved | | | 355 | 163 | 4:0 | | 00 | Reserved | | | | | 6:5 | R/W | 0 | Audio Decoder Play Mode [1:0] | 4-79 | | | | 7 | R/W | 0 | Audio Decoder Start/Stop | 4-80 | | 356 | 164 | 4:0 | | 00 | Reserved | | | | | 6:5 | R/W | 0 | Audio Formatter Play Mode [1:0] | 4-80 | | | | 7 | R/W | 0 | Audio Formatter Start/Stop | | | 357 | 165 | 4:0 | | 00 | Reserved | | | | | 7:5 | R/W | 0 | Audio Decoder Mode Select [2:0] | 4-81 | | 358 | 166 | 1:0 | | 0 | Reserved | | | | | 3:2 | R/W | 0 | Audio Dual-Mono Mode [1:0] | 4-82 | | | | 5:4 | | 0 | Reserved | | | | | 6 | R/W | 0 | User Mute Bit | 4-82 | | | | 7 | R/W | 1 | Mute on Error | | | 359 | 167 | 7:0 | W | _ | PCM FIFO Data In [7:0] | 4-83 | | 360 | 168 | 7:0 | R/W | FF | Linear PCM - dynscalehigh [7:0] | | | 361 | 169 | 7:0 | R/W | FF | Linear PCM - dynscalelow [7:0] | | Table 3.7 Audio Decoder Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-----------------------------------|--------------| | 362 | 16A | 7:0 | R/W | FF | PCM Scale [7:0] | 4-84 | | 363 | 16B | 1:0 | R/W | 1 | ACLK Select [1:0] | | | | | 2 | R/W | 0 | Invert LRCLK | | | | | 5:3 | | 0 | Reserved | | | | | 6 | R/W | 0 | User | 4-85 | | | | 7 | R/W | 1 | Valid | | | 364 | 16C | 3:0 | R/W | 0 | ACLK Divider Select [3:0] | 4-85 | | | | 4 | R/W | 0 | LPCM - Dynamic Range On | 4-87 | | | | 7:5 | | 0 | Reserved | | | 365 | 16D | 1:0 | | 0 | Reserved | | | | | 4:2 | R/W | 0 | IEC - Host Emphasis [2:0] | 4-87 | | | | 5 | R/W | 0 | IEC - Overwrite Emphasis | | | | | 6 | R/W | 0 | IEC - Host Copyright | | | | | 7 | R/W | 0 | IEC - Overwrite Copyright | 4-88 | | 366 | 16E | 0 | R/W | 0 | Overwrite Category | 4-88 | | | | 2:1 | R/W | 0 | Host Overwrite Quantization [1:0] | | | | | 3 | R/W | 0 | Overwrite Quantization Enable | 4-89 | | | | 4 | R/W | 0 | MPEG Formatter Only | | | | | 6:5 | R/W | 0 | Formatter Skip Frame Size [1:0] | | | | | 7 | | 0 | Reserved | | | 367 | 16F | 7:0 | R/W | 00 | Host Category [7:0] | 4-89 | | 368 | 170 | 0 | | 0 | Reserved | | | | | 1 | R | _ | Pd Data Valid | 4-90 | Table 3.7 Audio Decoder Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | | | |-------------|----------------|--------|-----|---------------------------|-----------------------------|--------------|--|--| | 368 | 170 | 2 | | 0 | Reserved | | | | | | | 4:3 | R/W | 0 | Pd Selection [1:0] | 4-90 | | | | | | 7:5 | R/W | 0 | Host Pc Info [2:0] | | | | | 369 | 171 | 7:0 | R/W | 00 | Host Pd Value [15:8] | 4-91 | | | | 370 | 172 | 7:0 | R/W | 00 | Host Pd Value [7:0] | | | | | 371–<br>383 | 173–<br>17F | | | _ | Reserved for diagnostic use | | | | | (Sheet | (Sheet 4 of 4) | | | | | | | | Table 3.8 RAM Test Registers | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-----------------------------------------|--------------| | 384 | 180 | 7:0 | R/W | 00 | Memory Test Address [7:0] | 4-91 | | 385 | 181 | 3:0 | R/W | 00 | Memory Test Address [11:8] | | | | | 7:4 | | 0 | Reserved | | | 386 | 182 | 1:0 | W | 0 | Operational Mode for RAM Test [1:0] | 4-91 | | | | 2 | R | 0 | Report End of Test | 4-92 | | | | | W | 0 | Initiate Memory Test | | | | | 4:3 | W | 0 | Data Pattern to be Applied to RAM [1:0] | | | | | 5 | R/W | 0 | Memory Test Output Select | | | | | 7:6 | | 0 | Reserved | | | (Sheet | 1 of 4) | | | | | | Table 3.8 RAM Test Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-----------------------------------------|--------------| | 387 | 183 | 0 | R | 1 | MemTest01 Pass/Fail Status <sup>1</sup> | 4-93 | | | | 1 | R | 1 | MemTest02 Pass/Fail Status <sup>1</sup> | | | 387 | 183 | 2 | R | 1 | MemTest03 Pass/Fail Status <sup>1</sup> | 4-93 | | | | 3 | R | 1 | MemTest04 Pass/Fail Status <sup>1</sup> | | | | | 4 | R | 1 | MemTest05 Pass/Fail Status | | | | | 5 | R | 1 | MemTest06 Pass/Fail Status <sup>1</sup> | | | | | 6 | R | 1 | MemTest07 Pass/Fail Status <sup>1</sup> | | | | | 7 | R | 1 | MemTest08 Pass/Fail Status <sup>1</sup> | | | 388 | 184 | 0 | R | 1 | MemTest09 Pass/Fail Status <sup>1</sup> | 4-93 | | | | 1 | R | 1 | MemTest10 Pass/Fail Status <sup>1</sup> | | | | | 2 | R | 1 | MemTest11 Pass/Fail Status <sup>1</sup> | | | | | 3 | R | 1 | MemTest12 Pass/Fail Status <sup>1</sup> | | | | | 4 | R | 1 | MemTest13 Pass/Fail Status <sup>1</sup> | | | | | 5 | R | 1 | MemTest14 Pass/Fail Status <sup>1</sup> | | | | | 6 | R | 1 | MemTest15 Pass/Fail Status <sup>1</sup> | | | | | 7 | R | 1 | MemTest16 Pass/Fail Status <sup>1</sup> | | (Sheet 2 of 4) Table 3.8 RAM Test Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-----------------------------------------|--------------| | 389 | 185 | 0 | R | 1 | MemTest17 Pass/Fail Status <sup>1</sup> | 4-93 | | | | 1 | R | 1 | MemTest18 Pass/Fail Status <sup>1</sup> | | | | | 2 | R | 1 | MemTest19 Pass/Fail Status <sup>1</sup> | | | | | 3 | R | 1 | MemTest20 Pass/Fail Status <sup>1</sup> | | | | | 4 | R | 1 | MemTest21 Pass/Fail Status <sup>1</sup> | | | | | 5 | R | 1 | MemTest22 Pass/Fail Status <sup>1</sup> | | | | | 6 | R | 1 | MemTest23 Pass/Fail Status <sup>1</sup> | | | | | 7 | R | 1 | MemTest24 Pass/Fail Status <sup>1</sup> | | | 390 | 186 | 0 | R | 1 | MemTest25 Pass/Fail Status <sup>1</sup> | 4-93 | | | | 1 | R | 1 | MemTest26 Pass/Fail Status <sup>1</sup> | | | | | 2 | R | 1 | MemTest27 Pass/Fail Status <sup>1</sup> | | | | | 3 | R | 1 | MemTest28 Pass/Fail Status <sup>1</sup> | | | | | 4 | R | 1 | MemTest29 Pass/Fail Status <sup>1</sup> | | | | | 5 | R | 1 | MemTest30 Pass/Fail Status <sup>1</sup> | | | | | 6 | R | 1 | MemTest31 Pass/Fail Status <sup>1</sup> | | | | | 7 | R | 1 | MemTest32 Pass/Fail Status <sup>1</sup> | | | 391 | 187 | 0 | R | 1 | MemTest33 Pass/Fail Status <sup>1</sup> | 4-93 | | | | 1 | R | 1 | MemTest34 Pass/Fail Status <sup>1</sup> | | | | | 2 | R | 1 | MemTest35 Pass/Fail Status <sup>1</sup> | | | | | 3 | R | 1 | MemTest36 Pass/Fail Status <sup>1</sup> | | | | | 7:4 | | 0 | Reserved | | Summary by Register Table 3.8 RAM Test Registers (Cont.) | Addr<br>Dec | Addr<br>Hex | Bit(s) | R/W | Default<br>Value<br>(Hex) | Status/Command/Data | Page<br>Ref. | |-------------|-------------|--------|-----|---------------------------|-----------------------------------------------|--------------| | 392 | 188 | 0 | R | 1 | MemTest37 Pass/Fail Status <sup>1</sup> | 4-93 | | | | 1 | R | 1 | MemTest38 Pass/Fail Status <sup>1</sup> | | | | | 2 | R | 1 | MemTest39 Pass/Fail Status <sup>1</sup> | | | | | 6:3 | | 0 | Reserved | | | | | 7 | R | 1 | Overall MemTest Pass/Fail Status <sup>1</sup> | 4-93 | | 393–<br>511 | 189–<br>1FF | 7:0 | | _ | Reserved | | | (Sheet | 4 of 4) | | | • | | | <sup>1.</sup> Reset after read. ## 3.2 Alphabetical Listing of Register Bits and Fields ## **Numerics** | 3:2 Pull Down From Bitstream bit | 4-62 | |-------------------------------------------------------------|------| | A | | | ACLK Divider Select [3:0] | 4-85 | | ACLK Select [1:0] | 4-84 | | Anchor Chroma Frame Store 1 Base Address [15:0] | 4-48 | | Anchor Chroma Frame Store 2 Base Address [15:0] | 4-49 | | Anchor Luma Frame Store 1 Base Address [15:0] | 4-48 | | Anchor Luma Frame Store 2 Base Address [15:0] | 4-48 | | AREQ Status bit | 4-10 | | Audio Channel Bypass Data [7:0] | 4-17 | | Audio CRC or Illegal Bit Error Interrupt bit | 4-8 | | Audio Decoder Play Mode [1:0] | 4-79 | | Audio Decoder Play Mode Status [1:0] | 4-78 | | Audio Decoder Reconstruct Error bit | 4-78 | | Audio Decoder Soft Mute Status bit | 4-78 | | Audio Decoder Start/Stop bit | 4-80 | | Audio Dual-Mono Mode [1:0] | 4-82 | | Audio ES Channel Buffer Compare DTS Address [19:0] | 4-29 | | Audio ES Channel Buffer End Address [13:0] | 4-24 | | Audio ES Channel Buffer Numitems [18:0] | 4-33 | | Audio ES Channel Buffer Overflow Interrupt bit | 4-7 | | Audio ES Channel Buffer Read Address [19:0] | 4-28 | | Audio ES Channel Buffer Start Address [13:0] | 4-23 | | Audio ES Channel Buffer Underflow Interrupt bit | 4-7 | | Audio ES Channel Buffer Write Address [19:0] | 4-26 | | Audio Formatter Play Mode [1:0] | 4-80 | | Audio Formatter Start/Stop bit | 4-80 | | Audio Module Mode Select [2:0] | 4-81 | | Audio Packet Error Status bit | 4-37 | | Audio PES Data Ready Interrupt bit | 4-6 | | Audio PES Header Enable [1:0] | 4-36 | | Audio PES Header/System Channel Buffer End Address [13:0] | 4-25 | | Audio PES Header/System Channel Buffer Start Address [13:0] | 4-25 | | Audio PES Header/System Channel Buffer Write Address [19:0] | 4-29 | | Audio Start on Compare bit | 4-15 | | Audio Stream ID [4:0] | 4-34 | | Audio Stream Select Enable [2:0] | 4-34 | | Audio Sync Code Detect Interrupt bit | 4-3 | | A - 1' - 0 0 - 1 - D 1 A - 1 I [4 0 0] | 4.04 | |---------------------------------------------|------| | Audio Sync Code Read Address [19:0] | 4-31 | | Audio Sync Error Interrupt bit | 4-8 | | Audio Sync Recovery Interrupt bit | 4-3 | | Automatic Field Inversion Correction bit | 4-65 | | Aux Data FIFO Output [7:0] | 4-19 | | Aux Data FIFO Status [1:0] | 4-17 | | Aux Data Layer ID [2:0] | 4-18 | | Aux/User Data FIFO Ready Interrupt bit | 4-2 | | В | | | B Chroma Frame Store Base Address [15:0] | 4-49 | | B Luma Frame Store Base Address [15:0] | 4-49 | | Begin Active Video Interrupt bit | 4-4 | | Begin Vertical Blank Interrupt bit | 4-5 | | Block Transfer Count [15:0] | 4-43 | | c | | | Capture on Audio PES Ready bit | 4-15 | | Capture on Audio Sync Code bit | 4-14 | | Capture on Beginning of Active Video bit | 4-14 | | Capture on DTS Audio bit | 4-15 | | Capture on DTS Video bit | 4-15 | | Capture on PACK Data Ready bit | 4-14 | | Capture on Picture Start Code bit | 4-14 | | Capture on Video PES Ready bit | 4-15 | | Channel Bypass Enable bit | 4-10 | | Channel Pause bit | 4-10 | | Channel Request Mode bit | 4-9 | | Channel Start/Reset bit | 4-11 | | Channel Status bit | 4-11 | | Clear Interrupt Pin bit | 4-10 | | Clear OSD Palette Counter bit | 4-59 | | Clk Out of Sync bit | 4-43 | | Concealment Copy Option bit | 4-55 | | Context Error Interrupt bit | 4-8 | | Control for Programmable Delay Path 1 [1:0] | 4-43 | | Control for Programmable Delay Path 2 [1:0] | 4-44 | | CrCb 2's Complement bit | 4-68 | | Current Decode Frame [1:0] | 4-53 | | Current Display Frame [1:0] | 4-53 | | | | ## D | Data Pattern to be Applied to RAW [1:0] | 4-92 | |------------------------------------------------|------| | Decode Start/Stop Command bit | 4-57 | | Decode Status Interrupt bit | 4-2 | | Display Mode [3:0] | 4-63 | | Display Override Luma/Chroma Frame Store Start | | | Addresses [15:0] | 4-68 | | Display Override Mode [1:0] | 4-59 | | Display Start Command bit | 4-72 | | DMA Mode [1:0] | 4-39 | | DMA Read FIFO Empty bit | 4-38 | | DMA Read FIFO Full bit | 4-38 | | DMA SDRAM Read Data [7:0] | 4-47 | | DMA SDRAM Source Address [18:0] | 4-46 | | DMA SDRAM Target Address [18:0] | 4-46 | | DMA SDRAM Write Data [7:0] | 4-47 | | DMA SDRAM Transfer Byte Ordering bit | 4-41 | | DMA Write FIFO Empty bit | 4-38 | | DMA Write FIFO Full bit | 4-38 | | DTS Audio Event Interrupt bit | 4-6 | | DTS Video Event Interrupt bit | 4-6 | | E | | | Enable Audio Read Compare DTS [1:0] | 4-21 | | Enable Video Read Compare DTS bit | 4-21 | | • | | | F | | | Fcode [7:0] | 4-71 | | Fcode [8] | 4-71 | | Field Sync Enable bit | 4-64 | | First Field bit | 4-62 | | First Slice Start Code Detect Interrupt bit | 4-3 | | Force Rate Control bit | 4-55 | | Force Video Background [1:0] | 4-59 | | Formatter Skip Frame Size [1:0] | 4-89 | | Freeze Mode [1:0] | 4-62 | | G | | | GOP User Data Only bit | 4-55 | | н | | | Horizontal Decimation Filter Enable bit | 4-61 | | Horizontal Filter Enable bit | 4-63 | | Horizontal Filter Scale [7:0] | 4-64 | |-------------------------------------------------------|------| | Horizontal Filter Select bit | 4-63 | | Horizontal Pan and Scan Luma/Chroma Word Offset [7:0] | 4-66 | | Host Category [7:0] | 4-89 | | Host SDRAM Transfer Byte Ordering bit | 4-40 | | Host Force Broken Link Mode bit | 4-54 | | Host Next GOP/Seq Status bit | 4-56 | | Host Overwrite Quantization [1:0] | 4-88 | | Host Pc Info [2:0] | 4-90 | | Host Pd Value [15:0] | 4-91 | | Host Read FIFO Empty bit | 4-38 | | Host Read FIFO Full bit | 4-38 | | Host Repeat First Field bit | 4-62 | | Host SDRAM Read Data [7:0] | 4-41 | | Host SDRAM Source Address [18:0] | 4-42 | | Host SDRAM Target Address [18:0] | 4-42 | | Host SDRAM Write Data [7:0] | 4-41 | | Host Search Next GOP/Seq Command bit | 4-56 | | Host Top Field First bit | 4-62 | | Host Write FIFO Empty bit | 4-38 | | Host Write FIFO Full bit | 4-38 | | 1 | | | IEC - Host Copyright bit | 4-87 | | IEC - Host Emphasis [2:0] | 4-87 | | IEC - Overwrite Copyright bit | 4-88 | | IEC - Overwrite Emphasis bit | 4-87 | | Ignore Sequence End bit | 4-55 | | Initiate Memory Test bit | 4-92 | | Internal Lock Counter State [1:0] | 4-44 | | Internal Phase State (1 cycle before) [1:0] | 4-45 | | Internal Phase State (2 cycles before) [1:0] | 4-45 | | Internal Phase State (3 cycles before) [1:0] | 4-45 | | Internal Phase State (current cycle) [1:0] | 4-45 | | Internal SDRAM State [2:0] | 4-44 | | Intra Q Table bit | 4-56 | | Invert Channel Clock bit | 4-9 | | Invert LRCLK bit | 4-84 | | ITU-R BT.656 Mode bit | 4-67 | L | Last Field bit | 4-63 | |---------------------------------------------------|------| | Linear PCM - dynscalehigh [7:0] | 4-83 | | Linear PCM - dynscalelow [7:0] | 4-83 | | LPCM - Dynamic Range On bit | 4-87 | | M | | | Main Reads Per Line [6:0] | 4-65 | | MAIN Start/End Columns [10:0] | 4-70 | | MAIN Start/End Rows [10:0] | 4-70 | | Memory Test Address [11:0] | 4-91 | | Memory Test Output Select bit | 4-92 | | Memory Test Pass/Fail Status Bits | 4-93 | | Microcontroller PC [11:0] | 4-57 | | MPEG - bitrate_index [3:0] | 4-72 | | MPEG - copyright bit | 4-74 | | MPEG - emphasis [1:0] | 4-76 | | MPEG - ID bit | 4-74 | | MPEG - layer code [1:0] | 4-74 | | MPEG - mode [1:0] | 4-75 | | MPEG - mode_extension [1:0] | 4-74 | | MPEG - original/copy bit | 4-76 | | MPEG - private_bit | 4-76 | | MPEG - protection_bit | 4-73 | | MPEG - sampling_frequency [1:0] | 4-76 | | MPEG Audio Extension Stream ID [4:0] | 4-30 | | MPEG Formatter Only bit | 4-89 | | MPEG Multichannel Extension Sync Word Missing bit | 4-79 | | Mute on Error bit | 4-82 | | N | | | New Field Interrupt bit | 4-3 | | Number of Segments in RMM [5:0] | 4-69 | | 0 | | | Odd/Not Even Field bit | 4-63 | | Operational Mode for Ram Test [1:0] | 4-03 | | OSD Chroma Filter Enable bit | 4-61 | | OSD Mix Weight [3:0] | 4-61 | | OSD Mode [1:0] | 4-58 | | OSD Odd/Even Field Pointers [15:0] | 4-61 | | OSD Palette Counter Zero Flag | 4-59 | | OSD Palette Write [7:0] | 4-60 | | 2 2 2 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 | . 00 | | Override Picture Width [6:0] | 4-67 | |----------------------------------------------------|------| | Overwrite Category bit | 4-88 | | Overwrite Quantization Enable bit | 4-89 | | P | | | Pack Data Ready Interrupt bit | 4-5 | | Pack Header Enable [1:0] | 4-37 | | Packet Error Interrupt bit | 4-9 | | Pan and Scan 1/8 Pixel Offset [2:0] | 4-65 | | Pan and Scan Byte Offset [2:0] | 4-65 | | Pan and Scan From Bitstream bit | 4-65 | | Panic Prediction Enable bit | 4-54 | | PCM - audio_frm_num [4:0] | 4-77 | | PCM - emphasis [1:0] | 4-77 | | PCM - Fs [1:0] | 4-77 | | PCM - mute_bit | 4-77 | | PCM - num_of_audio_ch [2:0] | 4-77 | | PCM - quantization [1:0] | 4-77 | | PCM FIFO Empty bit | 4-77 | | PCM FIFO Full bit | 4-78 | | PCM FIFO Near Full bit | 4-78 | | PCM Scale [7:0] | 4-84 | | PCM FIFO Data In [7:0] | 4-83 | | Pd Data Valid bit | 4-90 | | Pd Selection bit | 4-90 | | Phase Detect Test High Freq [15:0] | 4-45 | | Phase Detect Test Low Freq [15:0] | 4-45 | | Phase Locked Status bit | 4-44 | | Picture Start Code Detect Interrupt bit | 4-4 | | Picture Start Code Read Address [19:0] | 4-31 | | Pictures in Video ES Channel Buffer Counter [15:0] | 4-38 | | Pixel State Reset Value [1:0] | 4-67 | | PLL Phase Detect High Frequency Test Pass bit | 4-47 | | PLL Phase Detect Low Frequency Test Pass bit | 4-47 | | PLL Test bit | 4-43 | | PLL VCO High Frequency Test Pass bit | 4-47 | | PLL VCO Low Frequency Test Pass bit | 4-47 | | Programmable Background Y/Cb/Cr [7:0] | 4-60 | | Q | | | Q Table Address [5:0] | 4-56 | | Q Table Entry [7:0] | 4-57 | | Q Table Ready bit | 4-56 | ## R | Reduced Memory Mode (RMM) bit | 4-58 | |-----------------------------------------------------|------| | Refresh Extend [1:0] | 4-40 | | Report End of Test bit | 4-92 | | Reset Audio ES Channel Buffer bit | 4-20 | | Reset Audio PES Header/System Channel Buffer bit | 4-20 | | Reset Aux Data FIFO bit | 4-17 | | Reset Channel Buffers on Error bit | 4-20 | | Reset User Data FIFO bit | 4-18 | | Reset Video ES Channel Buffer bit | 4-20 | | Reset Video PES Header Channel Buffer bit | 4-20 | | Revision Number [7:0] | 4-57 | | Rip Forward Display Single Step Command bit | 4-53 | | Rip Forward Display Single Step Status bit | 4-53 | | Rip Forward Mode Enable bit | 4-52 | | Rip Forward Mode Status bit | 4-52 | | S | | | S/P DIF (IEC958) Channel Buffer Read Address [19:0] | 4-30 | | S/P DIF Channel Buffer Numitems [18:0] | 4-33 | | S/P DIF Channel Buffer Underflow Interrupt bit | 4-9 | | SAV/EAV Start Columns [10:0] | 4-72 | | SCR Compare Audio [31:0] | 4-16 | | SCR Compare Audio Interrupt bit | 4-4 | | SCR Compare Interrupt bit | 4-5 | | SCR Compare/Capture [31:0] | 4-13 | | SCR Compare/Capture Mode [1:0] | 4-14 | | SCR Overflow Interrupt bit | 4-5 | | SCR Pause bit | 4-12 | | SCR Value [31:0] | 4-13 | | SDRAM Transfer Done Interrupt bit | 4-3 | | Seq End Code in Video Channel Interrupt bit | 4-6 | | Sequence End Code Detect Interrupt bit | 4-3 | | Software Reset bit | 4-12 | | Stream Select [1:0] | 4-12 | | Sync Active Low bit | 4-67 | | System Header Enable [1:0] | 4-36 | | т | | | Television Standard Select [1:0] | 4-69 | | Top/Not Bottom Field bit | 4-63 | | Transport Private Stream Audio bit | 4-35 | ## U | User bit | 4-85 | |------------------------------------------------------|------| | User Data FIFO Output [7:0] | 4-19 | | User Data FIFO Status [1:0] | 4-18 | | User Data Layer ID [1:0] | 4-19 | | User Mute Bit | 4-82 | | V | | | Valid bit | 4-85 | | VCO Test High Freq [15:0] | 4-45 | | VCO Test Low Freq [15:8] | 4-47 | | Vcode Even [7:0] | 4-71 | | Vcode Even [8] | 4-71 | | Vcode Even Plus 1 bit | 4-71 | | Vcode Zero [4:0] | 4-70 | | Vertical Pan and Scan Line Offset [7:0] | 4-66 | | Video Channel Bypass Data [7:0] | 4-16 | | Video Continuous Repeat Frame Mode bit | 4-52 | | Video Continuous Repeat Frame Status bit | 4-51 | | Video Continuous Skip Mode bit | 4-51 | | Video Continuous Skip Status bit | 4-50 | | Video ES Channel Buffer Compare DTS Address [19:0] | 4-28 | | Video ES Channel Buffer End Address [13:0] | 4-23 | | Video ES Channel Buffer Numitems [18:0] | 4-32 | | Video ES Channel Buffer Overflow Interrupt bit | 4-7 | | Video ES Channel Buffer Read Address [19:0] | 4-27 | | Video ES Channel Buffer Start Address [13:0] | 4-22 | | Video ES Channel Buffer Underflow Interrupt bit | 4-7 | | Video ES Channel Buffer Write Address [19:0] | 4-26 | | Video Numitems/Pics in Channel Compare Panic [18:0] | 4-32 | | Video Numitems/Pics Panic Mode Select [1:0] | 4-22 | | Video Packet Error Status | 4-37 | | Video PES Data Ready Interrupt bit | 4-6 | | Video PES Header Channel Buffer End Address [13:0] | 4-24 | | Video PES Header Channel Buffer Start Address [13:0] | 4-24 | | Video PES Header Channel Buffer Write Address [19:0] | 4-27 | | Video PES Headers Enable [1:0] | 4-36 | | Video Repeat Frame Enable | 4-51 | | Video Repeat Frame Status | 4-51 | | Video Skip Frame Mode [1:0] | 4-50 | | Video Skip Frame Status [1:0] | 4-50 | | Video Start on Compare bit | 4-16 | | Video Stream ID [3:0] | 4-35 | | Video Stream Select Enable [1:0] | 4-35 | |---------------------------------------|------| | VLC or Run Length Error Interrupt bit | 4-8 | | Vline Count Init [2:0] | 4-66 | | VREQ Status bit | 4-10 | | VSYNC Input Type bit | 4-68 | # **Chapter 4 Register Descriptions** This chapter describes the bit and field assignments of all of the registers in the L64105. The chapter contains the following sections: - Section 4.1, "Host Interface Registers," page 4-2 - Section 4.2, "Video Decoder Registers," page 4-17 - Section 4.3, "Memory Interface Registers," page 4-38 - Section 4.4, "Microcontroller Registers," page 4-48 - ♦ Section 4.5, "Video Interface Registers," page 4-58 - Section 4.6, "Audio Decoder Registers," page 4-72 - Section 4.7, "RAM Test Registers," page 4-91 To locate a specific register, field, or bit, use the register summary in Chapter 3. If you know the name of a field or bit, use the alphabetic index starting on page 3-31 to find the page number on which it is described. ## 4.1 Host Interface Registers Figure 4.1 Register 0 (0x000) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------------------------|-------------------------------------|----------|----------------------------------------|---------------------------------------------|--------------------------------------------------|---------------------------------------------|-------------------------------| | Read | New Field<br>Interrupt | Audio Sync<br>Recovery<br>Interrupt | Reserved | SDRAM<br>Transfer<br>Done<br>Interrupt | Sequence<br>End Code<br>Detect<br>Interrupt | First Slice<br>Start Code<br>Detect<br>Interrupt | Aux/User<br>Data FIFO<br>Ready<br>Interrupt | Decode<br>Status<br>Interrupt | | Write | New Field<br>Mask | Audio Sync<br>Recovery<br>Mask | Reserved | SDRAM<br>Transfer<br>Done Mask | Sequence<br>End Code<br>Detect Mask | First Slice<br>Start Code<br>Detect Mask | Aux/User<br>Data FIFO<br>Ready Mask | Decode<br>Status Mask | #### **Decode Status Interrupt** 0 This bit is set when the video decode status changes from stopped to running (0 to 1) and cleared when the status changes from running to stopped (1 to 0). Either status change causes assertion of the INTRn interrupt signal to the host if not masked. The 0 to 1 transition occurs on a picture start code boundary after channel start. It is linked in timing to the last field of the display system. The decode status is updated internally and may change when one of the following events is recognized by the internal microcontroller: - 1. A write to the Decode Start/Stop Command register (page 4-57) by the host. - 2. When the Video Start on Compare register (page 4-16) is set by the host and a compare occurs. In this case, the status goes from stopped to running. Reading this register does NOT change the Decode Status bit. INTRn is not asserted if the host sets the mask bit. #### Aux/User Data FIFO Ready Interrupt 1 When set, indicates there is new data in the Aux or User Data FIFO ready to be read. A NOT ready (0) to ready (1) change causes assertion of the INTRn signal if not masked. The status of the Aux Data FIFO (page 4-17) and User Data FIFO (page 4-18) can be read to determine which has valid data. The bit is cleared on reading. Even though data remains in the FIFOs, no further interrupts are generated. INTRn is not asserted if the host sets the mask bit. #### First Slice Start Code Detect Interrupt 2 This bit is set when the decoder detects the first slice start code after the picture layer. INTRn is asserted unless the host sets the mask bit. #### **Sequence End Code Detect Interrupt** 3 This bit is set when the decoder detects a sequence end code. INTRn is asserted unless the host sets the mask bit. #### **SDRAM Transfer Done Interrupt** 1 This bit is set when an SDRAM block move is completed. INTRn is asserted unless the host sets the mask bit. #### Reserved 5 Set this bit when writing to Register 0. #### **Audio Sync Recovery Interrupt** 6 The audio sync recovery bit is set when sync is reestablished after any errors, i.e., when three good frames are detected after synchronization was lost. This bit is cleared when read. INTRn is also asserted unless the host sets the mask bit. ## New Field Interrupt 7 This bit is set after a short delay after the termination of the Vertical Sync pulse from the PAL/NTSC Encoder. INTRn is also asserted unless the host sets the mask bit. Figure 4.2 Register 1 (0x001) 7 2 6 3 1 0 Begin SCR SCR SCR Begin Active Picture Start Audio Sync Vertical Compare Read Compare Overflow Video Reserved Code Detect Code Detect Blank Audio Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt SCR SCR SCR Picture Start Audio Sync Begin Begin Active Write Compare Overflow Vertical Reserved Compare Code Detect Code Detect Video Mask Mask Mask Blank Mask Audio Mask Mask Mask ## **Audio Sync Code Detect Interrupt** 0 This bit is set when the Audio Decoder detects a valid audio sync code. The interrupt is intended to be used for synchronization of presentation units. This is achieved by sampling the System Clock Reference (SCR) using the capture register function of the SCR. Also at this time, the decoder samples the channel read pointers and maintains the audio sync code read address and the picture start code address. These addresses are the current read pointers which are generally 48 addresses higher than the picture start code and 8 addresses higher than the audio sync code (due to the size of the top of channel FIFOs). These can be related to the channel buffer address stored at the time of the Packetized Elementary Stream (PES) packet header when the packet entered the system to allow correlating the packet to the particular picture or audio frame contained in that packet. This bit is cleared when read. INTRn is also asserted unless the host sets the mask bit. ## **Picture Start Code Detect Interrupt** 1 This bit is set when the decoder detects a picture start code in the bitstream. The bit is cleared when read. INTRn is also asserted unless the host sets the mask bit. #### **SCR Compare Audio Interrupt** 2 This bit is set when the System Clock Reference (SCR) Compare Audio value in Registers 20, 21, 22, and 23 (page 4-16) matches the current SCR value. The SCR Compare Audio value is different from the main SCR Compare value. This bit is cleared when read. INTRn is also asserted unless the host sets the mask bit. #### Reserved 3 Set this bit when writing to Register 1. #### **Begin Active Video Interrupt** 4 The Video Interface module sets this bit and asserts INTRn (if not masked) at the beginning of active video. This time is defined by the vertical blanking code (Vcode) in the Start of Active Video/End of Active Video (SAV/EAV) timing codes programmed into the Video Interface. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. ### **Begin Vertical Blank Interrupt** 5 The Video Interface module sets this bit and asserts INTRn (if not masked) at the beginning of the vertical blanking interval. This time is defined by the Vcode in the Start of Active Video/End of Active Video (SAV/EAV) timing codes programmed into the Video Interface. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. #### **SCR Overflow Interrupt** 6 This bit is set and when the System Clock Reference (SCR) counter (page 4-13) overflows. This bit is cleared when read. INTRn is also asserted unless the host sets the mask bit. #### **SCR Compare Interrupt** 7 This bit is set when the System Clock Reference (SCR) Compare mode is enabled and a match between the value stored in the SCR Compare/Capture registers (page 4-13) and the current value of the SCR occurs. This bit is cleared when read. INTRn is also asserted unless the host sets the mask bit. Figure 4.3 Register 2 (0x002) 7 5 3 2 0 1 Seq End DTS Video DTS Audio Code in Video PES Audio PES Pack Data Read Event Event Reserved Video Reserved Data Ready Data Ready Readv Channel Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Sea End Code in Video PES Audio PES Pack Data DTS Video DTS Audio Reserved Write Reserved Video Data Ready Data Ready Ready Event Mask Event Mask Channel Mask Mask Mask Mask ## Pack Data Ready Interrupt 0 This bit is set and INTRn is asserted (if not masked) by the preparser when it detects the start of a pack. The interrupt alerts the host that the pack header, system header, and first packet pointer are in the channel buffer. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. ## Audio PES Data Ready Interrupt This bit is set and INTRn is asserted (if not masked) by the preparser when it detects an audio PES packet. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. #### **Video PES Data Ready Interrupt** 2 This bit is set and INTRn is asserted (if not masked) by the preparser when it detects a video PES packet. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. #### Reserved 3 Set this bit when writing to this register. ## Seq End Code in Video Channel Interrupt 4 This bit is set and INTRn is asserted (if not masked) by the preparser when it detects a sequence end code in the video channel. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. #### Reserved 5 Set this bit when writing to this register. #### **DTS Audio Interrupt** 6 When the chip is in the Audio Read Compare mode (Register 69, bits 1 and 2, page 4-21), the channel buffer controller generates a single cycle pulse when the read pointer in the channel buffer matches a preset value (Registers 111, 112, and 113, page 4-28). At the pulse, an internal state machine waits for an audio sync code, sets this bit, and then generates an interrupt by asserting the INTRn output signal. The interrupt is used for audio/video synchronization. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. #### **DTS Video Event Interrupt** 7 When the chip is in the Video Read Compare mode (Register 69, bit 0, page 4-21), the channel buffer controller generates a single cycle pulse when the read pointer in the channel buffer matches to a preset value (Registers 108, 109, and 110, page 4-28). At the pulse, an internal state machine waits for a picture start code, sets this bit, and then generates an interrupt by asserting the INTRn output signal. The interrupt is used for audio/video synchronization. This bit is cleared when read. INTRn is not asserted if the host sets the mask bit. Figure 4.4 Register 3 (0x003) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|------|---------------------------------------------------------|---------------------------------------------------------|-----|--------|--------------------------------------------------------|--------------------------------------------------------| | Read | Rese | rved | Video ES<br>Channel<br>Buffer<br>Underflow<br>Interrupt | Audio ES<br>Channel<br>Buffer<br>Underflow<br>Interrupt | Res | served | Video ES<br>Channel<br>Buffer<br>Overflow<br>Interrupt | Audio ES<br>Channel<br>Buffer<br>Overflow<br>Interrupt | | Write | Rese | rved | Video ES<br>Channel<br>Buffer<br>Underflow<br>Mask | Audio ES<br>Channel<br>Buffer<br>Underflow<br>Mask | Res | served | Video ES<br>Channel<br>Buffer<br>Overflow<br>Mask | Audio ES<br>Channel<br>Buffer<br>Overflow<br>Mask | ## **Audio ES Channel Buffer Overflow Interrupt** This bit is set and INTRn is asserted (if not masked) when the Audio ES channel buffer in SDRAM overflows. The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. #### **Video ES Channel Buffer Overflow Interrupt** This bit is set and INTRn is asserted (if not masked) when the Video ES channel buffer in SDRAM overflows. The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. Reserved [2:3] Set these bits when writing to this register. #### Audio ES Channel Buffer Underflow Interrupt This bit is set and INTRn is asserted (if not masked) when the Audio ES channel buffer in SDRAM underflows (becomes empty). The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. ## Video ES Channel Buffer Underflow Interrupt This bit is set and INTRn is asserted (if not masked) when the Video ES channel buffer in SDRAM underflows (becomes empty). The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. Reserved [7:6] Set these bits when writing to this register. 0 1 4 5 Figure 4.5 Register 4 (0x004) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------------------------------------------------------|--------------------------------------|----------|---|----------------------------------|---------------------------------------------------|-------------------------------|--------------------------------------------| | Read | S/P DIF<br>Channel<br>Buffer<br>Underflow<br>Interrupt | Packet<br>Error<br>Interrupt | Reserved | | Audio Sync<br>Error<br>Interrupt | Audio CRC<br>or Illegal Bit<br>Error<br>Interrupt | Context<br>Error<br>Interrupt | VLC or Run<br>Length<br>Error<br>Interrupt | | Write | S/P DIF<br>Channel<br>Buffer<br>Underflow<br>Mask | Packet<br>Error<br>Interrupt<br>Mask | Reserved | | Audio Sync<br>Error Mask | Audio CRC<br>or Illegal Bit<br>Error Mask | Context<br>Error Mask | VLC or Run<br>Length<br>Error Mask | ## **VLC or Run Length Error Interrupt** 0 This bit is set and INTRn is asserted (if not masked) when an illegal variable length code (VLC) is detected in the bitstream, for example: - 1. when a start code is found in an unexpected location in the bitstream, or - 2. when there is an error in the run-length parameters supplied to the IDCT unit. The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. ## **Context Error Interrupt** 1 This bit is set and INTRn is asserted (if not masked) when the Video Decoder detects a parameter in the bitstream that is not consistent with the context, e.g., an illegal value. The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. ## Audio CRC or Illegal Bit Error Interrupt 2 This bit is set and INTRn is asserted (if not masked) by the Audio Decoder when it detects a CRC or illegal bit error. The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. ## **Audio Sync Error Interrupt** 3 This bit is set and INTRn is asserted (if not masked) when an audio sync code is not in the expected location in the bitstream. The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. Reserved [5:4] Set these bits when writing to this register. #### Packet Error Interrupt 6 This bit is set and INTRn is asserted (if not masked) when the preparser detects an error while processing packet data. When this interrupt occurs, the host should read the Packet Error Status register (page 4-37) to determine in which packet the error occurred. The Packet Error Interrupt bit is cleared when read. INTRn is not asserted if the host sets the mask bit. #### S/P DIF Channel Buffer Underflow Interrupt 7 This bit is set and INTRn is asserted (if not masked) when the S/P DIF read pointer in the Audio ES channel buffer catches up to the write pointer (all buffer data read to the S/P DIF Formatter). The bit is cleared when read. INTRn is not asserted if the host sets the mask bit. Figure 4.6 Register 5 (0x005) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|-------|----------------|----------------|-----------------------------|------------------|----------------------------|----------------------------|--| | Rese | erved | VREQ<br>Status | AREQ<br>Status | Channel<br>Bypass<br>Enable | Channel<br>Pause | Channel<br>Request<br>Mode | Invert<br>Channel<br>Clock | | #### **Invert Channel Clock** R/W 0 When this bit is set, the internal DCK is inverted from the external DCK clock. By default, the host interface accepts the DCK and ACLK signals and ORs them together to generate the internal VALID signal. This assumes that channel data is available immediately after the rising edge of DCK. For systems in which the data is available immediately after the falling edge of DCK, this bit needs to be set so that the internal VALID signal can be generated on the falling edge of DCK. Asynchronous systems can tie DCK to ground. ## Channel Request Mode R/W 1 By default, the L64105 expects an external device to sample the REQn (AREQn and VREQn) signals synchronously with the system clock of the L64105. If the external device requires the REQn signals to be synchronous with the external device clock (DCK), then the Channel Request Mode bit needs to be set. In this mode, the channel internal request is sampled twice, first by the rising edge of internal DCK and then by the falling edge of internal DCK, before being sent out as a REQn signal. #### Channel Pause R/W 2 Setting this bit prevents the channel request signals (AREQn and VREQn) from being asserted so channel data is not transferred into the L64105. The external host must clear this bit to reassert the REQn signals. ## Channel Bypass Enable R/W 3 Setting this bit allows the host to write data directly to the channel, bypassing the parallel channel input port. Video ES or Audio ES channel data can be written into Registers 28 or 29 respectively (page 4-16) when in this mode. At reset, this register defaults to 0, i.e., no bypass. #### AREQ Status R 4 This bit is set when the AREQn signal in the chip is asserted. This bit position is read only. #### **VREQ Status** R 5 This bit is set when the VREQn signal in the chip is asserted. This bit position is read only. Reserved [7:6] Figure 4.7 Register 6 (0x006) 7 1 0 Reserved Clear Interrupt Pin ## Clear Interrupt Pin W 0 This bit is used to clear the interrupt signal, INTRn, of previous pending interrupts. In normal operation, events in the L64105 can cause INTRn to be asserted if the event mask is cleared. The bits in the interrupt registers (Registers 0 through 4) are cleared when read by the host. However, INTRn remains asserted until all the interrupt registers are read (all bits cleared) and the Clear Interrupt Pin bit is set. This separate control is provided for systems with priority interrupts since this will allow the driver software to exit the interrupt handler before completion and service higher priority interrupts. While INTRn is still asserted, the interrupt handler returns to the interrupt routine for the L64105 when it is again the highest priority interrupt. Reserved [7:1] Figure 4.8 Register 7 (0x007) Channel Status This bit indicates the status of the channel at any time. At reset or power-up, this bit is cleared to indicate that the channel is stopped. When the Channel Start command is issued (host writes a 1 to this bit position), the L64105 microcontroller updates this bit to a 1 indicating that the channel start command has been acknowledged and the channel has started. When a Channel Reset command is issued (host writes a 0 to this bit position) the L64105 microcontroller updates this bit to a 0 indicating acknowledgment of the Channel Reset command and that the channel is currently stopped. #### Channel Start/Reset w c $R_0$ Setting this bit starts the channel. Clearing it stops the channel. #### Reserved 1 The default value of this bit is 1 and should NOT be overwritten with 0. ## Stream Select [1:0] R/W [3:2] The host must program these bits to set up the L64105 for the format of the input bitstream as shown in the following table. | Stream<br>Select [1:0] | Bitstream Format | |------------------------|-------------------------------------------| | 0b00 | A/V PES Packets | | 0b01 | MPEG-1 System or MPEG-2<br>Program Stream | | 0b10 | (Not defined) | | 0b11 | A/V Elementary Streams | A 0b11 in these bits causes the L64105 to skip packet searching and byte count matching. Video data is taken in at the first start code. Subsequent start codes re-establish the byte alignment. Audio data is not byte aligned in the channel buffer. For 0b00 through 0b10, the L64105 parses from the packet layer and resynchronizes the preparser to the packet layer start codes on any packet layer errors. #### **SCR Pause** R/W 4 W 5 When set, this bit prevents the SCR Counter (Figure 4.9) from incrementing. However, the SCR Counter can still be written to by the host (override). When this bit is cleared, the SCR Counter operates in normal mode, i.e., it increments with the system clock. At power-on and reset, this bit is initialized to 0. ## Software Reset When set by the host, this bit causes the L64105 to reset (reinitialize). The effect is the same as asserting the hard reset signal of the chip, RESETn. This reset function generates a 10-clock cycle reset pulse that resets all internal modules. All host register values are reinitialized and need to be reconfigured by the host for proper operation. ## Reserved [7:6] The default value of these bits is 0b11 and should NOT be overwritten with 0b00. ## Register 8 (0x008) Reserved [7:0] Figure 4.9 Registers 9–12 (0x009–0x00C) SCR Value [31:0] These registers contain the current value of the System Clock Reference (SCR) Counter. The host must read Register 9, the LSB, first. This captures the upper 24 bits and writes them into Registers 10, 11, and 12. The host must set the SCR Pause bit in Register 8 before writing to these registers. Figure 4.10 Registers 13–16 (0x00D–0x010) SCR Compare/Capture [31:0] | | 7 0 | |----------------|------------------------------------| | Reg. 13<br>LSB | SCR Compare/Capture [7:0]<br>R/W | | Reg. 14 | SCR Compare/Capture [15:8] R/W | | Reg. 15 | SCR Compare/Capture [23:16]<br>R/W | | Reg. 16<br>MSB | SCR Compare/Capture [31:24]<br>R/W | At reset, these registers are initialized to 0xFFFF.FFF. They can be configured in two ways. If the SCR Compare/Capture Mode in Register 17 is set to 0b10, the host can write in any value to generate an interrupt when the SCR Counter reaches that value. If the SCR Compare/Capture Mode is set to 0b01, the L64105 captures the SCR Counter value at an event specified by the host and writes the SCR value to these registers. The capture can be triggered when any one of the bits in Registers 17 or 18 is set and the corresponding event occurs. Figure 4.11 Register 17 (0x011) | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------------------------------|----------------------------------|----------------------------------|----------------|----------------------------------|-------------------------------|---|--------------------| | | Capture on<br>Video PES<br>Ready | Capture on<br>Audio PES<br>Ready | Capture on<br>Pack Data<br>Ready | Capture on BAV | Capture on<br>Audio Sync<br>Code | Capture on Picture Start Code | | are/Capture<br>ode | ## SCR Compare/Capture Mode [1:0] R/W 1:0 The value of these two bits sets the operating mode of Registers 13, 14, 15, and 16 as shown in the following table. #### Mode Bits Mode | 0b00 | No compare and capture. SCR overflow works. | |------|---------------------------------------------| | 0b01 | Capture | | 0b10 | Compare | | 0b11 | Reserved | #### **Capture on Picture Start Code** R/W 2 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects the Picture Start Code. ## **Capture on Audio Sync Code** R/W 3 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects the Audio Sync Code. ## Capture on Beginning of Active Video (BAV) R/W 4 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects the Beginning of Active Video. ## Capture on Pack Data Ready R/W 5 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects Pack Data Ready. ## Capture on Audio PES Ready R/W 6 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects Audio PES Ready. ## Capture on Video PES Ready R/W 7 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects Video PES Ready. Figure 4.12 Register 18 (0x012) | 7 | 5 | 4 | 3 | 2 | 0 | |----------|---|----------------------|----------------------|---|----------| | Reserved | | Capture on DTS Audio | Capture on DTS Video | | Reserved | Reserved [2:0] Clear these bits when writing to this register. ### Capture on DTS Video R/W 3 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects Decode Time Stamp (DTS) Video. #### Capture on DTS Audio R/W 4 When this bit is set and the L64105 is in the Capture Mode, the SCR Counter value is captured and written to Registers 13 through 16 when the preparser detects DTS Audio. Reserved [7:5] Clear these bits when writing to this register. Figure 4.13 Register 19 (0x013) ## **Audio Start on Compare** R/W 0 When the L64105 is in the Compare Mode, setting this bit generates a single-cycle, autostart pulse for starting the Audio Decoder when the current value of the SCR Counter is equal to the value in the SCR Compare Audio register. This autostart pulse also clears the Audio Start on Compare bit. The Audio Decoder must be in Pause Mode for the autostart signal to be effective. #### **Video Start on Compare** R/W 1 [7:0] When the L64105 is in the Compare Mode, setting this bit generates a single-cycle, autostart pulse to start the Video Decoder when current value of the SCR Counter is equal to the value in the SCR Compare register. This bit is cleared after the autostart signal is generated. Reserved [7:2] Figure 4.14 Registers 20–23 (0x014–0x017) SCR Compare Audio [31:0] When the Audio Start on Compare bit in Register 19 (Figure 4.13) is set, the SCR Compare/Capture mode is Compare, and the SCR Counter reaches the value in these registers, an autostart pulse is generated to start the Audio Decoder. The compare also sets the SCR Compare Audio Interrupt bit (bit 2 in Register 1, page 4-4) and asserts the INTRn signal to the host if not masked. The Audio Start on Compare bit is cleared when the compare event occurs. Registers 24–27 (0x018–0x01B) Reserved Figure 4.15 Register 28 (0x01C) Video Channel Bypass Data [7:0] 7 Video Channel Bypass Data [7:0] W Setting the Channel Bypass Enable bit (bit 3 in Register 5 - page 4-10) allows the host to write data directly to the video channel through this register, bypassing the parallel channel input port. Figure 4.16 Register 29 (0x01D) Audio Channel Bypass Data [7:0] Setting the Channel Bypass Enable bit (bit 3 in Register 5 - page 4-10) allows the host to write data directly to the audio channel through this register, bypassing the parallel channel input port. Registers 30–63 Reserved [7:0] ## 4.2 Video Decoder Registers Figure 4.17 Register 64 (0x040) | 7 | | 5 | 4 | 2 | 1 | 0 | |---|----------|---|----------|----------------|----------------------------|-----------------------------| | | | | | | Aux Data FIFO Status [1:0] | | | | Reserved | | Aux Data | Layer ID [2:0] | Read Only | Reset Aux<br>Data FIFO<br>W | #### Aux Data FIFO Status [1:0] R [1:0] The states of these bit indicate the status of the Aux Data FIFO as shown in the following table. Once "overrun" (0b11) occurs, the status stays at overrun until the register is read. | Bits | Status | | | | | |------|------------|--|--|--|--| | 0b00 | Empty | | | | | | 0b01 | Data ready | | | | | | 0b10 | Full | | | | | | 0b11 | Overrun | | | | | #### Reset Aux Data FIFO W 0 Writing a 1 to this bit resets the Aux Data FIFO to empty. Any data in the FIFO at this time is lost. ## Aux Data Layer ID [2:0] R [4:2] The Aux Data Layer ID indicates the layer origin of the physical parameter of the current Aux Data FIFO output. Reading the ID does NOT change the FIFO status. Reading the current byte in the Auxiliary Data FIFO Output register (page 4-19) may change the Aux Data Layer ID. The host should always read this layer ID register before reading the FIFO output register. The IDs for the layers are defined in the following table. | Bits | Layer | |-------|---------------------------------------| | 0b100 | Packet | | 0b000 | Sequence | | 0b001 | Group of pictures | | 0b010 | Picture | | 0b111 | Extension layer (picture or sequence) | Reserved [7:5] Figure 4.18 Register 65 (0x41) ## User Data FIFO Status [1:0] R [1:0] The following table shows the user data FIFO status codes and their meanings. Once "overrun" (11) occurs it stays at overrun until the status is read. | Bits | Status | |------|------------| | 0b00 | Empty | | 0b01 | Data ready | | 0b10 | Full | | 0b11 | Overrun | #### Reset User Data FIFO W 0 Writing a 1 to this bit position resets the User Data FIFO to empty. Any data currently in the FIFO is lost. ## User Data Layer ID [1:0] R [3:2] The User Data Layer ID bits indicate the layer origin of the user data or extra data at the current User Data FIFO output. Reading the ID does NOT change the FIFO status. The host should always read this layer ID register before reading the FIGO output register. The IDs for the four layers are defined in the following table. | Bits | Layer | | | | |------|-------------------|--|--|--| | 0b00 | Sequence | | | | | 0b01 | Group of pictures | | | | | 0b10 | Picture | | | | | 0b11 | Slice | | | | Reserved [7:4] Clear these bits when writing to this register. Figure 4.19 Register 66 (0x042) User Data FIFO Output [7:0] User data can be read out by the host one byte at a time through this read port. When a byte is read, the next byte in the FIFO is loaded into the register. See also Register 65. Figure 4.20 Register 67 (0x043) Aux Data FIFO Output [7:0] Auxiliary data can be read out by the host microprocessor one byte at a time through this read port. When a byte is read, the next byte in the FIFO is loaded into the register. See also Register 64. Figure 4.21 Register 68 (0x044) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------------------------------|-------------------------------------|----------|---|------------------------------------------------|-----------------------------------------------------------|-----------------------------------------| | Reserved | Reset Audio<br>ES Channel<br>Buffer | Reset Video<br>ES Channel<br>Buffer | Reserved | | Reset Video<br>PES Header<br>Channel<br>Buffer | Reset Audio<br>PES Header/<br>System<br>Channel<br>Buffer | Reset<br>Channel<br>Buffers on<br>Error | #### Reset Channel Buffers on Error W 0 Setting this bit causes the preparser to reset all channel buffers if it detects a packet sync error. If this bit is cleared, the preparser does not reset the channel buffers on a packet sync error. #### Reset Audio PES Header/System Channel Buffer **W** 1 Setting this bit resets the write pointer of the Audio PES Header/System channel buffer to the buffer start address. A read pointer is not maintained for this buffer. #### Reset Video PES Header Channel Buffer W 2 Setting this bit resets the write pointer of the Video PES Header channel buffer to the buffer start address. A read pointer is not maintained for this buffer. Reserved [4:3] Clear these bits when writing to this register. #### Reset Video ES Channel Buffer W 5 Setting this bit resets the read and write pointers of the Video ES channel buffer to the buffer start address. #### Reset Audio ES Channel Buffer W 6 Setting this bit resets the Audio ES channel buffer read and write pointers and the S/P DIF read pointer to the buffer start address. Reserved 7 Clear these bits when writing to this register. Figure 4.22 Register 69 (0x045) #### **Enable Video Read Compare DTS** R/W 0 When this bit is set, the Video ES channel buffer read pointer is compared with the Video ES Channel Buffer Compare DTS Address written in Registers 108, 109, and 110 (page 4-27) by the host. When the two addresses match, the DTS Video Event Interrupt bit (Register 2, bit 7, page 4-6) is set and an interrupt is generated, if not masked, by asserting the INTRn output signal. This can be used as an aid to audio/video synchronization by the host software. When INTRn is asserted, the host should read Registers 0 through 4 to determine the cause of the interrupt, take the necessary action, and deassert INTRn by setting the Clear Interrupt Pin bit (Register 6, bit 0, page 4-10). ## Enable Audio Read Compare DTS [1:0] R/W [2:1] The bit encoding and meanings are shown in the following table. | Bits | Description | |------|---------------------------------------| | 0b00 | Disable compare | | 0b01 | Audio decoder read pointer compare | | 0b10 | IEC958 (S/P DIF) read pointer compare | | 0b11 | Reserved | When these bits are configured for a compare, the selected Audio ES channel buffer read pointer is compared with the Audio ES Channel Buffer Compare DTS Address written in Registers 111, 112, and 113 (page 4-28) by the host. When the two addresses match, the DTS Audio Event Interrupt bit (Register 2, bit 6, page 4-6) is set and an interrupt is generated, if not masked, by asserting the INTRn output signal. This can be used as an aid to audio/video synchronization by the host software. When INTRn is asserted, the host should read Registers 0 through 4 to determine the cause of the interrupt, take the necessary action, and deassert INTRn by setting the Clear Interrupt Pin bit (Register 6, bit 0, page 4-10). #### Video Numitems/Pics Panic Mode Select [1:0] R/W [4:3] This field allows the host to select a "panic" mode as shown in the following table. | Bits | Description | |------|----------------------------| | 0b00 | Disable panic feature | | 0b01 | Video numitems panic mode | | 0b10 | Pics-in-channel panic mode | | 0b11 | Reserved | When enabled in either the Video Numitems Panic Mode or the Pics-in-channel Panic Mode, the Video Decoder suspends decoding when the number of items (64-bit words) or the number of complete encoded and compressed pictures in the Video ES channel buffer falls below the Video Channel Numitems threshold value written in Registers 134, 135, and 136 (page 4-32) by the host. This helps to handle potential video channel underflow situations gracefully without interrupting the host. During a panic situation, the display is frozen (freeze field) on the last picture displayed before the panic was recognized. Reserved [7:5] Registers 70 and 71 (0x046 and 0x047) Reserved [7:0] Figure 4.23 Registers 72 and 73 (0x048 and 0x049) Video ES Channel Buffer Start Address [13:0] These registers allow the host to program the Video ES channel buffer start address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Figure 4.24 Registers 74 and 75 (0x04A and 0x04B) Video ES Channel Buffer End Address [13:0] These registers allow the host to program the Video ES channel buffer end address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Figure 4.25 Registers 76 and 77 (0x04C and 0x04D) Audio ES Channel Buffer Start Address [13:0] These registers allow the host to program the Audio ES channel buffer start address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Figure 4.26 Registers 78 and 79 (0x04E and 0x04F) Audio ES Channel Buffer End Address [13:0] These registers allow the host to program the Audio ES channel buffer end address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Figure 4.27 Registers 80 and 81 (0x050 and 0x051) Video PES Header Channel Buffer Start Address [13:0] These registers allow the host to program the Video PES Header channel buffer start address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Figure 4.28 Registers 82 and 83 (0x052 and 0x053) Video PES Header Channel Buffer End Address [13:0] These registers allow the host to program the Video PES Header channel buffer end address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Registers 84–87 (0x054–0x057) Reserved [7:0] Figure 4.29 Registers 88 and 89 (0x058 and 0x059) Audio PES Header/System Channel Buffer Start Address [13:0] These registers allow the host to program the Audio PES Header/System channel buffer start address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Figure 4.30 Registers 90 and 91 (0x05A and 0x05B) Audio PES Header/System Channel Buffer End Address [13:0] These registers allow the host to program the Audio PES Header/System channel buffer end address. The address is entered as if it were the upper 14 bits of a 21-bit address for a conventional 2M x 16 RAM address. The Memory Interface of the L64105 converts the address to an SDRAM address at a 256-byte boundary in SDRAM. This register should only be updated while the channel is stopped (reset). Registers 92–95 (0x05C–0x05F) Reserved [7:0] Figure 4.31 Registers 96–98 (0x060–0x062) Video ES Channel Buffer Write Address [19:0] These registers contain the current write pointer address of the Video ES channel buffer. The LSB should be read first. since this captures the next significant byte and MSB in Registers 97 and 98. These should then be read immediately to ensure that the correct captured value is read. When set, the most significant bit (bit 3 of Register 98) indicates that the write pointer has wrapped around from the end address to the start address of the buffer. Figure 4.32 Registers 99–101 (0x063–0x065) Audio ES Channel Buffer Write Address [19:0] These registers contain the current write pointer address of the Audio ES channel buffer. The LSB should be read first. since this captures the next significant byte and MSB in Registers 100 and 101. These should then be read immediately to ensure that the correct captured value is read. When set, the most significant bit (bit 3 of Register 101) indicates that the write pointer has wrapped around from the end address to the start address of the buffer. Figure 4.33 Registers 102–104 (0x066–0x068) Video PES Header Channel Buffer Write Address [19:0] These registers contain the current write pointer address of the Video PES Header channel buffer. The LSB should be read first. since this captures the next significant byte and MSB in Registers 103 and 104. These should then be read immediately to ensure that the correct captured value is read. When set, the most significant bit (bit 3 of Register 104) indicates that the write pointer has wrapped around from the end address to the start address of the buffer. Registers 105–107 (0x069–0x06B) Reserved [7:0] Figure 4.34 Registers 108–110 (0x06C–0x06E) Video ES Channel Buffer Read Address [19:0] These registers contain the current read pointer address of the Video ES channel buffer. The LSB should be read first since this captures the next significant byte and MSB in Registers 109 and 110. These should then be read immediately to ensure that the correct captured value is read. When set, the most significant bit (bit 3 of Register 110) indicates that the read pointer has wrapped around from the end address to the start address of the buffer. Figure 4.35 Registers 108–110 (0x06C–0x06E) Video ES Channel Buffer Compare DTS Address [18:0] The host can write a Video ES channel buffer address in these registers to be compared with the current read pointer address of the Video ES channel buffer. When the current read pointer address matches the contents of the registers and the chip is in the Video Read Compare Mode (Register 69, bit 0 set, page 4-21), the DTS Video Event Interrupt bit (Register 2, bit 7, page 4-6) is set and, if the interrupt is not masked, the INTRn output signal is asserted. This can be used by the host as an aid to audio/video synchronization. When INTRn is asserted, the host should read Registers 0 through 4 to determine the cause of the interrupt, take the necessary action, and deassert INTRn by setting the Clear Interrupt Pin bit (Register 6, bit 0, page 4-10). Figure 4.36 Registers 111–113 (0x06F–0x071) Audio ES Channel Buffer Read Address [19:0] These registers contain the current read pointer address of the Audio ES channel buffer. The LSB should be read first. since this captures the next significant byte and MSB in Registers 112 and 113. These should then be read immediately to ensure that the correct captured value is read. When set, the most significant bit (bit 3 of Register 113) indicates that the read pointer has wrapped around from the end address to the start address of the buffer. Figure 4.37 Registers 111–113 (0x06F–0x071) Audio ES Channel Buffer Compare DTS Address [18:0] The host can write an audio channel address in these registers to be compared with one of the current read pointer addresses of the Audio ES channel buffer. When the selected current read pointer address matches the contents of the registers and the chip is in one of the Audio Read Compare modes (Register 69, bits 1 and 2, page 4-21), the DTS Audio Event Interrupt bit (Register 2, bit 6, page 4-6) is set and an interrupt is generated, if not masked, by asserting the INTRn output signal. This can be used by the host as an aid to audio/video synchronization. When INTRn is asserted, the host should read Registers 0 through 4 to determine the cause of the interrupt, take the necessary action, and deassert INTRn by setting the Clear Interrupt Pin bit (Register 6, bit 0, page 4-10). Figure 4.38 Registers 114–116 (0x072–0x074) Audio PES Header/System Channel Buffer Write Address [19:0] These registers contain the current write pointer address of the Audio PES Header/System channel buffer. The LSB should be read first. since this captures the next significant byte and MSB in Registers 115 and 116. These should then be read immediately to ensure that the correct captured value is read. When set, the most significant bit (bit 3 of Register 116) indicates that the write pointer has wrapped around from the end address to the start address of the buffer. Registers 117–119 (0x075–0x077) Reserved [7:0] Figure 4.39 Registers 120–122 (0x078–0x07A) S/P DIF Channel Buffer Read Address [19:0] These registers contain the current address of the S/P DIF (IEC958) read pointer in the Audio ES channel buffer. The LSB should be read first since this captures the next significant byte and MSB in Registers 121 and 122. These should then be read immediately to ensure that the correct captured value is read. When set, the most significant bit (bit 3 of Register 122) indicates that the read pointer has wrapped around from the end address to the start address of the buffer. Register 123 (0x07B) Reserved [7:0] Figure 4.40 Register 124 (0x07C) | 7 | | 5 | 4 | | 0 | |---|----------|---|---|--------------------------------------|---| | | Reserved | | | MPEG Audio Extension Stream ID [4:0] | | #### MPEG Audio Extension Stream ID [4:0] W [4:0] This register can be used by the host to program the extension stream ID for multichannel MPEG audio bitstreams. This register is used only if Register 143, bits 5-7 (page 4-34), are set to mode 0b101, MPEG multichannel audio stream select enable. The Audio Decoder provides only an S/P DIF (IEC958) formatted output for multichannel MPEG audio bitstreams. Reserved [7:5] Registers 125–127 (0x07D–0x07F) Reserved [7:0] Figure 4.41 Registers 128–130 (0x080–0x082) Picture Start Code Read Address [19:0] These registers contain the address of the video channel read pointer captured at the time that a picture start code is decoded from the bitstream by the decoder. When set, the most significant bit (bit 3 of Register 130) indicates that the read pointer has wrapped around from the end address to the start address of the buffer. Figure 4.42 Registers 131–133 (0x083–0x085) Audio Sync Code Read Address [19:0] These registers contain the address of the audio channel read pointer captured at the time that an audio sync code is decoded from the bitstream by the Audio Decoder. When set, the most significant bit (bit 3 of Register 133) indicates that the read pointer has wrapped around from the end address to the start address of the buffer. Figure 4.43 Registers 134–136 (0x086–0x088) Video ES Channel Buffer Numitems [18:0] These registers contain the number of items (64-bit words) remaining to be read in the Video ES channel buffer. The LSB should be read first since this captures the next significant byte and MSB in Registers 135 and 136. These should then be read immediately to ensure that the correct captured value is read. Figure 4.44 Registers 134–136 (0x086–0x088) Video Numitems/Pics in Channel Compare Panic [18:0] The host can write to these registers to program the threshold value to be used for the panic feature. For a description of the panic feature, see Register 69, bits 3 and 4, page 4-22. The threshold units depends on the setting of the bits in Register 69. When they are set to 0b01, the threshold is in terms of the number of items (64-bit words) in the Video ES channel buffer. When the bits in Register 69 are set to 0b10, the threshold is in terms of the number of picture start codes present in the Video ES channel buffer. Figure 4.45 Registers 137–139 (0x089–0x08B) Audio ES Channel Buffer Numitems [18:0] These registers contain the number of items (64-bit words) remaining to be read from the Audio ES channel buffer to the selected Audio Decoder. The LSB should be read first, since this captures the next significant byte and MSB in Registers 138 and 139. These should then be read immediately to ensure that the correct captured value is read. Figure 4.46 Registers 140–142 (0x08C–0x08E) S/P DIF Channel Buffer Numitems [18:0] These registers contain the number of items (64-bit words) remaining to be read from the Audio ES channel buffer to the MPEG S/P DIF Formatter. The LSB should be read first since this captures the next significant byte and MSB in Registers 141 and 142. These should then be read immediately to ensure that the correct captured value is read. #### Figure 4.47 Register 143 (0x08F) 7 5 4 0 Audio Stream Select Enable [2:0] Audio Stream ID [4:0] #### Audio Stream ID [4:0] W [4:0] This field is used to select a particular audio stream in the type enabled by the following Audio Stream Select Enable field. # Audio Stream Select Enable [2:0] W [7:5] These bits select the type of audio stream that is to be processed by the L64105 according to the following table. | Audio Stream<br>Select Enable | Description | |-------------------------------|--------------------------------------------------------| | 0b000 | Always discard (off). No audio data is put in channel. | | 0b001 | MPEG ID selected <sup>1</sup> | | 0b010 | Linear PCM Stream ID selected | | 0b011 | Reserved | | 0b100 | All MPEG Audio IDs <sup>2</sup> | | 0b101 | MPEG audio multichannel with extension <sup>3</sup> | | 0b110-0b111 | Always discard (off) | - In mode 0b001 (MPEG ID selected), the MPEG audio stream is assumed to be MPEG-1 audio or MPEG-2 audio without extensions. The audio stream comes in a single ID programmed in the Audio Stream ID field above. - In mode 0b100 (All MPEG Audio IDs), no audio streams are filtered out. Use this mode when you know that only one audio stream is in the incoming bitstream. - 3. In mode 0b101 (MPEG audio multichannel with extension), the main audio stream ID is programmed in the Audio Stream ID field above and the extension is programmed in the MPEG Audio Extension Stream ID field in Register 124 (page 4-30). Figure 4.48 Register 144 (0x090) # **Transport Private Stream Audio** W 0 When this bit is cleared, MPEG audio is stored in the Audio ES channel buffer. Always clear this bit when writing to this register. Reserved [7:1] Figure 4.49 Register 145 (0x091) #### Video Stream ID [3:0] W [3:0] In this field, the host enters the ID of the video stream to be processed by the decoder. See the Video Stream Select Enable field following. # Video Stream Select Enable [1:0] W [5:4] These bits select whether just the video stream with the ID entered in bits [3:0] of this register or any MPEG video stream is recognized and processed by the L64105. The coding is described in the following table. | Video Stream<br>Select Enable | Description | |-------------------------------|-----------------------------| | 0b00 | Always discard | | 0b01 | MPEG ID selected | | 0b10 | All Video Stream IDs stored | | 0b11 | Always discard | Use select enable 0b10 when you know that only one stream ID is being input. # Video PES Header Enable [1:0] R/W [7:6] The coding of this field determines which Video PES headers, if any, are stored and processed. Video PES Header Enable Description | 0b00 | Write no Video PES headers | |------|------------------------------------------------------------------------------------------------------------------------------| | 0b01 | Write one header if PTS or DTS. This mode is reset internally to mode 0b00 above after the successful completion of a write. | | 0b10 | Write all headers | | 0b11 | Always store with PTS | # Register 146 (0x092) Reserved [7:0] Figure 4.50 Register 147 (0x093) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-------------|--------------|--------------|----------------|-----------|------------------------| | Rese | rved | Pack Header | Enable [1:0] | System Heade | r Enable [1:0] | Audio PES | Header Enable<br>[1:0] | #### Audio PES Header Enable [1:0] R/W [1:0] The host can configure these bits to have the L64105 store or not store audio PES headers as shown in the following table. #### Audio PES Header Enable Description | | <u> </u> | |------|----------------------------------------------------------------------------------------------------------------------------------| | 0b00 | Write no headers | | 0b01 | Write one header if PTS or DTS present. This mode is reset internally back to mode 0b00 above on successful completion of write. | | 0b10 | Write all Audio PES headers | | 0b11 | Always store with PTS | # System Header Enable [1:0] R/W [3:2] The host can configure these bits to have the L64105 store or not store system headers as shown in the following table. | System Header<br>Enable | Description | |-------------------------|------------------------------------------------------------------------------------------------------| | 0b00 | Always discard | | 0b01 | Write one header. This mode is reset internally back to mode 0b00 on successful completion of write. | | 0b10 | Write all headers | | 0b11 | Always discard | #### Pack Header Enable [1:0] R/W [5:4] The host can configure these bits to have the L64105 store or not store pack headers as shown in the following table. | Pack Header<br>Enable | Description | |-----------------------|------------------------------------------------------------------------------------------------------| | 0b00 | Write no headers | | 0b01 | Write one header. This mode is reset internally back to mode 0b00 on successful completion of write. | | 0b10 | Write all headers | | 0b11 | Always discard | Reserved [7:6] Clear these bits when writing to this register. #### Register 148 (0x094) Reserved [7:0] Figure 4.51 Register 149 (0x094) #### **Audio Packet Error Status** R 0 When set, this bit indicates that an error was detected by the preparser while parsing through an audio packet. This bit is cleared on reading this register. #### **Video Packet Error Status** R 1 When set, this bit indicates that an error was detected by the preparser while parsing through a video packet. This bit is cleared on reading this register. Reserved [7:2] Figure 4.52 Registers 150 and 151 (0x096 and 0x097) Pictures in Video ES Channel Buffer Counter [15:0] These registers allow the host to read the number of pictures currently in the Video ES channel buffer. Registers 152–191 (0x098–0x0BF) Reserved [7:0] # 4.3 Memory Interface Registers Figure 4.53 Register 192 (0x0C0) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|------------------------|---|---|---|-------------------------|--| | | | | DMA Read<br>FIFO Empty | | | | Host Read<br>FIFO Empty | | These read-only bits contain the empty/full status of the four, 8 x 64-bit, internal FIFOs used during host/SDRAM read or write operations. The host should read this register before transfers to avoid reading from an empty FIFO or writing to a full FIFO. Refer to Section 5.4, "SDRAM Access," for more details on host/SDRAM transfer operations. The FIFO empty bits are set and the FIFO full bits are cleared at reset. Figure 4.54 Register 193 (0x0C1) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------------------------------|-------------|-------------|-----------------------------------------|---|-----------|----------| | PACANAA | DMA Transfer<br>Byte Ordering | I Patrach H | xtend [1:0] | Host SDRAM<br>Transfer Byte<br>Ordering | | ode [1:0] | Reserved | Reserved 0 Clear this bit when writing to this register. #### DMA Mode [1:0] R/W [2:1] Defines the state of the DMA Transfer Request (DREQn) output signal per the following table. | DMA Mode | | |----------|------------------------------------------| | [1:0] | Description | | 0b00 | DMA Idle (DREQn = 1) | | 0b01 | DMA Read (DREQn = read FIFO near empty) | | 0b10 | DMA Write (DREQn = write FIFO near full) | | 0b11 | Block Move (DREQn =1) | During DMA transfers, the external DMA controller should use the DREQn output signal to determine whether or not another 64-bit word can be transferred. **DMA Idle:** This setting is used to hold DREQn deasserted and prevent the external DMA controller from transferring any data to or from SDRAM. **DMA Read:** The on-chip SDRAM controller continuously fills the internal 8 x 64-bit DMA read FIFO with data read from the specified SDRAM source address. The SDRAM address is automatically incremented until the read FIFO is near full. Separate FIFOs and address registers are available for DMA and host reads. The DMA controller can retrieve the next available read byte from the DMA SDRAM Read Data register (Register 219, page 4-47). During DMA Read Mode, DREQn is asserted only when there are more SDRAM data words in the read FIFO for reading. **DMA Write:** The DMA controller writes data to the DMA SDRAM Write Data register (Register 220, page 4-47). Every 8 bytes written are formed into a 64-bit word and transferred to the internal 8 x 64 write FIFO. Note that separate counters and addresses are maintained for host and DMA write operations. The on-chip SDRAM controller continuously empties the write FIFO and transfers the data to the specified SDRAM target address. The target address is automatically incremented for every 64-bit word transferred from the write FIFO to the SDRAM. During DMA Write Mode, DREQn is asserted only when there is more space in the write FIFO for writing. It is the responsibility of the external DMA controller to keep track of the DMA transfer count. On receiving DMA done from the external DMA controller, the external host should always check for read FIFO full (for DMA read) or write FIFO empty (for DMA write) before returning the DMA Mode back to Idle. Block Move: The host specifies the source address, the target address and a block transfer count. The internal SDRAM controller uses the read FIFO to continuously load SDRAM data from the source address and empties the contents of the read FIFO to the target address. When the total number of transferred words reaches the block transfer count, the SDRAM Transfer Done Interrupt bit in Register 4 (page 4-3) is set, INTRn is asserted if the interrupt is not masked, and the DMA Mode is reset to Idle, 0b00. Refer to Section 5.4, "SDRAM Access," for further detail. During block moves, the DREQn signal is held high. DMA and block moves may NOT occur simultaneously. # Host SDRAM Transfer Byte Ordering Little Endian/Big Endian R/W 3 This bit must be set if the host operates in big endian mode, i.e., with byte 0 in bits [63:56] and byte 7 in bits [7:0]. Since the L64105 operates in big endian mode, no byte swapping occurs at the host interface. If the host is little endian, this bit must be cleared to enable byte swapping. #### Refresh Extend [1:0] R/W [5:4] These bits specify the multiplying factor for SDRAM refreshes. The table below lists the number of refresh cycles per refresh period (1 refresh period per macroblock during reconstruction). | Refresh | | |---------|-----------------------------------------------| | Extend | Refresh Cycles | | 0b00 | 2 (default) | | 0b01 | 4 | | 0b10 | 16 | | 0b11 | 1 (Reserved for LSI Logic internal use only.) | # **DMA SDRAM Transfer Byte Ordering** Little Endian/Big Endian 6 This bit must be set if the external DMA controller operates in big endian mode, i.e., with byte 0 in bits [63:56] and byte 7 in bits [7:0]. Since the L64105 operates in big endian mode, no byte swapping occurs at the host interface. If the DMA controller is little endian, this bit must be cleared to enable byte swapping. Reserved 7 Clear this bit when writing to this register. Figure 4.55 Register 194 (0x0C2) Host SDRAM Read Data [7:0] This register stores the next byte to be read by the host during a host read from SDRAM. Figure 4.56 Register 195 (0x0C3) Host SDRAM Write Data [7:0] The host writes the next byte to be read into SDRAM in this register during a host write to SDRAM. Figure 4.57 Registers 196–198 (0x0C4–0x0C6) Host SDRAM Target Address [18:0] For a host write to SDRAM, the host must write the starting SDRAM address in this register. This address is automatically incremented after eight bytes are transferred to SDRAM through Register 195 and the internal, 8 x 64, write FIFO. The host should update the SDRAM target address only when the write FIFO is empty. Figure 4.58 Registers 199–201 (0x0C7–0x0C9) Host SDRAM Source Address [18:0] For a host read from SDRAM, the host must write the starting SDRAM address in this register. This address is automatically incremented after eight bytes are transferred to the internal, 8 x 64, read FIFO. The host should update the SDRAM source address only when the read FIFO is full, allowing a clean flush of the read FIFO. When updating the SDRAM source address, the LSB of the address should be written last. This triggers the refill of the read FIFO at the new address. Figure 4.59 Registers 202 and 203 (0x0CA and 0x0CB) Block Transfer Count [15:0] For an SDRAM block move, the host writes the number of 64-bit words to be moved in these registers. During the move, these registers contain the number of words left to transfer. These registers are not used during a host SDRAM read/write. The Block Transfer Count defaults to 0xFFFF at reset. Figure 4.60 Register 204 (0x0CC) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------------|---------------------------|---------------------------|---------------------------|--------------------|------|-------|----------| | Control for P<br>Delay Pa | rogrammable<br>th 2 [1:0] | Control for P<br>Delay Pa | rogrammable<br>th 1 [1:0] | Clk Out of<br>Sync | Rese | erved | PLL Test | **PLL Test** R/W 0 When this bit is set, it initiates the PLL test. Results are stored in Register 221 (page 4-47). Reserved [2:1] Clear these bits when writing to this register. #### **Clk Out of Sync** R 3 When set, indicates that some of the 27-MHz and 81-MHz clocks are no longer synchronized. Used for diagnostic purposes. #### Control for Programmable Delay Path 1 [1:0] R/W [5:4] This register controls the selection of delay cells on the 81-MHz clock fed back from the SCLK pin. | Control Bits | Description | |--------------|-------------| | 0b00 | none | | 0b01 | del05 x 1 | | 0b10 | del05 x 2 | | 0b11 | del05 x 3 | Note that the delays are in units of del05, a delay of 0.5 ns at nominal conditions (nominal process factor, 25 $^{\circ}$ C, and $V_{DD}$ = + 3.3 V). # Control for Programmable Delay Path 2 [1:0] R/W [7:6] This register controls the selection of delay cells on the incoming 81-MHz clock in scan test mode or bypass mode. This register is only used in diagnostic mode and during manufacturing test. | Control Bits | Description | |--------------|-------------| | 0b00 | none | | 0b01 | del1 x 1 | | 0b10 | del1 x 2 | | 0b11 | del1 x 3 | Note that the delays are in units of del1, a delay of 1.0 ns at nominal conditions (nominal process factor, 25 $^{\circ}$ C, and $V_{DD}$ = + 3.3 V). Figure 4.61 Register 205 (0x0CD) | 7 | 6 | 5 | 3 | 2 | 1 | 0 | |------|-------|-------------|-----------------|---|----------------------|------------------------| | Rese | erved | Internal SD | RAM State [2:0] | | Counter State<br>:0] | Phase Locked<br>Status | #### **Phase Locked Status** R 0 When this bit is set, the two internal clocks (81 MHz and 27 MHz) are synchronized. #### Internal Lock Counter State [1:0] R [2:1] Used to monitor synchronization of the 81-MHz and 27-MHz clocks (diagnostics only). | Bits [2:1] | Description | |------------|--------------------------------| | 0b00 | No sync yet | | 0b01 | Got sync for 1 cycle | | 0b10 | Got sync for 2 cycles | | 0b11 | Got sync for at least 3 cycles | # Internal SDRAM State [2:0] R [5:3] Used to monitor the internal SDRAM state (diagnostics only). | Bits [5:3] | Description | |------------|-----------------------------------------------| | 0b000 | Waiting for 2 clocks to reach synchronization | | 0b001 | SDRAM initialization (precharge both banks) | | 0b010 | SDRAM Initialization (first 8 refreshes) | | 0b011 | SDRAM Initialization (set mode register) | | 0b100 | SDRAM Initialization (second 8 refreshes) | | 0b101 | SDRAM ready to operate | Reserved [7:6] Figure 4.62 Register 206 (0x0CE) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------------------------------------|-------------|------------------------------------|-------------|------------------------------------|-------------|------------------------------------| | (current c | hase State<br>cycle) [1:0]<br>I Only | (1 cycle be | nase State<br>efore) [1:0]<br>Only | (2 cycles b | nase State<br>efore) [1:0]<br>Only | (3 cycles b | nase State<br>efore) [1:0]<br>Only | When the two internal clocks reach synchronization, the internal phase state should be looping through states 01, 10, and 11. If a 00 state is ever reached, it indicates that the synchronization has been lost. These registers are used for diagnostic purposes only. Figure 4.63 Registers 207–212 (0x0CF–0x0D4) | | 7 0 | |-----------------|---------------------------------------| | Reg. 207 | Phase Detect Test High Freq [7:0] | | LSB | R/W | | Reg. 208 | Phase Detect Test High Freq [15:8] | | MSB | R/W | | Reg. 209<br>LSB | Phase Detect Test Low Freq [7:0] R/W | | Reg. 210<br>MSB | Phase Detect Test Low Freq [15:8] R/W | | Reg. 211 | VCO Test High Freq [7:0] | | LSB | R/W | | Reg. 212 | VCO Test High Freq [15:8] | | MSB | R/W | Registers 207–212, and 222 and 223 (page 4-47) set the parameters for testing the Phase-Locked Loop (PLL). The PLL test is run by setting bit 0, PLL Test, in Register 204 (page 4-43). The results from the PLL test can be read from Register 221, (page 4-47.) Tests are run on the phase detector and the VCO. The PLL passes the test if the frequency of the PLL falls between the high frequency value and the low frequency value. The PLL test interrupts the system clock and should not be attempted when the chip is running. Note: Registers 207 through 212 are included for LSI Logic's testing purposes. Do not write to the registers without specific directions from LSI Logic. Figure 4.64 Registers 213–215 (0xD5–0x0D7)DMA SDRAM Target Address [18:0] During DMA Write and Block Move, the DMA SDRAM Target Address is the starting address where future DMA writes will take place. This address is automatically incremented after a 64-bit word is transferred to SDRAM from the internal 8 x 64 write FIFO. The DMA SDRAM Target Address should be updated by the host only when the write FIFO is empty. Figure 4.65 Registers 216–218 (0xD8–0x0DA) DMA SDRAM Source Address [18:0] During DMA Read and Block Move, the DMA SDRAM Source Address is the starting address where future DMA reads will take place. This address is automatically incremented after a 64-bit word is transferred from SDRAM to the internal 8 x 64 read FIFO. The DMA SDRAM Source Address should be updated by the host only when the DMA read FIFO is full, allowing a clean flush of the read FIFO. When updating the DMA SDRAM Source Address, it should be written in MSB to LSB order. This triggers the refill of the read FIFO at the new address. Figure 4.66 Register 219 (0x0DB) DMA SDRAM Read Data [7:0] During DMA read, the next byte from SDRAM to be read by the external DMA is placed in this register. Figure 4.67 Register 220 (0x0DC) DMA SDRAM Write Data [7:0] During DMA write, the external DMA writes the next byte to be written to SDRAM in this register. Figure 4.68 Register 221 (0x0DD) Register 221 holds the results of the PLL test. See also Registers 204 bit 0 (page 4-43), 207-212 (page 4-45), and 222-223. Figure 4.69 Registers 222 and 223 (0x0DE and 0x0DF) VCO Test Low Freq [15:8] See Registers 204, bit 0 (page 4-43), and 207-212 (page 4-45). # 4.4 Microcontroller Registers Figure 4.70 Registers 224 and 225 (0x0E0 and 0x0E1) Anchor Luma Frame Store 1 Base Address [15:0] These registers contain the start address of the Anchor Luma Frame Store 1. The resolution of this address is in units of 64-bytes of SDRAM memory. Figure 4.71 Registers 226 and 227 (0x0E2 and 0x0E3) Anchor Chroma Frame Store 1 Base Address [15:0] | | 7 | |-----------------|-----------------------------------------------------| | Reg. 226<br>LSB | Anchor Chroma Frame Store 1 Base Address [7:0] R/W | | Reg. 227<br>MSB | Anchor Chroma Frame Store 1 Base Address [15:8] R/W | These registers contain the start address of the Anchor Chroma Frame Store 1. The resolution of this address is in units of 64-bytes of SDRAM memory. Figure 4.72 Registers 228 and 229 (0x0E4 and 0x0E5) Anchor Luma Frame Store 2 Base Address [15:0] | | 7 | |-----------------|---------------------------------------------------| | Reg. 228<br>LSB | Anchor Luma Frame Store 2 Base Address [7:0] R/W | | Reg. 229<br>MSB | Anchor Luma Frame Store 2 Base Address [15:8] R/W | These registers contain the start address of the Anchor Luma Frame Store 2. The resolution of this address is in units of 64-bytes of SDRAM memory. Figure 4.73 Registers 230 and 231 (0x0E6 and 0x0E7) Anchor Chroma Frame Store 2 Base Address [15:0] These registers contain the start address of the Anchor Chroma Frame Store 2. The resolution of this address is in units of 64-bytes of SDRAM memory. Figure 4.74 Registers 232 and 233 (0x0E8 and 0x0E9) B Luma Frame Store Base Address [15:0] | | 7 | |-----------------|--------------------------------------------| | Reg. 232<br>LSB | B Luma Frame Store Base Address [7:0] R/W | | Reg. 233<br>MSB | B Luma Frame Store Base Address [15:8] R/W | These registers contain the start address of the B Luma Frame Store. The resolution of this address is in units of 64-bytes of SDRAM memory. Figure 4.75 Registers 234 and 235 (0x0EA and 0x0EB) B Chroma Frame Store Base Address [15:0] These registers contain the start address of the B Chroma Frame Store. The resolution of this address is in units of 64-bytes of SDRAM memory. Figure 4.76 Register 236 (0x0EC) | | 7 | 3 | 2 | 1 | 0 | |-------|----------|---|------------------------------------|---|----------------------| | Read | Reserved | | Video<br>Continuous<br>Skip Status | | kip Frame<br>s [1:0] | | Write | Reserved | | Video<br>Continuous<br>Skip Mode | | kip Frame<br>e [1:0] | #### Video Skip Frame Status [1:0] R [1:0] In one-time skip mode (see the description of bit 2 in this register), the microcontroller clears these bits to let the host know that the skip has been completed. In this mode, the microcontroller skips through the bitstream for one picture of the correct type (see Video Skip Frame Mode following) without decoding it, and then starts decoding one frame ahead in the bitstream. #### Video Skip Frame Mode [1:0] W [1:0] These bits command the microcontroller to skip the next I, P, or B frame according to the following table. When in continuous skip mode (see the description of bit 2 in this register), the host needs to reset this register to 0b00 (i.e., normal play) to stop the skip. | Skip Frame Bits | Skip Frame Mode | |-----------------|--------------------| | 0b00 | None (normal play) | | 0b01 | Skip B frame | | 0b10 | Skip P or B frame | | 0b11 | Skip any frame | #### **Video Continuous Skip Status** R 2 When set, indicates that the skip mode is continuous. When cleared, indicates that the decoder is in single-skip mode. # Video Continuous Skip Mode W 2 This bit controls the behavior of the video skip mode. If this bit is set, the video skip mode is continuous, i.e., the decoder continues to skip the selected picture types until the host resets the skip mode to 0b00 (normal play). If this bit is cleared by the host, then the skip is treated as one-time, that is, one picture of the selected type is skipped and the skip mode is reset back to 0b00 or normal play by the microcontroller. Reserved [7:3] Figure 4.77 Register 237 (0x0ED) #### Video Repeat Frame Status R 0 Shows status of Video Repeat Frame Enable Mode. In one-time repeat mode (see the description of bit 1 in this register) when the repeat has been completed, the microcontroller clears this bit to let the host know that the repeat has been completed. # Video Repeat Frame Enable W 0 Setting this bit commands the microcontroller to repeat the next I, P, or B frame. In this mode, the microcontroller stops decoding and displays the same frame a second time. When in continuous repeat mode (see the description of bit 1 in this register), the repeat frame continues until the host resets this bit to a 0. # Video Continuous Repeat Frame Status R 1 Indicates the status of the Video Continuous Repeat Frame Mode as described below. #### **Video Continuous Repeat Frame Mode** W 1 This bit controls the behavior of the video repeat frame function. When cleared, one frame is repeated and then the Video Repeat Frame Enable bit is cleared by the microcontroller. When this bit is set, frames are repeated continuously until the host clears the Video Repeat Frame Enable bit to end the operation. Reserved [7:2] Figure 4.78 Register 238 (0x0EE) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|-------|---|-------------------|-----------------------|---|--------------------------------------------------|-------------------------------| | Read | Rese | erved | | code Frame<br>:0] | Current Disp<br>[1:0] | | Single Step<br>Status | Status | | Write | Rese | erved | | Read | Only | | Rip Forward<br>Display<br>Single Step<br>Command | Rip Forward<br>Mode<br>Enable | # **Rip Forward Mode Status** R 0 Indicates the status of the Rip Forward Mode as described for the enable bit following. #### **Rip Forward Mode Enable** w o Setting this bit enables the Rip Forward Mode. In this mode, the decoder processes pictures as fast as it can without regard to the status of the display, i.e., the rate control for the decode with respect to the vertical sync of the display is turned off. The rate control for the decode is governed by the Rip Forward Display Single Step Command (bit 1 in this register). The microcontroller monitors the single step command bit after it has received a picture start code and processed a picture header. The decode for that picture only proceeds if the single step command bit is set. The single step command bit is cleared on reading by the microcontroller. Rip Forward Mode is intended to be used in an application where not every picture that is decoded needs to be displayed. The picture to be displayed is specified in separate registers. These registers are decoded in the Video Interface module. (See Register 265 bits 4 and 5, Display Override Mode, and Registers 285, 286, 287, and 288, Override Display Start Addresses for luma and chroma on page 4-67). When Display Override Mode is active, the host must also specify the Override Picture Width (Register 283, bits [6:0], page 4-67). Pan and Scan from the bitstream must be disabled (bit 6 in Register 279 must be cleared, page 4-65) and pan-scan values (if any) must be supplied by the host. Bit 2 in Register 275 (page 4-62), 3:2 Pulldown from Bitstream, must be cleared, and the Host Repeat First Field bit (bit 3 in Register 275) and Host Top Field First bit (bit 4 in Register 275) must be used by the host to specify the display completely. #### Rip Forward Display Single Step Status R 1 Indicates the status of the Rip Forward Display Single Step Command as described in the following bit. #### Rip Forward Display Single Step Command W 1 This bit should be set by the host after it has made the decision on whether or not to display the current picture. The L64105's microcontroller waits for this bit to be set before continuing with picture reconstruction in Rip Forward Mode. This bit is only applicable when the Rip Forward Mode Enable bit (bit 0 in this register) is set. The microcontroller clears this bit when it reads it. #### **Current Display Frame [1:0]** R [3:2] These bits indicate which frame store is being used for displaying the current frame as shown in the following table. | <b>Current Display</b> | | |------------------------|-------------| | Frame | Description | | 0b00 | Anchor 1 | | 0b01 | Anchor 2 | | 0b10 | В | | 0b11 | Reserved | # **Current Decode Frame [1:0]** R [5:4] These bits indicate which frame store is being used for reconstruction as shown in the following table. | Current Display<br>Frame | Description | |--------------------------|-------------| | 0b00 | Anchor 1 | | 0b01 | Anchor 2 | | 0b10 | В | | 0b11 | Reserved | Reserved [7:6] Clear these bits when writing to this register. Figure 4.79 Register 239 (0x0EF) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------------------|-----------------------|----------------------------|---|-------------------------------|-----------------------------------|----------| | Reserved | Ignore<br>Sequence<br>End | Force Rate<br>Control | Concealment<br>Copy Option | | Panic<br>Prediction<br>Enable | Host Force<br>Broken Link<br>Mode | Reserved | Reserved 0 Clear this bit when writing to this register. #### **Host Force Broken Link Mode** R/W 1 Setting this bit disables the display of certain B pictures in a Group of Pictures (GOP) by forcing the Broken Link bit to 1. If the bitstream indicates an open GOP and this bit is set, then any B pictures before the first I picture in the GOP are skipped. The Video Interface, however, stays synchronized with the display since only one B picture is skipped per frame display period. This is different from merely skipping B pictures which skips each B picture as fast as possible and does not control the rate of the skip with respect to the display. #### **Panic Prediction Enable** R/W 2 Setting this bit causes the motion compensation module to go into a panic mode. In this mode, the motion compensation module performs motion compensation using only the forward vector set and ignores the backward vectors for B pictures. Similarly for dual-prime motion vectors, only same parity prediction is performed. This mode is intended to be used in situations where limited SDRAM bandwidth slows down picture reconstruction to the point where the picture starts tearing since reconstruction is not able to keep pace with the display. Eliminating the backward vectors reduces the demand made on the SDRAM bandwidth by reducing accesses to the reference anchor store in the SDRAM. This should alleviate any tearing problems. However, this does not completely guarantee solving any bandwidth problems that may exist with slow SDRAM devices. #### **GOP User Data Only** R/W 3 When this bit is set, the Video Decoder recognizes only user data supplied in the GOP layer of the MPEG-1/MPEG-2 video stream. User data of other layers, if present, is discarded by the decoder and is not written to the user FIFO. This feature is designed to accept only line 21 data (closed-caption data) in a Set Top Box. By discarding other user data layers, the processing overhead on the host controller in a Set Top Box is reduced significantly. The default value of this register at start-up is 0, which means user data of all layers is available to the host in the user FIFO. # **Concealment Copy Option** R/W 4 When set, this bit overrides any concealment vectors that may have been present in the original MPEG video bitstream. Normally, MPEG specifies that these vectors be used to conceal any errors that may be detected by the decoder. When this bit is set, copying from the previously decoded valid picture is used instead of applying the concealment vectors. This register is cleared by default (i.e., after reset or power-up). #### Force Rate Control R/W 5 When this bit is set, the decoder controls the rate of the decoding process based on the display rate. When this bit is cleared, the decoder controls the rate of the decoding process only if it is accessing the same frame store as the display process. # Ignore Sequence End R/W 6 When this bit is set, the last picture of a sequence is not displayed at the sequence end code but at the beginning of the next sequence. When this bit is cleared, the decoder displays the last picture of the sequence at the sequence end code. Reserved 7 Clear this bit when writing to this register. Figure 4.80 Register 240 (0x0F0) #### **Host Next GOP/Seq Status** R 0 Indicates the status of the bitstream search described for the following command. # Host Search Next Gop/Seq Command $\mathbf{W}$ 0 [7:1] Setting this bit causes the decoder to skip bits in the bitstream until it finds the next GOP or sequence header. When it finds a GOP or sequence header, the L64105's microcontroller sets the Host Broken Link/Seq Status bit. Reserved Clear these bits when writing to this register. Figure 4.81 Register 241 (0x0F1) # **Q Table Ready** R 0 When set, this bit indicates that the Q table is ready to be read by the host. #### Intra Q Table R/W 1 When set, this bit indicates that the Q table is an intra table. When cleared, it indicates a nonintra Q table. # Q Table Address [5:0] R/W [7:2] The host writes the address of the Q table entry to be accessed in these six bits. See Section 8.2.8, "Host Access of Q Table Entries." Figure 4.82 Register 242 (0x0F2) Q Table Entry [7:0] The Q table entry addressed in the previous register is available to the host in this register. Figure 4.83 Register 243 and 244 (0x0F3 and 0x0F4) Microcontroller PC [11:0] Internal microcontroller Program Counter (PC). Note that the LSB should always be read before the MSB to ensure correct capture of the microcontroller PC value. Figure 4.84 Register 245 (0x0F5) Revision Number [7:0] The value in this register is the revision number of the L64105. Figure 4.85 Register 246 (0x0F6) Setting this bit causes the Video Decoder to start decode/reconstruction of pictures. Clearing the bit stops the decode process but does not stop the channel. The current status of decoding can be monitored by reading the Decode Status Interrupt bit (Register 0, bit 0, page 4-2). Figure 4.86 Register 248 (0x0F8) Reduced Memory Mode (RMM) Bit When set, this bit enables the Reduced Memory Mode (RMM) required for PAL resolution (720 x 576). This mode has the capability to use less than one frame store SDRAM memory space for B pictures provided some restrictions are met. These restrictions include no "repeat-first-field" for B pictures. RMM is achieved by dynamically allocating segments of memory to the reconstruction and display processes. Re-use of segments is possible in the case of B pictures, thus reducing the frame store memory requirement for B pictures. When this bit is cleared, the chip is in regular memory mode. Registers 249–255 (0x0F9–0x0FF) Reserved [7:0] # 4.5 Video Interface Registers Registers 256-264 (0x100-0x108) Reserved [7:0] Figure 4.87 Register 265 (0x109) **OSD Mode [1:0]** R/W [1:0] The On-Screen Display (OSD) Mode field determines the source of OSD data, either internal or external, per the following table. | Mode Bits | Description | |-----------|----------------------------| | 0b00 | No OSD (Disabled) | | 0b01 | Internal OSD (Contiguous) | | 0b10 | Internal OSD (Linked List) | | 0b11 | External OSD | Reserved 2 Clear this bit when writing to this register. #### **OSD Palette Counter Zero Flag** R 3 This bit is set to inform the host that the OSD Palette Counter is cleared to zero. The host should check this bit before starting to write the OSD Palette. #### Clear OSD Palette Counter W 3 When this bit is set, the counter that controls access to the OSD palette is cleared. #### **Display Override Mode [1:0]** R/W [5:4] When this field is set to modes 0b01 and 0b10, the display start address from the internal video decoder can be overridden, i.e., controlled by the external host. In these modes, the start address of the frame store from which to display is taken from Registers 285 and 286 for Luma (page 4-68) and Registers 287 and 288 for Chroma. The resolution of the start addresses is 64 bytes of SDRAM data. When set to mode 0b00 (normal mode), the start address of the display controller is supplied by the internal video decoder. | Mode Bits | Description | | | | |-----------|---------------------------|--|--|--| | 0b00 | Normal Mode (no override) | | | | | 0b01 | Frame Mode | | | | | 0b10 | First Field Only | | | | | 0b11 | Reserved | | | | # Force Video Background [1:0] R/W [7:6] These bits control the background and allow the host to set modes that can force the background to any color according to the following table: | Mode Bits | Description | |-----------|-----------------------------------| | 0b00 | Normal<br>No Background (default) | | 0b01 | Video Black | | 0b10 | Video Blue/User programmed | | 0b11 | Video on Blue | Figure 4.88 Registers 266–268 (0x10A and 0x10C) Programmable Background Y/Cb/Cr [7:0] When the Force Video Background Mode (bits 6 and 7 in Register 265) is 0b10, the Y, Cb, and Cr values for the background are specified in Registers 266, 267, and 268 respectively. The default values (i.e., values in the register at startup/reset) are Y = 35, Cb = 212, and Cr = 114. These values correspond to 75% Amplitude, 100% Saturated Blue. Figure 4.89 Register 269 (0x10D) OSD Palette Write [7:0] This register is for writing the On-Screen Display (OSD) palette into the Color Lookup Table (CLUT) in on-chip RAM for the External OSD Mode. The host must disable the OSD Mode (Register 265, page 4-58), write the OSD Mix Weight into bits [3:0] of Register 274, clear the OSD palette counter (Register 265, bit 3, page 4-59), and then write the color palette into this register. The palette should be written in Color 0 LSB, Color 0 MSB, Color 1 LSB,..., Color 15 MSB order. The internal OSD palette counter is automatically incremented as each byte is written into the register. After the palette is completed, the host can then change the OSD Mode to external to start OSD. Figure 4.90 Registers 270–273 (0x10E–0x111) OSD Odd/Even Field Pointers [15:0] The host can program the addresses of the OSD Odd/Even Field Pointers into these registers. The addresses are in 64-byte resolution. Figure 4.91 Register 274 (0x112) | 7 | 6 | 5 | 4 | 3 | | 0 | |----------|-------------------------------------------|----------|-----------------------------|---|---------------------|---| | Reserved | Horizontal<br>Decimation<br>Filter Enable | Reserved | OSD Chroma<br>Filter Enable | | OSD Mix Weight[3:0] | | # OSD Mix Weight[3:0] R/W [3:0] This register is used by the host to specify the OSD mix weight in external OSD Mode only. When using internal OSD, the mix weight is specified in the OSD header stored in SDRAM. When programmed to zero, the mixed video output is 100% video and 0% OSD. When programmed to 0xF, the mixed video output is 1/16 video and 15/16 OSD. #### **OSD Chroma Filter Enable** R/W 4 When this bit is set, the chroma enhancement filter is enabled for OSD overlay images. #### Reserved 5 Clear this bit when writing to this register. #### **Horizontal Decimation Filter Enable** R/W 6 When this bit is set, the 2:1 horizontal decimation filter is enabled. #### Reserved 7 Clear this bit when writing to this register. Figure 4.92 Register 275 (0x113) #### Freeze Mode [1:0] R/W [1:0] These bits select the Freeze Mode according to the following table. | Freeze Mode | Description | | | |-------------|-----------------------------|--|--| | 0b00 | Normal | | | | 0b01 | Freeze Frame | | | | 0b10 | Freeze Last Field | | | | 0b11 | Freeze First Field and Hold | | | #### 3:2 Pulldown from Bitstream R/W 2 Setting this bit causes the L64105 to decode pulldown control from the MPEG-2 syntax in the bitstream. Clearing this bit allows the host to control pulldown. The default value for this bit is 1 (at power-up or chip reset). #### Host Repeat First Field R/W 3 When this bit is set, the first displayed field in a frame is repeated during the third field time. This is the primary mechanism for performing 3:2 pulldown from the host interface. The default value for this register is 0. # **Host Top Field First** R/W 4 When this bit is set, the first displayed field in a frame is the top field (or odd field lines). This bit is used in conjunction with the Host Repeat First Field for controlling 3:2 pulldown. The default value for this register is 1. #### First Field R 5 This bit is set to indicate that the current field being displayed is the first field of the frame and cleared when it is the last field. Normally, this bit and the Last Field bit in the next register toggle as the current field alternates. In 3:2 pulldown, both the First Field bit and Last Field bit are cleared when the current field is the middle field. #### Odd/Not Even Field R 6 The display controller sets this bit at the first horizontal sync after a vertical sync during an odd field. This bit is cleared at the first horizontal sync after a vertical sync during an even field. ## **Top/Not Bottom Field** R 7 This bit is set at the first horizontal sync after a vertical sync when top-field data is being displayed. This bit is cleared at the first horizontal sync after a vertical sync when bottom-field data is being displayed. Figure 4.93 Register 276 (0x114) Last Field R 0 When set, this bit indicates that the current field being displayed is the last field in the frame. #### Horizontal Filter Enable R/W 1 Setting this bit enables the horizontal interpolation filter. #### **Horizontal Filter Select** R/W 2 This bit sets the frequency response of the output filter to one of two preprogrammed values. When this bit is 1, frequency response 'A' is selected; when the bit is 0, frequency response 'B' is selected. See Section 9.8, "Horizontal Postprocessing Filters," for more details. ## Display Mode [3:0] R/W [6:3] The host should encode these bits based on the characteristics of the source video as shown in Table 4.1. These bits cause the display controller to operate in one of 12 different postprocessing modes. Refer to Section 9.6, "Display Modes and Vertical Filtering," for descriptions of each of these modes. Table 4.1 Display Mode Selection Table | | | Display Mode [3:0] | | | | | | | | | | | |---------------------------|-----|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Parameter | 0x0 | 0x1 | 0x2 | 0x3 | 0x4 | 0x5 | 0x6 | 0x7 | 0x8 | 0x9 | 0xA | 0xB | | Field Structure Picture | | | | | | | х | х | х | | х | х | | Frame Structure Picture | х | х | х | х | х | х | х | х | х | х | х | х | | 16:9 Aspect Ratio | | | | х | | | | | х | | | | | 4:3 Aspect Ratio | х | х | х | | х | х | х | х | | х | х | х | | SIF Res. (240/288 lines) | х | х | х | х | | | | | | х | х | | | Full Res. (480/576 lines) | | | | | х | х | х | х | х | | | х | | RMM | | | | | х | х | х | х | х | | х | х | ## Field Sync Enable R/W 7 When this bit is set, the timing generator syncs to any field rather than just the even field for the purpose of enabling the decoder. Figure 4.94 Register 277 (0x115) Horizontal Filter Scale [7:0] The host writes this value to set the interpolator for the output pixels when the filter is enabled. The equation for deriving the Horizontal Filter Scale value is: $$\mbox{Horizontal Filter Scale} = \begin{cases} \left\lceil \frac{\mbox{Source Width}}{\mbox{Target Width}} \times 256 \right\rceil, \\ \mbox{0 if Source Width} = \mbox{Target Width} \end{cases}$$ where $\lceil x \rceil$ means to round the value x to the smallest integer larger than x. Figure 4.95 Register 278 (0x116) 7 0 Reserved Main Reads per Line [6:0] #### Main Reads per Line [6:0] R/W [6:0] This register is programmed with the number of reads required to construct a scan line for display. The value programmed is the number of pixels ÷ 8. Note that the number of display pixels may differ from main reads per line because of the horizontal interpolation filter. Reserved 7 Clear this bit when writing to this register. Figure 4.96 Register 279 (0x117) | 7 | 6 | 5 | 3 | 2 | 0 | |-----------------------------------------------|-----------------------------------|---|-----------------------|-------------|--------------------------| | Automatic<br>Field<br>Inversion<br>Correction | Pan and Scan<br>from<br>Bitstream | | can Byte Offset [2:0] | Pan and Sca | n 1/8 Pixel Offset [2:0] | #### Pan and Scan 1/8 Pixel Offset [2:0] R/W [2:0] The subpixel offset of the first pixel on which the display begins on each scan line. ## Pan and Scan Byte Offset [2:0] R/W [5:3] The byte number within an 8-byte word on which the display begins on each scan line. #### Pan and Scan from Bitstream R/W 6 When set to 1, this bit enables the decoder to decode the pan and scan parameters from the bitstream. Clearing this bit allows the host to specify the pan and scan 1/8 pixel and byte offsets. #### **Automatic Field Inversion Correction** R/W 7 When this bit is set, the display controller automatically fixes any detected field inversions by displaying the next frame starting at display line two in the frame store. The word number on each scan line on which the display begins. Since the Display Controller supports both positive and negative horizontal pan and scan, this register only needs to apply an offset of up to $\pm$ 90 words (720 pixels). These eight bits provide a signed (2's complement) pan and scan offset of $\pm$ 127 words. Figure 4.98 Register 281 (0x119) Vertical Pan and Scan Line Offset [7:0] This register specifies the number of line pairs per field to pan vertically. Figure 4.99 Register 282 (0x11A) | 7 | | 3 | 2 | 0 | |---|----------|---|---------|------------------| | | Reserved | | Vline C | Count Init [2:0] | ## Vline Count Init [2:0] R/W [2:0] This field contains the value to which the vertical line count initializes at the start of new field. Reserved [7:3] Clear these bits when writing to this register. Figure 4.100 Register 283 (0x11B) #### Override Picture Width [6:0] R/W [6:0] This field contains the picture width of the override frame store in 8-pixel increments. In other words, this field should be programmed with picture width in pixels $\div$ 8. This field is used only when the Display Override Mode bits (Register 265, bits 4 and 5, page 4-59) are set to 0b01 or 0b10. Reserved 7 Clear this bit when writing to this register. Figure 4.101 Register 284 (0x11C) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------------|------------------------|-----------------|-----------------|----------|--------------------|----------------------| | Reserved | VSYNC Input<br>Type | CrCb 2's<br>Complement | Pixel State Res | set Value [1:0] | Reserved | Sync Active<br>Low | ITU-R BT.656<br>Mode | #### ITU-R BT.656 Mode R/W 0 When this bit is set, the L64105 sends out a 4-word code for the start and end of active video at blanking time. ## Sync Active Low R/W 1 When this bit is set, the L64105 expects active low Horizontal and Vertical Sync inputs. If the bit is cleared, the chip expects active high sync inputs. The host should set this bit to match the sense of the sync inputs from the NTSC/PAL encoder. #### Reserved 2 Clear this bit when writing to this register. ## Pixel State Reset Value [1:0] R/W [4:3] The pixel state machine is initialized by the Horizontal Sync pulse. The initial state of this field is programmed by the host. This allows the host to adjust the pixel state timing such that the main region starts on the Cb state. This state machine follows this sequence; Cb, Y, Cr, Ys, Cb. The Pixel State Reset Values are calculated using the following formula: Pixel State Reset Value = (Main Start Column + 2) mod 4. ## CrCb 2's Complement R/W 5 When this bit is set, the chroma components are converted to 2's-complement values with the centers at 0 instead of 128. This is done by effectively inverting the MSB of the Cr and Cb values. ## **VSYNC Input Type** R/W 6 When this bit is set, the Vertical Sync pulse is an Even/Not Odd field input. When this bit is cleared, the Vertical Sync input is a pulse. #### Reserved 7 Clear this bit when writing to this register. Figure 4.102 Registers 285–288 (0x11D–0x120) Display Override Luma/Chroma Frame Store Start Addresses [15:0] | | 7 | 0 | |-----------------|--------------------------------------------------------------|---| | Reg. 285<br>LSB | Display Override Luma Frame Store Start Address [7:0] R/W | | | Reg. 286<br>MSB | Display Override Luma Frame Store Start Address [15:8] R/W | | | Reg. 287<br>LSB | Display Override Chroma Frame Store Start Address [7:0] R/W | | | Reg. 288<br>MSB | Display Override Chroma Frame Store Start Address [15:8] R/W | | The host can write to these registers to override the display picture luma and chroma frame store start addresses when the Display Override Mode (Register 265, bits 4 and 5, page 4-59) is set to Frame (0b01) or First Field Only (0b10). Figure 4.103 Register 289 (0x121) Reserved 0 Clear this bit when writing to this register. ## Number of Segments in RMM [5:0] R/W [6:1] This register can be programmed by the host for the number of memory segments available for B pictures in Reduced Memory Mode (RMM). Each segment can store 8 lines of the picture. The maximum number of segments allowed is 54. Reserved 7 Clear this bit when writing to this register. Figure 4.104 Register 290 (0x122) ## **Television Standard Select [1:0]** W [1:0] The host can write to this register to select the TV standard per the following table: | Select [1:0] | Description | |--------------|--------------------| | 0b00 | User programmed | | 0b01 | NTSC (USA version) | | 0b10 | PAL | | 0b11 | Reserved | Reserved [7:2] Clear these bits when writing to this register. Registers 291-296 (0x123-0x128) Reserved [7:0] Figure 4.105 Registers 297-299 (0x129-0x12B) Main Start/End Rows [10:0] The host can write to these registers to program the start and end row numbers for the Main region on the display. The values entered are the number of lines from the start of a top or bottom field. Clear bits 7 and 3 in Register 299 when writing to it. Figure 4.106 Registers 300–302 (0x12C–0x12E) Main Start/End Columns [10:0] The host can write to these registers to program the start and end column numbers for the Main region on the display. The values entered are the number of system clocks from the horizontal sync signal. Clear bits 7 and 3 in Register 302 when writing to it. Figure 4.107 Register 303 (0x12F) Vcode Zero [4:0] R/W [4:0] The host can write to this field to program the number of offset lines in the odd/even field beginning from the new field to the line where the Vcode of the Start of Active Video/End of Active Video (SAV/EAV) changes from 1 to 0. This the same for both odd and even fields. #### Vcode Even [8] R/W 5 Most significant bit of Vcode Even. See the description in Register 304. #### Vcode Even Plus 1 R/W 6 In the case of NTSC, the number of offset lines for the Vcode in the odd field is one greater than the even field. The host can program a one line difference by setting this bit. This feature is not required for PAL since the number of lines remains the same. ## Fcode [8] R/W 7 Most significant bit of Fcode. See description in Register 305. Figure 4.108 Register 304 (0x130) Vcode Even [7:0] The host can write to this register and bit 5 of Register 303 to program the number of offset lines in the even field beginning from the new field to the line where the Vcode changes from 0 to 1. If the Vcode Even Plus 1 bit is cleared, this value is the same for both fields. Figure 4.109 Register 305 (0x131) Fcode [7:0] The host can write to this register and bit 7 of Register 303 to program the number of lines in a field beginning with the new field to the toggle of the Fcode of the SAV/EAV. This assumes that the Fcode will be the same for both fields. Figure 4.110 Registers 306–308 (0x132–0x134) SAV/EAV Start Columns [10:0] The host can write to these registers to define the start of SAV and EAV in terms of the number of system clocks from the horizontal sync. Clear bits 7 and 3 in Register 308 when writing to it. Figure 4.111 Register 309 (0x135) ## **Display Start Command** R/W 0 Setting this bit causes the display unit to start operation. Reserved Clear these bits when writing to this register. [7:1] Registers 310–335 (0x136–0x14F) Reserved [7:0] # 4.6 Audio Decoder Registers Figure 4.112 Register 336 (0x150) MPEG - bitrate\_index [3:0] R [3:0] MPEG mode bitrate\_index parsed from the bitstream. Table 4.2 shows the decoding of the index by layer. The 0x0 code indicates any fixed bitrate not included in the table where fixed means that a frame contains either N or N+1 slots, depending on the value of the padding bit. Table 4.2 MPEG Bitrate Index Table | bitrate_index<br>[3:0] | Layer I Bitrate<br>(kbps) | Layer II Bitrate<br>(kbps) | Layer III Bitrate<br>(kbps) | |------------------------|---------------------------|----------------------------|-----------------------------| | 0x0 | free | | | | 0x1 | 32 | 32 | 32 | | 0x2 | 64 | 48 | 40 | | 0x3 | 96 | 56 | 48 | | 0x4 | 128 | 64 | 56 | | 0x5 | 160 | 80 | 64 | | 0x6 | 192 | 96 | 80 | | 0x7 | 224 | 112 | 96 | | 0x8 | 256 | 128 | 112 | | 0x9 | 288 | 160 | 128 | | 0xA | 320 | 192 | 160 | | 0xB | 352 | 224 | 192 | | 0xC | 384 | 256 | 224 | | 0xD | 416 | 320 | 256 | | 0xE | 448 | 384 | 320 | | 0xF | Not used | | • | ## MPEG - protection\_bit R 4 MPEG mode protection bit parsed from the bitstream. A 0 bit means that redundancy has been added in the bitstream to facilitate error detection and concealment. A 1 bit indicates that no redundancy has been added. ## MPEG - layer\_code [1:0] R [6:5] MPEG mode bitstream layer parsed from the bitstream. Indicates the MPEG layer in the bitstream per the following table: | layer_code Bits | MPEG Layer | |-----------------|------------| | 0b00 | Reserved | | 0b01 | Layer III | | 0b10 | Layer II | | 0b11 | Layer I | MPEG - ID R 7 MPEG mode ID parsed from the bitstream. A 1 bit indicates MPEG-1 audio. A 0 bit indicates a low-sampling-rate MPEG-2 bitstream. Figure 4.113 Register 337 (0x151) | 7 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------------------|-----------------------|----------|-----------|------------|---|---------------------| | MPEG - sampling_frequency [1:0] | MPEG -<br>private_bit | MPEG - m | ode [1:0] | MPEG - mod | _ | MPEG -<br>copyright | #### MPEG - copyright R 0 MPEG mode copyright bit from the bitstream. When set, this bit indicates that the audio is copyright protected. When cleared, this bit indicates no copyright. ## MPEG - mode\_extension [1:0]) R [2:1] MPEG mode\_extension [1:0] parsed from the bitstream. These bits are used in the joint\_stereo mode. In Layer I and II, they indicate which subbands are in intensity stereo per the following table: | mode_extension Bits | Subbands in Intensity<br>Stereo | | | |---------------------|---------------------------------|--|--| | 0b00 | 4 to 31, bound = 4 | | | | 0b01 | 8 to 31, bound = $8$ | | | | 0b10 | 12 to 31, bound = 12 | | | | 0b11 | 16 to 31, bound = 16 | | | In Layer III, the mode\_extension bits indicate which type of joint\_stereo coding method is used per the following table. The frequency ranges over which intensity stereo and ms\_stereo are applied are implicit in the algorithm. | mode_extension<br>Bits | Intensity<br>Stereo | Ms<br>Stereo | |------------------------|---------------------|--------------| | 0b00 | Off | Off | | 0b01 | On | Off | | 0b10 | Off | On | | 0b11 | On | On | Note: The mode "stereo" is used if the mode bits specify stereo or the mode bits specify joint\_stereo and the mode\_extension bits are 0b00. ## MPEG - mode [1:0] R [4:3] MPEG mode [1:0] from the bitstream. These bits specify the mode according to the following table. In Layers I and II, the joint\_stereo mode is intensity stereo. In Layer III, the joint\_stereo mode is intensity stereo and/or ms\_stereo. | Mode Bits | Mode | |-----------|-------------------------------------------| | 0b00 | Stereo | | 0b01 | Joint_stereo (intensity and/or ms-stereo) | | 0b10 | Dual_channel | | 0b11 | Single_channel | In all Layer I modes except joint\_stereo, the bound equals 32. In all Layer II modes except joint\_stereo, the bound equals sblimit (subband limit). In joint-stereo mode, the bound is determined by the mode extension. ## MPEG - private\_bit R 5 MPEG mode private\_bit parsed from the bitstream. This bit is not used by ISO/IEC. ## MPEG - sampling\_frequency [1:0] R [7:6] MPEG mode sampling\_frequency parsed from the bitstream per the following table: | sampling_<br>frequency Bits | Sampling<br>Frequency (kHz) | |-----------------------------|-----------------------------| | 0b00 | 44.1 | | 0b01 | 48 | | 0b10 | 32 | | 0b11 | Reserved | Figure 4.114 Register 338 (0x152) Reserved [4:0] MPEG - emphasis [1:0] R [6:5] MPEG mode emphasis from the bitstream. MPEG - original/copy R 7 MPEG mode original/copy bit from the bitstream. A 1 bit indicates an original and a 0 bit indicates a copy. Register 339-350 (0x153-0x15E) Reserved [7:0] Figure 4.115 Register 351 (0x15F) PCM - num\_of\_audio\_ch [2:0] R [2:0] PCM num\_of\_audio\_ch parameter from Linear PCM bitstream. PCM - audio\_frm\_num [4:0] R [7:3] PCM audio\_frm\_num parameter from Linear PCM bitstream. Figure 4.116 Register 352 (0x160) Reserved 0 PCM - mute\_bit R 1 PCM mute\_bit parameter from Linear PCM bitstream. PCM - emphasis [1:0] R [3:2] PCM emphasis parameter from Linear PCM bitstream. PCM - quantization [1:0] R [5:4] PCM quantization parameter from Linear PCM bitstream. PCM - Fs [1:0] R [7:6] PCM Fs parameter from Linear PCM bitstream. Figure 4.117 Register 353 (0x161) Reserved [4:0] **PCM FIFO Empty** R 5 This bit is set when the PCM FIFO is empty. #### **PCM FIFO Near Full** R 6 This bit is set when the PCM FIFO is near full, i.e., contains 25 bytes or more of unread data. #### PCM FIFO Full R 7 This bit is set when the PCM FIFO is full. Figure 4.118 Register 354 (0x162) | 7 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|-----------------------------------------------------------|------------------------------------------|--------------------------------------|---|--------------------------| | Reserved | | MPEG<br>Multichannel<br>Extension<br>Sync Word<br>Missing | Audio<br>Decoder<br>Reconstruct<br>Error | Audio<br>Decoder Soft<br>Mute Status | | ler Play Mode<br>s [1:0] | #### Audio Decoder Play Mode Status [1:0] R [1:0] This field indicates the status of the audio decoder as shown in the following table. This field is valid only when the MPEG or Linear PCM Decoder is enabled. The field is reset to 0b00 (pause mode) when the L64105 is powered up and reset. | | Audio Decoder Play<br>Mode Status Bits | Description | |---|----------------------------------------|--------------------| | C | 0b00 | Pause | | C | )b01 | Normal play | | C | 0b10 | Decimate (fast) | | C | )b11 | Interpolate (slow) | #### **Audio Decoder Soft Mute Status** R 2 This bit is set by the Audio Decoder and the audio output is muted when any of the following occurs: - 1. The PCM mute\_bit (Register 352, bit 1, page 4-77) is set from the bitstream or the Audio Interface. - 2. The User Mute bit (Register 358, bit 6, page 4-82) is set by the host. - 3. The Mute on Error bit (Register 358, bit 7) is set and errors are detected. #### **Audio Decoder Reconstruct Error** R 3 This bit is set when an error is encountered by the audio decoder while reconstructing a frame. Reading this bit clears it. #### MPEG Multichannel Extension Sync Word Missing R 4 This bit is set when the multichannel extension synchronization word can not be found during the decode process of the MPEG audio multichannel bitstream. Reading this bit clears it. Reserved [7:5] Clear these bits when writing to this register. Figure 4.119 Register 355 (0x163) | 7 | 6 | 5 | 4 | | 0 | |--------------------------------|------------------|---|---|----------|---| | Audio<br>Decoder<br>Start/Stop | Audio Decode [1: | | | Reserved | | Reserved [4:0] Clear these bits when writing to this register. #### Audio Decoder Play Mode [1:0] R/W [6:5] In MPEG mode, these bits command the audio decoder to pause, play at normal speed, play at a faster rate, or play at a slower rate according to the following table. During these modes the audio decoder presents 15/16 of the normal frame data to the output PCM filter (fast) or 17/16 of the normal frame data to the output PCM filter (slow) within 1 normal frame decode. | Audio Decoder Play<br>Mode Bits | Description | | | |---------------------------------|--------------------|--|--| | 0b00 | Pause | | | | 0b01 | Normal play | | | | 0b10 | Decimate (fast) | | | | 0b11 | Interpolate (slow) | | | The field is reset to pause mode. In pause mode, the audio decoder stops parsing the bitstream and maintains the current state so that reselecting normal play at a later time does not cause the decoder to lose sync to the bitstream. These bits are only valid when the Audio Decoder Start/Stop bit in this register is set. The Linear PCM Decoder responds as above except that the rate for fast playback is 7/8 of normal and the rate for slow playback is 9/8 times normal. ## **Audio Decoder Start/Stop** R/W 7 When this bit is set, the selected audio decoder (MPEG or Linear PCM) starts decoding. Clearing this bit stops the decoder and flushes the data from the Audio ES channel buffer. Figure 4.120 Register 356 (0x164) | 7 | 6 | 5 | 4 | | 0 | |----------------------------------|---------------|----------------------|---|----------|---| | Audio<br>Formatter<br>Start/Stop | Audio Formatt | ter Play Mode<br>:0] | | Reserved | | Reserved [4:0] Clear these bits when writing to this register. #### Audio Formatter Play Mode [1:0] R/W [6:5] These bits command the MPEG Formatter and the S/P DIF Interface to either perform normal play or pause. These bits are only valid when the Audio Formatter Start/Stop bit in this register is set. | Audio Formatter<br>Play Mode Bits | Description | |-----------------------------------|-------------| | 0b00 | Pause | | 0b01 | Normal play | | 0b10 | Reserved | | 0b11 | Reserved | #### **Audio Formatter Start/Stop** R/W 7 Setting this bit starts the audio formatter and S/P DIF Interface. Clearing this bit stops the formatter and interface. #### Important: The host must clear the Audio Formatter Start/Stop bit before selecting Audio Decoder Mode 0b000, 0b001, 0b100, or 0b101 (see Table 4.3). That is, the formatter must be stopped before selecting nonformatter modes and not started unless the mode is changed to include a formatter. Figure 4.121 Register 357 (0x165) 7 5 4 0 Audio Decoder Mode Select [2:0] Reserved Reserved [4:0] Clear these bits when writing to this register. ## Audio Decoder Mode Select [2:0] R/W [7:5] These bits control the selection of modes that are allowable in the Audio Decoder according to Table 4.3. See the Important note following the description of the Audio Formatter Start/Stop bit, bit 7 in Register 356. Table 4.3 Audio Decoder Modes | Select<br>Bits | DAC Interface | S/P DIF Interface | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0b000 | MPEG Decoder | MPEG Decoder output PCM samples converted to IEC958 format | | 0b001 | Reserved | | | 0b010 | MPEG Decoder | MPEG Formatter | | 0b011 | Reserved | | | 0b100 | PCM Decoder | Linear PCM samples converted to IEC958 format. NOTE: If the sample frequency in the Linear PCM bitstream is 96 kHz, then the IEC958 output is derived from an on-chip filter that converts from 96-kHz to 48-kHz sample frequency. | | 0b101 | PCM Decoder output decimated through on-chip filter to convert from 96-kHz to 48-kHz sample rate. This mode should only be set if the output is for a DAC that supports 48-kHz sample frequency only. | Same as DAC, converted to IEC958 format. | | 0b110 | CD Bypass | S/P DIF bypass | | 0b111 | PCM FIFO | PCM FIFO | Figure 4.122 Register 358 (0x166) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------|-------|-----|---------------|----------------|-----|--------| | Mute on Error | User Mute Bit | Reser | ved | Audio Dual-Mo | ono Mode [1:0] | Res | served | Reserved [1:0] Clear these bits when writing to this register. #### Audio Dual-Mono Mode [1:0] R/W [3:2] These bits select which audio channel (left/right) the dual-mono data is sent out. The default at power up and reset is the 0b00 stereo mode. | Audio Dual-Mono<br>Mode | Audio Dual Mono Output Mode | |-------------------------|------------------------------------------------------------------| | 0b00 | Stereo: L channel on L speaker, R channel on R speaker (default) | | 0b01 | Right:R channel on L and R speaker | | 0b10 | Left: L channel on L and R speaker | | 0b11 | Mix mono | Reserved [5:4] Clear these bits when writing to this register. User Mute Bit R/W 6 When this bit is set, the audio outputs are muted. Mute on Error R/W 7 When this bit is set, the MPEG audio output is muted for any of the following conditions: - audio CRC error. - audio illegal bit error. - audio sync error. - audio reconstruction error. The default value of this bit is 1 (soft mute enabled). Note: The Linear PCM output is always muted when errors occur regardless of the setting of this bit. Figure 4.123 Register 359 (0x167) PCM FIFO Data In [7:0] The host should issue four consecutive write operations for each pair of PCM samples to be played at the output when the PCM FIFO Mode is enabled (see Audio Decoder Mode Select [2:0] on page 4-81). The PCM data should be written to this register in the following order: Left Channel LSB, Left Channel MSB, Right Channel LSB, and Right Channel MSB. This register is write only. Figure 4.124 Register 360 (0x168) Linear PCM - dynscalehigh [7:0] This is an 8-bit, fractional, scale factor for scaling the dynrng value coded in the bitstream. The dynscalehigh factor is applied when the dynrng value in the bitstream indicates a negative dB gain. dynscalehigh = 0x00 disables the dynrng scaling intended in the bitstream; dynscalehigh = 0xFF applies the full dynamic range scaling coded in the bitstream. Intermediate values (dynscalehigh = 0x01, ..., 0xFE) scale the dynrng value by factors of 2/256 to 255/256. The dynscalehigh setting can be used to effectively boost the dynamic range of the program. The default value of this register is 0xFF. Figure 4.125 Register 361 (0x169) Linear PCM - dynscalelow [7:0] This is an 8-bit, fractional, scale factor for scaling the dynrng value coded in bitstream when it is a positive dB gain. See dynscalehigh in the previous register. Figure 4.126 Register 362 (0x16A) PCM Scale [7:0] This is an 8-bit, fractional, scale factor for scaling output PCM. PCM Scale = 0x00 mutes the audio output; PCM Scale = 0xFF keeps the output PCM scaled as decoded. Intermediate values (0x01, ..., 0xFE) scale the output PCM by factors of 2/256 to 255/256. The default value of this register is 0xFF. Figure 4.127 Register 363 (0x16B) | <br>7 | 6 | 5 | | 3 | 2 | 1 | 0 | |-------|------|---|----------|---|--------------|--------|--------------| | Valid | User | | Reserved | | Invert LRCLK | ACLK S | Select [1:0] | #### ACLK Select[1:0] R/W [1:0] These bits select the external audio clock used for generating the DAC and S/P DIF clocks. Note that N in the table below stands for 768, 512, 384, or 256 according to the ACLK\_ multiple(s) provided. See also the ACLK Divider Select bits, bits [3:0] in Register 364. | ACLK Select | External Clock Used | | | |-------------|-------------------------|--|--| | 0b00 | ACLK_441 (44.1 kHz * N) | | | | 0b01 | ACLK_48 (48 kHz * N) | | | | 0b10 | ACLK_32 (32 kHz * N) | | | | 0b11 | Reserved | | | The default value is 0b01 (48 kHz). #### Invert LRCLK R/W 2 The audio LRCLK output signal polarity indicates to the external audio DAC to which channel, left or right, the current audio sample belongs. The default setting of this bit is 0 which means that right samples are output when LRCLK is high and left samples are output when LRCLK is low. Setting this bit inverts the LRCLK sense. Set or clear this bit according to the requirements of your audio DAC. Reserved [5:3] Clear these bits when writing to this register. User R/W 6 The value of the User bit to be packed in the IEC958 (S/P DIF) output. The default is 0. Valid R/W 7 The data Valid bit to be packed in the IEC958 (S/P DIF) output. The bit is set when the S/P DIF output is from a formatter in the Audio Decoder and is cleared when the output is from one of the audio decoders. Figure 4.128 Register 364 (0x16C) #### ACLK Divider Select [3:0] R/W [3:0] The host sets these bits to select clock divider values which derive the S/P DIF interface BCLK, DAC interface BCLK, and external DAC A\_ACLK from the selected ACLK\_ input (bits 0 and 1 in Register 363). The divider values depend on ACLK\_ availability, the input audio sampling frequency (Fs), the sample resolution (16/24/32 bits per sample), and the external DAC capabilities. The L64105 supports sampling rates of 32, 44.1, and 48 kHz for MPEG, and 48 and 96 kHz for Linear PCM. The equations for the derived clocks are: S/P DIF BCLK = Fs \* 32 bits per sample \* 2 channels \* 2 marks = Fs \* 128 DAC BCLK = Fs \* 32 bits per sample \* 2 channels = Fs \* 64 Ext DAC A\_ACLK = Fs \* 32 bits per sample \* K = Fs \* 256 or Fs \* 384 The available divider settings are listed in Table 4.4. Use the following cases as selection criteria: ◆ Case I: All of the ACLK\_ inputs are available. Select the ACLK\_ which is a multiple of the input sampling frequency using bits 0 and 1 in Register 363. Then use the 0x0 through 0x4 ACLK Divider Select code that matches the Fs-multiple of the ACLK\_. For example, if the input sampling frequency is 32 kHz and ACLK\_32 = 512 \* 32 kHz, use the 0x2 ACLK Divider Select code. - Case IIA: The Linear PCM bitstream with a sampling frequency of 96 kHz is selected and the external DAC supports 96-kHz sampling frequency. ACLK\_48 at a multiple of 512 or 768 must be available and it must be selected. Use divider code 0x5 for ACLK = 768 \* 48 or code 0x6 for ACLK = 512 \* 48. - ◆ Case IIB: The Linear PCM bitstream with a sampling frequency of 96 kHz is selected but the external DAC does not support 96-kHz sampling frequency. ACLK\_48 must be available and it must be selected. Set the Audio Decoder Mode Select field (Register 357, bits [7:5], page 4-81) to 0b101 to decimate the output samples to 48 kHz. Use the 0x0 through 0x4 divider code that matches the ACLK\_48 multiple. - Case III: The input sampling rate is 32 kHz but ACLK\_32 is not available. Select ACLK\_48 and the 0xC through 0xF divider code that matches the ACLK\_48 multiple to derive the 32-kHz clocks from ACLK\_48. Table 4.4 ACLK Divider Select [3:0] Code Definitions | ACLK Divider<br>Select [3:0] | ACLK<br>Input | S/P DIF Interface BCLK | DAC Interface BCLK | DAC A_ACLK | |------------------------------|---------------|------------------------|---------------------|---------------------| | 0x0 | 768 * Fs | 128 * Fs = ACLK ÷ 6 | 64 * Fs = ACLK ÷ 12 | 256 * Fs = ACLK ÷ 3 | | 0x1 | 768 * Fs | 128 * Fs = ACLK ÷ 6 | 64 * Fs = ACLK ÷ 12 | 384 * Fs = ACLK ÷ 2 | | 0x2 | 512 * Fs | 128 * Fs = ACLK ÷ 4 | 64 * Fs = ACLK ÷ 8 | 256 * Fs = ACLK ÷ 2 | | 0x3 | 384 * Fs | 128 * Fs = ACLK ÷ 3 | 64 * Fs = ACLK ÷ 6 | 384 * Fs = ACLK ÷ 1 | | 0x4 | 256 * Fs | 128 * Fs = ACLK ÷ 2 | 64 * Fs = ACLK ÷ 4 | 256 * Fs = ACLK ÷ 1 | | 0x5 | 768 * 48 | 128 * 48 = ACLK ÷ 6 | 64 * 96 = ACLK ÷ 6 | 384 * 96 = ACLK ÷ 1 | | 0x6 | 512 * 48 | 128 * 48 = ACLK ÷ 4 | 64 * 96 = ACLK ÷ 4 | 256 * 96 = ACLK ÷ 1 | | 0x7-0xB | Not Used | | | | | 0xC | 768 * 48 | 128 * 32 = ACLK ÷ 9 | 64 * 32 = ACLK ÷ 18 | 384 * 32 = ACLK ÷ 3 | Table 4.4 ACLK Divider Select [3:0] Code Definitions (Cont.) | ACLK Divider<br>Select [3:0] | ACLK<br>Input | S/P DIF Interface BCLK | DAC Interface BCLK | DAC A_ACLK | |------------------------------|---------------|------------------------|---------------------|---------------------| | 0xD | 512 * 48 | 128 * 32 = ACLK ÷ 6 | 64 * 32 = ACLK ÷ 12 | 256 * 32 = ACLK ÷ 3 | | 0xE | 512 * 48 | 128 * 32 = ACLK ÷ 6 | 64 * 32 = ACLK ÷ 12 | 384 * 32 = ACLK ÷ 2 | | 0xF | 256 * 48 | 128 * 32 = ACLK ÷ 3 | 64 * 32 = ACLK ÷ 6 | 256 * 32 = ACLK ÷ 1 | ## LPCM - Dynamic Range On R/W 4 Setting this bit in Linear PCM Mode enables the dynamic range feature of the Linear PCM bitstream. When the bit is cleared, dynamic range control is off and the PCM samples recovered from the bitstream are not multiplied by the gain value. The default value of this bit is 0. Reserved [7:5] Clear these bits when writing to this register. Figure 4.129 Register 365 (0x16D) | 7 | 6 | 5 | 4 | 2 | 1 | 0 | |---------------------------------|-------------------------|--------------------------------|--------------|----------------|-----|-------| | IEC -<br>Overwrite<br>Copyright | IEC - Host<br>Copyright | IEC -<br>Overwrite<br>Emphasis | IEC - Host E | Emphasis [2:0] | Res | erved | Reserved [1:0] Clear these bits when writing to this register. #### IEC - Host Emphasis [2:0] R/W [4:2] When the overwrite emphasis bit (bit 5 in this register) is set, the value in the host emphasis field is used instead of the emphasis value in the bitstream. #### **IEC - Overwrite Emphasis** R/W 5 When this bit is set, the value in bits [4:2] of this register are used instead of the emphasis value in the bitstream. The default value of this bit is 0. ## **IEC - Host Copyright** R/W 6 When the overwrite copyright bit (bit 7 in this register) is set, the value of the Host Copyright bit is used instead of the copyright value in the bitstream. The default value of this bit is 0. ## **IEC - Overwrite Copyright** R/W 7 When this bit is set, the value in bit 6 of this register is used instead of the copyright value in the bitstream. The default value of this bit is 0. Figure 4.130 Register 366 (0x16E) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----------|-----------------------|------------------------|---------------------------|-----------|----------------|-----------------------| | Reserved | Formatter | Skip Frame Size [1:0] | MPEG<br>Formatter Only | Overwrite<br>Quantization | Host Quan | tization [1:0] | Overwrite<br>Category | #### **Overwrite Category** R/W 0 When this bit is set, the category code in the channel status word of the S/P DIF frame is overridden by the value written in Register 367 (page 4-89) by the host. When this bit is cleared, the default category codes are shown in the following table: | Data Format | Default Category<br>Code | |--------------|--------------------------| | PCM Sample | 0x00 | | Digital Data | 0x98 | #### **Host Overwrite Quantization [1:0]** R/W [2:1] The host can specify the quantization value here and override the value in the bitstream if the Overwrite Quantization Enable bit (bit 3 in this register) is set. For example, the host may want to force 16-bit quantization even though the input bitstream has 20-bit resolution. The audio decoder appropriately truncates or extends PCM samples to achieve this. The following table shows the encoding of the quantization values. | Bits [2:1] | Host Overwrite<br>Quantization | |------------|--------------------------------| | 0b00 | 16 bit | | 0b01 | 20 bit | | 0b10 | 24 bit | | 0b11 | Not used | #### **Overwrite Quantization Enable** R/W 3 When the host sets this bit, the value of the quantization parameter is specified by the Host Overwrite Quantization bits (bits 1 and 2 in this register]). When this bit is cleared (default), the quantization is as specified in the bitstream. ## **MPEG Formatter Only** R/W 4 When this bit is set, the MPEG Formatter runs standalone without the MPEG Decoder being activated. ## Formatter Skip Frame Size [1:0] R/W [6:5] These bits control the behavior of the MPEG Formatter. To achieve synchronization between the MPEG Audio Decoder and the output sent to the IEC958 (S/P DIF) Interface, the formatter may decide to skip entire frames or to pause (wait) for a frame. The decision to skip or to wait is made by the formatter after comparing the fullness level of the internal buffers (FIFOs) that feed the input MPEG bitstream to the decoder and formatter. When the difference in fullness levels of the two buffers goes beyond a certain threshold, the audio output of the DAC and S/P DIF will not be considered as acceptably synchronized. When this happens, the formatters take appropriate action, either skipping a frame or waiting until the two get back in synchronization. The only setting for these thresholds is 0b00, 2 frames. #### Reserved 7 Set this bit when writing to this register. Figure 4.131 Register 367 (0x16F) Host Category [7:0] This value can be set by the host to override the existing category code when the Overwrite Category bit (bit 0 in Register 366) is set. Figure 4.132 Register 368 (0x170) | 7 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|-------|---------|----------|---------------|----------| | Host Po | Info | Pd Se | lection | Reserved | Pd Data Valid | Reserved | Reserved 0 Clear this bit when writing to this register. #### Pd Data Valid R 1 When the Pd Selection bits (3 and 4 in this register) are 0b10 (host force mode) and the host writes a Host Pd Value to Registers 369 and 370, this bit is set. When the internal MPEG Audio Formatter reads the existing Host Pd Value, this bit is cleared. This provides the host a means of detecting exactly when the previous data was used and when it is safe to set the Host Pd Value for the next IEC958 frame. #### Reserved 2 Clear this bit when writing to this register. #### Pd Selection[1:0] R/W [4:3] This value in this field (see the following table) determines from where the MPEG Audio Formatter picks up the value of the Pd parameter. | Bits [4:3] | Description | |------------|-------------------------------| | 0b00 | Previous audio packet | | 0b01 | Base packet without extension | | 0b10 | Host force | | 0b11 | Reserved | ## Host Pc Info [2:0] R/W [7:5] The host writes the Pc info to be loaded into the MPEG burst preamble Host Pc info field bits [10:8] into this field. Figure 4.133 Registers 369 and 370 (0x171 and 0x172) Host Pd Value [15:0] When the Pd Selection bits (3 and 4 in Register 368) are 0b10 (host force mode), the host must write a Host Pd Value for the Pd field in the preamble of the MPEG audio burst into these registers. The Pd field should contain the length of the burst payload in bits. See Table 10.5 on page 10-21 to determine the Pd value. Registers 371–383 (0x173–0x17F) Reserved [7:0] ## 4.7 RAM Test Registers Figure 4.134 Registers 384 and 385 (0x180 and 0x181) Memory Test Address [11:0] The host writes an address to these registers for a host-controlled testing of a single address (bits [1:0] of Register 386 set to 0b01). During automated test modes, these registers are updated by the L64105 to indicate the progress of the tests. Figure 4.135 Register 386 (0x182) Operational Mode for RAM Test [1:0] W [1:0] The host writes to this field to specify the type of memory test to be run according to the following table. | Operational<br>Mode [1:0] | Description | |---------------------------|----------------------------------------------------------| | 0b00 | Normal (no test) | | 0b01 | Host-controlled testing of memories for a single address | | 0b10 | Automated RAM test | | 0b11 | Automated ROM test | #### **Report End of Test** R 2 This bit is cleared by the L64105 at the conclusion of the memory test. #### **Initiate Memory Test** W 2 The host sets this bit to start the memory test specified by bits 0 and 1 of this register. ## Data Pattern to be Applied to RAM [1:0] W [4:3] This field contains the 2-bit repeated pattern to be applied during the automated RAM test. These bits are set by the L64105 during automated RAM test and should be set by the host during host-controlled testing of RAM (mode 0b01 of the memory test). ## **Memory Test Output Select** **R/W 5** Setting this bit enables the overall memory test pass/fail status to assert the AREQn output signal of the L64105 for test pass. Note: This bit should be set only when a memory test is to be run. This bit defaults to 0 at reset and should be maintained at 0 during normal functional mode. Reserved [7:6] Clear these bits when writing to this register. Figure 4.136 Registers 387-392 (0x183-0x188) Memory Test Pass/Fail Status Bits | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------------------------------------|---------------------|-----------|-----------|-----------|-----------|-----------|-----------| | Reg. 387 | MemTest08 | MemTest07 | MemTest06 | MemTest05 | MemTest04 | MemTest03 | MemTest02 | MemTest01 | | Reg. 388 | MemTest16 | MemTest15 | MemTest14 | MemTest13 | MemTest12 | MemTest11 | MemTest10 | MemTest09 | | Reg. 389 | MemTest24 | MemTest23 | MemTest22 | MemTest21 | MemTest20 | MemTest19 | MemTest18 | MemTest17 | | Reg. 390 | MemTest32 | MemTest31 | MemTest30 | MemTest29 | MemTest28 | MemTest27 | MemTest26 | MemTest25 | | Reg. 391 | | Reserved | | | MemTest36 | MemTest35 | MemTest34 | MemTest33 | | Reg. 392 | Overall<br>MemTest<br>Pass/Fail<br>Status | Test /Fail Reserved | | | | MemTest39 | MemTest38 | MemTest37 | Each bit in the above read-only registers indicates the pass/fail status of a memory in the L64105; a 1 for pass and a 0 for failed. Registers 393–511 (0x189–0x1FF) Reserved [7:0] # Chapter 5 Host Interface This chapter describes the host's interface to the L64105 chip and external SDRAM. Refer to Chapter 7 for a complete description of the interface between the L64105 and external SDRAM. This chapter includes the following sections: - ♦ Section 5.1, "Overview," page 5-1 - ♦ Section 5.2, "Interface Signals," page 5-2 - ♦ Section 5.3, "Register Access and Functions," page 5-5 - Section 5.4, "SDRAM Access," page 5-10 ## 5.1 Overview Figure 5.1 shows a block diagram of the Host Interface. The host communicates with the L64105 and external SDRAM through 512, 8-bit registers. (All of the registers are not currently used; some are reserved for future changes to the chip.) The chip provides a 9-bit input address bus, A[8:0], to reach all 512 registers and a register-wide (8-bit), bidirectional data bus, D[7:0]. Refer to Chapter 3 for a summary of the registers and Chapter 4 for descriptions of the registers. The host accesses external SDRAM through a set of registers, byte enabling logic for big/little endian control, read and write FIFOs, and the Memory Interface block of the L64105 chip. L64105 **Host Interface** Control, Status, and Interrupts To/From **Buffer Start and** Other End Addresses. Modules A[8:0] Read/Write Pointers SCSn Big/Little Endian D[7:0] SCASn 512 SRASn 8-bit 1 M x 16 Transfer Registers Host SDRAM A[11:0] Write Control **FIFO** D[15:0] Byte Ready, Memory Enable Interrupt Interface Logic 64-bit Read Internal **FIFO** 1 M x 16 Bus **SDRAM** (Optional) SCS1n Figure 5.1 Host Interface Block Diagram # **5.2 Interface Signals** The host interface is configurable for either an Intel or a Motorola processor. Table 5.1 lists the signals for each processor. The configuration selection is made by tying the BUSMODE pin of the chip to a VDD (+ 3.3 V) or a VSS (ground) pin. Table 5.1 Host Interface Signals | Signal | L64105 Direction | Intel Mode | Motorola Mode | |------------|------------------|---------------------|----------------------| | BUSMODE | Input | Tied low (logic 0). | Tied high (logic 1). | | A[8:0] | Input | A[8:0] | A[8:0] | | ASn | Input | ASn | ASn | | D[7:0] | Input/Output | D[7:0] | D[7:0] | | DSn/WRITEn | Input | WRITEn | DSn | | CSn | Input | CSn | CSn | Table 5.1 Host Interface Signals (Cont.) | Signal | L64105 Direction | Intel Mode | Motorola Mode | |-------------|---------------------|------------|---------------| | READ/READn | Input | READn | READ | | DTACKn/RDYn | Output (3-state) | RDYn | DTACKn | | WAITn/WTN | Output (3-state) | WTN | WAITn | | INTRn | Output (open drain) | INTRn | INTRn | | DREQn | Output | DREQn | DREQn | | PREQn | Output | PREQn | PREQn | Figure 5.2 shows the interface signal timing for a Motorola mode write cycle. The host asserts the chip select (CSn) signal to inform the L64105 that it wishes to read or write. The host then drives READ low to signal that it is a write cycle and asserts ASn to strobe the address onto the interface address bus, A[8:0]. When the L64105 detects CSn active, it drives its DTACKn output high to inform the host that it is not ready for a read or write and low when it is ready. In the example shown, the decoder initially set DTACKn high to delay the cycle. After DTACKn goes low and if the data is stable, the host deasserts DSn to strobe the data into the decoder. Figure 5.2 Motorola Mode Write Timing Interface Signals 5-3 The cycle can be terminated by the L64105 setting DTACKn high or by the host deasserting CSn. When CSn is deasserted, the L64105 3-states its DTACKn output. The Motorola mode read timing is shown in Figure 5.3. The read timing is very similar to that for write. The only difference is that the READ signal is asserted for the cycle. Figure 5.3 Motorola Mode Read Timing The write and read timing for Intel host processors is shown in Figure 5.4 and Figure 5.5. Intel processors use separate read/write signals. The address is strobed onto A[8:0] at the negative-going edge of the read/write signal, and the data is strobed into the L64105 on the positive-going edge of the read/write signal. The address can be placed on the bus even though the L64105 is not ready for the transfer. The host holds the WRITEn signal asserted until the L64105 asserts DTACKn. If the decoder does not respond within 107.5 ns of the falling edge of WRITEn, the host aborts the write. For a read, the host waits for 144.5 ns from the falling edge of READn for DTACKn to be asserted before aborting the operation. Figure 5.4 Intel Mode Write Timing Figure 5.5 Intel Mode Read Timing # 5.3 Register Access and Functions The registers of the L64105 Decoder are accessed when the host places their address (0x000 through 0x1FF) on the A[8:0] input lines of the chip and starts a read or write operation. ### 5.3.1 General Functions The registers contain status bits and fields, control bits and fields, SDRAM buffer pointers for bitstream header fields and data, System Clock Reference (SCR) capture and compare values and control bits, and host to SDRAM access addresses and data. The latter group are described in the following section. A complete summary of all of the registers is included in Chapter 3 and detailed descriptions of all register bits and fields are provided in Chapter 4. When any of the interrupt bits in the first few registers are set, the L64105 also asserts the INTRn output signal to the host. The INTRn signal alerts the host to read the interrupt registers to determine the reason for the interrupt and take the necessary action. Any of these interrupts can be masked to prevent the assertion of INTRn for that condition. The control bits and fields allow the host to determine the modes of operation of the chip. Many of these also serve to show the current status of the chip. As the input bitstream is parsed, address pointers to the different header fields and data elements in the SDRAM buffers are written to registers by the chip as information to the host. The host can write to some of these registers to specify the start and end addresses of the various header and data buffers in SDRAM. ## 5.3.2 SCR Registers The L64105 contains a 32-bit, free-running counter for maintaining a System Clock Reference. This counter is incremented every 300 clock cycles and serves as the basic time reference for the device. The SCR counter has a number of features which enhance the synchronization of audio and video. Figure 5.6 shows the functional operation of the SCR counter circuits. The general operating mode depends on the host's setting of the SCR Compare/Capture Mode bits in Register 17. The bit assignments and modes are listed in Table 5.2. Table 5.2 SCR Compare/Capture Mode Bits | Mode Bits | Mode | |-----------|-----------------------------------------------------| | 0b00 | No compare and capture happens. SCR overflow works. | | 0b01 | Capture mode | | 0b10 | Compare mode | | 0b11 | Reserved | In the No Compare and Capture mode, the SCR counter can be read, paused, and loaded by the host through the SCR Value registers. The L64105 only keeps the LSB in Register 9 updated. When the host reads the LSB, the upper three bytes of the counter are captured and written to Registers 10, 11, and 12. To load a value into the counter, the host must set the SCR Pause bit in Register 7, write the new counter value in the SCR Value registers, and then clear the SCR Pause bit. The SCR counter then increments from the value in the SCR Value registers. Also in this mode, when the SCR counter overflows, the SCR Overflow Interrupt bit in Register 1 is set and the INTRn output to the host is asserted if not masked by the host for this interrupt. Figure 5.6 Operation of the SCR Counter In the Capture Mode, the host can select an event in the bitstream to use for capturing the value of the SCR counter. When the preparser in the chip detects the selected event, the SCR counter value is loaded into the SCR Compare/Capture registers. The host can read these registers at some later time to determine exactly when the event occurred. The following events can be selected for SCR capture: - Picture Start Code - ♦ Audio Sync Code - ♦ Beginning of Active Video (BAV) - ♦ Pack Data Ready - Audio PES Ready - Video PES Ready - ♦ DTS Video - ♦ DTS Audio The Compare Mode can be used to generate an interrupt, start the video decoder, or start the audio decoder. To generate an interrupt, the host writes the desired compare value into the SCR Compare/Capture registers. When the SCR counter reaches the compare value, the INTRn output signal to the host is asserted. To start video decoding on compare, the host writes the compare value as just described and sets the Video Start on Compare bit in Register 19. When the SCR counter reaches the compare value, an autostart signal is sent to the video decoder. To start audio on compare, the host writes the compare value in the SCR Compare Audio registers (Registers 20 through 23) and sets the Audio Start on Compare bit in Register 19. This generates an autostart to the audio Decoder when the SCR counter reaches the compare value. Note that the video decoder must be stopped prior to the autostart video signal and the audio decoder must be PAUSED prior to the autostart audio signal. The autostart functions commonly are used at the start-up time of the system and after a channel change. Note: The compare/capture circuits can only be used in one mode at a time. Usually, they are initially set to the No Compare or Capture mode so the PCR value in the first System header can be loaded into the SCR counter. Then they are placed in the autostart on Compare mode while the channel buffers are filling up. Once the decoding has started, the SCR circuits can be placed in the Capture mode to monitor the progress of decoding based on incoming events. ## 5.3.3 Interrupt Registers In addition to the SCR Compare/Capture events, the L64105 uses other events (single cycle internal pulses occurring at a specific time) to tell the host when critical items have happened in the decoder. These events are needed in various systems to signal error conditions, channel buffer conditions, A/V sync information, and general data flow through the decoder. The events can be used as interrupts or simply as status information. Registers 0 through 4 (see Chapter 4) contain 34 status/interrupt bits. These bits are set by the L64105 when their corresponding event occurs and the INTRn interrupt output signal is asserted to the host if the event is not masked. Figure 5.7 shows the interrupt structure. The event sets an interrupt/status bit in one of the host-accessible registers. If the interrupt mask for that bit is not set by the host, the event is ORed with other events to set one of the inaccessible IntReg registers. The outputs of these registers are ORed and the result is inverted to assert the INTRn output signal low. Figure 5.7 Interrupt Structure When the host detects INTRn asserted, it reads all of the interrupt/status registers to determine the cause of the interrupt and take any necessary action. The host read clears the interrupt/status bit but does not clear the associated IntReg. To deassert INTRn, the host must set the Clear Interrupt Pin bit in Register 6. Note that, if an unmasked interrupt/status bit is still set at the time the Clear Interrupt Pin bit is set, INTRn deasserts for 1 clock cycle and then returns to its active state immediately, indicating pending events. The host must read all of the interrupt/status registers prior to setting the Clear Interrupt Pin bit. This type of interrupt structure is designed for use in systems with multiple interrupt priorities such that the interrupt routines can exit at any point to service higher priority interrupts. As soon as all higher priority interrupts are serviced and disabled, the L64105 becomes the next highest priority as the interrupt pin can be left active. In this manner, the interrupt hardware provides a mechanism to leave and return to the interrupt service routine cleanly. ## 5.4 SDRAM Access The SDRAM controller in the L64105 provides three methods of SDRAM access by the host: - ♦ Host Read/Write - ♦ DMA Read/Write - SDRAM Block Move ### 5.4.1 Host Reads/Writes For host/SDRAM read/writes, the host loads a 19-bit address into the Host SDRAM Target Address (Registers 196–198, page 4-42) for writes and the Host SDRAM Source Address (Registers 199–201, page 4-42) for reads. These addresses are written as if they are the upper 19 bits of a 21-bit SDRAM address. The most significant bit asserts either CS or CS1 to select one of the SDRAM chips. The remaining bits are converted to row and column addresses by the Memory Interface. Since the internal data bus of the L64105 is 64 bits wide, the SDRAM is set up to transfer a block of four, 16-bit words at each access. It does so by setting the two least significant column address bits to 00 to start and then incrementing them to transfer the four words. The host has access to two 8-bit registers for SDRAM transfers, the Host SDRAM Write Data register (Register 195, page 4-41) and the Host SDRAM Read Data register (Register 194, page 4-41). The host can transfer the 8-byte data block through the registers in big or little endian order by setting or clearing the Host SDRAM Transfer Byte Ordering bit in Register 193 (page 4-39). The L64105 operates in big endian mode, i.e., byte 0 occupies the upper bits of the word and byte 8 occupies the lower bits. The transfers are paced by the FIFO status bits in Register 192 (page 4-38). The host must read the status bits before writing or reading the next 8 bytes to or from the data registers and before starting a new transfer. ### 5.4.1.1 Host Read The host read operation uses the SDRAM Source Address (Registers 199 through 201) as the SDRAM pointer for reading. This address is auto-incremented after a word is loaded from SDRAM into the on-chip FIFO. Figure 5.8 shows the flow for host reads from and writes to SDRAM. The host begins an SDRAM read operation by setting or clearing the Host SDRAM Byte Ordering bit (if necessary) to change the endian mode and then writing the Host SDRAM Source Address. Typically, the Host SDRAM Byte Ordering bit is set or cleared by the host at initialization and not changed again. When the host writes in the LSB of the source address, the L64105 automatically resets the pointers of the host read FIFO (Figure 5.1) and begins to fill the FIFO with new data from the source address. After setting the source address, the host must check the Host Read FIFO Empty status bit. If the host read FIFO is not empty, the host may read 1 byte from the Host SDRAM Read Data register. The host may continue to read from this register until 8 bytes have been read from the host read FIFO. After 8 bytes are read, the FIFO read pointer is automatically incremented and the host can continue to read data. When the host is finished with the current host SDRAM read operation, it must wait for the Host Read FIFO Full bit to be set before beginning any new SDRAM operation (host r/w, DMA r/w, or block move.) SDRAM Access 5-11 ### 5.4.1.2 Host Write The host write operation proceeds similarly to the host read operation. The host begins an SDRAM write operation by setting or clearing the Host SDRAM Byte Ordering bit (if necessary) to change the endian mode and then writing the Host SDRAM Target Address, LSB last. The host can then begin to write bytes to the Host SDRAM Write Data register. The host can continue to write bytes to the write register as long as the Host Write FIFO Full bit is not set. The L64105 only writes data out of the host write FIFO when a complete 8-byte (64-bit) word is available. Caution: If the host attempts to write less than eight bytes of data to SDRAM, the data will not be transferred to SDRAM. The host can continue to transfer blocks of eight bytes as long as the Host Write FIFO Full bit is not set. When the host is finished with the current host SDRAM write operation, it must wait for the Host Write FIFO Empty bit to be set before beginning any new SDRAM operation (host r/w, DMA r/w, or block move.) Note in Figure 5.8 that the host source and target addresses must be entered with the LSB last. Writing the LSB of the source or target address causes the host read or write FIFO to reset, respectively. Also, note that the FIFO status registers require 1 clock cycle to update. There should be at least 1 clock cycle separating the last read/write command and checking the FIFO status registers. Figure 5.8 Host Read/Write Flowchart SDRAM Access 5-13 ### 5.4.2 Host DMA SDRAM Transfers Host DMA transfers to/from SDRAM through the L64105 are supported with the DMA Transfer Request (DREQn) output signal. This signal is asserted to the host during DMA reads when the DMA RdFIFO contains more than one 64-bit word and during DMA writes when the DMA WrFIFO has space left for more than one 64-bit word. Control of the DREQn signal is determined by the setting of the DMA Mode bits in Register 193 as shown in Table 5.3. Table 5.3 DMA Mode Bits | Register 193[2:1] | DMA Mode | | |-------------------|-------------------------------------|--| | 0b00 | DMA Idle; DREQn = 1 | | | 0b01 | DMA Read; DREQn = RdFIFO near-empty | | | 0b10 | DMA Write; DREQn = WrFIFO near-full | | | 0b11 | Block Move; DREQn = 1 | | The DREQn signal can be used as an input to a host DMA controller that accepts a level-sensitive DREQn input. The DMA controller can read a few bytes beyond the end timing of the DREQn pin and still function correctly. Note that the DREQn signal will continue to request data transfer for a read or write operation after the DMA controller has reached the terminal count. The L64105 is not responsible for monitoring the DMA terminal count. Host DMA read/write operations may proceed in parallel with standard host read/write operations. The registers, FIFOs, and counters for DMA and host operations are completely independent. Since there is only one physical data access port on the L64105, the host must arbitrate host read/write and DMA read/write operations through it. Block move operations may NOT proceed in parallel with host read/write operations or DMA read/write operations. The block move corrupts any data left in the FIFOs at the time the block move begins. ### 5.4.2.1 DMA Read The system can use a dual-address DMA controller with a nonincrementing source address for DMA read operations. For a DMA read (refer to Figure 5.9), the host first sets the DMA Mode to Idle to prevent DMA operation until everything is ready. This holds DREQn to the host deasserted. Next, the host sets the DMA Transfer Byte Ordering bit to the DMA controller's endian, if necessary. Then the host writes the SDRAM starting address of the transfer to the DMA SDRAM Source Address registers. When the LSB of the source address is written into its register, the L64105 flushes the DMA RdFIFO and starts refilling it from the source address. To start the read, the host sets the DMA Mode bits to Read. Since there should be more than one 8-byte word in the RdFIFO at this time, DREQn is asserted to the host. The external DMA controller then starts reading the data bytes from the DMA SDRAM Read Data register. DREQn will remain asserted so long as there are at least two words in the RdFIFO. The L64105 SDRAM controller automatically increments the source address after each 8-byte word is read from the SDRAM into the DMA RdFIFO. The external DMA controller is responsible for setting the initial transfer count and decrementing it after reading each 8-byte word. The SDRAM controller will continue to increment the SDRAM address and transfer bytes into the DMA RdFIFO until the FIFO is full or the host changes the DMA Mode. In a normal DMA read, the DMA controller must stop reading bytes from the DMA SDRAM Read Data register when its transfer count reaches zero even though DREQn is still asserted. The L64105 SDRAM controller fills the RdFIFO if it is not already full. After the transfer count reaches zero, the host must read the DMA Read FIFO Full bit. When the hosts detects that the full bit is set, it should set the DMA Mode to Idle to deassert DREQn. Note: The L64105 requires one clock cycle after the DMA RdFIFO is full to set the DMA RdFIFO Full bit. The host should wait for one clock cycle before reading the bit. SDRAM Access 5-15 ### 5.4.2.2 DMA Write The DMA SDRAM write operation is very similar to the DMA SDRAM read operation as shown in Figure 5.9. The host sets the DMA Mode to Idle, sets the endian mode if necessary, writes the SDRAM target address into the DMA SDRAM Target Address registers, and sets the DMA Mode to Write. This causes the L64105 to assert the DREQn signal. The host's DMA controller can then start writing bytes into the DMA SDRAM Write Data register. Each set of eight bytes is loaded into the DMA WrFIFO in the proper endian order. After the second 8-byte word is in the WrFIFO, the L64105 SDRAM controller starts writing the words to SDRAM as 16-bit words starting at the target address. The SDRAM controller automatically increments the target address for each new 16-bit word. Again, the DMA controller is responsible for maintaining the transfer count. It continues to write bytes in as long as there is more than one 8-byte space left in the WrFIFO until the transfer count reaches zero. The host must then wait until the DMA Write FIFO Empty bit is set and then return the DMA Mode to Idle. ### Caution: The L64105 only writes data out of the DMA WrFIFO when a complete 8-byte (64-bit) word is available. If the DMA controller attempts to write less than eight bytes of data to SDRAM or less than eight bytes in the last word, the data is not transferred to SDRAM and is lost when the FIFO pointers are next reset. Begin Set DMA Mode 193[2:1] = 0b00 ldle Set DMA Transfer Byte Ordering 193[6] = DMA Endian Write Read Write DMA SDRAM Source Address Write DMA SDRAM Target Address 218[2:0] = [18:16] 215[2:0] = [18:16] 217 = [15:8]214 = [15:8]216 = [7:0]213 = [7:0](LSB must be set last) (LSB must be set last) Set DMA Mode Set DMA Mode 193[2:1] = 01 - Read 193[2:1] = 10 - Write **DMA Controller Operations** No No $DREQ_N = 0$ ? $DREQ_N = 0$ ? Yes Yes DMA Write 8 Bytes to 195 DMA Read 8 Bytes from 194 & Decrement Transfer Count & Decrement Transfer Count No No Transfer Transfer Count = 0? Count = 0? Yes Yes Pause for 1 Clock Cycle Pause for 1 Clock Cycle DMA No DMA No Read FIFO Full? Write FIFO Empty? Figure 5.9 DMA SDRAM Read/Write Flowchart SDRAM Access 5-17 Done Set DMA Mode 193[2:1] = 0b00 Idle 192[6] = 1? Yes 192[5] = 1? Yes ### 5.4.2.3 DMA Bandwidth During DMA, the L64105 can support a bandwidth of a sustained rate of approximately 2.5 Mbytes/sec. During the transfer of data, the rate can increase for short periods of time. ### 5.4.3 SDRAM Block Move The SDRAM block move, flowcharted in Figure 5.10, allows the host to specify a block of data to be copied from one SDRAM location to another SDRAM location. ### Important: Some care should be taken when executing an SDRAM block move. The SDRAM block move should not be performed in parallel with any other SDRAM transfer; host read, host write, DMA read, or DMA write. All SDRAM transfers should be completed before a block move is started. The block move should be completed before any other SDRAM transfer is attempted. Block moves cannot be executed on data blocks smaller than one 64-bit SDRAM word. It is the host's responsibility to ensure that the transfer count agrees with the difference between the start and end addresses. To perform a block move, the host first sets the DMA Mode to Idle. Then it writes the number of contiguous 64-bit words to be moved into the Block Transfer Count registers. The host writes the move from address into the DMA SDRAM Source Address registers and the move to address into the DMA SDRAM Target Address registers. To start the move, the host sets the DMA Mode to Block Move. The L64105 SDRAM controller performs the block move and sets the SDRAM Transfer Done Interrupt bit at the completion. If the SDRAM Transfer Done Interrupt is not masked by the host, the L64105 also asserts the INTRn signal to the host to notify it of the move completion. The L64105 automatically sets the DMA Mode to Idle at the move completion. Figure 5.10 Block Move Flowchart SDRAM Access 5-19 # Chapter 6 Channel Interface This chapter describes the processing of the system stream through the Channel Interface. It describes how the preparser operates on the input stream, demultiplexes the various components, and writes them to the appropriate buffers in SDRAM. Various methods of handling and recovering from input stream errors are also discussed. This chapter consists of the following sections: - Section 6.1, "Overview," page 6-1 - Section 6.2, "Interface Signals Operation," page 6-3 - Section 6.3, "Preparser," page 6-9 - ♦ Section 6.4, "Channel Buffer Controller," page 6-27 - Section 6.5, "Summary," page 6-30 ## 6.1 Overview The L64105 can process the following types of input streams: - 1. Audio/Video PES packets for one program produced by transport decoder devices such as the L64108. - 2. MPEG-1 System or MPEG-2 Program streams. - 3. Audio/Video Elementary Streams (ES). The host writes a 2-bit, Stream Select code into Register 7 to configure the L64105 for the input stream type. MPEG system syntax governs the transfer of data from the encoder to the decoder. A system stream typically consists of a number of elementary streams (for example, video and audio streams) that are combined (multiplexed) to form a program stream. A program is defined as a set of elementary streams that share the same system clock reference and therefore can be decoded synchronously. In MPEG-1, there are only two levels of hierarchy in the system syntax. In MPEG-2, there are four levels of hierarchy in the system syntax. The following table shows the system streams for MPEG-1 and MPEG-2 system syntax. Table 6.1 Levels of Hierarchy in MPEG-1 and MPEG-2 System Syntax | MPEG-1 Streams | MPEG-2 Streams | |-------------------|------------------------------------| | | Transport Stream | | System Stream | Program Stream | | | Packetized Elementary Stream (PES) | | Elementary Stream | Elementary Stream | MPEG-2 introduced the Packetized Elementary Stream (PES) to allow multiple streams and multiple programs to be combined in a single stream. An MPEG-2 system may transmit either a program stream that contains PES packets for a single program, or a transport stream that contains PES packets for multiple, possibly unrelated, programs. An MPEG-2 system decoder therefore must be able to accept PES data from a transport stream or from a program stream. The crucial difference between these two is that a program stream contains variable-length PES packets, but a transport multiplexer reforms input PES packets into fixed, 188-byte packets (184 payload bytes and 4 header bytes). While program streams are generally used in DVD applications, transport streams are usually fed into set top boxes. The Channel Interface, shown in Figure 6.1, includes an Input FIFO, System Synchronizer, Video Layer Synchronizer, Preparser, Channel Write FIFO, and a Buffer Controller. L64105 Decoder **Channel Interface** CH\_DATA[7:0] VREQn Channel Channel Video AREQn : System Input Laver Write Preparser Synchronizer **FIFO** Synchronizer **FIFO** VVALIDn . AVALIDn DCK Buffer (≤ 9 MHz) Controller SYSCLK (27 MHz) D[15:0] 64-bit Data Bus A[11:0] Host 1 M x 16 Memory Address Bus Interface Interface 2 M x 16 **SDRAM** Control Microcontroller 81 MHz Clock PLL Figure 6.1 Channel Interface Block Diagram # 6.2 Interface Signals Operation The L64105's Channel Interface can be connected to a variety of devices. The interface is capable of accepting one byte of data in 3Tc time (Tc = 1/27 MHz = 37 ns). This provides a transfer rate of nine Mbytes/s. The interface can be configured for asynchronous or synchronous mode with the Channel Request Mode bit in Register 5 (page 4-9). In asynchronous mode, the DCK input pin is tied to VSS and channel data bytes are paced into the L64105 with the REQ and VALID signals. In synchronous mode, the DCK input from the connecting device is used by the L64105 to gate the REQ signals and is gated by the VALID signals. The gated DCK strobes the data bytes into the channel input FIFO. ## 6.2.1 Asynchronous Mode The timing for this mode is shown in Figure 6.2. The decoder asserts the AREQn or VREQn signal when it is ready for more audio or video data. Both the AREQn and VREQn requests are used for elementary streams and A/V PES streams from a transport decoder. Only the AREQn is used for program stream inputs. The connecting device places the requested data on the CH\_DATA[7:0] bus and asserts and deasserts its AVALIDn or VVALIDn output in response. Again, both VALIDn inputs are used for elementary streams and A/V PES streams; only the AVALIDn input is used for program stream inputs. A byte of data is strobed into the input FIFO of the L64105 on each rising edge of the VALIDn signal while its corresponding REQn signal is low. One extra byte can be strobed in after the REQn signal is deasserted. Note that both the AREQn and VREQn signals can be asserted at the same time. In that case, it is up to the connecting device to decide whether to strobe audio or video in. Figure 6.2 Asynchronous Channel Interface Timing 1. One extra byte okay for asynchronous AREQn/VREQn. The constraints of this mode are: - 1. AVALIDn and VVALIDn should never be low at the same time. The valid byte on CH\_DATA[7:0] is either audio or video. - Any VALIDn rising edge to VALIDn rising edge must be separated by ≥ 3Tc. This allows the synchronizing logic of the L64105 time to resynchronize, and the input channel FIFO time to deassert the AREQn/VREQn signals and prevent overflow conditions. - The system must respect the function of the AREQn/VREQn signals. The timing restriction above will allow enough space within the input channel FIFO to allow an external synchronizer on the AREQn/VREQn signals. This allows writing data beyond AREQn/VREQn rising edge by 1 byte. - 4. The DCK pin of the decoder must be tied to V<sub>SS</sub>, and the Invert Channel Clock bit in Register 5 (page 4-9) must be cleared. ## 6.2.2 Synchronous VALIDn Inputs When the DCK input is connected, the L64105 uses it to internally synchronize the input VALIDn signals before they strobe data in. This mode is recommended for connecting devices that do not have clean AVALIDn/VVALIDn signals. The synchronizing circuits in the L64105 are shown in Figure 6.3. When DCK is not connected in from the upstream device, AVALIDn and VVALIDn strobe audio and video bytes in from the CH\_DATA[7:0] bus on their rising edges. When DCK is supplied, it is gated through when either VALIDn signal is asserted. The gated rising edges of DCK then strobe data in. When the Invert Channel Clock bit is set, DCK is inverted through the exclusive OR before being gated by the VALIDn signals. The timing for synchronous valid signals is shown in Figure 6.4. Figure 6.3 xVALIDn Input Synchronization Circuits Figure 6.4 Synchronous Valid Signals Timing The constraints on synchronous valid signal mode are: 1. AVALIDn and VVALIDn should never be low at the same time. The valid byte on CH DATA[7:0] is either audio or video. - 2. It is recommended that the AVALIDn and VVALIDn outputs are registered on the rising edge of DCK (if DCK is in normal mode, i.e., not inverted mode.) - 3. The minimum period of DCK must be ≥ 3 Tc (Tc = 1/27 MHz = 37 ns). This allows the internal synchronizing logic time to resynchronize, and allows the input channel FIFO time to assert and deassert the AREQn/VREQn signals and prevent overflow conditions. - 4. The system must respect the function of the AREQn/VREQn signals. The timing restriction above will allow enough space within the input channel FIFO to allow an external synchronizer on the AREQn/VREQn signals. This allows writing data beyond AREQn/VREQn rising edge by 1 byte. ## 6.2.3 Synchronous A/VREQn Outputs If the upstream device requires that the DREQn outputs of the L64105 be synchronized to DCK, setting the Channel Request Mode bit configures the L64105 appropriately. The A/VREQn circuits for one request signal in the decoder are shown in Figure 6.5. Figure 6.5 L64105 A/VREQn Circuits The internal request (int\_req) signal is generated by the channel input FIFO controller on the L64105 and indicates available room in the on-chip buffers and the SDRAM channel buffers. The internal request signal is always registered by the L64105 SYSCLK. Normally, A/VREQn signals are asserted even when the channel is stopped to prevent upstream device overflow. The host can set the Channel Pause bit to block the int\_req. If not, the SYSCLK-registered int\_req is routed through the output multiplexer to the appropriate A/VREQn pin. When the Channel Request Mode bit is set by the host, the Sync input to the multiplexer is selected. As was shown in Figure 6.3, the DCK input can be inverted or not through the exclusive OR. In either case, the internal request is registered by a rising and falling internal DCK to avoid metastability. The external AREQn/VREQn signals always change at the falling edge of the Internal DCK. Refer to Chapter 11 for exact timing. ## 6.2.4 Channel Bypass Mode When the Channel Bypass Enable bit in Register 5 (page 4-10) is set, the L64105 reads audio and video data in from the host through the A/V Channel Bypass Data registers (page 4-16). In this mode, the parallel data channel input port and the AVALIDn and VVALIDn input signals are ignored. The AREQn and VREQn output signals still function normally and can be used by the host as DMA control handshake signals. When either is asserted, the internal microcontroller watches the corresponding Channel Bypass Data register for activity. The Channel Bypass Data registers can accept one additional byte after the AREQn or VREQn signals are deasserted. ### 6.2.5 Channel Pause When the Channel Pause bit in Register 5 (page 4-10) is set, the A/VREQn outputs of the L64105 are held deasserted. This does not stop the channel processing inside the L64105. This function is intended to be used to force a pause of either transport decoder devices or channel decoder devices that respect the AREQn and VREQn signals. While paused, the host can change stream IDs at known boundaries, but it cannot change any of the address ranges or the setup of the Preparser read and write pointers. ## 6.3 Preparser For A/V PES and program streams, the Preparser strips the packets of headers and writes the headers and packet data payloads into separate buffer areas in the off-chip SDRAM memory. The host writes the start and end addresses of each of the buffer areas into registers. The internal microcontroller transfers these addresses to the Buffer Controller. The Buffer Controller maintains current read and write pointers for each buffer area defined. When the Preparser strips an item out of the bitstream, the microcontroller gets the current write pointer to the buffer area for that item and writes the item into the buffer. The microcontroller also writes the LSB of the item's address pointer to the appropriate register. If the host reads the LSB, the Buffer Controller writes the next pointer address byte and the MSB to the register. The Buffer Controller and the host registers used to program these buffer areas are explained in detail in Section 6.4, "Channel Buffer Controller," page 6-27. ### 6.3.1 Host Selection of Streams and Headers The host has control over which streams are preparsed and if headers are stored. The register bits that define the preparse operation are discussed here. It is assumed in the Preparser descriptions that follow that the particular stream and header has been selected or enabled. The host selects the video stream to be decoded by setting the Video Stream Select Enable bits in Register 145 and entering a 4-bit Video Stream ID in the same register (page 4-35). The Video Stream Select Enable codes are listed in Table 6.2. Table 6.2 Video Stream Select Enable Bits | Video Stream<br>Select Enable | Description | | |-------------------------------|-----------------------------|--| | 0b00 | Discard all video packets | | | 0b01 | MPEG ID selected | | | 0b10 | All Video Stream IDs stored | | | 0b11 | Discard all video packets | | Preparser 6-9 Host Registers 143[4:0] store the audio stream ID. This is used in conjunction with the audio stream select enable (Register 143[7:5]) to select which audio stream IDs are selected for decoding. Table 6.3 illustrates the options available in selecting audio streams. Table 6.3 Audio Stream Select Enable Bits | Audio Stream<br>Select Enable | Description | |-------------------------------|--------------------------------------------------------| | 0b000 | Always discard (off). No audio data is put in channel. | | 0b001 | MPEG ID selected <sup>1</sup> | | 0b010 | Linear PCM Stream ID selected <sup>1</sup> | | 0b011 | Reserved | | 0b100 | All MPEG Audio IDs <sup>2</sup> | | 0b101 | Reserved | | 0b110-0b111 | Always discard (off) | In mode 0b001 (MPEG ID selected), the MPEG audio stream is assumed to be MPEG-1 audio or MPEG-2 audio without extensions. In modes 0b001 through 0b011, the audio stream ID is programmed in bits [4:0] of Register 143. The Pack Header Enable bits in Register 147 (page 4-36) determine whether pack headers are parsed and written to the Audio PES Header/System Channel Buffer. The available selections are listed in Table 6.4. Note that the 0b01 code lets the host selectively parse the headers. <sup>2.</sup> Mode 0b100 is used when only one audio stream ID is in the bitstream. The decoder ignores the contents of bits [4:0] in Register 143. Table 6.4 Pack Header Enable Bits | Pack Header<br>Enable | Description | |-----------------------|----------------------------------------------------------------------------------------------------------------| | 0b00 | Write no headers. | | 0b01 | Write one header. This mode is reset internally back to mode 0b00 above on successful completion of the write. | | 0b10 | Write all headers. | | 0b11 | Write no headers. | The System Header Enable bits in Register 147 (page 4-36) determine whether system headers are parsed and written to the Audio PES Header/System Channel Buffer. The available selections are listed in Table 6.5. Note that the 0b01 code lets the host selectively parse the headers. Table 6.5 System Header Enable Bits | System Header<br>Enable | Description | |-------------------------|----------------------------------------------------------------------------------------------------------------| | 0b00 | Write no headers. | | 0b01 | Write one header. This mode is reset internally back to mode 0b00 above on successful completion of the write. | | 0b10 | Write all headers. | | 0b11 | Write no headers. | The Video PES Header Enable bits in Register 145 (page 4-35) determine whether video headers are parsed and written to the Audio PES Header/System Channel Buffer or the Video PES Header Channel Buffer. The available selections are listed in Table 6.6. Note that the 0b01 code lets the host selectively parse the headers. Preparser 6-11 Table 6.6 Video PES Header Enable Bits | Video PES<br>Enable | Description | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 0b00 | Write no video PES headers. | | 0b01 | Write one header if PTS or DTS is present. This mode is reset internally to mode 0b00 above after successful completion of the write. | | 0b10 | Write all headers. | | 0b11 | Write all video PES headers if PTS or DTS is present. | The Audio PES Header Enable bits in Register 147 (page 4-36) determine if and when audio headers are parsed and written to the Audio PES Header/System Channel Buffer. The available selections are listed in Table 6.7. Note that the 0b01 code lets the host selectively parse the headers. Table 6.7 Audio PES Header Enable Bits | Audio PES<br>Header Enable | Description | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 0b00 | Write no headers. | | 0b01 | Write one header if PTS or DTS is present. This mode is reset internally back to mode 0b00 above on successful completion of the write. | | 0b10 | Write all audio PES headers. | | 0b11 | Write all audio PES headers if PTS or DTS is present. | ## 6.3.2 Elementary Streams In the Elementary Stream mode, the video and audio input streams are not preparsed but written as is (unmodified) into the buffer areas earmarked for them in the external SDRAM as shown in Figure 6.6. Figure 6.6 Elementary Stream Buffering The start and end addresses of each of the buffers are programmed by the host in the registers listed in Table 6.8. Table 6.8 Buffer Start and End Address Registers for ES Mode | Addresses | Registers | Page Ref. | |---------------------------------------|-----------|-----------| | Video ES Channel Buffer Start Address | 72 and 73 | 4-22 | | Video ES Channel Buffer End Address | 74 and 75 | 4-23 | | Audio ES Channel Buffer Start Address | 76 and 77 | 4-23 | | Audio ES Channel Buffer End Address | 78 and 79 | 4-24 | These registers hold the upper 14 bits of the buffer addresses. The SDRAM Controller programs the address bits so that the addresses are on 256-byte boundaries. The host can write to these registers only when the channel is stopped. The buffers are maintained as circular FIFOs. The current read and write pointers for each of the buffers are written to registers (listed in Table 6.9) and available to the host. Actually, only the LSB registers are continually updated. When the host reads the LSB, the next byte and the MSB registers are then updated. Also, the number of items in each channel is provided in host registers: Preparser 6-13 Table 6.9 Buffer Write and Read Pointer Registers in ES Mode | Pointer | Registers | Page Ref. | |---------------------------------------|-----------|-----------| | Video ES Channel Buffer Write Address | 96–98 | 4-26 | | Audio ES Channel Buffer Write Address | 99–101 | 4-26 | | Video ES Channel Buffer Read Address | 108–110 | 4-27 | | Audio ES Channel Buffer Read Address | 111–113 | 4-28 | | S/P DIF Channel Buffer Read Address | 120–122 | 4-30 | The read and write pointer registers each contain 20 bits. The most significant bit is set when the pointer wraps around to the beginning of the buffer and cleared when the host next reads the register. The next 19 bits are the actual address on 64-bit boundaries since SDRAM operations are always in bursts of four 16-bit words. The Audio Decoder and the S/P DIF (IEC958) Formatter both read from the Audio ES channel buffer so a read pointer is maintained for both; the Audio ES Channel Buffer Read Address and the S/P DIF Channel Buffer Read Address. The number of items (64-bit words) remaining to be read in each of these buffers is written to the registers listed in Table 6.10 and available to the host. Again, only the LSB registers are continually updated. The Next and MSB registers are updated when the host reads the LSB. Table 6.10 Number of Items in Buffers in ES Mode | Buffer No. of Items | Registers | Page Ref. | |--------------------------|-----------|-----------| | Video Channel Numitems | 134–136 | 4-32 | | Audio Channel Numitems | 137–139 | 4-33 | | S/P DIF Channel Numitems | 140–142 | 4-33 | ## 6.3.3 PES Packet Structure Since the Preparser strips headers out of packets in system and transport stream modes, it is useful to look at a PES packet before discussing those modes. Figure 6.7 shows the packet structure. The Packet Start Code is a string of 23 zeros followed by a logic one. The next byte, the Stream ID, identifies the type of data that is in the packet. The Packet Length field specifies the number of bytes following to the end of the packet. The Preparser stores the remainder of the packet header, the PES header, in a buffer in SDRAM with padding to make it a multiple of 8 bytes. The write pointer to the beginning of that buffer area is padded out to 8 bytes and stored in the same buffer following the PES header. Figure 6.7 PES Packet Structure Preparser 6-15 ## 6.3.4 Preparsing an MPEG-1 System Stream In addition to audio and video channel buffers, a System Channel Buffer is allocated in SDRAM for MPEG-1 streams. This buffer is used to hold headers. When the decoder encounters any System Start Code, it synchronizes to that start code, if it is not already in sync. The Preparser then moves the system header into the System Channel Buffer and looks for the beginning of the first packet. AREQN MPEG-1 System Stream AVALIDn AVALIDn AVIdeo ES Channel Buffer Video ES Channel Buffer Video ES Channel Buffer Figure 6.8 Preparsing an MPEG-1 System Stream The data flow is shown in Figure 6.8. Since audio and video packets are multiplexed in the stream, only the AREQn and AVALIDn are used. When the Preparser recognizes a Packet Start Code, it checks to see whether the packet contains audio or video data, and whether the Stream Select field matches the Stream Select code written into Register 7 (page 4-11) by the host. If the Preparser does not find a match, it discards the packet. For accepted packets, the Preparser uses the Packet Length field to determine where the packet ends. This is necessary to avoid mistakenly parsing the possible emulation of start codes in audio packet data. If the stream ID indicates an audio stream, the Preparser skips any packet stuffing bytes and moves the remainder of the packet header into the System PES Channel Buffer. The chip sets the Audio PES Data Ready Interrupt (Register 2, page 4-6) and asserts the INTRn output signal, if the interrupt is not masked, to indicate to the host that the packet header is in the System Channel Buffer. The Preparser then samples the current write pointer for the Audio ES Channel Buffer and moves its value into the System Channel Buffer after the packet header. The host can subsequently use this value for system synchronization. The Preparser then moves the packet payload into the Audio ES Channel Buffer. The Preparser uses the Packet Length field in the packet header to determine the end of the audio data payload. If the stream ID is a video stream, the Preparser skips any packet stuffing bytes and moves the remainder of the packet header into the System Channel Buffer. INTRn is asserted if not masked and the Video PES Data Ready Interrupt (Register 2, page 4-6) is set. The Preparser then samples the current write pointer for the Video ES Channel Buffer and stores its value in the System Channel Buffer after the packet header. The Preparser then moves the packet payload into the Video ES Channel Buffer. Note that the Preparser must be able to parse the packet header because there is no header length field. Figure 6.9 shows the mapping of the header data and payload pointers in the System Channel Buffer. The header data is written into the buffer in 64-bit words (four 16-bit bursts). The 20-bit pointers are aligned to the MSB and preceded by 44 zero bits to round out the word. Figure 6.9 System PES Channel Buffer Map for MPEG-1 Streams Preparser 6-17 The only error that the Preparser can detect is a mismatch between the packet length field and the next packet start code. If this occurs, the Preparser generates an interrupt and optionally clears the buffers. For a complete description of the MPEG-1 system stream syntax, the reader is referred to *ISO/IEC 11172*. The registers for the Audio and Video ES Channel Buffers are those described for Elementary Stream Mode. Table 6.11 lists the registers associated with the System Channel Buffer. Note: These registers are also used for the Audio PES Header Channel Buffer when the input stream is an A/V PES stream from a transport demultiplexer. The start and end addresses are the upper 16 bits for alignment on 256-bit boundaries. The host must read the LSB of the write pointer first to get the next bytes of the pointer updated. There is no read pointer for this buffer. Table 6.11 SDRAM Addresses - Audio PES Header/System Channel Buffer | Addresses | Registers | Page Ref. | |------------------------------------------------------|-----------|-----------| | Audio PES Header/System Channel Buffer Start Address | 88 and 89 | 4-25 | | Audio PES Header/System Channel Buffer End Address | 90 and 91 | 4-25 | | Audio PES Header/System Channel Buffer Write Address | 114–116 | 4-29 | ## 6.3.5 Preparsing a Program Stream Preparsing an MPEG-1 or 2 program stream is very similar to the MPEG-1 system stream case shown in Figure 6.8. The differences are that the program stream is divided into packs and then packets, and the PES packet header contains a header length field. The Preparser reads this field to determine the number of header bytes to store in the Audio PES Header/System Channel Buffer. The pack headers are also mapped into the buffer in the same manner as for the system header in Figure 6.9. Storing a pack header causes the chip to assert INTRn, if not masked, and to set the Pack Data Ready Interrupt bit in Register 2 (page 4-5). The structure of a PES packet is shown in Figure 6.7. A description of MPEG-2 program syntax can be found in *ISO/IEC 13818-1*. Figure 6.10 is the map of the System Channel Buffer for program streams. Stuffing bits are added to the end of the headers to round out the last word to 64 bits if necessary. Address pointers are aligned to the MSB with leading zeros to complete the 64-bit words. Figure 6.10 System Channel Buffer Map for Program Streams Preparser 6-19 The Audio ES Channel Buffer can contain any of the following audio streams: - 1. Linear PCM audio - 2. MPEG-1 audio - 3. MPEG-2 audio Figure 6.11 shows the mapping of Linear PCM information in the Audio ES Channel Buffer. Figure 6.11 Audio ES Channel Buffer Map for Linear PCM Audio The Preparser adds a sync code and a data length field to the input Linear PCM packet header to provide the on-chip audio decoder with better error recovery features. Figure 6.12 illustrates the mapping of the Audio ES Channel Buffer for MPEG-1 or MPEG-2 audio. Figure 6.12 Audio ES Channel Buffer Map for MPEG Audio Figure 6.13 shows the Video ES Channel Buffer. There is no word alignment between the current Elementary Stream data and the next Elementary Stream data boundary. Figure 6.13 Video ES Channel Buffer Map ## 6.3.6 Error Handling in Program Streams This section describes how the preparser responds to errors it detects in the input bitstream and to the assertion of the ERRORn input signal by the channel device. Preparser 6-21 #### 6.3.6.1 System Header Error Check Point: All header data (except the start code and packet length field) Description: If the ERRORn signal is asserted during the processing of header data, the error data is stored as normal and the Preparser starts the search for the next start code. #### 6.3.6.2 Private\_2 Stream Error Check Point: Packet data Description: If the ERRORn signal is asserted during the processing of packet data, the Video Packet Error Status bit in Register 149 (page 4-37) is set, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, and INTRn is asserted if the interrupt is not masked. The byte(s) in error are stored as normal. #### 6.3.6.3 MPEG Video Stream **MPEG-1** – Error Check Point: After start code detection, header data and packet data Description: If the ERRORn signal is asserted at start code detection, the whole packet is skipped and the Preparser resynchronizes to the next start code. If there is a syntax error in the header data, the Video Packet Error Status bit in Register 149 (page 4-37) is set, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, and INTRn is asserted if the interrupt is not masked. The Preparser skips the remainder of the packet after the error and resynchronizes to the next start code. If the ERRORn signal is asserted while processing packet data, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, and INTRn is asserted if the interrupt is not masked. The error data is removed and sequence error start codes (0x0000.01B4) are injected into the packet. **MPEG-2** – Error Check Point: After start code, zero packet length, and packet data Description: If the ERRORn signal is asserted during the start code, the whole packet is skipped and the Preparser resynchronizes to the next start code. If the ERRORn signal is asserted during packet data, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, and INTRn is asserted if the interrupt is not masked. The error data is removed and sequence error start codes (0x0000.01B4) are injected into the packet. #### 6.3.6.4 MPEG Audio Stream **MPEG-1 Audio** – Error Check Point: After start code detection, header data and packet data Description: If the ERRORn signal is asserted during the start code, the whole packet is skipped and the Preparser resynchronizes to the next start code. If there is a syntax error in the header, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, and INTRn is asserted if the interrupt is not masked. The remainder of the packet is skipped and the Preparser resynchronizes to the next start code. If the ERRORn signal is asserted during packet data, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, INTRn is asserted if the interrupt is not masked, and the error data is stored anyway. **MPEG-2 Audio** – Error Check Point: At start code detection and during packet data Description: If the ERRORn signal is asserted during the start code, the whole packet is skipped and the Preparser resynchronizes to the next start code. If the ERRORn signal is asserted during packet data, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, INTRn is asserted if the interrupt is not masked, and the error data is stored anyway. Preparser 6-23 #### 6.3.6.5 Linear PCM Audio Stream Error Check Point: Packet data and packet length in the first byte of packet data Description: If there are syntax errors in the packet length field (zero packet length), the Preparser searches for the next start code and resynchronizes to it. If the ERRORn signal is asserted during packet data, the Packet Error Interrupt bit in Register 4 (page 4-9) is set, INTRn is asserted if the interrupt is not masked, and the error data is stored anyway. #### 6.3.7 Preparsing A/V PES Packets from a Transport Stream The L64105 accepts two interleaved PES streams (one video, one audio) from a transport stream demultiplexer. The transport stream is different from the program stream because the PES packets are repacketized into fixed 188-byte (184 payload and 4 header) packets. The PES packets may be split at non-PES packet boundaries. This means that there must be duplicate states for parsing the two PES streams and two PES header buffers. Figure 6.14 Parsing an Audio/Video PES Transport Stream The payloads of transport packets that contain PES data are presented over the parallel channel interface. The AVALIDn or VVALIDn strobe indicates the type of the elementary stream. For Audio PES streams, the Preparser stores the PES header in the Audio PES Header Channel Buffer, INTRn is asserted if not masked, and the Audio PES Data Ready Interrupt bit in Register 2 (page 4-6) is set. The Preparser stores the audio stream in the Audio ES Channel Buffer. For Video PES streams, the Preparser stores the video PES header in the Video PES Header Channel Buffer, INTRn is asserted if not masked, and the Video PES Data Ready Interrupt bit in Register 2 is set. The Preparser stores the video stream in the Video ES Channel Buffer. The Preparser then adds the buffer write pointers for the start of the audio and video streams after the headers in the PES header buffers. The purpose of the write pointer is to allow the host software to connect the PES header with the next access unit such as a video frame. The start address, end address, read pointer, and write pointer registers for the Audio ES, Video ES, and Audio PES Header Channel Buffers are those listed for Elementary and MPEG-1 streams in Table 6.8 and Table 6.9. Note: The registers for the Audio PES Header Channel Buffer are the same as those used for the System Channel Buffer in MPEG stream modes. The registers associated with the Video PES Header Channel Buffer are shown in Table 6.12. Table 6.12 Video PES Header Channel Buffer Registers | Address | Registers | Page Ref. | |-----------------------------------------------|-----------|-----------| | Video PES Header Channel Buffer Start Address | 80 and 81 | 4-24 | | Video PES Header Channel Buffer End Address | 82 and 83 | 4-24 | | Video PES Header Channel Buffer Write Address | 102–104 | 4-27 | ## 6.3.8 Error Handling in A/V PES Mode The paragraphs in this section list the error check points, and describe the errors at the check points and their handling for MPEG-1 and MPEG-2 audio and video. Preparser 6-25 #### 6.3.8.1 Transport MPEG-1 Audio Error Check Point: Start codes, header data, and packet data Description: If the ERRORn signal is asserted during the start code, the Preparser skips the whole packet and resynchronizes to the next start code. If there are syntax errors during the header data, the Packet Error Interrupt bit is set, INTRn is asserted if the interrupt is not masked, and the remainder of the packet after the error is skipped. If the ERRORn signal is asserted during packet data, the Packet Error Interrupt bit is set, INTRn is asserted if the interrupt is not masked, and the data in error is stored anyway. #### 6.3.8.2 Transport MPEG-2 Audio Error Check Point: Start codes and packet data Description: If the ERRORn signal is asserted during the start code, the whole packet is skipped and the Preparser resynchronizes to the next start code. If the ERRORn signal is asserted during packet data, the Packet Error Interrupt bit is set, INTRn is asserted if the interrupt is not masked, and the data in error is stored anyway. #### 6.3.8.3 Transport MPEG-1 Video Error Check Point: Start codes, header data, and packet data Description: If the ERRORn signal is asserted during the start code, the whole packet is skipped and the preparser resynchronizes to the next start code. If there are syntax errors during the header data, the Packet Error Interrupt bit is set, INTRn is asserted if the interrupt is not masked, the remainder of the packet after the error is skipped, and the Preparser resynchronizes to the next start code. If the ERRORn signal is asserted during the packet data, the Packet Error Interrupt bit is set, INTRn is asserted if the interrupt is not masked, and sequence error start codes (0x0000.01B4) are substituted for the errored data. #### 6.3.8.4 Transport MPEG-2 Video Error Check Point: Start codes, zero packet length, and packet data Description: If the ERRORn signal is asserted during the start code, the whole packet is skipped and the Preparser resynchronizes to the next start code. If zero packet length is detected (transport mode is an exception), the packet data until the next start code is stored. If the error occurs in the start code search routine, the Packet Error Interrupt bit is set, INTRn is asserted if not masked, error codes are injected, and then the Preparser resynchronizes. If the ERRORn signal is asserted during the packet data, the Packet Error Interrupt bit is set, INTRn is asserted if the interrupt is not masked, and sequence error start codes (0x0000.01B4) are substituted for the errored data. ## 6.4 Channel Buffer Controller The Channel Buffer Controller manages the various buffers in the external SDRAM. It reads and stores the start and end addresses of each of the buffer areas. It maintains a write pointer for each buffer and a read pointer for those that the internal microcontroller needs to access. It updates the registers holding the read and write pointers. It also keeps track of the number of 64-bit words in the Audio ES Channel Buffer and the number of words or pictures in the Video ES Channel Buffer that have not been read or decoded by the microcontroller and reports the numbers to registers for access by the host. These functions are described in Section 6.3.2, "Elementary Streams." The Channel Buffer Controller has other features that aid the host in system operation. These features include the ability to reset each of the buffers individually, support for extracting an actual decode time stamp, and control signals to handle cases of video channel underflow. #### 6.4.1 Buffer Reset Each of the buffers can be reset on an individual basis, i.e., without affecting the other buffers. Resetting a buffer returns its read and write pointers to the buffer start address. A buffer is reset when the host sets the corresponding bit in Register 68 (page 4-20). When bit 0 in the register is set, all defined buffers are reset when a packet sync error is detected. The Channel Buffer Controller provides a compare function for extracting actual Decode Time Stamp (DTS) values, i.e., the actual time when a picture or audio frame has started decoding. The host registers associated with this function are listed in Table 6.13. Table 6.13 Compare DTS Register Bits and Fields | Function | Registers | Page Ref. | |---------------------------------------------|-----------|-----------| | Enable Video Read Compare DTS | 69 | 4-21 | | Enable Audio Read Compare DTS | 69 | 4-21 | | Video ES Channel Buffer Compare DTS Address | 108–110 | 4-28 | | Audio ES Channel Buffer Compare DTS Address | 111–113 | 4-29 | When the Enable Video Read Compare DTS bit is set, the value in the Video ES Channel Buffer Compare DTS Address registers is constantly compared with the current value of the video channel read pointer. As soon as a match is detected, a signal is generated that triggers a state machine. When the state machine detects a Picture Start Code, the INTRn output to the host is asserted, if not masked, and the DTS Video Event Interrupt bit in Register 2 (page 4-6) is set. In an actual situation, the host, when alerted, would read the packet header and the start address of a packet payload from the Audio PES Header/System Channel Buffer and write that address to the Video ES Channel Buffer Compare DTS registers. At the first Picture Start Code after the read pointer for the Audio PES Header/System Channel Buffer reached the compare address, the host would be alerted to the start of decoding for that picture. The host would then read the value of the SCR counter as the DTS. In the case of audio, the host can select the read pointer for the Audio Decoder or the S/P DIF Formatter by setting the Enable Audio Read Compare bits in Register 69 so that synchronization can be maintained against either one. When the compare produces a match, INTRn is asserted if not masked and the DTS Audio Event Interrupt bit (page 4-6) is set. The Picture Start Code Read Address (Registers 128–130, page 4-31) and the Audio Sync Code Read Address (Registers 131–133, page 4-31) can be used in conjunction with the Picture Start Code Detect Interrupt bit and the Audio Sync Code Detect Interrupt bit (both in Register 1, page 4-3). #### 6.4.2 Detecting Potential Underflow Conditions in the Video Channel As previously mentioned, the Channel Buffer Controller keeps track of the number of items (64-bit words) and pictures in the Video ES Channel Buffer and reports these to the host through a set of registers. The Channel Buffer Controller can also be configured by the host to alert the internal microcontroller when the Video ES Channel Buffer does not contain enough unread data to construct an entire picture. To enable this feature, the host writes a numitems/pics threshold value in Registers 134–136 (see Table 6.14) and sets the Video Numitems/Pics Panic Mode Select bits to alert the microcontroller when either the number of items or pictures falls below the threshold. The microcontroller then takes suitable action, which may include suspending reconstruction in order for the video channel to build up. The display is frozen (field freeze) on the previously reconstructed picture during the period that reconstruction is suspended. Table 6.14 Video Channel Underflow Control Registers | Function | Registers | Page Ref. | |----------------------------------------------|-----------|-----------| | Video Numitems/Pics Panic Mode Select | 69 | 4-22 | | Video Numitems/Pics in Channel Compare Panic | 134–136 | 4-32 | The host can read the video numitems at any given time from Registers 134–136 and the number of pics in the channel at any time from Registers 150 and 151 (page 4-38). ## 6.5 Summary The operation of the Channel Interface is summarized in the flowchart in Figure 6.15 for MPEG-1 streams and MPEG-2 program streams, and in Figure 6.16 for A/V PES streams from transport demultiplexers. Figure 6.15 MPEG-1/MPEG-2 Channel Interface Operation Figure 6.16 A/V PES Mode Channel Interface Operation Summary 6-31 # **Chapter 7 Memory Interface** This chapter describes the memory interface block of the L64105 Decoder. It contains the following sections: - Section 7.1, "Overview," page 7-1 - Section 7.2, "SDRAM Configurations," page 7-2 - Section 7.3, "SDRAM Timing and Modes," page 7-3 - ♦ Section 7.4, "SDRAM Refresh and Arbitration," page 7-5 - Section 7.5, "Memory Channel Buffer Allocation," page 7-6 - Section 7.6, "Memory Frame Store Allocation," page 7-9 - Section 7.7, "Summary," page 7-12 #### 7.1 Overview The L64105 MPEG-2 Audio/Video Decoder has a dedicated memory interface which is used for buffering the input channel data stream, video frame storage during decode and display, and storing OSD graphics information. The interface includes a 16-bit data bus and a 12-bit multiplexed row/column address bus operating at 81 MHz to commodity SDRAMs. The L64105 SDRAM interface uses an on-chip Phase-Locked Loop (PLL) to generate the 81-MHz clocking signal from the 27-MHz system clock. Since the L64105 has a 64-bit wide internal bus, all SDRAM operations are bursts of four 16-bit accesses. All internal addressing and internal references are relative to 64-bit SDRAM bursts. The block diagram for the Memory Interface is shown in Figure 7.1. It interfaces the internal address and 64-bit data bus of the L64105 to the 12-bit address bus and 16-bit data bus of the SDRAM(s). Addresses on the internal bus of the L64105 are in the form of simple RAM addresses for 2M x 16-bit RAM. Since the SDRAM is set up for a four-word burst at each access, the internal address bus of the L64105 is only 19 bits wide. The Memory Interface contains Byte Enable Logic and an Address Converter. The Byte Enable Logic converts the internal 8-byte words to 2-byte SDRAM words and vice versa. The Address Converter converts the 19-bit internal addresses to chip selects SCSn and SCS1n, and multiplexed, 12-bit, row/column addresses. All transfers are in minimum bursts of four SDRAM words. Once a read or write cycle is initiated, however, the Address Converter continually increments the SDRAM address until the host or internal microcontroller terminates the transfer. Figure 7.1 Memory Interface Block Diagram ## 7.2 SDRAM Configurations The SDRAM interface uses commodity SDRAMs in the following configurations: - ♦ 512 x 16-bit page size - ♦ 81-MHz SDRAM clock (162 Mbytes/s max.) - ◆ Page Break Penalty = 6 to 7 cycles (81 MHz) - ♦ Memory capacity: 16 or 32 Mbit using one or two 1M x 16 bit chips Typical SDRAM devices are the Samsung KM416S1120A or NEC $\mu$ PD4516161. The SDRAM interface uses a CAS latency of 3 and a burst length of 4. The 4-word burst provides high bandwidth transfer from the SDRAM 16-bit bus to the internal 64-bit bus. The mode register in the SDRAM is programmed to have CAS Latency = 3, and Burst Length = 4. For systems with 16 Mbit of external SDRAM, the SCSn signal of the L64105 is used as the only chip select (CS). The SCS1n signal is left unconnected. For systems with 32 Mbit of SDRAM, the SCSn signal is the chip select for the lower-address SDRAM and the SCS1n signal is the chip select for the higher-address SDRAM since they share the same data bus. Note that both SDRAM devices must have a 512 x 16 bit page size to match the interface's column and row addressing. ## 7.3 SDRAM Timing and Modes The timing of the SDRAM is very critical and requires careful layout of the PC board traces between the L64105 and the SDRAM device. The SDRAM power and ground lines must be noise-free with sufficient bypass capacitors. The traces connecting the SDRAM to the L64105 must be short and direct. The pinout on the L64105 has been optimized for a clean, single-layer layout to standard, TSOP (II), 50-pin SDRAM packages. The L64105 PLLVDD and PLLVSS pins supply power to the on-chip PLL which generates the 81-MHz clock. These pins must be isolated from the digital power and ground pins and have sufficient bypass coupling near the L64105 to ensure a noise-free PLL power and ground connection. Table 7.1, Figure 7.2, Figure 7.3, and Figure 7.4 show typical timing seen for standard SDRAMs during read, write, and refresh modes. For exact timing, refer to the SDRAM vendor's data sheet. Table 7.1 NEC's 16 Mbit Synchronous DRAM (Burst Length = 2) | Parameter | T <sub>RRD</sub><br>act0 - act1 | T <sub>RCD</sub><br>act - r/w | T <sub>RP</sub><br>pre - act | T <sub>RAS</sub><br>act - pre | T <sub>RC</sub><br>ref - ref/act | CAS Latency | |---------------|---------------------------------|-------------------------------|------------------------------|-------------------------------|----------------------------------|-------------| | Time (ns) | 36 | 29 | 36 | 84 | 120 | _ | | No. of Cycles | 3 | 3 | 3 | 7 | 10 | 3 | Figure 7.2 SDRAM Timing Requirements for Reads Figure 7.3 SDRAM Timing Requirements for Writes Figure 7.4 SDRAM Timing Requirements for Refresh ## 7.4 SDRAM Refresh and Arbitration The refresh rate of the SDRAM is sufficient to maintain 2048 refresh cycles/32 ms. The number of refreshes per macroblock is set by the Refresh Extend bits in Register 193 (page 4-40). The default setting of 2 refreshes per macroblock is sufficient. More refreshes are excessive and the setting of 1 is for LSI Logic internal use only. SDRAM arbitration is controlled by the internal microcontroller of the L64105. This microcontroller controls the functional units needed to decode MPEG video syntax. It is critical for the decoder to carefully control SDRAM access in order to ensure that the picture can be decoded in the available processing time. The arbitration priority is: - 1. MPEG Video Decoder and Channel Interface - 2. Display Interface - 3. Host Interface, block move, and DMA - 4. Refresh ## 7.5 Memory Channel Buffer Allocation You must control SDRAM space allocation carefully to fit within a low-cost memory solution. Many items must be placed within the SDRAM address map including: - Audio channel buffers - Video channel buffers - ♦ System header channel buffers - ♦ Video frame stores (usually 3) - OSD graphics objects Refer to Chapter 6 for the operation of the channel buffers. Table 7.2 shows typical sizes of buffers for an NTSC output. Table 7.2 Example NTSC SDRAM Allocation | Item | Size (bytes) | |---------------------------------|---------------------------| | Video channel | 229,376 | | Video Real-Time decode overflow | 62,500 (33 ms at 15 Mbps) | | Audio channel | 4,096 | | Audio Real-Time decode overflow | 4,096 | Table 7.2 Example NTSC SDRAM Allocation (Cont.) | Item | Size (bytes) | |-----------------------|--------------| | System Header channel | 512 | | 3 Video Frame stores | 1,555,200 | | OSD storage area | optional | The area consumed by the channel buffering is defined in *ISO/IEC 13818*. There are a number of items that affect the size of the channel buffering needed in a system. The MPEG model is based upon an ideal decoder which can instantaneously decode an image at the decode time. Real implementations may take up to one frame time to decode an image. This results in bits backing up in the channel buffer for one frame time until the picture is decoded and removed from the channel. This phenomenon is known as real-time decode and it requires additional space in the video channel buffer. The additional space can be calculated as the frame time x bit rate. A PAL system at 15 Mbps with a 40-ms frame time requires an additional 600,000 bits (75 Kbytes) in the video channel buffer. A similar calculation can be done for the audio frame time and bit rate. For the audio real-time decode overflow, if the A/V sync provides accuracy to within one frame time, the maximum size of the audio real-time decode overflow is upper bounded by the size of the audio channel. This restriction exists because, in one frame time of audio decode, the system cannot input more than one channel buffer size of audio bits. The second item that contributes to additional channel buffering requirements is related to A/V synchronization. In a transport system, the A/V sync error can accumulate and require additional buffer space. The space needed is calculated in a manner similar to the real-time decode calculation. The additional bits are determined by the maximum error time provided by the A/V synchronization mechanism. For example, if the maximum A/V sync error is 10 ms, then 10 ms x 15 Mbps = 150,000 additional bits (18,750 bytes) are required. Additional space is similarly needed for audio data. The third item requiring additional channel buffering is caused by the use of a slave mode pixel interface to the NTSC/PAL encoder. In this system configuration, the decoder is locked to the external VSYNC and cannot start decoding at a channel start until the next VSYNC arrives. This results in a decode start delay of up to one field time or 20 ms in a PAL system. The additional space required is then 20 ms x 15 Mbps = 300,000 bits (37,500 bytes). Although audio decoding starts immediately, the audio must be delayed 20 ms to maintain A/V synchronization. It is the host's responsibility to program the start and end SDRAM address for all the channel buffers, the video frame stores, and the OSD regions. The registers listed in Table 7.3 are used by the host to program the channel space in the L64105. Table 7.3 Channel Buffer Architectures | Channel Buffer | Address Bits | Start Address Registers | End Address Registers | |----------------------------------------|--------------|-------------------------|-----------------------| | Video ES Channel Buffer | [7:0] | 72 (page 4-22) | 74 (page 4-23) | | | [13:8] | 73 | 75 | | Audio ES Channel Buffer | [7:0] | 76 (page 4-23) | 78 (page 4-24) | | | [13:8] | 77 | 79 | | Video PES Header | [7:0] | 80 (page 4-24) | 82 (page 4-24) | | | [13:8] | 81 | 83 | | Audio PES Header/System Channel Buffer | [7:0] | 88 (page 4-25) | 90 (page 4-25) | | Criainei builei | [13:8] | 89 | 91 | Note: All channel buffer start and end addresses are 14 bits. The SDRAM is addressed by the host and the L64105's internal microcontroller as if it were simple RAM. The start and end addresses are the upper 14 bits. Therefore, buffer sizes are specified in blocks of 128, 16-bit words or 256 bytes. ## 7.6 Memory Frame Store Allocation The SDRAM space allocated for video frame stores is dependent upon the operating mode of the device and the largest picture size expected in the bitstream. The size of the frame store cannot be altered while the video decoder is running. These values must be programmed at power-up time or at the channel-start time when the sequence header arrives. The pixel data in the frame store is arranged in a Luma (L) frame store and a Chroma (C) frame store. #### 7.6.1 Luma Store If the reconstructed image is 720 pixels wide, then each line of luminance occupies 720 bytes. Since there are 8 pixels in a 64-bit word, one line of luminance requires 90 64-bit words or 90 bursts to SDRAM. Each frame store starts with the upper left pixel in the reconstruction space and increments in address as the frame store progresses across the pixel line. At the end of a reconstruction line, the next line starts immediately at the next 64-bit word address. Figure 7.5 Luma Frame Store Organization #### 7.6.2 Chroma Store The chroma data is stored slightly differently. The L64105 interleaves chroma pixels (Cr, Cb, Cr, Cb) within the same 64-bit word to increase the word fetch efficiency of the SDRAM interface. Each CrCb pair is stored in consecutive bytes in the 64-bit word. There is one CrCb pair for every two pixels. This results in a frame store with the same number of addresses per line in chroma as in luma. However, there are half the number of chroma lines in 4:2:0 source data. Hence, the chroma frame store requires only half the area of the luma frame store. The three operating modes and the area consumed is described below. Figure 7.6 Chroma Frame Store Organization #### 7.6.3 Normal Mode The normal operating mode of the decoder requires two frame stores for decoding two anchor frames (I and P pictures) and one frame store for decoding and storing B pictures. The frame store size is computed using the following equation: **Equation 7.1** Frame Store Size Calculation (Bytes) Luma Frame Store Memory = Pixel Width × Line Height Chroma Frame Store Memory = Pixel Width $\times$ (Line Height/2) Using NTSC images as an example yields the following: **Equation 7.2** Frame Store Size Example for NTSC: NTSC Luna = $720 \times 480 = 345,600$ bytes NTSC Chroma = $720 \times (480/2) = 172,800$ bytes Total Frame Store Size = $3 \times 720 \times 480 \times 1.5 = 1,555,200$ bytes #### 7.6.4 Reduced Memory Mode (RMM) This mode of operation is used in PAL systems and allows a partial frame store for decoding and displaying B frames. A complete description of this mode is given in Section 9.7, "Reduced Memory Mode." This mode has some restrictions defined in MPEG. Primarily, it uses the Repeat Last Field instead of Repeat First Field in 3:2 pulldowns and freeze modes. This is necessary because the RMM decoding operation makes use of less than one frame store for B frames. Part of the frame store is reused during the decode operation. The frame store is broken into *segments*. Each segment represents eight lines of the decoded image and is used as the basis for decoding and displaying the B frames. As the first field of the B frame is being displayed, some of the segments are no longer needed for display and they are reused during the decode of the remainder of the B frame. This saves memory but only one field of the B frame is stored at any one time. SDRAM space allocated for the frame store is similar to the anchor frame stores in the normal mode. However, space must be allocated for the B frame store based on the number of segments allowed for the B frame reconstruction. Segments must be allocated in pairs. The minimum number of segments is half a frame size. For a PAL image with 576 lines, the picture is divided into 576/8 = 72 segments. The minimum number of used segments is 72/2 = 36 segments. For most applications, 40 to 44 segments are recommended. More segments allow the decoder to decode ahead of the display and improve the bandwidth constraints on the decoder. This is important in a display mode with letterbox filtering, since the decoder is constrained in decode time. In letterbox display modes, 44 segments are recommend for PAL systems. Note that the chroma frame store size may be the full normal size if display modes using chroma field repeat are needed. This results in frame store memory space in the following sizes. **Equation 7.3** Reduced Memory Frame Store Size Calculation RMM Luma Frame Store Memory = Num Segments $\times$ Pixel Width $\times$ 8 **Equation 7.4** With Chroma Line Repeat Display Mode RMM Chroma Frame Store Memory = Num Segments × Pixel Width × 4 #### Equation 7.5 With Chroma Field Repeat Display Mode Chroma Frame Store Memory = Pixel Width $\times$ Line Height $\times$ 2 The following example shows the space consumed by the display B frame store in a PAL system. The example uses 44 segments with a Chroma Line Repeat Display mode. Equation 7.6 Reduced Memory Frame Store Size Example for PAL PAL B Frame Luma = $44 \times 720 \times 8 = 253,440$ bytes PAL B Frame Chroma = $44 \times 720 \times 4 = 126,720$ bytes Total Frame Store Size = $(2 \text{ Anchor Frames} \times 720 \times 576 \times 1.5) + 253440 + 126720 = 1,624,320 \text{ bytes}$ Note: This is approximately 2.61 frame stores. ## 7.7 Summary Table 7.4 shows an example of buffer and frame store SDRAM allocation for an MPEG-2 stream displayed in NTSC format. Table 7.4 Example NTSC SDRAM Allocation with Frame Store (720 x 480) | Item | Size (bytes) | |----------------------------------------|--------------| | Video ES Channel Buffer | 229,376 | | Audio ES Channel Buffer | 4,096 | | Video PES Header Channel Buffer | 512 | | Audio PES Header/System Channel Buffer | 512 | | OSD Storage | Optional | | Anchor Luma Frame Store 1 | 345,600 | Table 7.4 Example NTSC SDRAM Allocation with Frame Store (720 x 480) (Cont.) | Item | Size (bytes) | |-------------------------------|--------------| | Anchor Chroma Frame Store 1 | 172,800 | | Anchor Luma Frame Store 2 | 345,600 | | Anchor Chroma Frame Store 2 | 172,800 | | B Luma Frame Store | 345,600 | | B Chroma Frame Store | 172,800 | | Decode Overflow + Other Usage | Optional | Summary 7-13 ## Chapter 8 Video Decoder Module This chapter describes the operation of the Video Decoder Module in the L64105. The chapter contains the following sections: - Section 8.1, "Overview," page 8-1 - Section 8.2, "Postparser Operation," page 8-4 - Section 8.3, "Video Decoder Pacing," page 8-24 - Section 8.4, "Frame Store Modes," page 8-30 - ♦ Section 8.5, "Trick Modes," page 8-35 - Section 8.6, "Error Handling and Concealment," page 8-48 #### 8.1 Overview The Video Decoder Module of the L64105 supports the following: - MPEG-2 Main Profile @ Main Level decoding. - ♦ Simple Profile @ Main Level is also supported. As such, it also decodes MPEG-1 video bitstreams. - Picture resolutions up to 720 x 576. See Section 9.6, "Display Modes and Vertical Filtering," regarding restrictions on PAL full-size resolutions. - ♦ A whole host of trick modes, including skip, repeat, rip forward, etc. See Section 8.5, "Trick Modes," for details. For a complete description of the MPEG-1 syntax and grammar, see *ISO/IEC 11172-2*. Complete MPEG-2 descriptions can be found in *ISO/IEC 13818-2*. A block diagram of the Video Decoder Module is shown in Figure 8.1. The module includes a Channel Read FIFO, Postparser, IDCT Pipeline, and the Auxiliary and User Data FIFOs and their controller. The microcontroller is also included since it decodes for the Postparser and controls most of the data transfers. The Channel Interface, described in Chapter 6, parses pack, system, and packet headers from the bitstream and stores video packet payloads in the Video ES Channel Buffer in SDRAM. The preparsed video data is read from the Video ES Channel Buffer into the Channel Read FIFO. The Postparser, along with the microcontroller, strips the bitstream apart, and passes the appropriate bits and fields in the stream to the microcontroller for use in picture decoding, to the Auxiliary Data FIFO and User Data FIFO for processing by the host, and to the IDCT (Inverse Discrete Cosine Transform) Pipeline for picture data decoding and reconstruction. The Postparser decodes layers of syntax starting from the sequence layer and going through all the lower layers including the group of pictures layer, picture layer, slice layer, macroblock layer, and block layer. Table 8.1 through Table 8.11 define the postparsing operation. The IDCT Pipeline decodes the block layer bytes per instructions from the microcontroller decoded from the bitstream. The results are placed in the frame stores of SDRAM as picture bitmaps. The Video Interface, described in Chapter 9, reads the picture data from SDRAM, mixes it with OSD video and sends the mix to the external NTSC/PAL Encoder. The Auxiliary Data FIFO is used to store certain parameters from each of the layers of syntax. The data in the FIFO is available through a register for the host to read. In general, this data is useful in controlling the decoder. The User Data FIFO is used to store data that follows the user data start code in the MPEG-1/2 bitstream. User data also is available to the host through a register. Some limited error detection is possible in the syntax and grammar parsing of an MPEG bitstream. Illegal transitions out of variable length decode trees and illegal grammars are detected. Usually, it is not appropriate to continue decoding once the first error in a given layer has been detected. Resync codes are used to try to establish synchronization as soon as possible after an error and to limit the propagation of errors. Resync is achieved by searching for the next start code of the appropriate layer in the bitstream. This approach of resyncing is also useful in the situation where channels are switched. The channel switch time can be decreased by increasing the number of sequence start codes in the bitstream. Figure 8.1 Video Decoder Block Diagram ## 8.2 Postparser Operation As mentioned, the Postparser separates the bitstream into its individual bits, fields, and picture blocks and steers them to other modules in the Video Decoder. Table 8.1 through Table 8.10 list all of the header parameters in a sequence, shows their format, and indicates their disposition by the Postparser. ## 8.2.1 Sequence Header Table 8.1 shows the actions the decoder takes for each of the parameters present in the Sequence Header. Table 8.1 Sequence Header Processing | Parameter | Parameter<br>ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to<br>Auxiliary FIFO | Used for<br>Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------------|-----------------|-------------|--------------------------------|------------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------| | sequence_header_<br>code (PscB3) | A[31:0] | 32 | bslbf | n | у | | | | | | | | | | horizontal_size_value | B[11:0] | 12 | uimsbf | у | у | 0 | 0 | 0 | 0 | B11 | B10 | В9 | B8 | | | | | | | | В7 | В6 | B5 | В4 | ВЗ | B2 | B1 | В0 | | vertical_size_value | C[11:0] | 12 | uimsbf | у | у | 0 | 0 | 0 | 0 | C11 | C10 | C9 | C8 | | | | | | | | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | | aspect_ratio_<br>information | D[3:0] | 4 | uimsbf | у | n | 0 | 0 | 0 | 0 | D3 | D2 | D1 | D0 | | frame_rate_code | E[3:0] | 4 | uimsbf | у | n | 0 | 0 | 0 | 0 | E3 | E2 | E1 | E0 | | bit_rate_value | F[17:0] | 18 | uimsbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | F17 | F16 | | | | | | | | F15 | F14 | F13 | F12 | F11 | F10 | F9 | F8 | | | | | | | | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | marker_bit | G0 | 1 | bslbf | n | n | | | | | | | | G0 | | vbv_buffer_size_ | H[9:0] | 10 | uimsbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | H9 | H8 | | value | | | | | | H7 | H6 | H5 | H4 | НЗ | H2 | H1 | H0 | | (Sheet 1 of 2) | | | | | | | | | | | | | | Table 8.1 Sequence Header Processing (Cont.) | Parameter | Parameter<br>ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to<br>Auxiliary FIFO | Used for<br>Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------------------|-----------------|-------------|--------------------------------|------------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------| | constrained_<br>parameters_flag | 10 | 1 | bslbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 10 | | load_intra_<br>quantizer_matrix | J0 | 1 | uimsbf | n | у | | | | | | | | J0 | | if (load_intra_<br>quantizer_matrix) | | | | | | | | | | | | | | | intra_quantizer_<br>matrix[64] <sup>2</sup> | K | 8 * 64 | uimsbf | n | у | | | | | | | | | | load_non_intra_<br>quantizer_matrix | L0 | 1 | uimsbf | n | У | | | | | | | | L0 | | if (load_non_intra_<br>quantizer_matrix) | | | | | | | | | | | | | | | non_intra_quantizer_<br>matrix[64] <sup>2</sup> | М | 8 * 64 | uimsbf | n | у | | | | | | | | | | (Sheet 2 of 2) | | • | | | | | | | | | • | | | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first <sup>2.</sup> If present, custom quant matrix values are written into on-chip storage. These may be read by the host. See the Q table registers on page 4-56 for details. ## 8.2.2 Sequence Extension Table 8.2 shows the actions the decoder takes for each of the parameters present in the Sequence Extension. Table 8.2 Sequence Extension Processing | Parameter | Parameter<br>ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to<br>Auxiliary FIFO | Used for<br>Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------|-----------------|-------------|--------------------------------|------------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------| | extension_start_code<br>(PscB5) | A[31:0] | 32 | bslbf | n | у | | | | | | | | | | extension_start_code_<br>identifier | B[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | profile_and_level_<br>indication | C[7:0] | 8 | uimsbf | у | n | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | | progressive_sequence | D0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0 | | chroma_format | E[1:0] | 2 | uimsbf | у | n | | | | | | | E1 | E0 | | horizontal_size_<br>extension | F[1:0] | 2 | uimsbf | у | n | | | | | | | F1 | F0 | | vertical_size_extension | G[1:0] | 2 | uimsbf | у | n | 0 | 0 | E1 | E0 | F1 | F0 | G1 | G0 | | bit_rate_extension | H[11:0] | 12 | uimsbf | у | n | 0 | 0 | 0 | 0 | H11 | H10 | Н9 | H8 | | | | | | | | H7 | H6 | H5 | H4 | НЗ | H2 | H1 | H0 | | marker_bit | 10 | 1 | bslbf | n | n | | | | | | | | 10 | | vbv_buffer_size_<br>extension | J[7:0] | 8 | uimsbf | у | n | J7 | J6 | J5 | J4 | J3 | J2 | J1 | J0 | | low_delay <sup>2</sup> | K0 | 1 | uimsbf | у | n | | | | | | | | K0 | | frame_rate_extension_n | L[1:0] | 2 | uimsbf | у | n | | | | | | | L1 | L0 | | frame_rate_extension_d | M[4:0] | 5 | uimsbf | у | n | K0 | L1 | L0 | M4 | МЗ | M2 | M1 | MO | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first <sup>2.</sup> Although the low\_delay bit is not used in the decoding process, low\_delay bitstreams (I and P pictures only) are supported by the decoder. ## 8.2.3 Sequence Display Extension Table 8.3 shows the actions the decoder takes for each of the parameters present in the Sequence Display Extension. Table 8.3 Sequence Display Extension Processing | Parameter | Parameter<br>Id | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to<br>Auxiliary FIFO | Used for<br>Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------------|-----------------|-------------|--------------------------------|------------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------| | extension_start_code_<br>identifier (0x2) | A[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | video_format | B[2:0] | 3 | uimsbf | у | n | | | | | | B2 | B1 | В0 | | color_description | C[0] | 1 | uimsbf | у | n | 0 | 0 | 0 | 0 | | | | C0 | | if (color_description) { | | | | | | | | | | | | | | | color_primaries | D[7:0] | 8 | uimsbf | у | n | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | transfer_characteristics | E[7:0] | 8 | uimsbf | у | n | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | | matrix_coefficients | F[7:0] | 8 | uimsbf | у | n | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | } | | | | | | | | | | | | | | | display_horizontal_size | G[13:0] | 14 | uimsbf | у | у | 0 | 0 | G13 | G12 | G11 | G10 | G9 | G8 | | | | | | | | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | | marker_bit | H[0] | 1 | bslbf | n | n | | | | | | | | Н0 | | display_vertical_size | I[13:0] | 14 | uimsbf | у | n | 0 | 0 | I13 | l12 | l11 | I10 | 19 | 18 | | | | | | | | 17 | 16 | 15 | 14 | 13 | 12 | l1 | 10 | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first ## 8.2.4 Group of Pictures Header Table 8.4 shows the actions the decoder takes for each of the parameters present in the Group of Pictures Header. Table 8.4 Group Of Pictures Header Processing | Parameter | Parameter<br>ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to | Used for | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------------------|-----------------|-------------|--------------------------------|------------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | group_start_code<br>(PscB8) | | 32 | bslbf | n | у | | | | | | | | | | time_code | A[24:0] | 25 | bslbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A24 | | | | | | | | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | | | | | | | | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | | | | | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | closed_gop | В0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | В0 | | broken_link | C0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | C0 | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first ## 8.2.5 Picture Header Table 8.5 shows the actions the decoder takes for each of the parameters present in the Picture Header. Table 8.5 Picture Header Processing | Parameter | Parameter ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to | Used for | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------------------------------------------------|--------------|-------------|--------------------------------|------------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | picture_start_code<br>(Psc00) | | 32 | bslbf | n | у | | | | | | | | | | temporal_reference | A[9:0] | 10 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | A9 | A8 | | | | | | | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | picture_coding_type | B[2:0] | 3 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | B2 | B1 | В0 | | vbv_delay | C[15:0] | 16 | uimsbf | у | n | C15 | C14 | C13 | C12 | C11 | C10 | C9 | C8 | | | | | | | | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | C0 | | if (picture_coding_<br>type==2 <br>picture_coding_type<br>==3) { | | | | | | | | | | | | | | | full_pel_forward_<br>vector | D0 | 1 | bslbf | n | у | | | | | | | | D0 | | forward_f_code | E[2:0] | 3 | bslbf | n | у | | | | | | E2 | E1 | E0 | | } | | | | | | | | | | | | | | | if (picture_coding_type ==3) { | | | | | | | | | | | | | | | full_pel_backward_<br>vector | F0 | 1 | bslbf | n | у | | | | | | | | F0 | | backward_f_code | G[2:0] | 3 | bslbf | n | у | | | | | | G2 | G1 | G0 | | (Sheet 1 of 2) | | | | | | | | | | | | • | | Table 8.5 Picture Header Processing (Cont.) | Parameter | Parameter ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to | Used for | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------------------|--------------|-------------|--------------------------------|------------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | } | | | | | | | | | | | | | | | while (nextbits() =='1') { | | | | | | | | | | | | | | | extra_bit_picture /* with the value 1 */ | H0 | 1*n | uimsbf | n | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | extra_information_<br>picture | I[7:0] | 8*n | uimsbf | n | n | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 | | } | | | | | | | | | | | | | | | extra_bit_picture /* with the value 0 */ | J0 | 1 | uimsbf | n | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | (Sheet 2 of 2) | | | | | | | | | | | | | | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first # 8.2.6 Picture Coding Extension Table 8.6 shows the actions the decoder takes for each of the parameters present in the Picture Coding Extension. Table 8.6 Picture Coding Extension Processing | Parameter | Parameter ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to | Used for | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------|--------------|-------------|--------------------------------|------------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | extension_start_code<br>(PscB5) | | 32 | bslbf | n | у | | | | | | | | | | extension_start_code_<br>identifier | A[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | f_code[0][0] | B[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | ВЗ | B2 | B1 | В0 | | f_code[0][1] | C[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | СЗ | C2 | C1 | C0 | | f_code[1][0] | D[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | D3 | D2 | D1 | D0 | | f_code[1][1] | E[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | E3 | E2 | E1 | E0 | | intra_dc_precision | F[1:0] | 2 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | F1 | F0 | | picture_structure | G[1:0] | 2 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | G1 | G0 | | top_field_first | H0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | H0 | | frame_pred_frame_dct | 10 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 10 | | concealment_motion_<br>vectors | J0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | J0 | | q_scale_type | K0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | K0 | | intra_vlc_format | L0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LO | | alternate_scan | МО | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | M0 | | repeat_first_field | N0 | 1 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 0 | N0 | | chroma_420_type | 00 | 1 | uimsbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | progressive_frame | P0 | 1 | uimsbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | P0 | | (Sheet 1 of 2) | | | | | | | | | | | | | | Table 8.6 Picture Coding Extension Processing (Cont.) | Parameter | Parameter ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to | Used for | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------|--------------|-------------|--------------------------------|------------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | composite_display_flag | Q0 | 1 | uimsbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Q0 | | if (composite_display_flag) { | | | | | | | | | | | | | | | v_axis | R0 | 1 | uimsbf | у | n | | | | | | | | R0 | | field_sequence | S[2:0] | 3 | uimsbf | у | n | | | | | | S2 | S1 | S0 | | sub_carrier | T0 | 1 | uimsbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | T0 | | burst_amplitude | U[6:0] | 7 | uimsbf | у | n | 0 | U6 | U5 | U4 | U3 | U2 | U1 | U0 | | sub_carrier_phase | V[7:0] | 8 | uimsbf | у | n | V7 | V6 | V5 | V4 | V3 | V2 | V1 | V0 | | } | | | | | | | | | | | | | | | (Sheet 2 of 2) | | | | | | | | | | | | | | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first #### 8.2.7 Quant Matrix Extension Table 8.7 shows the actions the decoder takes for each of the parameters present in the Quant Matrix Extension. Table 8.7 Quant Matrix Extension Processing | Parameter | Parameter ID | No. of Bits | Bit Assignment <sup>1</sup> | Written to Auxiliary FIFO | Used for Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------------------|--------------|-------------|-----------------------------|---------------------------|-------------------|-------|-------|-------|-------|-------|-------|-------|-------| | extension_start_code_identifier (0x3) | A[3:0] | 4 | uimsbf | у | у | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | load_intra_quantizer_matrix | | 1 | uimsbf | n | у | | | | | | | | | | if (load_intra_quantizer_matrix) | | | | | | | | | | | | | | | intra_quantizer_matrix[64] | | 8 * 64 | uimsbf | n | у | | | | | | | | | | load_non_intra_quantizer_matrix | В0 | 1 | uimsbf | n | у | | | | | | | | В0 | | if (load_non_intra_quantizer_matrix) | | | | | | | | | | | | | | | non_intra_quantizer_matrix[64] <sup>1</sup> | | 8 * 64 | uimsbf | n | у | | | | | | | | | | load_chroma_intra_quantizer_<br>matrix | C0 | 1 | uimsbf | n | n | | | | | | | | C0 | | if (load_chroma_intra_quantizer_<br>matrix) | | | | | | | | | | | | | | | chroma_intra_quantizer_matrix[64] <sup>2</sup> | | 8 * 64 | uimsbf | n | n | | | | | | | | | | load_chroma_non_intra_quantizer_<br>matrix | D0 | 1 | uimsbf | n | n | | | | | | | | D0 | | if (load_chroma_non_intra_<br>quantizer_matrix) | | | | | | | | | | | | | | | chroma_non_intra_quantizer_<br>matrix[64] | | 8 * 64 | uimsbf | n | n | | | | | | | | | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first Chroma quant matrix extension values are not processed since they are not required for Main ProfileMain Level. #### 8.2.8 Host Access of Q Table Entries The host can read the intra and nonintra quant matrix values that are stored in the Q table in the L64105 for the current decode process. The quant matrix values may be the default values or they may have been provided by the bitstream in the sequence header or in the quant matrix extension. The L64105 sets the Q Table Ready bit in Register 241 (page 4-56) when the quant matrix values are all stored. The host sets the Intra Q Table bit in the same register to select that table or clears it to select the nonintra Q table. Then the host writes the address (0 to 63) of the particular matrix entry into bits [7:2] of Register 241 (page 4-56) and reads the value at that entry from Register 242. # 8.2.9 Picture Display Extension Table 8.8 shows the actions the decoder takes for each of the parameters present in the Picture Display Extension. Table 8.8 Picture Display Extension Processing | Parameter | Parameter ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to<br>Auxiliary FIFO | Used for<br>Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------------------------------------------------------------------------|--------------|-------------|--------------------------------|------------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------| | extension_start_<br>code_identifier<br>(0x7) | A[3:0] | 4 | uimsbf | У | У | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | for (i=0;<br>i <number_of_<br>frame_center_<br/>offsets;i++) {<sup>2</sup></number_of_<br> | | | | | | | | | | | | | | | frame_center_ | B[15:0] | 16 * n | simsbf | у | у | 0 | 0 | B15 | B14 | B13 | B12 | B11 | B10 | | horizontal_offset | | | | | | В9 | B8 | B7 | B6 | B5 | B4 | В3 | B2 | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | B1 | B0 | | marker_bit | C0 | 1 * n | bslbf | n | n | | | | | | | | C0 | | frame_center_ | D[15:0 | 16 * n | simsbf | у | n | 0 | 0 | 0 | 0 | D15 | D14 | D13 | D12 | | vertical_offset <sup>3</sup> | J | | | | | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | | | | | | | | 0 | 0 | 0 | 0 | D3 | D2 | D1 | D0 | | marker_bit | E0 | 1 * n | bslbf | n | n | | | | | | | | E0 | | } | | | | | | | | | | | | | | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first; simsbf = signed integer, most significant bit first <sup>2.</sup> The value of the parameter Number\_of\_frame\_center\_offsets is a function of the following parameters received in the sequence coding extension and in the picture coding extension; Progressive\_ sequence (prog), Picture\_structure (pic\_str), Top\_field\_first (tff), and Repeat first field (rff). See Table 8.9 for allowable values for these parameters. <sup>3.</sup> Vertical offsets are written to the Auxiliary FIFO but are not supported by the L64020. Table 8.9 Number of Frame Center Offsets | Progressive<br>Sequence Bit | Picture<br>Structure | Top Field<br>First Bit | Repeat First<br>Field Bit | Display Order | Number of Frame<br>Center Offsets | |-----------------------------|----------------------|------------------------|---------------------------|---------------------------|-----------------------------------| | 0 | frame | 0 | 0 | bottom field, top field | 2 | | 0 | frame | 0 | 1 | bottom, top, bottom field | 3 | | 0 | frame | 1 | 0 | top, bottom field | 2 | | 0 | frame | 1 | 1 | top, bottom, top field | 3 | | 0 | top field | 0 | 0 | top field | 1 | | 0 | bottom field | 0 | 0 | bottom field | 1 | | 1 | frame | 0 | 0 | frame | 1 | | 1 | frame | 0 | 1 | frame, frame | 2 | | 1 | frame | 1 | 1 | frame, frame, frame | 3 | # 8.2.10 Copyright Extension Table 8.10 shows the actions the decoder takes for each of the parameters present in the Copyright Extension. Table 8.10 Copyright Extension Processing | Parameter | Parameter ID | No. of Bits | Bit Assignment <sup>1</sup> | Written to<br>Auxiliary FIFO | Used for Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------------------------------------|--------------|-------------|-----------------------------|------------------------------|-------------------|-------|-------|-------|-------|-------|-------|-------|-------| | extension_<br>start_code_<br>identifier (0x4) | A[3:0] | 4 | uimsbf | У | у | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | copyright_flag | B0 | 1 | bslbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | B0 | | copyright_<br>identifier | C[7:0] | 8 | uimsbf | у | n | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | | original_or_<br>copy | D0 | 1 | bslbf | у | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0 | | reserved | E[6:0] | 7 | uimsbf | у | n | 0 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | | marker_bit | F0 | 1 | bslbf | n | n | | | | | | | | F0 | | copyright_ | G[19:0] | 20 | uimsbf | у | n | G19 | G18 | G17 | G16 | G15 | G14 | G13 | G12 | | number_1 | | | | | | G11 | G10 | G9 | G8 | G7 | G6 | G5 | G4 | | | | | | | | 0 | 0 | 0 | 0 | G3 | G2 | G1 | G0 | | marker_bit | H0 | 1 | bslbf | n | n | | | | | | | | H0 | | copyright_ | I[21:0] | 22 | uimsbf | у | n | l21 | 120 | l19 | l18 | l17 | I16 | l15 | l14 | | number_2 | | | | | | l13 | l12 | l111 | I10 | 19 | 18 | 17 | 16 | | | | | | | | 0 | 0 | 15 | 14 | 13 | 12 | I1 | 10 | | marker_bit | J0 | 1 | bslbf | n | n | | | | | | | | J0 | | copyright_ | K[21:0] | 22 | uimsbf | у | n | K21 | K20 | K19 | K18 | K17 | K16 | K15 | K14 | | number_3 | | | | | | K13 | K12 | K11 | K10 | K9 | K8 | K7 | K6 | | | | | | | | 0 | 0 | K5 | K4 | K3 | K2 | K1 | K0 | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first #### 8.2.11 User Data User data is written to the User Data FIFO, which is separate from the Auxiliary Data FIFO. The Group of Pictures (GOP) User Data Only bit in Register 239 (page 4-55) controls the user data processing. When this bit is cleared, user data of all layers is written to the User Data FIFO as shown in Table 8.11. When this bit is set for each sequence, only the first GOP-layer user data is put into the User FIFO. User data belonging to others layers is discarded. See also Section 8.2.15, "User Data FIFO Operation." Table 8.11 All User Data Processing | Parameter | Parameter ID | No. of Bits | Bit<br>Assignment <sup>1</sup> | Written to<br>User FIFO | Used for<br>Decoding | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------------------------------|--------------|-------------|--------------------------------|-------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------| | user_data_start_code<br>(PscB2) | | 32 | bslbf | n | n | | | | | | | | | | while (nextbits() ! = '0000 0000 0000 0000 0000 0000 0001') | | | | | | | | | | | | | | | user_data | A[7:0] | 8 * n | uimsbf | у | n | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | <sup>1.</sup> bslbf = bit stream left bit first; uimsbf = unsigned integer, most significant bit first #### 8.2.12 Picture Data All layers of syntax including and below picture data, i.e., slice, macroblock, and block are processed by the decoder to reconstruct the picture. None of the parameters in picture data are written to the Auxiliary Data FIFO or the User Data FIFO. # 8.2.13 Unsupported Syntax The decoder supports Main Profile @ Main Level. As such, there is no support for scalable extensions, i.e., sequence scalable extension, picture temporal scalable extension, and picture spatial scalable extension. Chroma formats 4:4:4 and 4:2:2 also are not supported. ## 8.2.14 Auxiliary Data FIFO Operation The Auxiliary Data FIFO is used to store certain header parameters required by the system controller or host. The FIFO operates as a 128-byte-deep circular buffer. The various registers associated with the Auxiliary Data FIFO are listed in Table 8.12 and described in the text following. More complete descriptions can be found at the page references shown in the table. Table 8.12 Aux Data FIFO Registers | Register | Bit(s) | R/W | Name | Page<br>Ref. | |----------|--------|-----|----------------------------------------------|--------------| | 0 | 1 | R | Aux/User Data FIFO Ready Interrupt | 4-2 | | | | W | Aux/User Data FIFO Ready Interrupt Mask | | | 0 | 2 | R | First Slice Start Code Detect Interrupt | 4-3 | | | | W | First Slice Start Code Detect Interrupt Mask | | | 64 | 0 | W | Reset Aux Data FIFO | 4-17 | | | [1:0] | R | Aux Data FIFO Status [1:0] | 4-17 | | | [4:2] | R | Aux Data Layer ID [2:0] | 4-18 | | 67 | [7:0] | R | Aux Data FIFO Output [7:0] | 4-19 | When the Postparser writes the first byte of auxiliary data into the Aux Data FIFO, the Aux/User Data FIFO Ready Interrupt is set. When the Postparser detects the First Slice Start Code in the bitstream, it sets the First Slice Start Code Detect Interrupt bit. When set and not masked, either bit causes INTRn to be asserted to the host. The host should respond by reading Registers 0 through 4 to determine the cause of the interrupt. If the host detects that the AUX/User Data FIFO Interrupt is set, it should read the Aux Data FIFO Status bits and the User Data FIFO Status bits to determine which FIFO to read. The status code meanings are shown in Table 8.13. Table 8.13 Aux Data FIFO Status | Bits 64[1:0] | Status | |--------------|------------| | 0b00 | Empty | | 0b01 | Data ready | | 0b10 | Full | | 0b11 | Overrun | The status changes from empty to data ready as soon as the first byte is written into the FIFO. Once overrun (0b11) occurs, the status remains at overrun until the host reads the register, and then changes to full until a byte is written in or read out. The Postparser must keep writing auxiliary data bytes into the FIFO as it encounters them in the bitstream. Bytes that overflow from the FIFO are lost. The host is not interrupted on overrun, so it must watch the status bits and empty the FIFO in a timely manner. Once the Postparser is past the first slice start code of the picture, the remaining data in the picture belongs to the slice, macroblock, and block layers. Usually, all the auxiliary/user data pertaining to the current picture has already been written to the FIFOs when the first slice start code in the picture is encountered. Also at this point, the Video Decoder stalls to synchronize with the display process, giving the host ample time to read the FIFOs. The three host options are then: - 1. mask both interrupts and routinely read the FIFO status. - mask the First Slice Start Code Detect Interrupt and read the FIFO status when INTRn is asserted because of an Aux/User Data Ready Interrupt. Note: It is important for the host to respond to INTRn and read the interrupt registers. The interrupt bits are cleared when read. If one FIFO sets the data ready interrupt bit and the bit is not read, the other FIFOs cannot generate an INTRn interrupt. 3. mask the Aux/User Data Ready Interrupt and read the FIFO contents when the First Slice Start Code Detect Interrupt occurs. When the first data byte is written to the FIFO, it is placed in the Aux Data FIFO Output register. At the same time, the Postparser writes the layer ID of the data byte into the Auxiliary Data Layer ID field of Register 64 (see Table 8.14). The host should read the ID first and then read the data. As soon as the data byte is read, the two registers are updated if another unread byte is available in the FIFO. Table 8.14 Auxiliary Data Layer ID Assignments | Bits 64[4:2] | Layer | |--------------|---------------------------------------| | 0b000 | Sequence | | 0b001 | Group of pictures | | 0b010 | Picture | | 0b111 | Extension layer (picture or sequence) | When the host writes a 1 to bit 0 of Register 64, the read and write pointers of the Aux Data FIFO are reset and the FIFO's status goes to empty. Any previously unread bytes in the FIFO will be overwritten and lost when new data is written into the FIFO. ## 8.2.15 User Data FIFO Operation User Data FIFO operation is very much like Aux Data FIFO operation. In fact, they share some interrupt bits. The complete description, however, is given here for your convenience and not referenced back to the previous section. The User Data FIFO is used to buffer user data parsed from the bitstream to the host. The User Data FIFO is 128 bytes deep and operates as a circular buffer. Since the decoder parses user data at 8 bits/cycle, the FIFO can fill up very quickly when large amounts of user data are in the channel. The various registers associated with the User Data FIFO are listed in Table 8.15 and described in the text following. More complete descriptions can be found at the page references shown in the table. Table 8.15 User Data FIFO Registers | Register | Bit(s) | R/W | Name | Page Ref. | |----------|--------|-----|-----------------------------------------|-----------| | 0 | 1 | R | Aux/User Data FIFO Ready Interrupt | 4-2 | | | | W | Aux/User Data FIFO Ready Mask | | | 0 | 2 | R | First Slice Start Code Detect Interrupt | 4-3 | | | | W | First Slice Start Code Detect Mask | | | 65 | 0 | W | Reset User Data FIFO | 4-18 | | | [1:0] | R | User Data FIFO Status | 4-18 | | | [3:2] | R | User Data Layer ID | 4-19 | | 66 | [7:0] | R | User Data FIFO Output | 4-19 | | 239 | 3 | R/W | GOP User Data Only | 4-55 | When the Postparser writes the first byte of user data into the FIFO, the Aux/User Data FIFO Ready Interrupt is set. When the Postparser detects the First Slice Start Code in the bitstream, it sets the First Slice Start Code Detect Interrupt bit. When set and not masked, either bit causes INTRn to be asserted to the host. The host should respond by reading Registers 0 through 4 to determine the cause of the interrupt. If the host detects that the AUX/User Data FIFO Interrupt is set, it should read the Aux Data FIFO Status bits and the User Data FIFO Status bits to determine which FIFO to read. The status code meanings are shown in Table 8.16. Table 8.16 User Data FIFO Status | Bits 65[1:0] | Status | |--------------|------------| | 0b00 | Empty | | 0b01 | Data ready | | 0b10 | Full | | 0b11 | Overrun | The status changes from empty to data ready as soon as the first byte is written into the FIFO. Once overrun (0b11) occurs, the status remains at overrun until the host reads the register, and then changes to full until a byte is written in or read out. The Postparser must keep writing user data bytes into the FIFO as it encounters them in the bitstream. Bytes which overflow from the FIFO are lost. The host is not interrupted on overrun so it must watch the status bits and empty the FIFO in a timely manner. Once the Postparser is past the first slice start code of the picture, the remaining data in the picture belongs to the slice, macroblock, and block layers. Usually, all the auxiliary/user data pertaining to the current picture has already been written to the FIFOs when the first slice start code in the picture is encountered. Also at this point, the Video Decoder stalls to synchronize with the display process, giving the host ample time to read the FIFOs. The three host options are then: - 1. mask both interrupts and routinely read the FIFO status. - mask the First Slice Start Code Detect Interrupt and read the FIFO status when INTRn is asserted because of an Aux/User Data Ready Interrupt. - Note: It is important for the host to respond to INTRn and read the interrupt registers. The interrupt bits are cleared when read. If one FIFO sets the data ready interrupt bit and the bit is not read, the other FIFO cannot generate an interrupt. - 3. mask the Aux/User Data Ready Interrupt and read the FIFO contents when the First Slice Start Code Detect Interrupt occurs. When the first data byte is written to the FIFO, it is placed in the User Data FIFO Output register. At the same time, the Postparser writes the layer ID of the data byte into the User Data Layer ID field of Register 65 (0x41) (see Table 8.17). The host should read the ID first and then read the data. As soon as the data byte is read, the two registers are updated if another unread byte is available in the FIFO. Table 8.17 User Data Layer ID Assignments | User Data Layer ID [1:0] | MPEG Layer | |--------------------------|-------------------| | 0b00 | sequence | | 0b01 | Group of pictures | | 0b10 | Picture | | 0b11 | Slice | When the host writes a 1 to bit 0 of Register 65, the read and write pointers of the User Data FIFO are reset and the FIFO's status goes to empty. Any previously unread bytes in the FIFO will be overwritten and lost when new data is written into the FIFO. When the GOP User Data Only bit is set, the decoder parses only user data at the GOP layer (line 21) to the User Data FIFO. Other user data is discarded by the decoder. The default value of this bit at startup is 0; all user data of all layers are written to the User Data FIFO. # 8.3 Video Decoder Pacing The Video Decoder Module in the L64105 decodes preparsed data from the Video ES Channel Buffer. Decode should not be started until there is sufficient data in the Video ES Channel Buffer to decode a complete picture without the buffer underflowing. To decode with the minimum amount of frame store memory, picture reconstruction is controlled by the picture display rate (i.e., the vertical sync rate). The decode-to-display pacing is actually performed by comparing the Decode Time Stamp (DTS) and Presentation Time Stamp (PTS) of each picture to the System Clock Reference (SCR). The Video Decoder Module is controlled by the Decode Start/Stop Command bit (Register 246, bit 0). Setting this bit causes the decoder to start the process of reconstructing pictures from the input MPEG-1/MPEG-2 bitstream. The reconstruction proceeds in lock step with the display. This is required to decode with the minimum allowable amount of frame store memory. The rate of reconstruction is therefore controlled by the rate at which the picture is displayed, which again is controlled by the external sync signals (HS and VS signals). The channel start command causes the Preparser to start accepting data from the external channel interface device. For details on how to control the location of the video channel in SDRAM memory and on selecting the proper stream ID, the reader is referred to Chapter 6, "Channel Interface," and Chapter 7, "Memory Interface." After the channel start command is issued and the Video ES Channel Buffer has filled to a sufficient level, the host decode start command is issued. This signals the decoder to begin decoding the bitstream and reconstructing the picture in the frame store memory, which is allocated in SDRAM. The start of video decode can also be achieved by using the Autostart Video function. The following sections explain the operation of the various host registers required to program the functions mentioned previously. The process is illustrated with the help of a time line that shows how these operations should be sequenced in time. #### 8.3.1 Channel Start/Reset and Status Bits After power-up or chip reset, the channel is in the reset state. At this time, the various start and end addresses of the channel are assigned in SDRAM by writing to the appropriate registers (See Chapter 6, "Channel Interface," for more details.). Writing a 1 to the Channel Start/Reset bit (bit 0 of Register 7, page 4-11) causes the channel to start. This results in the Video ES Channel Buffer receiving the MPEG elementary video bitstream from the external channel interface. The host can monitor the status of the channel by reading the Channel Start/Reset/Status bit in Register 7. The host can stop the channel by clearing the Channel Start/Reset/Status. Note: The Channel Status bit is updated when the decoder acknowledges the channel stop command and not when the host writes a 0 to the bit. The Channel Start/Reset bit is checked regularly by the decoder. ## 8.3.2 Video Decoder Start/Stop The actual start of decoding should be delayed from the start of the channel. This is done to allow the Video ES Channel Buffer to fill to a sufficient level so that there is no underflow/overflow of the buffer while actually reconstructing pictures. The host may choose one of the methods described in *ISO/IEC 11172* (MPEG-1) and *ISO/IEC 13818* (MPEG-2) to determine how long this delay should be. See also Section 6.4.2, "Detecting Potential Underflow Conditions in the Video Channel," page 6-29. The Postparser in the Video Decoder Module actually starts its parsing operation as soon as there is data in the Video ES Channel Buffer. The Postparser ignores bits from the buffer until it recognizes the first sequence start code. This is done so that the Video Decoder can resynchronize to the data in cases where a program has been changed (video stream ID changed) between sequence start codes. During this time, Picture Start Code Interrupts may occur for each skipped picture before the sequence start code is found. After finding the first sequence start code, the Postparser then proceeds to read header data for the sequence layer, sequence extensions (if any), group of pictures layer, user data, picture layer, and picture layer extensions (if any). The Postparser stops parsing bits at the first picture data boundary (i.e., it reads the picture header) and waits for the Decode Start Command if it has not yet been issued. No data is written to the Auxiliary Data FIFO while the Postparser is resyncing to the first sequence start code. The host can start the Video Decoder in one of two ways: - Setting the Decode Start/Stop Command bit in Register 246 (page 4-57). - 2. Using the video autostart feature. This is done by writing an SCR Compare/Capture Value to Registers 13 through 16, setting the SCR Compare/Capture Mode bits in Register 17 to Compare mode (0b01), and setting the Video Start on Compare bit in Register 19. When the SCR counter catches up to and equals the value in the SCR Compare/Capture registers, the Decode Start Command is issued automatically. This feature can be used to synchronize the start of video decode with the Decode Time Stamps (DTSs) in the video PES headers preparsed from the bitstream. As soon as the Video Decoder acknowledges the Decode Start Command, it starts parsing the payload data in the Video ES Channel Buffer and sets the Decode Status Interrupt bit in Register 0 (page 4-2). This causes the INTRn signal to the host to be asserted if it is not masked for this interrupt. The host should then read the interrupt registers to determine the cause of the interrupt. The host can stop the Video Decoder by issuing a Decode Stop Command (clearing bit 0 in Register 246). The Video Decoder, however, completes reconstruction of the current picture before acknowledging the command, i.e., it stops at the next picture boundary and generates the Decode Status Interrupt. When the Video Decoder stops, the Display Controller freezes on the last field of the currently displayed picture. Note: A channel stop also causes a Video Decoder stop. As mentioned previously, the decode/reconstruction process runs in lock step with the display. This ensures that the reconstruction of pictures happens at the same rate as the display (30 frames/second for NTSC and 25 frames/second for PAL) and results in the minimum amount of memory for frame stores. Figure 8.2 and Figure 8.3 illustrate the process starting from channel start, searching for the first sequence start code, through start of decode, and then show the timing relationship between the reconstruction and the display of pictures. The host can follow the sequence by reading the First Slice Start Code Detect Interrupt bit, Picture Start Code Detect Interrupt bit, and Begin Active Video (BAV) Interrupt bit as the interrupts occur. These bits are in Registers 0 and 1. When a picture is encoded as two field pictures, there are two sets of picture start codes and first slice start codes as shown in Figure 8.3. Figure 8.2 Time Line for Frame Picture Figure 8.3 Time Line for Field Picture ### 8.4 Frame Store Modes This section describes how frame stores are organized in the available modes. Frame stores are maintained in the external SDRAM. The Video Decoder decodes macroblocks from the Video ES Channel Buffer and writes them to the frame stores as reconstructed pictures. Depending on the bitstream, there are three store modes: - Normal or 3-Frame Store Mode for most MPEG streams - Reduced Memory Mode (RMM) for high-resolution pictures like PAL (720 x 576) - ♦ 2-Frame Store Mode for bitstreams without B pictures In the usual case, there are two frame stores used for decoding I (intracoded) and P (forward predictive coded) pictures. These are referred to as "anchor frame stores" in the description that follows. In addition, there is a third frame store used for decoding B frames. The B frames are decoded by performing motion compensation using the two anchor frames as references (previous picture and future picture). The sizes and locations of all three frame stores in the external SDRAM are programmable and are set by the host through registers. The sizes of the anchor frame stores are sufficient to hold the entire I or P frame. The size of the third frame store, which is used for decoding B pictures, varies depending on the decoding mode (i.e., normal mode or PAL Reduced Memory Mode). You should understand the various restrictions on the use of these modes. These restrictions are described in the following sections. To aid the host in implementing system control functions, status bits are provided that indicate which frame store is currently being used for picture reconstruction and which frame store is currently being used for display. The on-chip Display Controller interfaces to the external SDRAM and displays the pictures that the Video Decoder reconstructs. # 8.4.1 Normal (3-Frame Store) Mode Figure 8.4 depicts the organization of the three frame stores. It also indicates the timing relationship between the reconstruction of frames from the incoming MPEG-1/MPEG-2 bitstream and the display of those frames by the Display Controller. Figure 8.4 Frame Store Organization in Normal Mode #### Note: - Names inside parentheses indicate frame store being used for decode or display. - F = First field. - ◆ L = Last field. Figure 8.4 assumes that encoded frame pictures are being decoded for display in interlaced mode. The reconstruction process is synchronized with the display. For example, reconstruction of frame B2 from the bitstream does not begin until the first field of frame B1 has been displayed and display of the last field of B1 has begun. This is done to process B frames using only one frame store (A3 in the example). In trick modes, where it might be necessary to change the start addresses of the frame stores "on the fly," the start address of the frame store being used for reconstruction is read in just before reconstruction of the frame store is about to begin. The host should ensure that the start address of the frame store is valid before the last field of the picture being displayed starts to display. Frame Store Modes 8-31 The start addresses of frame stores A1, A2, and A3 are programmed by the host using the registers listed in Table 8.18. Table 8.18 Frame Store Base Address Registers | Frame Store | Address <sup>1</sup> | Register | Page Ref. | | |-------------|-----------------------------------------------------------------|----------|-----------|--| | A1 | Anchor Luma Frame Store 1 Base Address [7:0] | 224 4-48 | | | | | Anchor Luma Frame Store 1 Luma Base Address [15:8] <sup>1</sup> | 225 | | | | | Anchor Chroma Frame Store 1 Base Address [7:0] | 226 | 4-48 | | | | Anchor Chroma Frame Store 1 Base Address [15:8] | 227 | | | | A2 | Anchor Luma Frame Store 2 Base Address [7:0] | 228 | 228 4-48 | | | | Anchor Luma Frame Store 2 Base Address [15:8] | 229 | | | | | Anchor Chroma Frame Store 2 Base Address [7:0] | 230 | 4-49 | | | | Anchor Chroma Frame Store 2 Base Address [15:8] | 231 | | | | А3 | B Luma Frame Store Base Address [7:0] | 232 4-49 | | | | | B Luma Frame Store Base Address [15:8] | 233 | | | | | B Chroma Frame Store Base Address [7:0] | 234 | 4-49 | | | | B Chroma Frame Store Base Address [15:8] | 235 | | | <sup>1.</sup> SDRAM addresses at 64-byte boundaries. # 8.4.2 Reduced Memory Mode In RMM, the anchor frames are reconstructed as described in the normal mode, but the B frame reconstruction uses less than a full frame store. This mode is used for decoding high-resolution pictures, such as for PAL $(720 \times 576)$ , using only 1M x 16 bits of SDRAM. The host enables RMM by setting the Reduced Memory Mode bit in Register 248 (page 4-58). This register is read by the Video Decoder only when it encounters an anchor frame (I or P picture). The host determines the amount of memory allocated to the B frame store by writing a value into the Number of Segments in RMM field in Register 289 (page 4-68). Each segment consists of a frame store for eight lines of the frame. The minimum and maximum number of segments can be calculated using the following formulas: $$Min \ NumSegments \ = \ \frac{Total \ Lines}{8} + 4$$ $$\frac{\text{Total Lines}}{8} - 1 \le \text{Max Num Segments} \le 54$$ For a full-size PAL image, the minimum number of segments is 40. If sufficient SDRAM memory is available, the recommended number of segments for adequate performance is 44. The maximum number of segments for a PAL image is 54. Allocating more segments than the minimum will always boost decoder performance by allowing "decode ahead" without waiting for the display process to free up segments. Allocating extra segments is especially recommended for applications, like letterbox display, which demand higher decoder performance. There are certain restrictions which must be followed when RMM is used. SDRAM memory is dynamically allocated in this mode, and the SDRAM memory used to reconstruct the lines of the first field are reallocated to reconstruct other lines once the first field lines have been displayed. 3:2 pulldowns (Repeat\_first\_field parameter in picture coding extension) will be processed while in RMM. However, it should be noted that the actual display in this case will be; First Field, Last Field, Last Field. Thus, the Repeat First Field is actually implemented as a Freeze Last Field during RMM while displaying B-pictures. Another restriction is the display modes that are allowed with RMM. Only the following modes may be used in conjunction with RMM: - ♦ Display Mode 4: Interlaced Chroma Field Repeat and No Filter - ♦ Display Mode 5: Interlaced Chroma Field Repeat and Filter - Display Mode 6: Interlaced Chroma Line Repeat - ♦ Display Mode 7: Interlaced Chroma Line Repeat and Filter - ♦ Display Mode 8: Interlaced 0.75 Letterbox Filter - ◆ Display Mode 10: Interlaced Repositioning - ♦ Display Mode 11: Interlaced 0.5 Letterbox Filter For more information on display modes, see Section 9.6, "Display Modes and Vertical Filtering." Frame Store Modes 8-33 Display modes 4 and 5 above use Chroma Field Repeat. To achieve these modes, the chroma component of the B pictures should be allocated a full frame store even though the luma component uses less than a full frame store in RMM. Thus the chroma component effectively does not use reduced memory mode if the display mode is set to 4 or 5. Note that in this case, the number of segments programmed in Register 289 bits [6:1] indicate the number of segments used for luma. #### 8.4.3 Two-Frame Store Mode If B pictures are not present in the bitstream, the decoder can be operated in a two-frame store mode, i.e., SDRAM memory needs to be allocated only to anchor frame stores A1 and A2. Note that, even if Low\_delay is set in the bitstream, the delay between decoding a picture and displaying it is still three field display times. # 8.4.4 Decode and Display Frame Store Status Indicators The host has access to two registers that indicate which frame store is currently being used for reconstruction and which is currently being used for display. The coding for the Current Decode Frame bits [5:4] and the Current Display Frame bits [3:2] in Register 238 is identical and is shown in Table 8.19. Table 8.19 Current Decode/Display Frame Bits Coding | Current<br>Decode/Display<br>Frame | Description | |------------------------------------|-------------------| | 0b00 | I/P Anchor 1 (A1) | | 0b01 | I/P Anchor 2 (A2) | | 0b10 | B (A3) | | 0b11 | Reserved | The Current Decode Frame bits are updated after the last field of the currently displayed frame starts displaying. The Current Display Frame bits are updated at the first vertical sync pulse indicating the start of display of the first field in the frame. Note: The Current Display Frame bits are not valid in the Display Override mode. Refer to page 4-59 for a description of Display Override mode. ## 8.5 Trick Modes The L64105 supports a variety of trick modes that are useful for implementing various functions required in a set top box system. These include skipping frames, repeating frames, avoiding video channel underflow by using a programmable "panic threshold," Rip Forward mode, support for Broken Link/Open\_GOP response, Search For Next GOP, Display Override Mode, Reconstruction Force Rate Control, and Single Still Picture display. The following sections describe each of these functions and the restrictions associated with them. ## 8.5.1 Skip Frame Three bits in Register 236 control the skip frame feature. Bits [1:0] (page 4-50) let the host select skip frame mode and the type of frame to skip (see Table 8.20). When set, bit 2 in the register causes continuous skipping. When bit 2 is cleared, only one frame is skipped. Table 8.20 Video Skip Frame Modes | Skip Frame Bits | Skip Frame Mode | |-----------------|--------------------| | 0b00 | None (normal play) | | 0b01 | Skip B frame | | 0b10 | Skip P or B frame | | 0b11 | Skip any frame | When the host selects a single frame skip, the internal microcontroller clears bits [1:0] after the frame is skipped to return to normal play. When the host selects continuous skip, the selected frames are skipped until Trick Modes 8-35 the host clears either bits [1:0] or bit 2. If the host clears bit 2, one more frame is skipped and the internal microcontroller clears bits [1:0]. All three bits are read/write so the host can check the current skip mode status. To skip a frame, the Postparser transfers the picture header information to the Auxiliary Data FIFO and reads the rest of the picture bytes out of the Video ES Channel Buffer at top speed without handing them off to the IDCT Pipeline. When two or more consecutive frames are skipped, the Postparser still searches for picture start codes, generates an interrupt at each, and transfers the header information of each to the Auxiliary Data FIFO. When two or more consecutive frames are skipped, the display is frozen on the last field of the picture before the skip until the next unskipped frame is displayed. Figure 8.5 shows two cases of decoder operation for a single frame skip. In case 1, the host ordered a B frame skip while the first of two B frames (B0) was being decoded. The Postparser skips by frame B1 in time to decode frame P2. Since the B0 decode and B1 skip fit into one frame time, the display continues without freezing. In case 2, the B1 frame skip time overlaps the next vertical sync and pushes the decode time for frame P2 to the next vertical sync. The display is automatically frozen on the last field of B0 for an extra field display time. This can occur when all of frame B1 is not in the Video ES Channel Buffer at the time of the skip, slowing down the Postparser. The host can avoid this situation by reading/managing the number of pictures in the Video ES Channel Buffer (refer to Section 6.4.2, "Detecting Potential Underflow Conditions in the Video Channel," page 6-29 and Section 8.5.3, "Channel Buffer Underflow Panic Repeat," page 8-40). The host must issue the skip command before the picture start code interrupt for the picture that is to be skipped. Once the decoding of a frame starts, it cannot be skipped. Figure 8.5 Single Skip with and without Display Freeze Case 1: One-time skip B picture - no freeze Case 2: One-time skip B picture causing display freeze #### Note: - ♦ F = First field. - ◆ L = Last field. Trick Modes 8-37 #### 8.5.2 Repeat Frame The repeat frame feature is controlled by two bits in Register 237 (page 4-51). When the host clears the Video Continuous Repeat Frame Mode bit (bit 1) and sets the Video Repeat Frame Enable bit (bit 0), the Video Encoder repeats the last field of the frame currently being decoded twice. That is, its first field is displayed once and its last field is displayed three times in succession. This is shown in Figure 8.6. After the Video Encoder accepts the command, it automatically clears the Video Repeat Frame Enable bit. If the host sets both bits, the last field of the frame being decoded is continuously repeated and the Video Decoder is paused. If the repeat lasts over several frames, the Video ES Channel Buffer could overflow unless it also is paused or stopped by the host. Note: Since the Video Decoder is paused, picture start code interrupts are not generated and no data is read into the Auxiliary Data FIFO during the repeats. The host can stop the repeat by clearing either or both bits. If it clears the continuous mode bit only, the field is repeated two more times and the Video Decoder clears the repeat mode bit. If the host clears the repeat enable bit only, the currently displayed frame is completed (by repeating the last field one more time, if necessary) and the next decoded frame is displayed. If only one field is repeated, the fields are then out of sync with the even/odd interlacing. This condition is automatically corrected if the host sets the Automatic Field Inversion Correction bit in Register 279 (page 4-65). #### **Frame Repeat Modes** Figure 8.6 #### Single Repeat #### Note: - F = First field. - L = Last field. Trick Modes 8-39 # 8.5.3 Channel Buffer Underflow Panic Repeat When this feature is enabled and the decoder detects that the Video ES Channel Buffer is in danger of underflowing, it automatically freezes the display on the last field of the currently displaying picture. The freeze is automatically removed when the channel buffer has filled to an adequate level. During the panic condition, the decoder pauses; it does not request any bytes from the channel for decoding. To enable this feature, the host sets the Video Numitems/Pics Panic Mode Select bits in Register 69 (page 4-22) to either 0b01 to select number of items (64-bit words) or 0b10 to select number of pictures. The host must then enter an item or picture threshold value in Registers 134 through 136 (page 4-32). The Channel Buffer Controller compares the number of items or pictures in the Video ES Channel Buffer with the programmed threshold value. If the actual number falls below the threshold, a "panic" signal is sent to the Video Decoder. The Video Decoder responds by repeating a frame to let the Video ES Channel Buffer refill above the threshold. The panic signal is sampled by the decoder just before reconstruction of the picture is about to begin. Note that the decoder pauses for the panic signal to clear even if the host has commanded the decoder to skip a frame. Note: This operation can violate the correct Video Buffering Verifier (VBV) model operation and is generally used in trick modes when the VBV is invalid. # 8.5.4 Rip Forward Mode Setting the Rip Forward Mode Enable bit in Register 238 (page 4-52) enables the Rip Forward Mode. In this mode, the decoder processes pictures as fast as it can without regard to the status of the display, i.e., the rate control for the decode with respect to the Vertical Sync of the display is turned off. The rate control for the decode is governed by the Rip Forward Display Single Step Command bit in Register 238 (page 4-53). The on-chip microcontroller monitors the single step bit after it receives both a picture start code and the first slice start code, and has processed the picture header. The decode for that picture only proceeds when the single step bit is set. The single step bit is cleared on reading by the decoder. The Rip Forward Mode is intended to be used in applications where not every picture that is decoded needs to be displayed. The picture to be displayed is specified in separate registers. These registers are read by the Video Interface. See the Display Override Mode bits in Register 265 (page 4-59) and the Override Display Start Address in Registers 285, 286, 287, and 288 (page 4-68). Also, during the Display Override Mode, the host must specify the Override Picture Width in Register 283. The Pan and Scan from Bitstream bit in Register 279 must be cleared, and pan-and-scan values (if any) must be supplied by the host in Registers 276 through 281. The 3:2 Pulldown from Bitstream bit in Register 275 must be cleared, and the display must be specified completely by the host using the Host Repeat First Field and Host Top Field First bits in Register 275. After the Rip Forward Mode is turned off, the reconstruction of the next picture begins at the boundary of the following even display field. This causes resynchronization between the reconstruction and the display process. Figure 8.7 shows an example of Rip Forward Mode with Display Override. Trick Modes 8-41 Figure 8.7 Setting Up Rip Forward/Display Override Command Case 1: Normal Play Case 2: Display every other anchor picture #### Note: - · Names inside parentheses indicate frame store being used for decode or display. - F = First field. - ◆ L = Last field. #### 8.5.5 Force Broken Link The L64105 automatically skips all B pictures before the first I picture in an open Group of Pictures (GOP) if the Broken Link bit in the bitstream is set. The host can force this feature in an open GOP regardless of the bitstream broken-link bit by setting the Host Force Broken Link Mode bit in Register 239 (page 4-54). This bit is automatically cleared by the Video Decoder when it encounters the next GOP after skipping. The host must set the force bit before the next GOP header is encountered in the bitstream in order for this command to apply to the next GOP. The Video Decoder stays synchronized with the display because only one B picture is skipped per frame display period. #### 8.5.6 Search for Next GOP/Seq Command When the host sets the Host Search Next GOP/Seq Command bit in Register 240 (page 4-56), the Video Decoder stops decoding and skips all header and data bytes until it recognizes the next Sequence or GOP header, whichever comes first. When it finds the header, the Video Decoder clears the search bit. Since the Video Decoder reads this bit just before starting reconstruction of each frame, the display automatically freezes on the last field of the currently displayed or previous frame if the bit is set. Note that, unlike the skip feature, picture start code interrupts are generated but no header data is written to the Auxiliary Data FIFO for the pictures that are skipped. #### 8.5.7 Reconstruction Force Rate Control With a 3-frame store SDRAM storage scheme, all B pictures are reconstructed to frame store A3. The display of these B pictures takes place approximately one field time after their reconstruction starts. When decoding and displaying a series of consecutive B pictures, steps need to be taken to make sure that the contents of A3 are not overwritten by reconstruction before they are displayed. The decoder is capable of automatically using its internal rate control mechanism to control the rate of reconstruction. The internal rate control stalls the decoder if reconstruction is about to overwrite SDRAM contents that have not been displayed. Specifically, the automatic rate control is turned on during the first field display time whenever the frame store for reconstruction and Trick Modes 8-43 display happen to coincide. When the decoder is set for Rip Forward Mode, the internal automatic rate control is turned off since the intention is to reconstruct pictures as fast as possible. Figure 8.8 shows examples when rate control is applied on B picture and on anchor picture reconstruction. The host can force rate control on for all pictures by setting the Force Rate Control bit in Register 239 (page 4-55). In this mode, the decoder always checks for reconstruction overrunning display based on the lines currently displayed. When this bit is cleared (normal mode), the reconstruction overrunning display check is only performed if the decoder is reconstructing over the top of the same physical frame store that is currently being displayed (i.e., the last field of the frame store is being displayed and the next picture is being reconstructed in the same frame store). It is recommended that this bit be set only during trick modes where the host software is changing the address of the frame stores in SDRAM dynamically. An example is Display Override Mode where the host is changing the frame store pointers (A1, A2, and A3) at the start of every picture reconstruction to point to different physical locations in SDRAM. In modes like this, the host should set the Force Rate Control bit since the Video Decoder may not automatically detect that rate control is needed. During the Rip Forward Mode, the internal rate control is turned off. If the host displays selective reconstructed pictures, it should force rate control on for certain fields. Figure 8.9 shows an example of how the Force Rate Control bit is used in Rip Forward Mode. #### Figure 8.8 **Automatic Rate Control** #### Case 1: Rate control on B picture decoding Decode Case 2: Rate control on anchor picture decoding #### Note: - Names inside parentheses indicate frame store being used for decode or display. - F = First field. - L = Last field. Trick Modes 8-45 Figure 8.9 Using Force Rate Control in Rip Forward Mode #### Note: - Names inside parentheses indicate frame store being used for decode or display. - F = First field. - ◆ L = Last field. ## 8.5.8 Sequence End Processing When the Video Decoder detects a sequence end code in the bitstream, it sets the Sequence End Code Detect Interrupt bit in Register 0 (page 4-3) and this asserts the INTRn signal to the host if the interrupt bit is not masked. After a sequence end code, the Video Decoder displays any decoded but undisplayed anchor pictures (I or P) and freezes the last frame on the display until the next sequence start code is detected. This may be valuable information to the host software in certain situations, such as displaying still images. With the 3-frame store scheme, an anchor picture should not be displayed until the next anchor picture is encountered. This causes at least a 3-field display delay between an anchor picture's reconstruction and its display. Case 1 in Figure 8.10 shows a new sequence starting right after a sequence end code. At the sequence end code, frame P2 is already decoded and waiting to be displayed. The Video Decoder displays it. ## Figure 8.10 Example of Sequence End Processing #### Case 1: New sequence arrives right away Case 2: New sequence arrives late Case 3: Low rate single still picture #### Case 4: Sequence end after a skip Note: - ♦ F = First field. - ◆ L = Last field. Trick Modes 8-47 Frame I3 of the new sequence gets decoded but has to be kept in the frame store until the first field of frame P6 is decoded. So, the Video Decoder repeats frame P2. In case 2, the new sequence does not arrive until some time after the sequence end code, so frame P2 has to be repeated several times. Case 3 shows a bitstream with single pictures in the sequences and intentional delays between sequence ends and starts. The single pictures are continuously repeated between sequences. Case 4 in Figure 8.10 shows the situation where the host has ordered a continuous skip of B pictures and skips three of them immediately before a sequence end code. Since there is likely to be a delay between a sequence end code and the next sequence start, it is practical to display the last anchor picture at the sequence end instead of waiting for the first anchor picture in the new sequence. In Rip Forward Mode, the decoder stalls at the sequence end code until the Rip Forward Single Step Command bit in Register 238 (page 4-53) is set. As described, the last anchor picture in a sequence is displayed after the sequence end code is detected and is treated as a still picture until the next sequence start code. If the host sets the Ignore Sequence End bit in Register 239 (page 4-55), the last picture in the current sequence is not displayed until after the next sequence start code. This feature is useful when the delay between sequences is short and adding the extra display time could interfere with the synchronization of video and audio processing. # 8.6 Error Handling and Concealment The L64105 can detect a variety of errors in the bitstream. The decoder tries to conceal any errors found. This is usually done with the help of concealment motion vectors if they are present in the bitstream. Concealing errors helps minimize their effects and helps the decoder resynchronize to the bitstream as soon as possible. #### 8.6.1 Error Conditions Detected The following error conditions can be detected by the Video Decoder: - 1. Variable Length Code (VLC) in error. - 2. Context error, i.e., a parameter in the bitstream that is not consistent with the context or an illegal value in the bitstream. - 3. Unexpected start code. A start code in the MPEG syntax is defined as a string of 23 0s, a 1, and the Start\_code\_identifier. Start codes are used to separate and identify the various layers of syntax. If the decoder is expecting a certain parameter in the bitstream in a given layer of syntax and a transition to another layer is not expected, then the presence of a start code at that point in the parsing of the bitstream is treated as an error. - 4. Run-level errors. Inconsistent run-level variable length codes in the block layer of the syntax (IDCT) are detected and flagged. ## 8.6.2 Recovery Mechanisms Most of the error conditions listed previously occur inside the slice layer. The recovery mechanism consists of searching for the next slice start code or possibly a header at a higher level of syntax than the slice layer. This ensures that the decoder resynchronizes with the bitstream. For the portions of the picture that receive an erroneous bitstream or have missing data, the decoder performs motion compensation using concealment vectors (if they are present in the bitstream) to try to conceal the errors. When the MPEG-2 encoder keeps slices relatively small, the additional slice start codes provide a robust error recovery mechanism. The host can command the Video Decoder to ignore any concealment vectors in the bitstream by setting the Concealment Copy Option bit in Register 239 (page 4-55). In this mode, the Video Decoder copies from the previously decoded valid picture. This bit is cleared at reset or power-up. # Chapter 9 Video Interface This chapter describes the operation of the Video Interface of the L64105 Decoder. It includes a description of how to program it for proper operation, and an overview of the operation of the Vertical and Horizontal Postprocessing Filters. This chapter consists of the following sections: - ♦ Section 9.1, "Overview," page 9-2 - Section 9.2, "Television Standard Select," page 9-4 - Section 9.3, "Display Areas," page 9-5 - Section 9.4, "Video Background Modes," page 9-12 - ♦ Section 9.5, "Still Image Display," page 9-13 - ♦ Section 9.6, "Display Modes and Vertical Filtering," page 9-16 - ◆ Section 9.7, "Reduced Memory Mode," page 9-19 - ♦ Section 9.8, "Horizontal Postprocessing Filters," page 9-20 - ♦ Section 9.9, "On-Screen Display," page 9-23 - ♦ Section 9.10, "Pan and Scan Operation," page 9-32 - ♦ Section 9.11, "Display Freeze," page 9-36 - Section 9.12, "Pulldown Operation," page 9-38 - ♦ Section 9.13, "Video Output Format and Timing," page 9-39 - ♦ Section 9.14, "Display Controller Interrupts," page 9-40 ### 9.1 Overview The Video Interface is shown in the block diagram of Figure 9.1. It includes postprocessing filters, mixers, and display control timing. The Video Interface relies on a two-field display system operating with a 27-MHz pixel clock. The L64105 outputs 4:2:2 component video compatible with the ITU-R BT.601 format, allowing data to be time-division multiplexed onto an eight-bit bus. Eight-bit ITU-R BT.601 is the preferred interface for professional quality video equipment. The Address Generator, under control of the Timing Generator, addresses the frame stores in SDRAM to read pixel data into the postprocessing filters, reads display commands into the Display Controller, and reads On-Screen Display (OSD) bitmap data into the OSD Mixer. The postprocessing filters modify the pixel data on instructions from the Display Controller for letterboxing, 3:2 pulldown, and pan and scan. The Display Controller also locates the video image with respect to the sync signals to account for the requirements of several different timing systems and display modes. The output of the filters passes through an OSD Mixer that adds in the OSD information. The OSD Controller times the OSD data and maintains the color palette. The Display Controller provides a composite BLANK signal (horizontal and vertical blanking) and a CREF signal to the NTSC/PAL Encoder. CREF is high when a Cb byte is on the output bus. Figure 9.1 Video Interface Block Diagram ## 9.2 Television Standard Select To simplify programming, a Television Standard Select field in Register 290 (page 4-69) is provided. The field can be coded by the host for the modes shown in Table 9.1. Table 9.1 Television Standard Select Field | TV Standard Select | Description | |--------------------|---------------------------| | 0b00 | User Programmed (default) | | 0b01 | NTSC (USA version) | | 0b10 | PAL | | 0b11 | Reserved | When the host enters either the NTSC or PAL code, the Display Controller initializes key display parameters to their defaults for L64105 operation. The default values are listed in Table 9.2. Note: When either the NTSC or PAL code is entered, the display parameter values in Table 9.2 overwrite any values previously programmed by the host. The Television Standard Select code immediately returns to the user programmed mode (0b00) to allow the host to make any desired parameter modifications, such as for letterboxing or alternate display systems. Table 9.2 Television Standard Select Default Values | Parameter | Register[Bits] | NTSC | PAL | Page Ref. | |-------------------------------|---------------------|------|------|-----------| | Main Reads Per Line[6:0] | 278[6:0] | 90 | 90 | 4-65 | | Vline Count Init[2:0] | 282[2:0] | 4 | 1 | 4-66 | | Pixel State Reset Value [1:0] | 284[4:3] | 2 | 2 | 4-67 | | Main Start Row[10:0] | 299[2:0], 297[7:0] | 23 | 23 | 4-70 | | Main End Row[10:0] | 299[6:4], 298[7:0] | 262 | 310 | | | Main Start Column[10:0] | 302[2:0], 300[7:0] | 244 | 264 | 4-70 | | Main End Column[10:0] | 302[6:4], 301[7:0] | 1683 | 1703 | | | SAV Start Col[10:0] | 308[2:0], 306[7:0] | 240 | 260 | 4-72 | | EAV Start Co[10:0]I | 308[6:4], 307[7:0] | 1684 | 1704 | | | Vcode Zero[4:0] | 303[4:0] | 21 | 21 | 4-70 | | Vcode Even[8:0] | 303 bit 5, 304[7:0] | 262 | 310 | 4-71 | | Vcode Even Plus 1 | 303 bit 6 | 1 | 0 | 4-70 | | Fcode[8:0] | 303 bit 8, 305[7:0] | 265 | 312 | 4-71 | # 9.3 Display Areas From the Display Controller point of view, the entire display area can best be described as a blank area that is bounded vertically by the vertical sync (VS) input and horizontally by the horizontal sync (HS) input. The HS and VS input pulses determine field and line timing. For reliable operation, the sync inputs must be synchronous to the 27-MHz device clock. Additionally, VS must be received every field time and HS must be received every line time. The Display Controller times and locates several display areas within the entire display area. Refer to Figure 9.2. The areas include the active display area, the main display area, and the OSD area. The bottom-most layer is black. The active display area resides just above the black layer. The main display area is contained within the active display area. The OSD display is mixed on top of the main area. Display Areas 9-5 Figure 9.2 Display Areas Example The Display Controller includes counters for counting the horizontal offset and the vertical offset from the new field timing. The horizontal offset is measured in device clocks from the HS, while the vertical offset is measured as a line offset from the new field timing. The Display Controller uses these counters to determine the location of the various display areas. The host programs row and column start and end values in registers to define the location of the main display area. The start values determine the position of the upper left corners of the area while the end values set the position of the lower right corner. The location of the main display area is controlled by Registers 297–302 (page 4-70). The main display area is intended for the display of either a decoded video sequence or a separate still image. This section focuses on the display of decoded video sequences; still image display features are covered later. As described earlier, the host must define the area by programming the start and end points of the area. The data for the main display area is both horizontally scaled and vertically filtered based on the programmed display mode. Since the image may be horizontally scaled, the number of pixels to be read from the frame store may not be the same as the number of pixels required for the displayed image. Therefore, the host must also program the required number of Main Reads per Line from the frame store in Register 278 (page 4-65). This value is the number of frame store pixels to be read divided by eight since there are eight luma bytes in an SDRAM burst. For example, if the source image is SIF resolution (352 pixels in width) and the target image is full resolution (720 pixels in width), the required main reads per line is equal to 352/8 = 44. ## 9.3.1 Vertical Timing The active display area is bounded by the horizontal and vertical blanking intervals. The blanking intervals for the Display Controller are defined by the ITU-R BT.656 SAV/EAV timing codes. (Start of Active Video/End of Active Video). These codes include three signals for timing; a vertical blanking (V), a horizontal blanking (H), and an odd/even field (F). The Display Controller can optionally output the ITU-R BT.656 SAV/EAV timing codes on the pixel data bus by setting the ITU-R BT.656 Mode bit in Register 284 (page 4-67). Regardless of the setting of the ITU-R BT.656 Mode bit, the SAV/EAV control parameters *must* be programmed for predictable operation of the L64105. In addition to providing the SAV/EAV output codes and defining the active display area, these parameters are also used for generating the Display Controller interrupts. The ITU-R BT.656 control parameters are programmed in Registers 303-305 (page 4-70). The horizontal position of the SAV/EAV codes as an offset from the horizontal sync is programmable through the SAV Start Column and the EAV Start Column Registers (306-308, page 4-72). Figure 9.3 shows the vertical timing for an NTSC system and Figure 9.4 shows the timing for a PAL system. Display Areas 9-7 The Vcode Zero field of Register 303 (page 4-70) specifies the line number at which the vertical blanking bit in the EAV code should change from one to zero. This value is dependent on the particular timing system. It is typically set to 21 for NTSC and PAL. The Vcode Even fields of Registers 303 and 304 (page 4-71) are combined to specify the line number at which the vertical blanking bit in the EAV code should change from zero to one during the even field time. In some timing systems (for example, 525-line NTSC systems), the odd field requires one additional line before changing the Vcode. Such systems are handled by programming the Vcode Even Plus 1 bit in Register 303. For an NTSC system, the Vcode Even value should be 262 and the Vcode Even Plus 1 should be set to 1. For a PAL system, the Vcode Even value should be 310 and the Vcode Even Plus 1 should be cleared to 0. Figure 9.4 Vertical Timing Vcodes and Fcodes for PAL The last required parameter relating to the ITU-R BT.656 timing is the Fcode fields of Registers 303 and 305 (page 4-70). These bits are combined to specify the line number at which the field code bit changes. In general, the Fcode changes one line prior to the new field. For NTSC and PAL, this value is 265 and 312, respectively. In the Internal OSD Mode, the OSD display area is obtained from the header of each OSD display list. Unlike the main display areas, the horizontal column positions represent pixel offsets from the horizontal sync, as opposed to device clocks. In the External OSD Mode, the entire display area is considered the OSD display area. When no mixing is desired, it is up to the external OSD controller to select a transparent color from the color palette. Display Areas 9-9 ## 9.3.2 Horizontal Timing Figure 9.5 illustrates the timing of the horizontal and vertical sync inputs. The polarity of the VS and HS inputs on which the L64105 reacts is programmable with the Sync Active Low bit in Register 284 (page 4-67). Also when the VSYNC Input Type bit in Register 284 (page 4-68) is set, the VS input is used as an Even/Not Odd Field indicator. When the bit is cleared, VS is used as a sync pulse. Figure 9.5 Sync Input Timing Note: Active low mode shown. The even field is detected at the first HS after the VS. The horizontal timing parameters are measured in terms of device clocks (81 MHz), with the leading edge of horizontal sync corresponding to a horizontal count of zero. The leading edge of the horizontal sync input initializes both the horizontal count and the pixel state (pel state) value as shown in Figure 9.6. Pel state is an internal control value for determining whether luma or chroma data is output onto the pixel data bus. Since there are four pel components (Cb, Y, Cr, Ys) of the video stream, the period of the horizontal sync signal should be modulo 4, thus preventing discontinuity in the pixel data output. For NTSC and PAL systems, this period is typically 1716 and 1728 device clocks, respectively. Figure 9.6 Horizontal Input Timing The horizontal start column refers to the left edge of the display area. A start column and end column must be programmed for main video. Only a start column needs to be programmed for SAV and EAV codes. The L64105 should be programmed such that each start column coincides with a Cb pel state. The Pixel State Reset Value, Register 284 (page 4-67), is programmable to ensure proper alignment. For most timing systems, the horizontal start columns are modulo 4, and an adjustment to the Pixel State Reset Value is not required. For NTSC and PAL systems, the Main Start Column values are typically 244 and 264 respectively. Use the following formula to determine the correct value for the Initial Pixel State. Pixel State Reset Value = (Main Start Col + 2)mod4 The general form for calculating the end column is: End Col = Start Col + (Picture Width $$\times$$ 2) – 1 For NTSC and PAL systems, the end column values are typically 1683 and 1703, respectively. Figure 9.7 shows the horizontal timing for an NTSC system. Display Areas 9-11 Figure 9.7 Horizontal Timing for 8-Bit Digital Transmission for NTSC The vertical line count is used for positioning the display areas vertically and it is initialized at the new field boundary. The vertical line count is used to compare with the start and end rows of each display area and increments with each horizontal sync. In some timing systems (i.e., NTSC), the vertical line count does not initialize to a value of one. For NTSC and PAL systems, the Vline Count Init value in Register 282 (page 4-66) should be programmed to four and one, respectively. # 9.4 Video Background Modes The host can set the display background by writing to the Force Video Background bits in Register 265 (page 4-59). The background selections are shown in Table 9.3. Table 9.3 Force Video Background Selections | Force Video<br>Background Bits | Description | |--------------------------------|------------------------------| | 0b00 | No Background (default) | | 0b01 | Video Black | | 0b10 | Video Blue/User Programmable | | 0b11 | Video on Blue | When the Force Video Background bits are set to No Background, the active display area that is not occupied by the main display area assumes the color black (Y = 16, Cb = Cr = 128). Usually, the main display covers the entire active display area, except when displaying small images or during letterbox filtering. When set to Video Black, the active display area is set to black and the main display does not appear. The OSD area is mixed with the black background instead of the reconstructed images. When set to Video Blue, the active display area assumes the color the host entered into the Programmable Background registers (Registers 266–268, page 4-60). The default value for these registers is saturated blue (Y = 35, Cr = 114, Cb = 212), hence the name Video Blue. The reconstructed images do not appear, and the OSD area is mixed with the programmed background color instead. When set to Video on Blue, the active display area that is not occupied by the main display area assumes the programmable background color. This mode is ideal for the display of small images surrounded by a colored frame. # 9.5 Still Image Display The Display Controller can be programmed by the host to override the display of normal decoded video sequences to display a still image frame store instead. This is useful for Video CD still frame support and trick mode control. The registers available to the host for this feature are listed in Table 9.4. Table 9.4 Override Display Registers | Function/Parameter | Register/Field | Page Ref. | |-------------------------------------------------------------|----------------|-----------| | DMA DRAM Target Address [18:0] | 213–215 | 4-46 | | DMA DRAM Write Data [7:0] | 219 | 4-47 | | DMA Mode [1:0] | 193[2:1] | 4-39 | | Display Override Luma Frame Store Start Address [15:0] | 285 and 286 | 4-68 | | Display Override Chroma Frame Store Start<br>Address [15:0] | 287 and 288 | | | Host Top Field First bit | 275 bit 4 | 4-62 | | Display Override Mode [1:0] | 265[5:4] | 4-59 | | Decode Start/Stop Command | 246 bit 0 | 4-57 | | Anchor Luma Frame Store 1 Base Address [15:0] | 224 and 225 | 4-48 | | Anchor Chroma Frame Store 1 Base Address [15:0] | 226 and 227 | | | Override Picture Width [6:0] | 283[6:0] | 4-67 | First, the host must set up a display override frame store in SDRAM. This is normally accomplished using the DMA features of the Host Interface or by decoding a single frame sequence. The luma and chroma data must reside in separate frame stores and be formatted as shown in Figure 9.8. Figure 9.8 Luma and Chroma Frame Store Format | 63 | 56 | 55 | 48 | 47 | 40 | 39 | 32 | 31 | 24 | 23 | 16 | 15 | 8 | 7 | 0 | |----|-----------------|----|----|----|-----|----|----|----|-----|----|----|----|----|---|----| | Y | 7 | Y | 6 | Y | 5 | Y | 4 | Y | 3 | Y | 2 | Υ | 1 | Υ | 0 | | Y | 15 | Y. | 14 | Y. | 13 | Ϋ́ | 12 | Y. | 11 | Y | 10 | Y | 9 | Y | 8 | | 63 | 56 | 55 | 48 | 47 | 40 | 39 | 32 | 31 | 24 | 23 | 16 | 15 | 8 | 7 | 0 | | С | r6 | C | b6 | С | r4 | C | b4 | С | r2 | С | b2 | С | r0 | С | b0 | | Cı | <sup>-</sup> 14 | Cb | 14 | Cr | ·12 | Cb | 12 | Cı | ·10 | Cl | 10 | С | r8 | С | b8 | Next, the host must set the Display Override Luma and Chroma Frame Store Start Addresses. These are the DMA SDRAM Target addresses the host used for the two stores or the Luma and Chroma Base Addresses for a decoded picture. In addition to the address pointers, the host must also program the width of the image using the Override Picture Width field. The picture width register has a resolution of 8 pixels, hence the frame store image width must be in 8-pixel increments. This picture width register is used by the Display Controller for accessing subsequent lines of the frame store. To display a still picture it stored, the host adjusts the main display area if necessary, sets or clears the Host Top Field First bit as desired, enters the Decode Stop Command, and sets the Display Override Mode. The Video Decoder may be left running during the still display. Display override has two modes, field and frame. Field Mode is provided for field structure pictures where motion between the fields may cause distortion of the image. In Field Mode, the first field is controlled by the Host Top Field First bit and is output during both field times. In Frame Mode, both fields are output to the display. When enabled, the still image is processed through the horizontal and vertical filters of the Video Decoder. The override picture width and the main reads per line are separate registers and allows the flexibility of displaying a portion of the still image frame store (necessary for pan and scan scaling of a still frame). When the Display Controller is programmed for still image display, the data is simply read from the Display Override Frame Stores instead of the frame store indicated by the video decode engine. The parameters for the Display Override Frame Stores are sampled internally at every field boundary, allowing the host to change the values in the middle of the field. It is possible to display a still image and continue to decode video in the background. As long as the decoder is started and freeze is not active, the Display Controller continues to issue decode signals to the decoder. When a freeze is issued, the Display Controller temporarily suspends decoding while the freeze is active. This property can be exploited for various trick modes that require random access. # 9.6 Display Modes and Vertical Filtering To fully understand the display modes and their effects on picture quality, the following terminology should be understood. - A Progressive Frame is a frame in which all of the data represents one instance in time. This is based on the encoded bitstream, not the display system. - An Interlaced Frame contains two fields of data; one field is displayed before the other. This field is called the first field and may be either the top or bottom field. There may be motion between the fields. - Chroma Field Repeat implies that the chroma data is field independent, and the entire chroma data can be repeated in both field times. Chroma Field Repeat is equivalent to Progressive Chroma. - Chroma Line Repeat refers to repeating the chroma data on a line basis. This is one method of converting from 4:2:0 to 4:2:2 video format (chroma repositioning is the other method). Chroma Line Repeat is equivalent to Interlaced Chroma, assuming that the chroma data is not field repeated as well. The Display Controller contains a 4-tap luma and a 2-tap chroma vertical filter. These filters are used to interpolate and reposition luma and chroma lines to improve picture quality. The interpolation display modes are provided to double the image size vertically, i.e., to interpolate SIF (Source Intermediate Format) resolution images to full resolution. The reposition display modes are provided to improve the quality of the picture based on the picture type. In addition, the Display Controller can perform letterbox filtering on both SIF and full-resolution images. The host can select the display mode by coding the Display Mode bits in Register 276 (page 4-63). Table 9.5 correlates the display modes to specific picture and memory parameters. The paragraphs following the table include further definitions. Table 9.5 Display Mode Selection Table | | | Display Mode [3:0] | | | | | | | | | | | |------------------------------------|-----|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Parameter | 0x0 | 0x1 | 0x2 | 0x3 | 0x4 | 0x5 | 0x6 | 0x7 | 0x8 | 0x9 | 0xA | 0xB | | Field Structure Picture | | | | | | | х | х | х | | х | х | | Frame Structure Picture | х | х | х | х | х | х | х | х | х | х | х | х | | 16:9 Aspect Ratio | | | | х | | | | | х | | | | | 4:3 Aspect Ratio | х | х | х | | х | х | х | х | | х | х | х | | SIF Resolution<br>(240/288 lines) | х | х | х | х | | | | | | х | х | | | Full Resolution<br>(480/576 lines) | | | | | х | х | х | х | х | | | х | | RMM | | | | | х | х | х | х | х | | х | х | The following display modes are provided for vertically interpolating SIF resolution images to full resolution: - ♦ Display Mode 0 Progressive Luma/Chroma Line and Field Repeat. In this display mode, the luma and chroma data remains unfiltered. The luma data is treated as progressive; each line of luma is displayed in both field times. The chroma data is both line and field repeated. Each line of chroma is displayed twice in both field times to achieve full-resolution 4:2:2. - Display Mode 1 Progressive Luma Repositioning/Chroma Line and Field Repeat. The luma data is treated as a progressive frame and is vertically filtered using a bilinear interpolation filter to improve luma positioning. The chroma data is both line and field repeated as in mode 0. - ◆ Display Mode 2 Progressive Luma/Chroma Field Repeat Repositioning. The luma data remains unfiltered and is treated as a progressive frame. The chroma data is field repeated but filtered using bilinear interpolation to improve chroma positioning. - ♦ Display Mode 9 Progressive Luma Repositioning/Chroma Field Repeat Repositioning. This display mode combines the luma component of mode 1 and the chroma component of mode 2 to achieve improved luma and chroma positioning. It is best suited for frame based SIF images such as in MPEG-1. - Display Mode 10 (0xA) Interlaced Luma Repositioning/Interlaced Chroma Repositioning. Both the luma and chroma data is treated as interlaced. The odd lines of the frame store are used to interpolate the top field, while the even lines of the frame store are used to interpolate the bottom field. This display mode is best suited for field-structure, SIF-resolution images, or SIF format MPEG-2 images. - ◆ Display Mode 3 Progressive Luma/Chroma Field Repeat Letterbox Filtering. The progressive luma data is repeated each field time and decimated from four lines down to three using the on-chip, 4-tap, decimation filter. The chroma data is bilinearly interpolated to achieve the required decimation. This letterbox display mode is designed for frame-structure, SIF-resolution images with 16:9 aspect ratio displayed on 4:3 screens. The main start and end row positions must be adjusted to account for the 0.75 decimation. The total number of lines per field should be adjusted according to the following equation: Lines per Field = $$\frac{\text{Main End Row} - \text{Main Start Row} + 3}{0.75}$$ The following display modes are provided for enhancing the display of full-resolution images: - ◆ Display Mode 4 Interlaced Luma/Chroma Field Repeat. The luma data is treated as interlaced while the chroma data is repeated in its entirety in both the odd and even field times. This display mode is best suited for frame-structure, full-resolution pictures. - Display Mode 5 Interlaced Luma/Chroma Field Repeat with Repositioning. The luma data is treated as interlaced. The chroma data is repeated in its entirety for both fields, but is filtered to improve its spatial positioning. This display mode is best suited for framestructure pictures. - ◆ Display Mode 6 Interlaced Luma/Chroma Line Repeat. The luma data is treated as interlaced. The chroma data is treated as interlaced and is line repeated to achieve the 4:2:0 to 4:2:2 chroma conversion. This display mode is suitable for either field- or framestructure pictures. - Display Mode 7 Interlaced Luma/Interlaced Chroma with Repositioning. Both the luma data and chroma data are treated as interlaced. The chroma data is filtered using the bilinear chroma filter to improve the chroma positioning. This display mode is suited for either field- or frame-structured pictures. - ◆ Display Mode 8 Interlaced Luma/Interlaced Chroma 0.75 Letterbox Filtering. Both the luma and chroma data is treated as interlaced and processed through the letterbox filter to achieve decimation of four lines down to three. The main start and end rows must be adjusted to account for this 0.75 decimation. The total number of lines per field should be adjusted according to the following equation: Main End Row - Main Start Row + 1 = (0.75 \* lines/field) - 2 Display Mode 11 (0xB) - Interlaced Luma/Interlaced Chroma 0.5 Letterbox Filtering. Both the luma and chroma data is treated as interlaced and processed through the letterbox filter to achieve decimation of four lines down to two. The main start and end rows must be adjusted to account for this 0.5 decimation. The total number of lines per field should be adjusted according to the following equation: Main End Row - Main Start Row + 1 = (0.5 \* lines/field) - 2 # 9.7 Reduced Memory Mode For applications where SDRAM space is limited, Reduced Memory Mode (RMM) may be enabled to reduce the memory required for B-frame reconstruction. RMM is intended for applications with PAL resolution images, or when large OSD display areas limit the availability of SDRAM. Since RMM overwrites the memory used for decoding the first field of the B frame immediately after display, only a subset of the display modes and features are available for use in RMM. The available display modes include 4, 5, 6, 7, 8, 10, and 11. However, since display modes 4 and 5 repeat the entire field of chroma during the second field time, only luma data can utilize the benefits of the reduced memory frame store. Care must be taken to allot enough memory for the entire frame of chroma. Since the first field is not available after it has been displayed, RMM cannot fully support all of the freeze modes. In RMM, only Freeze Last Field is supported on B pictures because the second field of data is overwritten in memory. In addition, when performing pulldown the second field, instead of the first field, is repeated during the display of B-frames. # 9.8 Horizontal Postprocessing Filters The Display Controller integrates two separate horizontal postprocessing filters, a simple 2:1 horizontal decimation filter and an 8-tap interpolation filter. These filters are provided for scaling images horizontally along the scan line. The decimation filter is a simple bilinear averaging filter that decimates two pixels down to one along the horizontal scan line. This filter may be used in conjunction with the 0.5 letterbox filter for displaying pictures at 1/4 resolution. Such an application may require a four-frame store system to account for the higher bandwidth requirements. The decimation filter is enabled by setting the Horizontal Decimation Filter Enable bit in Register 274 (page 4-61). When using the decimation filter, the main reads per line should be programmed to the number of frame-store reads required to reconstruct the picture, i.e., twice the picture width. Regardless of the input picture resolution, the horizontal interpolation filter can provide up to 720 pixels on each line. In addition to its interpolation features, the filter also provides fine-scale horizontal pan and scan to within 1/8th of a pixel during pan and scan operation. This filter is used for both luminance and chrominance data. The interpolation filter is implemented using an 8-tap polyphase filter. The filter is capable of generating up to eight, unique, subpixel values between two consecutive pixels on a scan line. The generation of pixels depends upon the ratio between the width of the source image and the target image. Typically, the target image width is 720 pixels. Figure 9.9 through Figure 9.12 illustrate the characteristics of the horizontal interpolation filter. To activate the horizontal filter, the host must first enable the filter by setting the Horizontal Filter Enable bit in Register 276 (page 4-63). The desired filter response is selected by setting (response A) or clearing (response B) the Horizontal Filter Select bit in the same register. Note that response A has a slightly higher cut-off frequency and provides a slightly sharper image. Response B has less ripple in the passband and provides more uniform brightness on complex patterns. Figure 9.9 Frequency Response A Figure 9.10 Impulse Response A Figure 9.11 Frequency Response B Figure 9.12 Impulse Response B The scale factor of the interpolator is the ratio between the widths of the source image and the target image in 1/256th of a pixel increments. The interpolator calculates the subpixel position to within 1/256th of a pixel and chooses one of the eight filter banks closest to the calculated location. The filter integrates a raster mapper that increments by n/256 each output pixel. Table 9.6 shows the raster mapper increment for each of a number of popular source image resolutions. The general form for deriving the raster mapper increment value is: $$Increment = \left\lceil \frac{Source\ Width}{Target\ Width} \times 256 \right\rceil$$ where $\lceil x \rceil$ means to round the value x to the smallest integer larger than x. A value of zero in the Horizontal Filter Scale register (Register 277, page 4-64) is equivalent to an increment of 256. The raster mapper increment value is sampled at the new field boundary to allow the host to change the scale factor between fields. Table 9.6 Raster Mapper Increment Value by Source Resolution | Target | Source | Ratio<br>(Source:Target) | Increment | Main<br>Reads/Line | |--------|--------|--------------------------|-----------|--------------------| | 720 | 352 | 0.488 | 126 | 44 | | 720 | 480 | 0.667 | 171 | 60 | | 720 | 544 | 0.755 | 194 | 68 | | 720 | 640 | 0.888 | 228 | 80 | | 704 | 352 | 0.500 | 128 | 44 | | 704 | 480 | 0.682 | 175 | 60 | | 704 | 544 | 0.755 | 198 | 68 | | 704 | 640 | 0.909 | 233 | 80 | Clearing the Horizontal Filter Enable bit disables the interpolation filter, leaving the data unfiltered. The filter is automatically disabled during the auxiliary data area of the display. # 9.9 On-Screen Display The Video Interface integrates a flexible OSD Controller that allows the overlay of a bitmap image on top of the decoded video or background. The OSD image may be written to SDRAM by the host (internal mode) or supplied to the L64105 from an external device (e.g., a character generator) on the EXT\_OSD[3:0] input pins. The OSD image is not horizontally filtered and is thus always the same size regardless of the resolution or mode of the video data. In addition, pan and scan of the video data does not affect the position of the OSD overlay. The OSD Controller also includes a chroma filter designed to enhance the edge conditions of OSD areas. This filter can be enabled by setting the OSD Chroma Filter Enable bit in Register 274 (page 4-61). The OSD controller supports three basic image formats: - ♦ Up to 720 x 576 pixels at 2 bits/pixel - ♦ Up to 720 x 576 pixels at 4 bits/pixel - ♦ Up to 720 x 576 pixels at 8 bits/pixel #### **9.9.1 OSD Modes** The host can select the OSD mode by setting the OSD Mode bits in Register 265 (page 4-58). Table 9.7 shows the coding of the bits. Table 9.7 OSD Modes | OSD Mode Bits | Description | |---------------|----------------------------| | 0b00 | No OSD (default) | | 0b01 | Internal OSD (Contiguous) | | 0b10 | Internal OSD (Linked List) | | 0b11 | External OSD | The internal OSD modes use the on-chip color palette and the OSD Controller. The external OSD mode simply uses the on-chip color palette and a color look-up value supplied on the L64105 EXT\_OSD pins. #### 9.9.2 Internal OSD For internal OSD mode, the host must write a header containing control information and an optional color palette, and an image bitmap to SDRAM for each OSD display area. This is best done using an external DMA Controller. #### 9.9.2.1 OSD Display Area Storage Layout Figure 9.13 illustrates the SDRAM word organization of an OSD display area using 4 bits/pixel resolution. There are four words of control information followed by a 16-word palette. The palette is followed by the bitmap image. For 2 bits/pixel resolution, only a 4-color palette is required. For 8 bits/pixel resolution, a 256-color palette is required. The pixel data (2, 4, or 8 bits/pixel) is packed with pixel 0 (D0) in the upper bits of the first word of the bitmap. This layout is repeated for each OSD display area. Figure 9.13 OSD Area Data Organization #### 9.9.2.2 Header Control Information The layout of the control information in the OSD header is shown in Figure 9.14. Figure 9.14 OSD Header Control Fields HIC[1:0] High Color Mode Word 0 bit 15 and Word 1 bit 11 These two bits are used to set 2-, 4-, or 8-bit color mode according to Table 9.8. Table 9.8 High Color Modes | HIC[1:0] | Description | |----------|--------------| | 0b00 | 2 bits/pixel | | 0b01 | 8 bits/pixel | | 0b10 | 4 bits/pixel | | 0b11 | Reserved | ## OSDA[18:0] OSD Address Word 0 [14:9], Word 1 Bit 9, Word 2 [15:10], Word 3 [15:10] When programmed, OSDA[18:0] contains the SDRAM address of the next OSD display area in a linked list. These fields are ignored in contiguous OSD mode. ## STARTR[8:0] OSD Start Row The field line number (0 to 313) from the offset of the new field time where this OSD area begins is written into STARTR[8:0]. STARTR[8:0] is also used to end a linked-list OSD display by pointing to a line below the main display area. Word 0 [8:0] #### MIX[3:0] Mix Weight The value written into MIX[3:0] sets the mix ratio between the foreground (overlay) pixels and the background (reconstructed picture) pixels in increments of 1/16 of the pixel value. If Mix Weight is zero, the output pixel is weighted 100% reconstructed picture and 0% OSD. If Mix Weight is 15, the output is 15/16 OSD and 1/16 reconstructed picture. This can be enabled or disabled for each color in the palette (see Mix Enable in the next section). ## **BMP ONLY** Bitmap Only Word 1 Bit 10 Word 1 [15:12] This bit is set to indicate that the OSD header does not contain a color palette and the existing color palette should be used. #### ENDR[8:0] OSD End Row Word 1 [8:0] The line number as an offset from the new field time on which this OSD area ends is written into this field. #### STARTC[9:0] OSD Start Column Word 2 [9:0] The column number in pixels as an offset from the horizontal sync on which this OSD area begins is written into STARTC[8:0]. #### ENDC[9:0] OSD End Column [9:0] The column number in pixels on which this OSD area ends is written into ENDC[9:0]. #### 9.9.2.3 OSD Palette Color Fields The 16-bit color fields, COL0 through COL15 or COL256, are formatted as shown in Figure 9.15. Figure 9.15 OSD Header Color Fields #### Y[5:0] Luminance [15:10] Y contains the luminance value with ITU-R BT.601 chromaticity. This value is multiplied by four before being used by the OSD controller. R Reserved 9 This bit should be cleared. MIX Mix Enable 8 If set, the Mix Weight field applies to this color; otherwise, the output data is 100% OSD. Cb[3:0] Color Difference Y-B [7:4] Y-B color difference value with ITU-R BT.601 chromaticity. This value is multiplied by 16 before being used by the OSD controller. Cr[3:0] Color Difference Y-R [3:0] Y-R color difference value with ITU-R BT.601 chromaticity. This value is multiplied by 16 before being used by the OSD controller. Note: If Y = 4 (scaled to 16) and both Cr and Cb = 8 (scaled to 128), then the output pixel is black. In the special case of a color palette entry Y = Cb = Cr = 0, the output pixel is transparent and the underlying decoded video is displayed. #### 9.9.2.4 OSD Storage Formats As mentioned, each OSD area requires the header control information and the data bitmap. If a color palette is not included in the header, the OSD Controller uses the palette information that was last entered. An OSD frame may contain two or more display areas. Each frame must be stored as two interlaced fields. The OSD Controller accepts two formats for the SDRAM storage of OSD data, Contiguous OSD and Linked List OSD. The OSD Mode bits in Register 265 (Table 9.7) specify which format the host has selected. Figure 9.16 illustrates the two formats. In Contiguous OSD Mode, the OSD areas must occupy contiguous locations in SDRAM, one for the odd fields and one for the even fields. The host must write the beginning addresses of the two memory blocks into the OSD Odd Field Pointer and OSD Even Field Pointer registers (Registers 270 through 273, page 4-61). The OSD Controller reads the pointers to start the OSD display and then updates them for every frame. It ignores the OSDA bits in the OSD headers. A termination header must be added after the data for the last OSD area. The termination header should specify a start row (STARTR) below the last line of the display. Figure 9.16 OSD Storage Formats In Linked List OSD Mode, the OSD areas do not need to reside consecutively in memory. The first OSD area for each field is addressed using the programmed OSD pointers. Subsequent OSD areas are addressed using the OSD address bits, OSDA[18:0], of the current OSD header. To terminate the Linked List OSD, the OSD address in the header for the last area should point to a termination header that has a start row (STARTR) below the last line of the display. #### 9.9.2.5 Bits/Pixel Modes The OSD Controller reads the OSD data from the SDRAM frame stores and displays it at a rate of one pixel every two L64105 clocks. Using 6 bits for Y, and 4 bits each for Cb and Cr, the OSD color palette can contain any of 16,384 colors including black and transparent. The Cb and Cr values are decimated from 4:4:4 to 4:2:2 prior to mixing with the decoded video data. As indicated, the pixels can be coded using 2, 4, or 8 bits to produce 4, 16, or 256 YCbCr color values. The color palette may be updated once per OSD area. The OSD controller automatically performs this process prior to displaying the next OSD area. This color expansion feature allows many more colors to be displayed on the overlay screen at one time. Since the palette contains 256 colors in 8 bits/pixel mode, the palette should be loaded only once per field with the first OSD area of the frame. The data for subsequent OSD areas should include only the header control information and the area bitmap. #### 9.9.2.6 OSD Controller Operation At the beginning of each field, the OSD Controller scans the display list stored in SDRAM and loads the first 64 bits (header control information) for the first OSD area into the internal OSD control registers. The OSD Controller then buffers the color palette information and bitmap data, and waits until the Display Controller output reaches the first pixel location of the OSD area (defined in the STARTR and STARTC fields of the header). It mixes the OSD data with the reconstructed video data according to the mix weight in the header and the mix enable in the color palette. When the OSD Controller outputs the last line of the OSD area, it immediately loads the next 64 bits of header information from the display list and the process repeats itself. Only one OSD area is active at a time and multiple areas cannot lie on the same horizontal line. #### 9.9.2.7 OSD Requirements The following list of requirements must be met to program OSD areas: - ♦ The OSD header MUST be word aligned in SDRAM. - The OSD header should NOT include a row or column number that is out of range of the current display parameters, EXCEPT in the Termination Header. - ◆ The row end address MUST be greater than the row start address, EXCEPT in the Termination Header. - The column end address MUST be greater than the column start address. - OSD areas MUST NOT overlap each other in any way or be programmed on the same line or lines. - OSD areas should be ordered top to bottom in the display list. - ♦ The OSDA pointers MUST point to valid OSD headers. - In Linked-List OSD mode, the width of an OSD area must be a multiple of 32 pixels in 2 bits/pixel mode, 16 pixels in 4 bits/pixel mode, or 8 pixels in 8 bits/pixel mode. - In Contiguous OSD mode, the total number of pixels in an OSD area must be a multiple of 32 pixels in 2 bits/pixel mode, 16 pixels in 4 bits/pixel mode, or 8 pixels in 8 bits/pixel mode. - ◆ The number of bits in the bitmap should not exceed the available memory space. - The colors programmed into the color palette should be legal ITU-R BT.601 colors. - ◆ The OSD image width must not exceed 720 pixels. #### 9.9.3 External OSD The Video Interface has provisions for interfacing with an external OSD Controller such as a character generator integrated circuit. To operate in External Mode, the host must first load the color palette information into the color look-up table (CLUT) in on-chip RAM. The bitmap data is fed in on the EXT\_OSD[3:0] pins of the L64105. Before switching to external OSD mode, the host loads the color palette information into the CLUT by first setting the Clear OSD Palette Counter bit in Register 265 (page 4-58) to reset the CLUT address pointer and then writing 32 consecutive bytes to the OSD Palette Write register (Register 269, page 4-60). Writes to this register automatically increment the CLUT address pointer. Since the OSD Palette Read-Write register is 8 bits wide and the CLUT is 16 bits wide, the first write loads the most significant byte and the second write loads the least significant byte of the CLUT data at each address. The last write to the register is the least significant byte of word 15 in the CLUT. The EXT\_OSD[3:0] inputs are sampled at a 13.5-MHz rate or every other 27-MHz system clock. For this reason, the recommended external OSD frequency is 13.5 MHz. Running at a faster frequency results in lost external pixels and running at a slower frequency results in replicated pixels. The external OSD inputs are double buffered in the L64105 but should be supplied synchronous to the system clock. It is also important to keep in mind that there will be a delay of four to five 27-MHz clock cycles (or two pixels of video) between the time that the external OSD data is supplied and the time it appears at the video output port. This latency depends on the phase shift between the external dot clock and the internal sampling clock. Finally, note that OSD data is always mixed with the reconstructed video in this mode. If any of the video is to be viewed, at least one of the 16 colors must be transparent (luma and chroma = 0). In general, eight of the 16 colors may be programmed as transparent to allow one of the four EXT\_OSD inputs to act as an OSD blank function. # 9.10 Pan and Scan Operation The display control subsystem supports horizontal pan and scan of an image over the display area. The primary purpose for implementing pan and scan is for viewing pictures that are too wide to be displayed in the available screen area. An example of this situation is a wide-screen image (16:9 aspect ratio) that is displayed on a standard 4:3 aspect ratio screen without letterboxing. The pan and scan offset can either be controlled by the host or automatically with values extracted from the bitstream. The host can set or clear the Pan and Scan from Bitstream bit in Register 279 (page 4-65) to specify the source of the pan and scan controls. #### 9.10.1 Host Controlled Pan and Scan When the Pan and Scan from Bitstream bit is cleared, the host controls pan and scan and must program the registers listed in Table 9.9 based on bitstream parameters (horizontal size, vertical size, aspect ratio, etc.) written into Auxiliary Data FIFO. Table 9.9 Host Controlled Pan and Scan Registers | Parameter | Register/Field | Page Ref. | |----------------------------------------------------------|----------------|-----------| | Horizontal Pan and Scan Luma/Chroma<br>Word Offset [7:0] | 280 | 4-66 | | Pan and Scan Byte Offset [2:0] | 279 [5:3] | 4-65 | | Pan and Scan 1/8 Pixel Offset [2:0] | 279 [2:0] | | | Horizontal Filter Enable bit | 276 bit 1 | 4-63 | | Horizontal Filter Select bit | 276 bit 2 | | | Horizontal Filter Scale [7:0] | 277 | 4-64 | | Main Reads per Line [6:0] | 278 | 4-65 | | Vertical Pan and Scan Line Offset [7:0] | 281 | 4-66 | The values in the three pan and scan offset register fields specify the horizontal offset of the displayed image from the stored image. The Pan and Scan Word Offset is the horizontal offset in 64-bit words (8 pixels). The Pan and Scan Byte Offset selects the byte within the selected word. The Pan and Scan 1/8 Pixel Offset changes the start phase of the horizontal interpolation filter to shift the display in 1/8-pixel increments. This requires the host to set the Horizontal Filter Enable bit and set or clear the Horizontal Filter Select bit. The right edge of the displayed image is set by the Main Reads per Line value. It tells the Display Control Subsystem the number of 64-bit words (8 pixels) to read from the stored image for each line starting at the offset. The horizontal scale and main reads/line values are used for interpolating the horizontal display size up to the 720 pixels, and should be updated at the sequence boundary. The pan and scan offset values are used to display the desired portion of the reconstructed frame store. Unlike the pan and scan offset values embedded in the bitstream, an offset value of zero corresponds to the top-left pixel in the reconstructed frame store image, NOT the center of the image. When under host control, it is up to the host processor to convert the pan and scan value to an offset value. Refer to Figure 9.17 for calculating horizontal pan and scan offset values. The host can access the bitstream parameters necessary for calculating the pan and scan offset using the Auxiliary Data FIFO. The pan and scan offset values shifts the display image to the right by (wordOffset x 8) + byteOffset pixels. The pan and scan word offset, Register 280[7:0], corresponds to the horizontal offset in frame memory words, where one word is equivalent to 8 pixels. The pan and scan byte offset selects the pixel in the word after the selected word offset. The Horizontal Size (hs) is the width of the reconstructed frame store extracted from the sequence header and is used internally for accessing subsequent lines of the reconstructed image. To enable host-controlled horizontal pan and scan to 1/8 pixel boundaries, the host should program the Pan and Scan 1/8 Pixel Offset in Register 279 (page 4-65). This register changes the start phase of the horizontal interpolation filter and shifts the image in 1/8 pixel increments. The pan and scan offset values are sampled at the field boundary giving precise control over the pan and scan offset timing. Figure 9.17 Horizontal Pan and Scan Calculation hps = (hs - hds)/2 - hor #### Note: - hs = horizontal size extracted from sequence header. - hds = horizontal display size extracted from sequence display extension. - hor = horizontal picture offset extracted from picture display extension. - hps = horizontal pan and scan offset. ## 9.10.2 Bitstream Controlled Pan and Scan When operating under bitstream control, the horizontal pan and scan offset values are automatically extracted from the bitstream and converted for the Display Controller. The pan and scan offset values are updated at the field boundary for precise control over the offset. The host is still responsible for deriving the Horizontal Filter Scale value and the Main Reads per Line value from the display information in the sequence header written to the Aux Data FIFO. #### 9.10.3 Vertical Pan and Scan The Display Controller supports vertical panning via host control at a resolution of two lines/field or four lines/frame. The Vertical Pan and Scan Line Offset is host programmable in Register 281 (page 4-66) and is sampled at every new field time to allow for different offsets for each field. The value programmed into Register 281 must be a positive value representing the vertical pan and scan value in two field-line increments from the top of the image. ## 9.11 Display Freeze The host can write to the Freeze Mode bits of Register 275 (page 4-62) to select one of the three freeze modes listed in Table 9.10. Table 9.10 Freeze Modes | Freeze Mode Bits | Freeze Mode | |------------------|-----------------------------| | 0b00 | Normal (no freeze) | | 0b01 | Freeze Frame | | 0b10 | Freeze Last Field | | 0b11 | Freeze First Field and Hold | When the host issues a freeze, the display freezes in the requested mode and picture reconstruction is halted to prevent overwriting the stored image. When the host removes the freeze condition, the Display Controller displays one more field of the current frame and picture reconstruction is resumed. Figure 9.18 shows the timing of the freeze modes. When the host issues a Freeze Frame request, the Display Controller repeats both the first and last field of the frame store. After the freeze is removed, the Display Controller displays one more field to restart the reconstruction process. This freeze mode is recommended only for frame-based pictures since there is no motion between the fields. When executing a Freeze Last Field, the Display Controller displays the first field of the frame store once and then freezes on the last field of the frame store. After the freeze condition is removed, the Display Controller displays the last field one more time to restart the reconstruction process. It then displays the first field of the next frame. During Freeze First Field and Hold, the Display Controller only displays the first field of the frame store. After the freeze is removed, the Display Controller displays the first field once more to restart the reconstruction process. It then displays the first field of the next frame. Figure 9.18 Freeze Operation Timing | Odd/Even | 0 | ΙE | 0 | ιE | 0 | <sub>I</sub> E | 0 | Е | | |----------------------------|--------|------------|----|------------|-------|----------------|--------|------------|---------------------------| | | !<br>! | ,<br> <br> | 1 | ! | ! | ,<br> | !<br>! | ,<br> <br> | ,<br> <br> | | Normal Sequence | Т0 | B0 | T1 | ¦ B1 | T2 | B2 | T3 | B3 | '<br> -<br> -<br> -<br> - | | Freeze Frame | T0 | В0 | T1 | B1 | T1f | B1f | T1 | T2 | <br> | | Freeze Last<br>Field | ТО | В0 | T1 | B1f | B1f | B1f | B1 | T2 | <br> <br> <br> <br> | | Freeze 1st Field<br>& Hold | Т0 | B0 | | T1f | † T1f | T1f | T1 | T2 | <br> | | Freeze Mode | Norma | ıl | Fi | eeze Activ | /e | | Norm | nal | _ | The Freeze Mode bits are sampled at the field boundaries. However, only freeze requests issued before the first field in the frame are applied to the frame. That is, a freeze request issued during the first field is applied to the next frame. The return to normal request, however, is honored at the next field. Note: Freezing for an odd number of field times causes a field inversion. A field inversion is defined as displaying the top field of a frame during an even field time and the bottom field during an odd field time. The host can detect the inversion condition by reading the First Field and Top/Not Bottom Field bits in Register 275 (page 4-62). If they are at opposite states, the fields are inverted. A single Freeze Last Field request can correct the inversion. If the host sets the Automatic Field Inversion Correction bit in Register 279 (page 4-65) and field inversion is detected by the Display Controller, it displays the next frame starting at display line two in the frame store. The First Field bit in Register 275 (page 4-62) and Last Field bit in Register 276 can be monitored by the host to determine which field in the frame is currently being displayed. When both bits are cleared, a middle field is being displayed as in pulldown or freeze modes. Display Freeze 9-37 # 9.12 Pulldown Operation The 3:2 Pulldown from Bitstream bit in Register 275 (page 4-62) defaults to the set state at power-up or reset of the L64105. This causes the internal microcontroller to use the top field first and repeat first field bits in the picture coding extension of the bitstream. If both bits are set, the microcontroller commands the Display Control Subsystem to display the top field first in every frame and repeat it after the bottom field in alternate frames. This displays five fields for every four in the bitstream and is generally used to achieve frame rate conversion from 24 frames/second to 30 frames/second. Other frame rate conversions can also be achieved. The host can control pulldown by first clearing the 3:2 Pulldown from Bitstream bit. This commands the microcontroller to ignore the pulldown bits in the bitstream. The host must then toggle the Host Top Field First and Host Repeat First Field bits in Register 275 on a frame-by-frame basis as shown in the timing of Figure 9.19. During 3:2 pulldown, reconstruction is stalled to avoid overwriting the frame memory. Similar to the freeze operation, the pulldown control signals are sampled at the frame boundary. The First Field bit in Register 275 (page 4-62) and the Last Field bit in Register 276 can be monitored by the host to determine which field in the frame is currently being displayed. When both bits are cleared, a middle field is being displayed as in pulldown or freeze modes. Figure 9.19 Pulldown Operation Timing # 9.13 Video Output Format and Timing Output timing of video and control signals is shown in Figure 9.20. The Video Interface outputs 8-bit video compatible with 4:2:2 ITU-R BT.601 format. The video is synchronous with the 27-MHz SYSCLK. During the blanking interval, luma data is set to 16 (black level), and Cb and Cr are both set to 128 (zero level). Output data is clipped to ITU-R BT.601 levels where luma has a range of 16 to 235 and chroma has a range of 16 to 240, giving exception to the SAV/EAV timing codes. To insert the ITU-R BT.656 SAV/EAV timing codes into the pixel data stream, the host must set the ITU-R BT.656 Mode bit in Register 284 (page 4-68). The host may optionally set the CrCb 2's Complement bit in Register 284 to change the chroma outputs to 2's complement format with the center value equal to 0 instead of 128. The Video Interface also outputs an active high BLANK signal that is based upon the programmed SAV/EAV values for h-blank and v-blank. When high, the CREF output indicates that the current byte on the output data bus is Cb data. Figure 9.20 Video and Control Output Timing # 9.14 Display Controller Interrupts The Display Controller sets two interrupt bits in response to field timing, the Begin Active Video Interrupt bit and Begin Vertical Blank Interrupt bit, both in Register 1 (page 4-4). If the bits are not masked, INTRn is asserted to the host when either bit is set. The time at which these interrupts occur within each field time is based upon how the active display area is programmed by the host. The host controls the location of the active display area by programming the SAV/EAV code parameters. Regardless of whether the target system requires the SAV/EAV tokens in the video stream, the SAV/EAV parameters must be programmed for proper operation of the Display Controller. The Begin Active Video Interrupt occurs during the EAV when there is a transition in the Vcode from 1 to 0. The host processor controls this transition by programming the Vcode Zero bits in Register 303 (page 4-70). The Begin Vertical Blank Interrupt occurs during the EAV when the Vcode transitions from 0 to 1. The host controls this transition by programming the Vcode Even bits in Registers 303 and 304. # **Chapter 10 Audio Decoder Module** This chapter describes the operation of the L64105 Audio Decoder. The Audio Decoder processes two different audio input bitstreams, Linear PCM and MPEG (MUSICAM). It also includes two output interfaces, a serial DAC interface, and a IEC958 S/P DIF interface. This chapter contains the following sections: - Section 10.1, "Features," page 10-1 - Section 10.2, "Audio Decoder Overview," page 10-2 - Section 10.3, "Decoding Flow Control," page 10-6 - Section 10.4, "MPEG Audio Decoder," page 10-10 - ♦ Section 10.5, "Linear PCM Audio Decoder," page 10-14 - Section 10.6, "MPEG Formatter," page 10-19 - Section 10.7, "PCM FIFO Mode," page 10-26 - Section 10.8, "DAC Interface," page 10-27 - ♦ Section 10.9, "S/P DIF Interface," page 10-29 - ♦ Section 10.10, "Clock Divider," page 10-32 # 10.1 Features - MPEG Decoder - Decodes 1 or 2 main channels of audio - Sampling Frequencies (Fs) =16, 22.05, 24, 32, 44.1, and 48 kHz - Bit Rate = 8 to 448 Kbps - Layer I includes 384 samples per frame, Layer II contains 1152 samples per frame. - 16 bits per sample resolution #### ♦ Linear PCM Decoder - Decodes 1 or 2 channels. Higher channel data is discarded. - Sampling Frequencies (Fs) = 48 kHz or 96 kHz (96 kHz is decimated to 48 kHz for the IEC958 S/P DIF interface output). - Quantization accuracy: 16, 20, or 24 bits. For S/P DIF, all the samples are truncated to the most significant 16 bits. #### ♦ MPEG Formatter - Sampling Frequencies (Fs) = 16, 22.05, 24, 32, 44.1, and 48 kHz. - Compressed audio data is packed into 16-bit packet and sent to S/P DIF output. #### DAC Interface - Outputs two channels of decoded MPEG or Linear PCM audio. - 32 bits per sample per channel serial output #### ♦ S/P DIF Interface - Outputs two channels of decoded or formatted MPEG audio or decoded Linear PCM audio - 32 bits per sample per channel serial output; each bit represented by two binary states ## 10.2 Audio Decoder Overview Figure 10.1 shows a block diagram of the Audio Decoder. The host can select one of seven modes of decoder operation by programming the Audio Decoder Mode Select [2:0] bits in Register 357 (page 4-81). #### Important: The host must clear the Audio Formatter Start/Stop bit in Register 356 (page 4-80) before selecting Audio Decoder Mode 0b000 or 0b100 (see Table 10.1). That is, the formatter must be stopped before selecting non-formatter modes and not started unless the mode is changed to include the formatter. Table 10.1 Audio Decoder Modes | Mode<br>Bits [2:0] | DAC Output | S/P DIF (IEC958) Output | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0b000 | MPEG decoder | MPEG decoder output PCM samples converted to IEC958 format | | 0b001 | Reserved | | | 0b010 | MPEG Decoder | MPEG Formatter | | 0b011 | Reserved | | | 0b100 | Linear PCM Decoder | Linear PCM Decoder<br>NOTE: If the sample frequency in the Linear<br>PCM bitstream is 96 kHz, then the IEC958<br>output is derived from an on-chip filter that<br>converts from 96-kHz to 48-kHz sample<br>frequency. | | 0b101 | Linear PCM Decoder output decimated through on-chip filter to convert from 96-kHz to 48-kHz sample rate. This mode should be selected if the output desired is through a DAC that supports a 48-kHz sample frequency only. | Same as DAC, converted to IEC958 format. | | 0b110 | CD bypass | S/P DIF bypass | | 0b111 | PCM FIFO | PCM FIFO | When the host starts the selected audio decoder, audio frames/packets are retrieved from the Audio ES Channel Buffer in SDRAM and decoded and formatted. The three decoders parse most of the parameters from the bitstream and store them in registers in the Host Interface. The host reads these registers and writes decoder commands to other registers to modify the audio. The MPEG Decoder reproduces 16-bit audio samples from the bitstream with 24-bit internal processing precision. The packetized Linear PCM samples can be 16, 20, or 24 bits in length. The host can override the bitstream sample resolution for all of the decoders by setting the Overwrite Quantization bit in Register 366 (page 4-89) and programming the Host Quantization bits in the same register for 16, 20, or 24-bit samples. The decoders truncate or extend the samples accordingly. L64105 Decoder CH\_DATA[7:0] Channel Video Video Microcontroller Interface Decoder Interface DCK (27 MHz) 64-bit Data Bus CD\_ASDATA Host CD\_BCLK Åddress Interface Bus CD\_LRCLK CD CD\_ACLK **Bypass** Audio Decoder ASDATA **BCLK LRCLK MPEG** DAC A\_ACLK Decoder Mux Interface Mux Linear PCM Decoder DAC BCLK PCM From A\_ACLK ACLK\_32 ACLK\_441 ACLK\_48 Host **FIFO** Clock Divide S/P DIF BCLK V S/P SPDIF\_OU Mux DIF Interface Mux **MPEG** Formatter S/P DIF Bypass Mode from Memory Register 357 Interface SPDIF\_IN Figure 10.1 L64105 Audio Decoder Block Diagram SDRAM Buffers and Frame Stores Each audio frame in MPEG and Linear PCM streams starts with a sync word and contains a fixed number of bytes. Once instructed to start, the audio decoder looks for the first sync word and starts to decode immediately after detecting it. However, the decoder does not go into "in sync" state until it also detects the sync word in the following frame. Once synchronized, the decoder loses synchronization only when it fails to locate the sync word where it expects it to be in the next frame. When this occurs, the decoder continues searching and sets the Audio Sync Error Interrupt bit in Register 4 (page 4-8). If this bit is not masked, INTRn is asserted to the host. When the decoder successfully finds three consecutive sync words, it sets the Audio Sync Recovery Interrupt bit and asserts INTRn to the host. Also, each time a sync word is detected, the Audio Sync Code Detect Interrupt bit in Register 1 (page 4-3) is set and INTRn is asserted. The decoders also detect CRC errors (corrupted audio data) and illegal bit errors (invalid bitstream parameters). When either is encountered, the decoders set the Audio CRC or Illegal Bit Error Interrupt bit in Register 4, reset their internal counters and state machines, and start searching for the next sync word. If the host sets the Mute on Error bit in Register 358 (page 4-82), the audio output is muted during any of the previous errors to avoid sending out bad samples (noise) to the speaker(s). When the Audio Decoder Module is stopped, the decoders stay in the idle state and the read and write pointers of the Audio ES Channel Buffer are reset. The formatter takes the encoded audio frames from the Audio ES Channel Buffer, adds a preamble to them, and pads them out into S/P DIF bursts. The formatter can run simultaneously with the decoder and detect out-of-sync conditions with the decoder. The formatter can then insert pause bursts, as necessary, to resynchronize or the host can substitute zeros for the pause bursts. The 16-, 20-, or 24-bit decoded audio samples that are input to the DAC interface are converted to 32-bit serial output (ASDATA). This format is obtained by sign extension of the input data. The S/P DIF interface only supports 16-bit input data samples. The input to the S/P DIF interface comes either from the decoders or from the audio formatter. It produces a fixed-length, 32-bit packet per input sample and then represents each bit with two consecutive binary states (biphase mark) as a clock self-recovery technique. In the PCM FIFO mode, the host writes decoded PCM audio bytes into a FIFO through a register in the Host Interface. According to the mode selected, the outputs of the appropriate decoder and formatter and the PCM FIFO are steered through the two multiplexers to the DAC and S/P DIF interfaces. One of the ACLK inputs is selected by the host and divided into three clocks according to host divider selection. The two derived BCLKs convert the parallel inputs to the interfaces to serial outputs. The DAC BCLK is supplied to the external DAC as a bit clock. The divider also supplies the DAC clock, A\_ACLK, to the output multiplexer. The host must select the proper divider to match the DAC. The two output multiplexers can bypass the Audio Decoder entirely and turn the S/P DIF and CD inputs around to the output pins. This feature lets the L64105 Decoder share a DAC in the system with a CD decoder. # 10.3 Decoding Flow Control The first part of this section gives brief descriptions of the following register bits and fields; Audio Decoder Play Mode, Audio Decoder Start/Stop, Audio Formatter Play Mode, and Audio Formatter Start/Stop. The second part describes the procedures you should follow to start and stop the Audio Decoder properly. ## 10.3.1 Audio Decoder Play Mode The Audio Decoder Play Mode bits in Register 355 (page 4-79) pause the decoder, set it to normal play, and increase or decrease the play speed by skipping or repeating samples. The decimation or interpolation factors are one out of every 16 samples for the MPEG Decoder and one out of every 8 samples for the Linear PCM Decoder. The mode selections are: • 0b00 - Pause. The decoder is paused and the last pair of PCM and S/P DIF samples are repeated, effectively muting the output, until the play mode is changed. The Audio ES Channel Buffer keeps filling with new data. The decoder continues to decode and write to the output buffer until the output buffer overflows and stops the audio read pointer of the Audio ES Channel Buffer. Since there is no guarantee that the channel read pointer will stop at the end of a frame, decoder resynchronization is required when the mode is changed again. A prolonged audio pause will cause the Audio ES Channel Buffer to overflow and the system parser to deassert the channel request signals, stopping video as well as audio. - 0b01 Normal Play. The decoder is playing at normal speed. When the PCM output buffer or S/P DIF output buffer empties and the next output signal is requested by the audio DAC or S/P DIF decoder, the last pair of output samples is repeated. - 0b10 Fast Play. The MPEG Decoder skips one out of every 16 pairs of samples and plays at 16/15 normal speed. The Linear PCM Decoder performs fast play at 8/7 normal speed. When the Linear PCM bitstream is at 48 kHz, every eighth pair of PCM samples is skipped. When it is 96 kHz, every fifteenth and sixteenth pair of PCM samples and every eighth pair of S/P DIF samples are skipped. - 0b11 Slow Play. The MPEG Decoder repeats every sixteenth pair of samples and plays at 16/17 normal speed. The Linear PCM Decoder runs at 8/9 normal speed in Slow Play Mode. When the Linear PCM bitstream is at 48 kHz, every eighth pair of PCM samples is played twice. When Fs is 96 kHz, every fifteenth and sixteenth pairs of PCM samples and every eighth of S/P DIF samples are played twice. The host can determine the decoder mode at any time by reading the Audio Decoder Play Mode Status bits in Register 354 (page 4-78). The two bits are encoded identically to the play mode bits. ## 10.3.2 Audio Decoder Start/Stop The Audio Decoder Start/Stop bit in Register 355 (page 4-80) is used to control both the selected audio decoder and its channel buffer read pointer. When the Audio Decoder Start/Stop bit is set, the Audio Decoder operates according to the play mode setting described in the previous section. When the start/stop bit is cleared, the Audio Decoder is stopped at the end of the current frame and the audio read pointer in the Audio ES Channel Buffer is reset to the write pointer location. Any unread audio data is lost to the decoder. The S/P DIF read pointer is not affected, so the formatter can still run. Once the decoder is stopped, the host should set the play mode bits to Pause Mode. On restart, the host should first set the start bit, wait for some unread audio to accumulate in the channel buffer, and then change the play mode bits from pause to play. ## 10.3.3 Audio Formatter Play Mode The Audio Formatter bits in Register 356 (page 4-80) control the play mode of the MPEG Formatter. There is no fast play or slow play mode for the formatter, so codes 0b10 and 0b11 are reserved. - ♦ 0b00 Formatter is paused. - ♦ 0b01 Formatter is in normal play. ## 10.3.4 Audio Formatter Start/Stop When the Audio Formatter Start/Stop bit is set, the formatter is in the mode programmed into the play mode bits. When the start/stop bit is cleared, the formatter is stopped and the S/P DIF read pointer is reset to the Audio ES Channel Buffer write pointer. The audio read pointer is not affected, so the selected audio decoder can still run. Once the formatter is stopped, the host should set the play mode bits to pause mode. On restart, the host should first set the start bit, wait for some unread audio to accumulate in the channel buffer, and then change the play mode bits from pause to play. #### Important: The host must clear the Audio Formatter Start/Stop bit before selecting Audio Module Mode 0b000 or 0b100 (see Table 10.1). That is, the formatter must be stopped before selecting non-formatter modes and not started unless the mode is changed to include the formatter. #### 10.3.5 Autostart The selected audio decoder and the formatter can be autostarted at a specified System Reference Clock (SCR) count. The registers associated with autostart are listed in Table 10.2. Table 10.2 Audio Autostart Registers | Name | Register/Bits | Page Ref. | |-----------------------------|-----------------|-----------| | SCR Compare/Capture Mode | 17 bits 0 and 1 | 4-14 | | SCR Compare Audio | 20 through 23 | 4-16 | | Audio Start on Compare | 19 bit 0 | 4-15 | | SCR Compare Audio Interrupt | 1 bit 2 | 4-4 | The host should use the following sequence for autostart: - 1. Clear the Audio Decoder and Audio Formatter Start/Stop bits. - 2. Change the Audio Decoder and Audio Formatter Play Mode to pause. - 3. Program the SCR Compare/Capture Mode bits to compare. - 4. Write the SCR value on which to start into the SCR Compare Audio registers. - 5. Set the Audio Start on Compare bit. - 6. Set the Audio Decoder and Audio Formatter Start/Stop bits. When the SCR counter value equals that written into the SCR Compare Audio registers, an autostart pulse is generated to change the Play Mode of the decoder and formatter to normal play. The SCR Compare Audio Interrupt bit is set and INTRn is asserted to the host if the interrupt is not masked. Also, the SCR Compare/Capture Mode bits are reset to no compare or capture and the Audio Start on Compare bit is cleared. ## 10.4 MPEG Audio Decoder The L64105 MPEG Decoder supports Layer I and Layer II of the MPEG-1 audio compression and MPEG-2 low bit rate decoding. For MPEG-2 multichannel audio streams, the L64105 decodes the left and right channels and ignores the others. ## 10.4.1 MPEG Audio Syntax The basic MPEG audio bitstream syntax is shown in Figure 10.2. The four bytes of frame header contain the 12-bit sync word and information on the characteristics of the audio, such as audio layer, sample frequency, bit rate, mode (mono, stereo, joint stereo, or dual channel), copyright, etc. If the protection bit in the header is set, the header is followed by a 2-byte CRC. In the Layer I stream, the CRC is for the audio data up to the scale-factors boundary. Similarly, in Layer II, the CRC is for the data up to the end of the scale-factor index. The length of the scale factors is fixed at six bits. The encoded subband samples can vary from 2 to 15 bits in length. The length of the samples per subband is indicated by the four bits of allocation information for each subband at the beginning of the data. Layer I supports bit rates from 192 to 448 Kbits/sec. Layer II, which uses a more complex encoding model, provides CD quality audio at 128 Kbits/sec/channel and performs better compression of stereo signals. The highest supported bit rate for Layer II is 384 Kbits/s. Note: "Free format" bit rate is not supported in the L64105 Decoder. There are 384 PCM sample pairs encoded in each Layer I frame and 1152 PCM sample pairs in each Layer II frame. When a 48-kHz sampling frequency is assumed, the decoding time is 8 ms for a Layer 1 frame and 24 ms for a Layer II frame. The MPEG-2 audio compression standard is compatible with MPEG-1. It provides a more sophisticated encoding scheme with low bit-rate support and encodes up to five audio channels. The L64105 Audio Decoder complies with the MPEG-2 low bit-rate standard and is able to decode a wide range of audio bit rates from 8 to 448 Kbps. For MPEG-2 multichannel audio streams, the L64105 Audio Decoder processes only the left and right channels. Figure 10.2 MPEG Audio Bitstream Syntax ## 10.4.2 MPEG Audio Decoding MPEG audio encoding is performed by transforming the input signals from the time domain to the frequency domain and dividing them into 32 frequency subband samples. The subband samples are then quantized, normalized, and encoded using a variable length encoding scheme. For decoding, this process is reversed. Figure 10.3 shows the MPEG audio decoding flow. - ◆ Input bitstream parsing: The audio frame is unpacked and parsed, and the various pieces of coding information are demultiplexed. - Bit allocation decoding: The bit allocation information is decoded first and is used to parse the scale factors and audio subband samples later. - ♦ Scale factor decoding: The scale-factor index (Layer II only) and scale factors are unpacked. The 32 audio subband samples are also parsed using the bit allocation information from the bitstream. - Reconstruction of samples: The subband data samples are requantized and denormalized. - Subband synthesis: Subband synthesis converts the frequency domain subband vectors back to time domain PCM samples by performing the inverse transformation. - Output PCM samples: The decoder transfers 32, 16-bit PCM samples at a time to be played by the output interface modules. The host can override the bitstream sample resolution for the decoder by setting the Overwrite Quantization bit in Register 366 (page 4-89) and programming the Host Quantization bits in the same register for 20- or 24-bit samples. The decoder extends the samples accordingly. The host can also scale the output PCM samples down from their bitstream levels in increments of 1/256 of the levels by writing to Register 362, PCM Scale [7:0], page 4-84. A setting of 0x00 in this register mutes the audio output. Figure 10.3 MPEG Audio Decoding Flow ## 10.5 Linear PCM Audio Decoder Linear PCM is a high-fidelity audio coding technique. Unlike MPEG, Linear PCM is not lossy compressed so that decoders can achieve highquality audio reproduction. ## 10.5.1 Packet Header Syntax As shown in Figure 10.4, every Linear PCM pack contains a pack header, a packet header, a private data section, and audio data. The parameters inside the private data section include: a substream ID; a packet length code; and audio frame information such as frame number, mute, emphasis, first access pointer, number of channels, quantization, sampling frequency, and dynamic range control value. The packet length, quantization, sampling frequency, and number of channels are defined in Table 10.3. Figure 10.4 Linear PCM Packet Syntax **Table 10.3 Valid Linear PCM Stream Permutations** | Number of<br>Channels | Sampling Frequency (kHz) | Quantization<br>(Bits) | Maximum Number of<br>Samples in One Pack | Data Size<br>(Bytes) | |-----------------------|--------------------------|------------------------|------------------------------------------|----------------------| | 1 (mono) | 48 / 96 | 16 | 1004 | 2008 | | | 48 / 96 | 20 | 804 | 2010 | | | 48 / 96 | 24 | 670 | 2010 | | 2 (stereo) | 48 / 96 | 16 | 502 | 2008 | | | 48 / 96 | 20 | 402 | 2010 | | | 48 / 96 | 24 | 334 | 2004 | | 3 | 48 / 96 | 16 | 334 | 2004 | | | 48 / 96 | 20 | 268 | 2010 | | | 48 | 24 | 222 | 1998 | | 4 | 48 / 96 | 16 | 250 | 2000 | | | 48 | 20 | 200 | 2000 | | | 48 | 24 | 166 | 1992 | | 5 | 48 | 16 | 200 | 2000 | | | 48 | 20 | 160 | 2000 | | | 48 | 24 | 134 | 2010 | | 6 | 48 | 16 | 166 | 1992 | | | 48 | 20 | 134 | 2010 | | 7 | 48 | 16 | 142 | 1988 | | 8 | 48 | 16 | 124 | 1984 | ## 10.5.2 Synchronization The Preparser in the Channel Interface substitutes the original substream Linear PCM ID with an 8-byte sync word to mark the beginning of each Linear PCM packet. The Linear PCM Decoder searches for and synchronizes to the sync word. If the decoder loses synchronization, it sets the Audio Sync Error Interrupt bit in Register 4 (page 4-8), asserts INTRn to the host if the interrupt is not masked, mutes the audio output, and searches for the next sync word. Figure 10.5 Linear PCM Audio Sample Syntax Linear PCM bitstream samples can be 16, 20 or 24 bits as shown in Figure 10.5. Twenty or 24-bit samples are divided into the upper 16 bits and the lower 4 or 8 bits. The output PCM samples to the DAC interface can be 16, 20, or 24 bits in length. On the other hand, the S/P DIF interface accepts only 16-bit samples. The last 4 or 8 bits of 20- or 24-bit samples are truncated for the S/P DIF interface. The host can override the bitstream sample resolution for the decoder by setting the Overwrite Quantization bit in Register 366 (page 4-89) and programming the Host Quantization bits in the same register for 16-, 20-, or 24-bit samples. The decoder truncates or extends the samples accordingly. If the data in the Linear PCM bitstream does not agree with the options available, the decoder sets the Context Error Interrupt bit in Register 4 (page 4-8), asserts INTRn to the host if the interrupt is not masked, mutes the audio output, and searches for the next sync word. Dynamic Range Control is a compressed gain value that should be applied to all the samples in an audio frame. One audio frame has 80 or 160 samples when the sampling frequency is 48 or 96 kHz, respectively. One audio frame can extend across an audio pack boundary. The first byte location of an audio frame is defined by the first access pointer. All Linear PCM samples in one audio frame have a unique dynamic range control gain value, even if the audio frame is separated by an audio pack boundary. The host can turn Dynamic Range Control on or off by setting or clearing the Dynamic Range On bit in Register 364 (page 4-87). When the Dynamic Range Control is off, the default gain value is one. When Dynamic Range Control is on, the decoder uses the dynamic range control value (dynrange\_value) included in the bitstream for each audio frame. The host can also specify dynscale values in Registers 360 and 361 (page 4-83) to scale the bitstream dynrange\_value. The dynscale factors are in increments of 1/256. The host can also program a direct scale factor into the PCM Scale [7:0] bits in Register 362 (page 4-84). Settings here are also in 1/256 increments. The final sample value is computed using the following equation: final sample value = [|dynrange\_value - 1| \* dynscale(high/low) + 1] \* PCM Scale \* decoded sample The Linear PCM Decoder produces stereo PCM and S/P DIF outputs. Up to two channels of Linear PCM samples can be decoded; additional channel samples are dropped. When the Linear PCM bitstream contains only one channel, PCM and S/P DIF output samples in the first channel are duplicated in the second channel. #### 10.5.3 Other Host Controls and Status The bitstream mute, emphasis, quantization, and sampling frequency information is written to Register 352 (page 4-77) for the host. The audio\_frm\_num and num\_of\_audio\_ch are written to Register 351. When the mute bit in the audio packet is 1, PCM samples are muted by the output DAC and S/P DIF interface. The host can program the Audio Decoder Play Mode bits in Register 355 (page 4-79) to place the Linear PCM Decoder in normal play, pause, fast play, or slow play mode. The current play mode is reported to the host with the Audio Decoder Play Mode Status bits in Register 354 (page 4-78). ## 10.5.4 Sample Decimation for S/P DIF The sampling frequency of input Linear PCM bitstream can be either 48 kHz or 96 kHz. Decoded Linear PCM samples are passed to the audio DAC Interface which handles 48 kHz or 96 kHz and the S/P DIF Interface which can only support up to 48 kHz. The Linear PCM module has two output ports as shown in Figure 10.6, a PCM port for nondecimated samples (48 or 96 kHz) and an S/P DIF port for decimated samples (48 kHz). When the Linear PCM input bitstream sample rate is at 48 kHz, the PCM output is at 48 kHz and can be used for both the DAC interface and the S/P DIF interface. The S/P DIF port of the Linear PCM module has no output. When the Linear PCM input bitstream runs at 96 kHz, the PCM output is at 96 kHz and the S/P DIF port is at 48 kHz. Either PCM samples or S/P DIF samples can be used as inputs to DAC interface depending upon which frequency is desired. The S/P DIF interface can only use S/P DIF port samples. Figure 10.6 Linear PCM Output Ports ## 10.6 MPEG Formatter The L64105 MPEG Formatter formats the following audio bitstreams into IEC958 format: - MPEG-1 Layer I data - ♦ MPEG-1 Layer II data or MPEG-2 data without extension - ♦ MPEG-2 data with extension - ♦ MPEG-2 Layer I low sample rate - ♦ MPEG-2 Layer II low sample rate The MPEG Formatter accepts MPEG-compliant bitstreams from the Audio ES Channel Buffer and converts them to IEC958 format by arranging the data into bursts. Each burst contains a preamble (Pa, Pb, Pc, and Pd) followed by the burst payload and padding bits as shown in Figure 10.7. MPEG Formatter 10-19 Figure 10.7 Syntax of the MPEG Data in IEC958 Format Note: Padding is all zeros until the end of each IEC958 frame. The preamble values for the MPEG formatter supported bitstream are given in Table 10.4. Table 10.4 MPEG Formatter Data Burst Preamble Syntax | Field | Bits | Value | Content | |-------|-------|--------------|--------------------------------------------------------------------| | Pa | 0–15 | 0xF872 | Sync Word 1 | | Pb | 0–15 | 0x4E1F | Sync Word 2 | | Pc | 0–4 | 0x04 | MPEG-1 Layer I data | | | | 0x05 | MPEG-1 Layer II or MPEG-2 without extension | | | | 0x06 | MPEG-2 data with extension | | | | 0x08 | MPEG-2 Layer I low sample rate | | | | 0x09 | MPEG-2 Layer II low sample rate | | Pc | 5, 6 | 0b00 | Reserved | | Pc | 7 | 0b0 | Error flag - always set to 0 | | Pc | 8–10 | Host Pc Info | Host programmed into Host Pc Info bits in Register 368 (page 4-90) | | Pc | 11–12 | 0b00 | Data-type dependent information | | Pc | 13–15 | 0b000 | Bitstream number | | Pd | 0–15 | Variable | Length of burst payload in bits (see Table 10.5) <sup>1</sup> | <sup>1.</sup> Does not include the preamble. ## 10.6.1 Number of IEC958 Frames when Formatting MPEG Data The size of the IEC958 data burst differs according to the type of the incoming MPEG bitstream being fed to the MPEG Formatter. This is explained in detail in Table 10.5. Table 10.5 IEC958 Frame Sizes Supported in MPEG Audio Formatter | Data Type | Number of IEC958 Frames <sup>1</sup> | |-------------------------------------------------------|--------------------------------------| | MPEG-1 Layer I data | 384 | | MPEG-1 Layer II data or MPEG-2 data without extension | 1152 | | MPEG-2 data with extension | 1152 | | MPEG-2 Layer I low sample rate | 384 | | MPEG-2 Layer II low sample rate | 1152 | <sup>1.</sup> One IEC958 frame contains a left and right sample and is $16 \times 2 = 32$ bits long. As previously explained, the burst is headed with a burst preamble, followed by the burst payload, and stuffed with stuffing bits until it contains the number of IEC958 frames required for the data type being formatted. #### 10.6.2 Pd Field The IEC958 specification dictates that the Pd field contain the length of the burst payload in bits (length code) from 0 to 65535 as shown in Figure 10.8. The size of the preamble is not counted in the value of the length code. Figure 10.8 Length of Burst Payload MPEG Formatter 10-21 The host can program the value of the Pd field in the burst preamble by first programming the Pd Selection bits in Register 368 (page 4-90). Table 10.6 shows the Pd Selection bit codes for this mode and two other modes. Table 10.6 Pd Selection | Bits [4:3] | Description | |------------|----------------------------------------| | 0b00 | Previous multichannel extension packet | | 0b01 | Base packet without extension | | 0b10 | Host force | | 0b11 | Reserved | If the host selects the Host Force mode, it can then write into the Pd field through Registers 369 and 370 (page 4-91). This automatically sets the Pd Data Valid bit in Register 368. When the MPEG Formatter reads the PD value in Registers 369 and 370, the Pd Data Valid bit is automatically cleared. ### 10.6.3 Pause Burst When there is a gap in the bitstream due to an irregularity or discontinuity, the formatter inserts Pause bursts as shown in Figure 10.9. The gaps can be caused by conditions such as: - ♦ the Audio ES Channel Buffer empty, - a host pause, - errors in the bitstream, or - the MPEG Formatter is waiting or skipping to synchronize to the MPEG Decoder. Figure 10.9 Inserting Pause Bursts in the MPEG Formatter Output The syntax of the Pause bursts used in the MPEG Formatter is given in Table 10.7. Table 10.7 MPEG Formatter Pause Burst Syntax | Field | Bits | Value | Content | Comments | |---------|-------|----------|------------------------|---------------------------------------------------------------------------------------| | Pa | 0–15 | 0xF872 | Sync Word 1 | | | Pb | 0–15 | 0x4E1F | Sync Word 2 | | | Pc | 0–4 | 0b00011 | Data type | Pause data type | | | 5–6 | 0b00 | Reserved | | | | 7 | 0b0 | Error flag | | | | 8–12 | 060.0000 | Continuation of data | Used for Audio ES Channel Buffer is empty, wait for the MPEG decoder, and user pause. | | | | 0b0.0001 | Data discontinued | Used for user stop, skip to be in sync with MPEG decoder, and error conditions. | | Pd | 0–15 | 0x03C0 | Payload length in bits | | | Payload | 0–959 | 0 | 30 IEC958 zero frames | 30 IEC958 frames = 2 * 16 * 30 bits = 960 zero bits | MPEG Formatter 10-23 ## 10.6.4 Synchronization The MPEG Decoder and MPEG Formatter can run simultaneously. The formatter automatically detects when it is out of synchronization with the decoder and recovers by either waiting for the decoder or by skipping ahead of the currently processed data. The wait or skip operation is performed only at MPEG data frame boundaries. The Formatter outputs Pause bursts when it is in Wait or Skip Mode. The Pc field in the Pause burst is coded to indicate Wait or Skip Mode (see Table 10.7). The out-of-sync threshold is set to two MPEG frames by the Formatter Skip Frame Size bits in Register 366 (page 4-89). If the formatter and decoder get out of sync by two MPEG frames, the formatter waits or skips to resynchronize. The Formatter Skip Frame Size bits default to 0b00 and should not be changed by the host. The host can set the MPEG Formatter only bit in Register 366 (page 4-89) to run the formatter and not the decoder. This automatically disables the skip/wait synchronization feature of the formatter. #### 10.6.5 Error Conditions Table 10.8 describes the error handling procedures implemented in the MPEG Formatter. Table 10.8 MPEG Audio Formatter Error Handling | Error | Action | Output | |----------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------| | Incorrect sync word | Search for the next sync word. | a_sync_error = 1<br>Pause with Pc bits 8-12 = 0x0.0001 | | Illegal table entry | Search for the next sync word. | a_illegal_bit = 1<br>Pause with Pc bits 8–12 = 0x0.0001 | | User pause | Start Pause bursts and wait until user pause is deasserted. | Pause with Pc bits 8-12 = 0x0.0000 | | Audio ES Channel<br>Buffer empty | Start Pause bursts and wait until Audio ES Channel Buffer is not empty. | Pause with Pc bits 8-12 = 0x0.0000 | | User stop | Start Pause bursts and wait until user start is asserted. | Pause with Pc bits 8-12 = 0x0.0001 | | Wait for MPEG decoder | Start Pause and wait until synchronization. | Pause with Pc bits 8-12 = 0x0.0000 | | Skip | Start Pause and skip until synchronization. | Pause with Pc bits 8-12 = 0x0.0001 | | Any other error | Start Pause and search for the next sync word. | Pause with Pc bits 8-12 = 0x0.0001 | MPEG Formatter 10-25 ## 10.7 PCM FIFO Mode The host can write four-byte, L-R PCM samples (two bytes for each channel) into the PCM FIFO and select these values to play through the Linear PCM Decoder. The registers associated with PCM FIFO mode are listed in Table 10.9. The host can read the FIFO full, near full, and empty status bits and monitor the near full signal (PREQn) for external DMA control. Table 10.9 PCM FIFO Mode Registers | Register | Bits | Name | Page Ref. | |----------|-------|---------------------------------|-----------| | 264 | 0 | Decode Start/Stop Command | 4-57 | | 357 | [7:5] | Audio Decoder Mode Select [2:0] | 4-81 | | 359 | [7:0] | PCM FIFO Data In [7:0] | 4-83 | | 353 | 7 | PCM FIFO Full | 4-77 | | | 6 | PCM FIFO Near Full | | | | 5 | PCM FIFO Empty | | The host uses the following sequence for PCM FIFO mode: - Clear the Decode Start/Stop Command bit to stop the Audio Decoder. - 2. Program the Audio Decoder Mode Selection bits to 0b111 to select the PCM FIFO mode. - 3. Using a host DMA controller, write PCM audio into the PCM FIFO Data In register to fill the PCM FIFO. The audio data is written in the following order; left channel LSB, left channel MSB, right channel LSB, and right channel MSB. The PCM FIFO is 16 words deep x 16 bits wide. - 4. Set the Decode Start/Stop Command bit to start the Audio Decoder. - Monitor the PCM FIFO status bits in Register 353 and the PREQn output signal of the L64105. The PCM FIFO Near Full bit is cleared when the PCM FIFO contains less than 25 unread words. When the bit is cleared, PREQn is also asserted to the external DMA controller. ## 10.8 DAC Interface The DAC Interface in the Audio Decoder converts the 16-, 20-, or 24-bit parallel PCM data received from the decoders into 32-bit, serial frames and transmits them to the external DAC. A demultiplexer controlled by the Audio Decoder Mode Select bits in Register 357 (page 4-81) selects the output of one of the three decoders or the PCM FIFO as the DAC Interface input. The audio samples are multiplied by a scale factor, PCM Scale, in the DAC Interface to control the output volume. At reset and power on, the PCM Scale [7:0] bits in Register 362 are set to 0xFF to pass the input samples through the interface with no change in level. The host can write to the register to scale the samples level down in increments of 1/256. Setting the PCM Scale bits to 0x00 mutes the audio output. The output samples are sign-extended to 32 bits as shown in Figure 10.10 through Figure 10.12. LRCLK (Invert LRCLK=0) Right PCM Left PCM Left PCM Right PCM N-1 Ν Ν N+1 **LRCLK** (Invert LRCLK=1) Right PCM Left PCM Right PCM Left PCM N-1 N-1 N R1 R0 S S L15 L14 L0 S S S R15 R14 R0 s l S **ASDATA** (Sixteen sign extension bits) (Sixteen sign extension bits) Figure 10.10 DAC Output Mode: PCM Sample Precision = 16 Bit Note: S means sign-extension (0 for positive PCM values, 1 for negative PCM values). DAC Interface 10-27 Figure 10.11 DAC Output Mode: PCM Sample Precision = 20 Bit Note: S means sign-extension (0 for positive PCM values, 1 for negative PCM values). Figure 10.12 DAC Output Mode: PCM Sample Precision = 24 Bit Note: S means sign-extension (0 for positive PCM values, 1 for negative PCM values). The interface supplies four signals to the DAC: - a sample clock, A\_ACLK, - ♦ the bit clock, BLCK, - a left/right channel clock, LRCLK, and - the serial audio data, ASDATA. BCLK and A\_ACLK are derived from an ACLK input in the Clock Divider (see Section 10.10, "Clock Divider"). BCLK is at the output bit rate and expressed as: $BCLK = Sample Freq \times Sample Resolution \times 2(channels)$ The ASDATA bits are clocked out on every BLCK falling edge. The A\_ACLK is the DAC clock and is at 256 or 384 times the sample frequency depending on the DAC used. Note: Some DACs have an on-chip Phase-Locked Loop (PLL) to derive their operating clock from the incoming bit clock. The A\_ACLK output of the L64105 is not used in this case. LRCLK specifies which PCM channel, left or right is currently being transferred. The Invert LRCLK bit in Register 363 (page 4-84) determines the LRCLK state channel assignment. The bit defaults to the clear state at reset and power on. This sets LRCLK high for left channel sample outputs and low for right channel outputs. The host can invert this sense (high for right; low for left) by setting the Invert LRCLK bit. The DAC Interface also uses a special, soft-muting scheme to avoid a click on the speakers when the output is turned off. The host can set the Mute on Error bit in Register 358 (page 4-82) to force a soft-mute of the audio output when certain errors occur in the bitstream or the decoder. The host can also mute the audio outputs by setting the User Mute Bit in Register 358. An Audio Decoder Soft Mute Status bit is available in Register 354 (page 4-78) for the host to read. When the host programs the Audio Decoder Mode Select bits in Register 357 to 0b110 to select the CD Bypass Mode, the output demultiplexer substitutes the CD\_ASDATA, CD\_BCLK, CD\_LRCLK, and CD\_ACLK for the normal outputs of the DAC Interface. ### 10.9 S/P DIF Interface The S/P DIF (IEC958) Interface is a serial, unidirectional, self-clocking interface for the interconnection of digital equipment for consumer and professional applications. The L64105 supports the consumer output mode only, which carries stereophonic digital programs with a resolution of up to 16 bits per sample. Twenty and 24-bit samples are clipped by dropping the least significant 4 or 8 bits. The demultiplexer at the interface input is controlled by the Audio Decoder Mode Select bits in Register 357 (page 4-81) to select the output of either of the two decoders or the output of the formatter. The interface serializes the selected samples and formats them as described S/P DIF Interface 10-29 in Section 10.9.2, "IEC958 Syntax." The output demultiplexer selects either the output of the interface or the SPDIF\_IN when the host selects the S/P DIF Bypass Mode. ### 10.9.1 Biphase Mark Coding To minimize the DC component on the transmission line, facilitate clock recovery from the bitstream, and make the interface insensitive to the polarity of connection, the bitstream is encoded in biphase marks. Refer to Figure 10.13. BCLK, derived from an ACLK input in the Clock Divider (see Section 10.10, "Clock Divider"), divides each data bit into biphase marks. The S/P DIF BCLK rate is sample frequency x sample resolution x 2 channels x 2 biphase marks/bit. Each bit is represented by a symbol with two consecutive binary states, 1 bits by two opposite states and 0 bits by two equal states. The first state of a symbol is always different from the second state of the previous symbol. This forces the data stream to transition at least once for every bit. Figure 10.13 IEC958 Biphase Mark Representation ### 10.9.2 IEC958 Syntax The IEC958 stream is organized into blocks of 192 frames with each frame containing two subframes, one for each audio channel as shown in Figure 10.14. The frame transmission rate is equal to the source sampling frequency when the input audio source is sampled at 32, 44.1, or 48 kHz. When the input data is 96-kHz Linear PCM samples, the samples are decimated down to 48 kHz in the decoder for the S/P DIF output. The layout of the subframes is also shown in Figure 10.14. Each subframe starts off with a 4-bit (8-state) preamble. The preamble is coded to mark the first frame in a block, to differentiate between subframes in a frame, and to violate the biphase mark rule twice. This latter feature prevents other data in the stream from mimicking a preamble. The preamble states are listed in Table 10.10. Since the biphase mark violations do not occur between data and the preamble, two codes are used for each of the three subframe applications depending on the last state of the previous data bit. Bits 4 through 11 of the subframes are fixed at zero by the S/P DIF Interface. The 16-bit audio sample is packed in bits 12 through 27 of the subframe with the LSB in bit 12. The interface defaults to setting the V bits and clearing the U bits. The host can change their values each subframe by writing to the User and Valid bits in Register 363 (page 4-85). The P bit is set for even parity across the subframe. Figure 10.14 IEC958 Syntax ### Note: - V = Validity bit (set to 1). - U = User data (set to 0). - ◆ C = Channel status. - P = Parity bit. Table 10.10 IEC958 Subframe Preambles | Preamble | Preceding<br>Preamble State = 0 | Preceding<br>Preamble State = 1 | Subframe | |----------|---------------------------------|---------------------------------|------------------------------------------| | В | 11101000 | 00010111 | Subframe 1 at the start of blocks | | М | 11100010 | 00011101 | Subframe 1 except at the start of blocks | | W | 11100100 | 00011011 | Subframe 2 | S/P DIF Interface 10-31 ### 10.9.3 IEC958 Channel Status The L64105 uses the first 32 C bits of each channel in each block to carry the four bytes of channel status information shown in Figure 10.15. The remaining C bits in the blocks are cleared to 0. The Copyright and Emphasis bits are from the incoming bitstream. The S/P DIF Interface inserts one of the two Category Codes shown in the following table: | Data Format | Default Category Code | |--------------|-----------------------| | PCM Samples | 0b0000.0000 | | Digital Data | 0b1001.1000 | Figure 10.15 IEC958 Channel Status The host can overwrite the Copyright bit, the Emphasis bits, and Category Code by setting the associated overwrite bit in Registers 355 (page 4-87) and 366, and writing to the Emphasis bit, Copyright field, or Category field in Register 367. The remaining bits and fields of the channel status bytes are fixed or filled in by the S/P DIF Interface as shown in Figure 10.15. ### 10.10 Clock Divider As mentioned in the output interface descriptions, the Clock Divider in the Audio Decoder derives a BCLK for each interface and an LRCLK and A\_ACLK for the external DACs from an input audio clock. The L64105 has three audio clock input pins, ACLK\_32, ACLK\_441, and ACLK\_48 for 32, 44.1, and 48 kHz sampling rates. The inputs to these must be the sampling rate times N, where N can be 256, 384, 512, or 768. The N value must be an integral multiple of the sample resolution (16, 20, or 24). Any or all of the inputs can be connected depending on the audio sampling rates and resolutions expected. At reset and power on, the L64105 defaults to using the clock supplied on the ACLK\_ 48 pin. The host selects the ACLK\_ input pin by programming the ACLK Select [1:0] bits in Register 363 (page 4-84). The host also selects the divisor values used in the Clock Divider by programming the ACLK Divider Select [3:0] bits in Register 364. The divisor values depend on ACLK\_ availability, the input audio sampling frequency (Fs), the sample resolution (16/24/32 bits per sample), and the external DAC capabilities. The equations for the derived clocks are: ``` S/P DIF BCLK = Fs * sample resolution * 2 channels * 2 marks = Fs * 32 * 4 = Fs * 128 DAC BCLK = Fs * sample resolution * 2 channels = Fs * 32 * 2 = Fs * 64 A_ACLK = Fs * sample resolution * K = Fs * 256 or Fs * 384 ``` The ACLK Divider Select bit selections and the resulting clocks are listed in Table 10.11. Use the following cases as selection criteria: - ◆ Case I: All of the ACLK\_ inputs are available. Select the ACLK\_ which is a multiple of the input sampling frequency using bits 0 and 1 in Register 363. Then use the 0x0 through 0x4 ACLK Divider Select code that matches the Fs multiple of the ACLK\_. For example, if the input sampling frequency is 32 kHz and ACLK\_32 = 512 \* 32 kHz, use the 0x2 ACLK Divider Select code. - ◆ Case IIA: The Linear PCM bitstream with a sampling frequency of 96 kHz is selected and the external DAC supports 96-kHz sampling frequency. ACLK\_48 at a multiple of 512 or 768 must be available and it must be selected. Use divider code 0x5 for ACLK = 768 \* 48 and code 0x6 for ACLK = 512 \* 48. Clock Divider 10-33 - ◆ Case IIB: The Linear PCM bitstream with a sampling frequency of 96 kHz is selected but the external DAC does not support 96-kHz sampling frequency. ACLK\_48 must be available and it must be selected. Set the Audio Decoder Mode Select field (Register 357, bit [7:5], page 4-81) to 0b101 to decimate the output samples to 48 kHz. Use the 0x0 through 0x4 divider code that matches the ACLK\_48 multiple. - Case III: The input sampling rate is 32 kHz but ACLK\_32 is not available. Select ACLK\_48 and the 0xC through 0xF divider code that matches the ACLK\_48 multiple to derive the 32-kHz clocks from ACLK\_48. Note: The CD bypass mode has a dedicated ACLK input pin called CD\_ACLK. Table 10.11 ACLK Divider Select [3:0] Code Definitions | ACLK Divider<br>Select [3:0] | ACLK Input | S/P DIF<br>Interface BCLK | DAC<br>Interface BCLK | DAC A_ACLK | |------------------------------|------------|---------------------------|-----------------------|---------------------| | 0x0 | 768 x Fs | 128 x Fs = ACLK ÷ 6 | 64 x Fs = ACLK ÷ 12 | 256 x Fs = ACLK ÷ 3 | | 0x1 | 768 x Fs | 128 x Fs = ACLK ÷ 6 | 64 x Fs = ACLK ÷ 12 | 384 x Fs = ACLK ÷ 2 | | 0x2 | 512 x Fs | 128 x Fs = ACLK ÷ 4 | 64 x Fs = ACLK ÷ 8 | 256 x Fs = ACLK ÷ 2 | | 0x3 | 384 x Fs | 128 x Fs = ACLK ÷ 3 | 64 x Fs = ACLK ÷ 6 | 384 x Fs = ACLK ÷ 1 | | 0x4 | 256 x Fs | 128 x Fs = ACLK ÷ 2 | 64 x Fs = ACLK ÷ 4 | 256 x Fs = ACLK ÷ 1 | | 0x5 | 768 x 48 | 128 x 48 = ACLK ÷ 6 | 64 x 96 = ACLK ÷ 6 | 384 x 96 = ACLK ÷ 1 | | 0x6 | 512 x 48 | 128 x 48 = ACLK ÷ 4 | 64 x 96 = ACLK ÷ 4 | 256 x 96 = ACLK ÷ 1 | | 0x7-0xB | Not Used | | | | | 0xC | 768 x 48 | 128 x 32 = ACLK ÷ 9 | 64 x 32 = ACLK ÷ 18 | 384 x 32 = ACLK ÷ 3 | | 0xD | 512 x 48 | 128 x 32 = ACLK ÷ 6 | 64 x 32 = ACLK ÷ 12 | 256 x 32 = ACLK ÷ 3 | | 0xE | 512 x 48 | 128 x 32 = ACLK ÷ 6 | 64 x 32 = ACLK ÷ 12 | 384 x 32 = ACLK ÷ 2 | | 0xF | 256 x 48 | 128 x 32 = ACLK ÷ 3 | 64 x 32 = ACLK ÷ 6 | 256 x 32 = ACLK ÷ 1 | # Chapter 11 Specifications This chapter specifies the L64105 electrical and mechanical characteristics. It is divided into the following sections: - Section 11.1, "Electrical Requirements," page 11-1 - ♦ Section 11.2, "AC Timing," page 11-4 - ♦ Section 11.3, "Pinouts and Packaging," page 11-18 Note: All specifications are for the L64105 in LSI Logic's 3.3-V, 0.25-micron G10<sup>®</sup>-p process technology and are subject to change. AC timing has been simulated and not characterized. ## 11.1 Electrical Requirements This section specifies the electrical requirements for the L64105. Four tables list electrical data in the following categories: - ♦ Absolute Maximum Ratings (Table 11.1) - Recommended Operating Conditions (Table 11.2) - ◆ Capacitance (Table 11.3) - ◆ DC Characteristics (Table 11.4) Table 11.1 Absolute Maximum Ratings | Symbol | Parameter | Limits | Unit | |------------------------------|------------------------------|------------------------------|------| | V <sub>DD</sub> | DC Supply | $-0.3 \text{ to } + 3.9^{1}$ | V | | V <sub>IN</sub> <sup>2</sup> | 5 V Compatible Input Voltage | - 1.0 to + 6.5 <sup>1</sup> | V | | I <sub>IN</sub> | DC Input Current | ± 10 | mA | | T <sub>STGM</sub> | Storage Temperature Range | – 40 to + 125 | °C | **Table 11.2 Recommended Operating Conditions** | Symbol | Parameter | Limits | Unit | |-----------------|-------------------------------|--------|------| | V <sub>DD</sub> | DC Supply + 3.14 to | | V | | T <sub>A</sub> | Ambient Temperature 0 to + 70 | | °C | Table 11.3 Capacitance | Symbol | Parameter <sup>1</sup> | Min | Units | |------------------|------------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | 2.5 | pF | | C <sub>OUT</sub> | Output Capacitance | 2.5 | pF | | C <sub>IO</sub> | I/O Bus Capacitance | 2.5 | pF | <sup>1.</sup> Measurement conditions are $V_{IN}$ = 3.3 V, $T_{A}$ = 25 $^{\circ}C,$ and clock frequency = 1 MHz. Referenced to V<sub>SS</sub>. All signal inputs are TTL compatible and can withstand this range. Table 11.4 DC Characteristics | Symbol | Parameter | Condition <sup>1</sup> | Min | Тур | Max | Unit<br>s | |-------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------|----------------------|----------------------------|----------------| | V <sub>IL</sub> | Voltage Input Low<br>TTL<br>CMOS | | 1 1 | -<br>- | 0.8<br>0.2 V <sub>DD</sub> | V | | V <sub>IH</sub> | Voltage Input High<br>TTL<br>CMOS<br>5 V Compatible | | 2.0<br>0.7 V <sub>DD</sub><br>2.0 | 1 1 1 | -<br>-<br>5.5 | V<br>V<br>V | | V <sub>OL</sub> | Voltage Output Low<br>4-mA Output Buffers<br>6-mA Output Buffers | I <sub>OL</sub> = 4.0 mA<br>I <sub>OL</sub> = 6.0 mA | 1 1 | 0.2<br>0.2 | 0.4<br>0.4 | V | | V <sub>OH</sub> | Voltage Output High<br>4-mA Output Buffers<br>6-mA Output Buffers | I <sub>OH</sub> = -4.0 mA<br>I <sub>OH</sub> = -6.0 mA | 2.4<br>2.4 | 1 1 | _<br>_ | V | | I <sub>IL</sub> | Current Input Leakage <sup>2</sup><br>with Pulldown<br>with Pullup | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{IN} = V_{DD}$<br>$V_{IN} = V_{SS}$ | - 10<br>35<br>- 214 | ± 10<br>115<br>– 115 | + 10<br>222<br>- 35 | μΑ<br>μΑ<br>μΑ | | I <sub>OZ</sub> | Current 3-State Output Leakage | $V_{DD} = Max,$ $V_{OUT} = V_{SS}$ or $V_{DD}$ | - 10 | ± 1 | + 10 | μА | | I <sub>OSP4</sub> | Current P-Channel Output Short Circuit (4-mA Output Buffers) <sup>3, 4</sup> | $V_{DD} = Max,$<br>$V_{OUT} = V_{SS}$ | - 117 | - 75 | - 40 | mA | | I <sub>OSN4</sub> | Current N-Channel Output Short Circuit (4-mA Output Buffers) <sup>3, 4</sup> | $V_{DD} = Max,$<br>$V_{OUT} = V_{DD}$ | 37 | 90 | 140 | mA | | I <sub>DD</sub> | Quiescent Supply Current | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | 10 | _ | mA | | I <sub>CC</sub> | Dynamic Supply Current | V <sub>DD</sub> = Max,<br>f = 27 MHz | - | 210 | - | mA | <sup>1.</sup> Specified at $V_{DD}$ equals 3.3 V $\pm$ 5% at ambient temperature over the specified range. 2. For CMOS and TLL inputs. <sup>3.</sup> Not more than one output may be shorted at a time for a maximum duration of one second.4. These values scale proportionally for output buffers with different drive strengths. ## 11.2 AC Timing This section presents AC timing information for the L64105 MPEG-2 Audio/Video Decoder. The timing diagrams in this section illustrate the clock edges and specific signal edges from which the timing parameters are measured. These diagrams do not imply any other timing relationships. For specific information on functional relationships between the signals, refer to the appropriate functional and signal definition sections. During AC testing, HIGH inputs are driven at $V_{DD}$ = Min and LOW inputs are driven at 0 V. For transitions between HIGH, LOW, and invalid states, timing measurements are made at 1.5 V, as shown in Figure 11.1. The test load, $C_{I}$ , for each output signal is 50 pF. Figure 11.1 AC Test Load and Waveform for Standard Outputs For 3-state outputs (see Figure 11.2), timing measurements are made from the point at which the output turns ON or OFF. An output is ON when its voltage is greater than 2.4 V or less than 0.4 V. An output is OFF when its voltage is less than 2.4 V or greater than 0.4 V. Figure 11.2 AC Test Load and Waveform for 3-State Outputs AC Timing is organized by interface and shown in the following tables and figures: - ♦ SDRAM Interface Timing Table 11.5, Figure 11.3 and Figure 11.4 - ♦ Host Interface Timing (Motorola Mode) Table 11.6, Figure 11.5 and Figure 11.6 - ♦ Host Interface Timing (Intel Mode) Table 11.7, Figure 11.7 and Figure 11.8 - ♦ Asynchronous Channel Write Timing Table 11.8 and Figure 11.9 - ♦ Synchronous VALID Signals Timing Table 11.10 and Figure 11.10 - ♦ Reset Timing Figure 11.11 - ♦ Video Interface Timing Table 11.10 and Figure 11.12 - ◆ Audio Interface Timing Table 11.11, Figure 11.13, Figure 11.14 and Figure 11.15 The numbers in timing diagrams refer to the timing parameters listed in the first column of Table 11.5, which lists the AC timing values for the signals. The test conditions for the AC timing values are $V_{DD}\pm5\%$ within an ambient temperature range from 0 °C to 70 °C. Table 11.5 SDRAM Interface AC Timing | Parameter | Description | Min | Max | Units | |-----------|------------------|----------------------|----------------------|-------| | 1 | SCSn Setup | 2 | 6 | ns | | 2 | SCSn Hold | 2 | 6 | ns | | 3 | SRASn Setup | 2 | 6 | ns | | 4 | SRASn Hold | 2 | 6 | ns | | 5 | SCASn Setup | 2 | 6 | ns | | 6 | SCASn Hold | 2 | 6 | ns | | 7 | SWEn Setup | 2 | 6 | ns | | 8 | SWEn Hold | 2 | 6 | ns | | 9 | Read Data Setup | 2 | 6 | ns | | 10 | Read Data Hold | 2 | 6 | ns | | 11 | Address Valid | 2 | 6 | ns | | 12 | Address Hold | 2 | 6 | ns | | 13 | SCLK Cycle Tc | 37 | _ | ns | | 13b | SCLK Duty Cycle | 0.45 Tc <sup>1</sup> | 0.55 Tc <sup>1</sup> | ns | | 14 | Write Data Setup | 2 | 6 | ns | | 15 | Write Data Hold | 2 | 6 | ns | <sup>1.</sup> Tc = 1/27 MHz = 37 ns Figure 11.3 SDRAM Read Cycle Figure 11.4 SDRAM Write Cycle Table 11.6 Host Interface AC Timing (Motorola Mode) | Parameter | Description | Min | Max | Units | |-----------|------------------------------------------------------|---------------------|--------------------------|-------| | 1 | Addr setup to ASn falling | 7 | _ | ns | | 2 | Addr hold from ASn falling | 7 | _ | ns | | 3 | ASn low pulse width | 0.5 Tc <sup>1</sup> | _ | ns | | 4 | Data setup to DSn rising (Wr cycle) | 10 | _ | ns | | 5 | Data hold from DSn rising (Wr cycle) | 0 | _ | ns | | 6 | READ setup to DSn falling | 7 | _ | ns | | 7 | READ hold from DSn falling | 7 | _ | ns | | 8 | CSn setup to DSn falling | 7 | _ | ns | | 9 | CSn hold from DSn rising | 0 | _ | ns | | 10 | DSn low pulse width (Write Cycle) | 3 Tc <sup>1</sup> | _ | ns | | 11 | DSn rising to DSn rising (Write Cycle) | 3.5 Tc <sup>1</sup> | _ | ns | | 12 | CSn falling to WAITn/DTACKn active | _ | 12 | ns | | 13 | DSn falling to WAITn low/DTACKn high | _ | 12 | ns | | 14 | CSn rising to WAITn/DTACKn 3-state | 2 | 15 | ns | | 15 | DSn falling to WAITn high/DTACKn low (Write cycle) | _ | 2.5 Tc <sup>1</sup> + 15 | ns | | 16 | DSn rising to WAITn low/DTACKn high | _ | 15 | ns | | 17 | DSn low pulse width (Read Cycle) | 4 Tc <sup>1</sup> | _ | ns | | 18 | DSn falling to DSn falling (Read Cycle) | 4.5 Tc <sup>1</sup> | _ | ns | | 19 | DSn falling to WAITn high/DTACKn low (Read cycle) | _ | 3.5 Tc <sup>1</sup> + 15 | ns | | 20 | Data setup BEFORE WAITn high/DTACKn low (Read Cycle) | 10 | - | ns | | 21 | DSn falling to Data 3-state (Read Cycle) | 2 | _ | ns | | 22 | READ falling to Data 3-state (Read Cycle) | 2 | _ | ns | <sup>1.</sup> Tc = 1/27 MHz = 37 ns. Figure 11.6 Host Read Timing (Motorola Mode) Table 11.7 Host Interface AC Timing (Intel Mode) | Parameter | Description | Min | Max | Units | |-----------|--------------------------------------------------------|---------------------|--------------------------|-------| | 1 | Addr setup to Write / Read falling | 7 | _ | ns | | 2 | Addr hold from Write / Read falling | 7 | _ | ns | | 3 | CSn setup to Write / Read falling | 7 | _ | ns | | 4 | CSn hold from Write / Read rising | 0 | _ | ns | | 5 | Write low pulse width (Write Cycle) | 3 Tc <sup>1</sup> | _ | ns | | 6 | Write rising to Write rising (Write Cycle) | 3.5 Tc <sup>1</sup> | _ | ns | | 7 | Data setup to Write rising | 10 | _ | ns | | 8 | Data hold from Write rising | 0 | _ | ns | | 9 | CSn falling to WAITn / DTACKn active | _ | 12 | ns | | 10 | Write / Read falling to WAITn low / DTACKn high | _ | 12 | ns | | 11 | CSn rising to WAITn /DTACKn 3-state | 2 | 15 | ns | | 12 | Write falling to WAITn high / DTACKn low (Write cycle) | _ | 2.5 Tc <sup>1</sup> + 15 | ns | | 13 | Write / Read rising to WAITn low / DTACKn high | _ | 15 | ns | | 14 | Read low pulse width (Read Cycle) | 4 Tc <sup>1</sup> | _ | ns | | 15 | Read falling to Read falling (Read Cycle) | 4.5 Tc <sup>1</sup> | _ | ns | | 16 | Read falling to WAITn high / DTACKn low (Read Cycle) | _ | 3.5 Tc <sup>1</sup> + 15 | ns | | 17 | Data setup BEFORE WAITn high/ DTACKn low (Read Cycle) | 10 | _ | ns | | 18 | Read falling to Data 3-state (Read Cycle) | 2 | _ | ns | <sup>1.</sup> Tc = 1/27 MHz = 37 ns. Figure 11.7 Host Write Timing (Intel Mode) Figure 11.8 Host Read Timing (Intel Mode) Table 11.8 Asynchronous Channel Write AC Timing | Parameter | Description | Min | Max | Units | |-----------|----------------------------------------------|---------------------|-----|-------| | 1 | AVALIDn/VVALIDn low pulse width | 0.5 Tc <sup>1</sup> | - | ns | | 2 | Data setup to AVALIDn/VVALIDn rising | 12 | _ | ns | | 3 | Data hold from AVALIDn/VVALIDn rising | 1 | _ | ns | | 4 | AVALIDn/VVALIDn rise to AVALIDn/VVALIDn rise | 3 Tc <sup>1</sup> | _ | ns | <sup>1.</sup> Tc = 1/27 MHz = 37 ns. Figure 11.9 Asynchronous Channel Write Timing Note: During asynchronous usage of the channel input, the DCK signal must be tied to VSS. Table 11.9 Synchronous AVALIDn/VVALIDn Signals AC Timing | Parameter | Description | Min | Max | Units | |-----------|--------------------------------------|-------------------|-----|-------| | 1 | AVALIDn/VVALIDn hold from DCK rising | 1 | _ | ns | | 2 | AVALIDn/VVALIDn setup to DCK falling | 7 | _ | ns | | 3 | DCK cycle time | 3 Tc <sup>1</sup> | _ | ns | | 4 | CH_DATA setup to DCK rising | 15 | _ | ns | | 5 | CH_DATA hold from DCK rising | 1 | _ | ns | <sup>1.</sup> Tc = 1/27 MHz = 37 ns. Figure 11.10 Synchronous AVALIDn/VVALIDn Signals Timing Figure 11.11 Reset Timing Note: Tc = 1/27 MHz = 37 ns. Table 11.10 Video Interface AC Timing | Parameter | Description | Min | Max | Units | |-----------|---------------------------|-----|------|--------| | 1 | HS/VS Hold Time | 0 | - | ns | | 2 | HS/VS Setup Time | 8 | _ | ns | | 3 | HS/VS Minimum Pulse Width | 1 | _ | SYSCLK | | 4 | HS/VS Maximum Cycle Time | _ | 2047 | SYSCLK | | 5 | SYSCLK to Pixel Data Out | _ | 15 | ns | | 6 | SYSCLK to CREF Out | _ | 15 | ns | | 7 | SYSCLK to OSDA Out | _ | 15 | ns | Figure 11.12 Video Interface Timing Table 11.11 Audio Interface AC Timing | Parameter | Description | Min | Max | Units | |-----------|----------------------------------|-----|-----|-------| | 1 | ASDATA change before BCLK rising | 18 | _ | ns | | 2 | ASDATA change after BCLK rising | 18 | _ | ns | | 3 | LRCLK change before BCLK rising | 18 | _ | ns | | 4 | A_ACLK change after ACLK input | 4 | 13 | ns | | 5 | PREQn change after SYSCLK | 6 | 20 | ns | Figure 11.13 Serial PCM Data Out Timing Figure 11.14 A\_ACLK Timing Figure 11.15 PREQn Timing # 11.3 Pinouts and Packaging The L64105 MPEG Audio/Video Decoder is available in a 160-pin Plastic Quad Flat Package (PQFP). Table 11.12 lists the L64105's input/output signals in alphabetical order and includes: - pin numbers - ♦ a signal description - the signal type, direction, and whether it is pulled up or down in the chip - the current drive capacity for output and bidirectional signals Following the table, Figure 11.16 and Figure 11.17 are the pinout and outline drawings for the package. Table 11.12 Alphabetical Pin Summary | Mnemonic | Pin | Description | Туре | Drive (mA) | |----------------|-----|------------------------|---------------------|------------| | A0 | 45 | Register Address Bus | TTL Input | - | | A1 | 44 | | | | | A2 | 43 | | | | | A3 | 39 | | | | | A4 | 38 | | | | | A5 | 37 | | | | | A6 | 36 | | | | | A7 | 35 | | | | | A8 | 34 | | | | | A_ACLK | 103 | Audio DAC Clock | TTL Output | 4 | | ACLK_32 | 96 | Audio Reference Clock | TTL Input, pulldown | - | | ACLK_48 | 95 | Audio Reference Clock | TTL Input, pulldown | - | | ACLK_441 | 94 | Audio Reference Clock | TTL Input, pulldown | - | | AREQn | 30 | Audio Data Request | TTL Output | 4 | | ASDATA | 107 | Audio Serial Data | TTL Output | 4 | | ASn | 67 | Address Strobe | TTL Input, pullup | - | | AUDIO_SYNC | 112 | Audio Sync Strobe | TTL Output | 4 | | AVALIDn | 26 | Audio Data Valid | TTL Input, pullup | - | | BCLK | 105 | Serial DAC Bit Clock | TTL Output | 4 | | BLANK | 86 | Blank | TTL Output | 4 | | BUSMODE | 60 | Host Controller Select | TTL Input, pullup | - | | CD_ACLK | 100 | CD Audio DAC Clock | TTL Input, pulldown | - | | (Sheet 1 of 6) | | • | • | • | Table 11.12 Alphabetical Pin Summary (Cont.) | Mnemonic | Pin | Description | Туре | Drive (mA) | |----------------|-----|-----------------------------|---------------------|------------| | CD_ASDATA | 101 | CD Audio Serial Data | TTL Input, pulldown | _ | | CD_BCLK | 98 | CD DAC Serial Bit Clock | TTL Input, pulldown | _ | | CD_LRCLK | 99 | CD DAC Left/Right Clock | TTL Input, pulldown | _ | | CH_DATA 0 | 12 | Channel Data Bus | TTL Input | _ | | CH_DATA 1 | 13 | | | | | CH_DATA 2 | 14 | | | | | CH_DATA 3 | 15 | | | | | CH_DATA 4 | 16 | | | | | CH_DATA 5 | 17 | | | | | CH_DATA 6 | 18 | | | | | CH_DATA 7 | 19 | | | | | CREF | 87 | Chroma Reference | TTL Output | 4 | | CSn | 68 | Chip Select | TTL Input, pullup | _ | | D0 | 54 | Host Interface Data Bus | TTL Bidirectional | 6 | | D1 | 53 | | | | | D2 | 52 | | | | | D3 | 51 | | | | | D4 | 50 | | | | | D5 | 49 | | | | | D6 | 48 | | | | | D7 | 47 | | | | | DCK | 28 | External Channel Clock | TTL Input, pullup | _ | | DREQn | 58 | DMA Transfer Request | TTL Output | 4 | | DSn/WRITEn | 64 | Data Strobe/Write Indicator | TTL Input, pullup | _ | | (Sheet 2 of 6) | | • | • | • | Table 11.12 Alphabetical Pin Summary (Cont.) | Mnemonic | Pin | Description | Туре | Drive (mA) | |----------------|-----|----------------------------|-----------------------|------------| | DTACKn/RDYn | 62 | Data Acknowledge/Ready | 3-State Output | 6 | | ERRORn | 24 | Channel Data Error | TTL Input, pullup | _ | | EXT_OSD 0 | 88 | Palette Selection Bus | TTL Input, pulldown | _ | | EXT_OSD 1 | 89 | | | | | EXT_OSD 2 | 90 | | | | | EXT_OSD 3 | 91 | | | | | HS | 70 | Horizontal Sync | TTL Input | _ | | INTRn | 59 | Interrupt | TTL Open-drain Output | 6 | | LRCLK | 106 | Audio DAC Left/Right Clock | TTL Output | 4 | | OSD_ACTIVE | 72 | OSD Active | TTL Output | 4 | | PD 0 | 73 | Pixel Data Bus | TTL Output | 4 | | PD 1 | 74 | | | | | PD 2 | 76 | | | | | PD 3 | 77 | Pixel Data Bus | TTL Output | 4 | | PD 4 | 78 | | | | | PD 5 | 82 | | | | | PD 6 | 83 | | | | | PD 7 | 84 | | | | | PLLVDD | 156 | PLL Supply | 3.3 V Input | _ | | PLLVSS | 158 | PLL Ground | | _ | | PREQn | 117 | PCM FIFO Request | TTL Output | 4 | | READ/READn | 63 | Read | TTL Input | _ | | RESETn | 57 | Reset | TTL Input, pullup | _ | | (Sheet 3 of 6) | | | | | Table 11.12 Alphabetical Pin Summary (Cont.) | Mnemonic | Pin | Description | Туре | Drive (mA) | |----------------|-----|-------------------|------------|------------| | SBA 0 | 144 | SDRAM Address Bus | TTL Output | 6 | | SBA 1 | 142 | | | | | SBA 2 | 141 | | | | | SBA 3 | 140 | | | | | SBA 4 | 138 | | | | | SBA 5 | 137 | | | | | SBA 6 | 136 | | | | | SBA 7 | 134 | | | | | SBA 8 | 133 | | | | | SBA 9 | 132 | | | | | SBA 10 | 145 | | | | | SBA 11 | 146 | | | | | (Sheet 4 of 6) | | | | | Table 11.12 Alphabetical Pin Summary (Cont.) | Mnemonic | Pin | Description | Туре | Drive (mA) | |----------------|-----|-----------------------------|---------------------|------------| | SBD 0 | 10 | SDRAM Data Bus | TTL Bidirectional | 4 | | SBD 1 | 9 | | | | | SBD 2 | 8 | | | | | SBD 3 | 7 | | | | | SBD 4 | 5 | | | | | SBD 5 | 4 | | | | | SBD 6 | 3 | | | | | SBD 7 | 2 | | | | | SBD 8 | 129 | | | | | SBD 9 | 128 | | | | | SBD 10 | 126 | | | | | SBD 11 | 125 | | | | | SBD 12 | 124 | | | | | SBD 13 | 122 | | | | | SBD 14 | 120 | | | | | SBD 15 | 119 | | | | | SCAN_TE | 116 | Scan Test Mode | TTL Input, pulldown | _ | | SCASn | 152 | SDRAM Column Address Select | TTL Output | 6 | | SCLK | 130 | SDRAM Clock | TTL Bidirectional | 4 | | SCSn | 149 | SDRAM Select Bank 0 | TTL Output | 6 | | SCS1n | 148 | SDRAM Select Bank 1 | TTL Output | 6 | | SDQM | 154 | SDRAM Output Enable | TTL Output | 6 | | SPDIF_IN | 102 | SPDIF Input | TTL Input, pulldown | _ | | SPDIF_OUT | 111 | SPDIF Output | TTL Output | 4 | | (Sheet 5 of 6) | • | | | • | Table 11.12 Alphabetical Pin Summary (Cont.) | Mnemonic | Pin | Description | Туре | Drive (mA) | |----------------|-------------------|-------------------------|-------------------|------------| | SRASn | 150 | DRAM Row Address Select | TTL Output | 6 | | SWEn | 153 | DRAM Write Enable | TTL Output | 6 | | SYSCLK | 56 | System Clock | TTL Input | - | | TM0 | 114 | Test Mode 0 | TTL Input | _ | | TM1 | 113 | Test Mode 1 | TTL Input | _ | | VDD | many <sup>1</sup> | | | | | VDD2 | | | | | | VREQn | 29 | Video Transfer Request | TTL Output | 4 | | VS | 69 | Vertical Sync | TTL Input | - | | VSS | many <sup>1</sup> | | | | | VSS2 | | | | | | VVALIDn | 27 | Video Data Valid | TTL Input, pullup | - | | WAITn | 65 | Wait - Chip Busy | 3-State Output | 6 | | ZTEST | 115 | Z Test Mode | TTL Input | _ | | (Sheet 6 of 6) | | | | | <sup>1.</sup> Refer to Figure 11.16. Figure 11.16 160-Pin Package Pinout 1. NC pins are not connected. Figure 11.17 160-Pin PQFP (PZ) Mechanical Drawing (Sheet 1 of 2) Important: This drawing may not be the latest version. For board layout and manufacturing, obtain the most recent engineering drawings from your LSI Logic marketing representative by requesting the outline drawing for package code PZ. Figure 11.17 160-Pin PQFP (PZ) Mechanical Drawing (Sheet 2 of 2) Important: This drawing may not be the latest version. For board layout and manufacturing, obtain the most recent engineering drawings from your LSI Logic marketing representative by requesting the outline drawing for package code PZ. # Appendix A Video/Audio Compression and Decompression Concepts This appendix provides an overview of MPEG compression and decompression for audio and video. It contains the following sections: - Section A.1, "Video Compression and Decompression Concepts," page A-1 - Section A.2, "Audio Compression and Decompression Concepts," page A-7 ### A.1 Video Compression and Decompression Concepts The MPEG standard defines a format for compressed digital video. Encoders designed to work within the confines of the standard compress video information, and decoders decompress it. The MPEG algorithms for video compression and decompression are flexible, but generally fit the following criteria: - Data rates are about 1 to 1.5 Mbit/s for MPEG-1 and up to 15 Mbit/s for MPEG-2. The L64105 MPEG-2 decoder is capable of supporting data rates up to 20 Mbit/s for either MPEG-1 or MPEG-2. - Resolutions are about 352 pixels horizontally up to about 288 lines vertically for MPEG-1 and 720 x 576 for MPEG-2 (main profile). The L64105 is capable of resolutions up to 720 x 576 for either MPEG-1 or MPEG-2. - Picture rates are between 24 to 30 pictures per second. ### A.1.1 Video Encoding For a video signal to be compressed, it must be sampled, digitized, and converted to luminance and chrominance signals (Y, Cr, Cb). The MPEG standard stipulates that the brightness or luminance component (Y) be sampled with respect to the color difference or chrominance signals (Cr and Cb) by a ratio of 4:1. That is, for every four samples of Y, there is to be one subsample each of Cr and Cb. This is because the human eye is much more sensitive to luminance than to chrominance. Video sampling takes place in both the vertical and horizontal directions. Once video is sampled, it is reformatted, if necessary, into a non-interlaced signal. An interlaced signal contains two fields for each frame, one with all of the odd lines and the other with all of the even lines. The encoder must also choose which picture type to use. A picture corresponds to a single frame of motion video or to a movie frame. There are three picture types: - ◆ Intracoded pictures (*I pictures*) are coded without reference to any other pictures. - Predictive-coded pictures (*P pictures*) are coded using motioncompensated prediction from the past I or P reference pictures. - Bidirectionally predictive-coded pictures (*B pictures*) are coded using motion-compensation predictions from a previous and a future I or P picture. A typical coding scheme contains a mixture of I, P, and B pictures. An I picture may occur every half of a second, with two B pictures inserted between each pair of I or P pictures. Once the picture types have been defined, the encoder must estimate motion vectors for each *macroblock* in the picture. A macroblock (see Figure A.1) consists of a 16-pixel by 16-line section of luminance and two spatially corresponding 8-pixel by 8-line sections, one for each chrominance component. Each macroblock then consists of a total of six 8 x 8 blocks (four 8 x 8 luminance blocks, one 8 x 8 Cr block, and one 8 x 8 Cb block). The spatial picture area covered by the four 8 x 8 blocks of luminance is the same area covered by each of the 8 x 8 chrominance blocks. Figure A.1 MPEG Macroblock Structure Motion vectors define the displacement of the image in the current macroblock from its position in the previous picture. P pictures use motion compensation to exploit temporal redundancy in the video. When an encoder provides B pictures, it must reorder the picture sequence so that the decoder operates properly. Because B pictures use motion compensation based on previously sent I or P pictures, they can only be decoded after the referenced pictures have been sent. For a given macroblock, the encoder must choose a coding mode. The coding mode depends on the picture type, the effectiveness of motion compensation in the particular region of the picture, and the nature of the signal within the macroblock. In addition for MPEG-2, the encoder must code the macroblock as either a field or frame. After it selects the coding method, the encoder performs a motion-compensated prediction of the block contents based on past and/or future reference pictures. The encoder then produces an error signal by subtracting the prediction from the actual data in the current macroblock. The error signal is a macroblock and a discrete cosine transform (DCT) is performed on each $8 \times 8$ block. The DCT operation converts an $8 \times 8$ block of pixel values to an $8 \times 8$ matrix of horizontal and vertical spatial frequency coefficients. An $8 \times 8$ block of pixel values can be reconstructed by performing the inverse discrete cosine transform (IDCT) on the spatial frequency coefficients. In general, most of the energy is concentrated in the low frequencies coefficients, which are located in the upper left corner of the transformed matrix. A quantization step achieves compression—where an index identifies the quantization intervals. Because the encoder identifies the interval and not the exact value within the interval, the pixel values of the block reconstructed by the IDCT have reduced accuracy. The DCT coefficient in the upper left location (0, 0) of the block represents the zero horizontal and zero vertical frequencies and is known as the *DC coefficient*. The DC coefficient is proportional to the average pixel value of the 8 x 8 block, and additional compression is provided through predictive coding because the difference in the average value of neighboring 8 x 8 blocks tends to be relatively small. The other coefficients represent one or more nonzero horizontal or nonzero vertical spatial frequencies and are called *AC coefficients*. The quantization level of the coefficients corresponding to the higher spatial frequencies favors the creation of an AC coefficient of zero by choosing a quantization step size such that the human visual system is unlikely to perceive the loss of the particular spatial frequency, unless the coefficient value lies above the particular quantization level. The statistical encoding of the expected runs of consecutive zero-valued coefficients of higher-order coefficients accounts for some coding gain. To cluster nonzero coefficients early in the series and to encode as many zero coefficients as possible following the last nonzero coefficient in the ordering, the coefficient sequence is specified to be a *zigzag ordering*. Zigzag ordering concentrates the highest spatial frequencies at the end of the series. The MPEG-2 standard includes additional block scanning orders. After block scanning has been performed, the encoder performs *run-length coding* on the AC coefficients. This process reduces each 8 x 8 block of DCT coefficients to a number of events represented by a nonzero coefficient and the number of preceding zero coefficients. Because many coefficients are likely to be zero after quantization, run-length coding increases the overall compression ratio. The encoder then performs *variable-length coding* (VLC) on the resulting data. VLC is a reversible procedure for coding that assigns shorter codewords to frequent events and longer codewords to less frequent events, thereby reducing the number of bits necessary to represent a data set without losing any information. Huffman encoding is a particularly well known form of VLC. The final compressed video data is now ready for transmission to either a local storage device from which a video decoder may later retrieve and decompress the data, or to a remote video decoder via cable, or direct satellite broadcast, for example. # A.1.2 Bitstream Syntax The MPEG standard specifies the syntax for a compressed bitstream. The video syntax contains six layers, each of which supports either a signal processing or a system function. The layers and their functions are described in Table A.1. Table A.1 MPEG Compressed Bitstream Syntax | Syntax Layers | Function | |-------------------------|-----------------------------| | Sequence Layer | Random Access Unit: Context | | Group of Pictures Layer | Random Access Unit: Video | | Picture Layer | Primary Coding Unit | | Slice Layer | Resynchronization Unit | | Macroblock Layer | Motion Compensation Unit | | Block Layer | DCT Unit | The MPEG syntax layers correspond to a hierarchical structure. A *sequence* is the top layer of the video coding hierarchy and consists of a header and some number of *groups-of-pictures (GOPs)*. The sequence header initializes the state of the decoder so that it is not affected by past decoding history. A GOP is a random access point, that is, it is the smallest coding unit that can be independently decoded within a sequence. The GOP consists of a header and some number of pictures. The GOP header contains time and editing information. The three types of pictures as explained earlier are: - I pictures - P pictures - B pictures Because of the picture dependencies, the bitstream order (the order in which pictures are transmitted, stored, or retrieved) is not the display order but rather the order in which the decoder requires the pictures for decoding the bitstream. For example, a typical sequence of pictures in display order might be as shown in Figure A.2. Figure A.2 Typical Sequence of Pictures in Display Order | Т | В | В | Р | В | В | Р | В | В | Р | В | В | ı | В | В | Р | В | В | Р | |---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----| | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | In contrast, the bitstream order corresponding to the given display order would be as shown in Figure A.3. Figure A.3 Typical Sequence of Pictures in Bitstream Order | I | Р | В | В | Р | В | В | Р | В | В | ı | В | В | Р | В | В | Р | В | В | |---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----| | 0 | 3 | 1 | 2 | 6 | 4 | 5 | 9 | 7 | 8 | 12 | 10 | 11 | 15 | 13 | 14 | 18 | 16 | 17 | Because the B pictures depend on the subsequent I or P picture in the display order, the I or P picture must be transmitted and decoded before the dependent B pictures. Pictures consist of a header and one or more *slices*. The picture header contains time, picture type, and coding information. Slices consist of a header and one or more macroblocks. The slice header contains position and quantizer scale information. A slice provides some immunity to data errors. Should the bitstream become unreadable within a picture, the decoder should be able to recover by waiting for the next slice without having to drop an entire picture. A macroblock is the basic unit for motion compensation and quantizer scale changes. In MPEG-2, the macroblock can be either field or frame coded. Each macroblock consists of a header and the six 8 x 8 blocks. The macroblock header contains quantizer scale and motion compensation information. A skipped macroblock is one for which no DCT information is encoded. *Blocks* are the basic coding unit, and the DCT is applied at the block level. Each block is transformed into a set of frequency coefficients which are quantized and encoded to reduce the number of bytes needed to represent the block. # A.1.3 Video Decoding Video decoding is the reverse of video encoding and is intended to reconstruct a moving picture sequence from a compressed, encoded bitstream. Decoding is simpler than encoding because there is no motion estimation performed and there are far fewer options. The data in the bitstream is decoded according to the syntax defined in the MPEG-2 standard. The decoder must first identify the beginning of a coded picture, identify the type of picture, then decode each individual macroblock of the picture. Motion vectors and macroblock types (each of the picture types I, P, and B have their own macroblock types) present in the bitstream are used to construct a prediction of the current macroblock based on past and future reference pictures that the encoder has already decoded and stored. Coefficient data is then inverse quantized and operated on by an inverse DCT process that changes data from the frequency domain to the time and space domain. After the decoder processes all of the macroblocks, the picture reconstruction is complete. If the picture just reconstructed is a reference picture (I or P picture), it replaces the oldest stored reference picture and is used as the new reference for subsequent pictures. The pictures may need to be reordered before they are displayed. # A.2 Audio Compression and Decompression Concepts Given an *elementary stream* of audio data, an MPEG encoder first digitally compresses and codes the data. The MPEG algorithm offers a choice of levels of complexity and performance for this process. To prepare a stream of compressed audio data for transmission, it is formatted into *audio frames*. Each audio frame contains audio data, error-correction data, and optional user-defined *ancillary data*. The audio frames are then sent in *packets* grouped within *packs* in an ISO MPEG *System Stream*. The packs in system streams may contain a mix of audio packets and video packets for one or more channels. Packs may contain packets from separate elementary streams. Thus, MPEG can easily support multiple channels of program material, and a decoder given access to a system stream may access large numbers of channels. # A.2.1 MPEG Audio Encoding MPEG audio encoding is intended to efficiently represent a digitized audio stream by removing redundant information. Because different applications have different performance goals, MPEG uses different encoding techniques. These techniques, called *Layers*, provide different trade-offs between compression and signal quality. The MPEG algorithm uses the two following processes for removing redundant audio information: - ♦ Coding and quantization - Psychoacoustic modeling Coding and quantization are techniques that are applied to data that has been mapped into the frequency domain and filtered into subbands. Psychoacoustic modeling is a technique that determines the best allocation of data within the available data channel bandwidth based on human perception. The general structure of an MPEG audio encoder is shown in Figure A.4. Digitized Audio Frequency Filter Bank (Mapping) Bit Allocation Processor (Among Subbands, Coding, Quantizing) Bitstream Formatter Psychoacoustic Model Figure A.4 Audio Encoding Process (Simplified) Once audio data has been coded, it may be stored or transmitted digitally. MPEG provides a framework for use of packet-oriented transmission of compressed data. In particular, *ISO/IEC 11172* defines formats for digital data streams for both video and audio. The ISO System Stream format is designed to accommodate both audio packets and video packets within the same framework for transmission. The data may be physically delivered in parallel form or serial form. The System Stream is composed of a sequence of packs, as shown in Figure A.5. Figure A.5 ISO System Stream An MPEG pack is composed of a pack layer header, a system header packet, a sequence of packets, and ends with an ISO 11172 end code. The pack layer header contains a pack start code used for synchronization purposes, and a system clock value. The system header packet contains a variety of housekeeping data, in particular, a system stream ID used to differentiate among multiple system streams. A sequence of one or more packets contains either encoded audio or encoded video stream data. The ISO 11172 end code is the final element in an MPEG pack. For detailed definition of pack headers, refer to the ISO/IEC 11172-1 system stream descriptions. Any one MPEG packet carries either audio or video data, but not both simultaneously. An MPEG Audio Packet contains an audio packet header and one or more Audio Frames. Figure A.6 shows the packet structure. Figure A.6 MPEG Audio Packet Structure #### A.2.1.1 Audio Packet Header An audio packet header contains the following: #### ♦ Packet Start Code Identifies a packet as an audio packet. The Packet Start Code also contains a five-bit audio stream identifier that lets the L64105 identify the audio channel. #### ♦ Packet Length Indicates the number of bytes remaining in the audio packet. # ♦ Presentation Time Stamps (PTS) The PTS indicates when audio data should be presented. #### A.2.1.2 Audio Frame An audio frame contains a slice of the audio data stream together with some supplementary data. Audio frames have the following elements: #### ♦ Audio Frame Header Data in the audio frame header set the parameters that describe the format and mode of the audio data. # ♦ Audio Frame Cyclic Redundancy Code (CRC) This field contains a 16-bit checksum, which can be used to detect errors in the audio frame header. #### ♦ Audio Data The decoder uses the audio data to reconstruct the sampled audio data. Its format is beyond the scope of this document. The data structures for Layer I dual channel/stereo, intensity stereo, and for the more complex Layer II audio data fields are described in Sections 2.4.1.5 and 2.4.1.6 of the *ISO/IEC 11172-3*. # ♦ Ancillary Data The final field in an audio frame containing user-defined data (ancillary data) is discarded by the L64105. # A.2.2 Audio Decoding Audio decoding is the reverse of audio encoding and is intended to reconstruct the compressed audio data. MPEG audio decoding involves: - Identifying and removing a channel's audio frames from the audio packets in the System Stream. - Managing the temporary storage of frames. - Applying appropriate algorithms for decoding the audio frames. - Merging decoded audio frames back into continuous audio. - Synchronizing the audio with the video. - ♦ Limiting the effect of transmission errors. # Appendix B Glossary of Terms and Abbreviations #### **Numerics** #### 3:2 Pulldown Film material digitized at 24 pictures per second forms an excellent source for the MPEG video bitstream. To display 24 frame-per-second video at the television frame rate of 30 frames-per-second, 3:2 pulldown is necessary. A single frame of 24 frames per second video is displayed three times at the television field rate of 60 fields-per-second, followed by the next frame displayed two times. This pattern of three and then two repeated frames continues. The net result is that a total of two frames of 24 frame-per-second video is displayed over a period of five television field times, or 5/60ths (1/12th) of a second. This result is exactly the same amount of time occupied by two frames of 24 frame per second video (2/24 = 1/12). В # B Picture Bidirectionally Predictive-Coded Picture B pictures in an MPEG bitstream are pictures that are predicted from an I or P (anchor) picture and are compressed by coding the differences between the B picture and the referenced I or P picture. #### bap bit allocation pointer The outputs of the bit allocation computation in the Dolby Digital Decoder are a set of bit allocation pointers (baps), one for each coded mantissa. The bap indicates the quantizer used for the mantissa and how many bits in the bitstream were used to encode each mantissa. # CRC Cyclic Redundancy Check Bitstream error detection scheme. A check performed on data to see if an error has occurred in transmitting, reading, or writing the data. The result of a CRC is typically stored or transmitted with the checked data. The stored or transmitted result is then compared to a CRC calculated for the data to determine if an error has occurred. #### Chroma Chrominance The color information portion of a signal; UV portion of YUV color system or CbCr portion of the YCbCr color system. Both systems are mathematically derived from the RGB (red, blue, green) system used in television. See YUV and YCbCr. # CMOS Complementary Metal-Oxide Semiconductor An electronic circuit fabricated on a silicon chip that uses charge-based switching to provide high integration and low power dissipation. D # DAC Digital-to-Analog Converter An integrated circuit that converts a serial PCM bitstream into a continuous analog signal. Typically used to convert the digital audio in MPEG bitstream to analog to drive the system speakers. #### DCSQ Display Control Sequence DCSQ analysis uses the PTS (Presentation Time Stamps) and STM (Start Times) stored in DVD bitstreams to synchronize the presentation of SPUs (Subpicture Units) with the SCR (System Clock Reference). #### DCT Discreate Cosine Transform #### DMA Direct Memory Access Direct communication between an I/O device and memory without CPU intervention. Used for high-speed transfers and with busy CPUs. # DRAM Dynamic Random Access Memory RAM that does not require continuous power but periodic power refreshes for data retention. # DTS Decode Time Stamp Decoding times for presentation units extracted from the PES (Packetized Elementary Stream) headers. Used by the L64105 to start reading data from the video channel buffer and decoding it into frame stores. Ε #### EAV End of Active Video A CCIR656 timing code programmed into the output bitstream by the host to mark the end of the active display area. See CCIR656 and SAV. # Endian Byte Order The endian of a component specifies the order of the bytes in multiple-byte formats. Little endian indicates that the most significant byte is in the highest bit positions and the least significant byte is in the lowest bit positions. Big endian signifies that the most significant byte is in the lowest bit positions and the least significant byte is in the highest bit positions. # ES Elementary Stream In MPEG, elementary streams are bitstreams containing compressed data from a single source, such as video, audio, etc. Elementary streams are combined in a single stream by packetizing them. See PES. F #### Field In television, a single frame consists of two fields containing the odd and even scan lines, respectively. #### FIFO First In, First Out FIFOs are often referred to as buffers or elastic memory. They are contiguous memory locations specified by width and depth such as 8 bits x 8 locations. In one type, parallel data is strobed into the input stage and it propagates to the first empty stage at the output. When the data at the output is strobed out, the rest of the data moves toward the output stage to fill the empty locations. In another type, referred to as a circular buffer, input and output pointers rotate through the memory locations as data is written in and read out. #### **Frame** In motion video, a single image. Frames can be presented at 25 frames per second (PAL standard) or at 30 frames per second (NTSC standard). G # GOF Group of Frames A Linear PCM audio bitstream is divided in groups of audio frames. Each GOF includes several audio packs which, in turn, contain header data and audio frames. # **GOP** Group of Pictures MPEG bitstreams are divided into sequences, groups of pictures, picture slices, macroblocks, and blocks in that order. Each GOP includes at least one I picture and one or more P and B pictures. See I, P, and B pictures. I # I Picture Intraframe Picture An I picture is a video frame that is individually compressed and encoded without reference to another frame. It is referred to as an anchor frame and is used to predict successive frames using motion estimation. #### IDCT Inverse Discrete Cosine Transform An IDCT converts digital data from the frequency domain into the time (spatial) domain. #### IEC International Electrotechnical Commission #### **IEC958** The S/P DIF specification adopted by the IEC. See S/P DIF #### ITU International Telecommunications Union #### **ITU-R BT.601** Recommendation for digital video (4:2:2, 720 samples per line). Also recommends chromaticity for YCbCr color space. #### **ITU-R BT.656** Recommendation for the generation of SAV/EAV (Start of Active Video/End of Active Video) timing codes in the bitstream. The SAV/EAV timing codes determine the vertical blanking interval and the location of the active display area. L #### LPCM Linear PCM See PCM. A linear PCM encoder codes analog samples on a straight-line basis, for example, sample amplitude 1 is coded as a binary 1, 2 as a binary 2, 3 as a binary 3, etc. In A/V systems, Linear PCM refers to audio that has been encoded in this manner. Non-linear PCM encoders are used in systems such as telephone carrier systems to reduce low-level noise. # LSB Least Significant Bit/Byte The bit or byte in a larger binary element, such as a word, that has the smallest value. #### Luma Luminance Brightness of an image (Y portion of a YUV signal or a YCbCr signal). See YUV and YCbCr. M #### MPEG Motion Picture Expert Group An IEEE (Institute of Electrical and Electronic Engineers) committee that sets standards for compression and format of motion picture (video) bitstreams and accompanying audio information. #### MSB Most Significant Bit/Byte The bit or byte in a larger binary element, such as a word, that has the largest value. #### MUSICAM MPEG Audio See MPEG. #### NTSC National Television Standards Committee A committee which set the television standard used today in United States and Japan. The standard dictates a 720-pixel wide by 525-line high display in a 4:3 aspect ratio produced by two interlaced scans alternating at 60 scans per second; one for odd lines and one for even lines. The standard also defines a luminance/chrominance color system that allows black and white TVs to receive a color picture in black and white. 0 # OSD On-Screen Display Graphics overlay on video background. For the L64105, OSD data is supplied either by the host or from an external device, such as a character generator. Ρ #### P Picture Predictive coded picture (from past reference I picture). See I Picture. #### PAL PAL refers to the TV standard in much of Europe except France (which uses SECAM). #### PCM Pulse Code Modulation The process of encoding an analog signal into digital format. The analog signal is sampled and the amplitude of each sample is converted to a set of binary digits or digital bits. The bits are then formed into a serial or parallel stream. #### PES Packetized Elementary Stream A Packetized Elementary Stream is an Elementary Stream such as an encoded audio or video stream arranged in packets containing a header with control information and a payload of data (audio, video, subpictures, etc.). Packetizing allows Elementary Streams to be combined by time division multiplexing to form complete program streams. # PQFP Plastic Quad Flat Pack # PS Program Stream/Private Stream A Program Stream is a bitstream containing multiple streams related to a single audio/video programs. A Private Stream is a stream not further defined by MPEG-2 but accommodated. # PSI Program Specific Information #### PTS Presentation Time Stamp Presentation times of presentation units extracted from the PES (Packetized Elementary Stream) headers. Used by the L64105 to display fields from the frame stores. #### PXD Pixel Data A pixel is a display position on a horizontal scan line of a TV picture. Pixel data is color to be displayed and is usually encoded into 8 bits. R # RAM Random Access Memory A memory that requires continuous power and that can have any location addressed randomly. ## RMM Reduced Memory Mode The L64105 normally uses three frame stores in SDRAM for reconstruction and display of video frames. I and P frames require two full frames stores. A third frame store is used exclusively for B pictures. When SDRAM space is limited because of the large space required for PAL images or because large OSD areas are being used, the B frame store space can be reduced. This means that the decoder overwrites the part of the B frame that has been displayed and does limit some trick mode features. S #### SI Service Information #### SIF Source Input Format # S/P DIF Sony/Phillips Digital Interface A specification for forming encoded or unencoded audio into bursts and coding the bits to reduce the DC component of the bitstream, facilitate clock recovery, and make the interface insensitive to the polarity of the connection. #### SAV Start of Active Video The end of vertical blanking and the start of the active area of video. See CCIR656. # SCR System Clock Reference In MPEG systems, a 90-kHz Systems Time Clock (STC) is used as the reference time base. The current STC time is included in MPEG bitstreams in SCR fields spaced no further apart than 700 ms. Audio and video PTSs (Presentation Time Stamps in the PES packets are compared with the SCR for display and audio synchronization # SDRAM Synchronous Dynamic Random Access Memory DRAM that requires a clock interface signal for data transfers. T # TQFP Thin Quad Flat Package #### **Trick Modes** Trick modes are those modes of display, such as slow play, pause, etc., that require skipping or repeating fields. # TTL Transistor-Transistor Logic A digital signal interface convention that defines particular levels between 0 and $\pm 5$ Vdc that are the LOW-to-HIGH and HIGH-to-LOW switching points between logic 0 and logic 1. # VBV Video Buffering Verifier An idealized model of a decoder defined by MPEG. It is used to further define parameters of a fixed bit rate stream to be sent to a decoder, such as bit rate, picture rate, video buffer size, and picture delay in the buffer. # VCD Video Compact Disk # VCO Voltage-Controlled Oscillator An oscillator whose output frequency is directly proportional to its input control voltage. # VLC Variable-Length Coding A data compression technique in which variable-length bit patterns are assigned to source data values with the most common values receiving the shortest patterns. Υ #### **YCbCr** Color space used in MPEG. Y is luminance and CbCr are chrominance scaled from the UV components of the YUV system so that they are always positive and have about the same range. YUV Color space used in PAL. Y is luminance; U and V are the 1.3-MHz color difference (U = Y - R and V = Y - B) chrominance components. # Index | Numerics | asynchronous channel writes 11-14 | |------------------------------------------------------|--------------------------------------------------------| | 160-pin package outline drawing 11-25 | test conditions 11-5 | | 160-pin package pinout 11-24 | accessing memory 1-3, 1-5, 5-10<br>external SDRAM 6-27 | | 16-bit checksum A-10 | accessing trick modes 9-15 | | 2:1 horizontal decimation 4-61 | ACLK divider codes 4-86 | | filter 9-20 | ACLK divider codes 4-85 ACLK divider select bits 4-85 | | 2-field display system 9-2 | code definitions 10-34 | | 2-frame store mode 8-34 | usage overview 10-33, 10-34 | | 2-tap chroma vertical filter 9-16 | ACLK select bits 4-84 | | 3:2 pulldown 1-4, 4-62, 8-41, 9-38, B-1 | usage overview 10-33 | | 3:2 pulldown control 4-62 | ACLK_32 signal 2-10 | | 3:2 pulldowns 7-11 | description 2-10 | | 3-frame store 8-43, 8-46 | usage overview 10-32 | | 3-frame store mode 8-30 | ACLK_441 signal 2-10 | | 3-state outputs 11-4, 11-5 | description 2-10 | | 4:2:2 component video data 9-2 | usage overview 10-32 | | 4-tap luma vertical filter 9-16 | ACLK_48 signal 2-10 | | 8-tap interpolation filter 9-20 | description 2-10 | | 8-tap polyphase filter 9-20 | usage overview 10-32 | | | active display area 9-5 | | A | backgrounds 9-13 | | A/V decoder chip overview 1-2 to 1-5 | color selection 9-13 | | A/V decoding system block diagram 1-2 | timing intervals 9-7 | | A/V elementary streams <i>See</i> elementary streams | active video interrupt 4-4, 9-40 | | A/V packets multiplexed 6-16 | address bus | | A/V PES mode channel interface flowchart 6-31 | See also bus | | A/V PES packets See PES packets | host interface 5-1 | | A/V synchronization 4-21, 4-28, 4-29, A-11 | SDRAM 2-7, 7-1 | | A/VREQn circuits block diagram 6-7 | address converter 1-3, 1-4, 7-2 | | A[8:0] signal 2-3 | address generator 9-2 | | description 2-3 | address pointers 5-6 | | A_ACLK signal 2-10 | color lookup table 9-32 | | description 2-10 | address strobe 2-3 | | timing 11-17 | addresses | | usage overview 10-6, 10-28 | A/V ES channel buffer end 6-13, 7-8 | | AC coefficients A-4 | A/V ES channel buffer start 6-13, 7-8 | | AC test load | audio channel buffer start 7-8 | | 3-state output 11-5 | audio ES channel buffer end 4-24 | | standard output 11-4 | audio ES channel buffer start 4-23 | | AC timing 11-4 | audio ES channel buffer write pointer 4-26 | | | audio PES header/system channel | size calculation 7-10 | |-------|-------------------------------------------------|---------------------------------------------------| | | buffer end 4-25, 7-8 | size example 7-10 | | | audio PES header/system channel | anchor luma frame | | | buffer start 4-25, 7-8 | store 1 base address bits 4-48 | | | audio sync code 4-4, 4-31 | store 2 base address bits 4-48 | | | current read pointer 4-4 | anchor pictures 8-46 | | | audio ES channel buffer 4-28 | ancillary data A-10 | | | video ES channel buffer 4-27 | user defined A-7 | | | current S/P DIF read pointer | arbitration priority 7-6 | | | audio ES channel buffer 4-30 | arbitration SDRAM 7-6 | | | current write pointer | AREQn signal 2-5 | | | audio ES channel buffer 4-26 | asynchronous transfers 6-4, 6-5 | | | audio PES header/system channel buffer 4-29 | channel bypass and 6-8 | | | video ES channel buffer 4-26 | description 2-5 | | | video PES header channel buffer 4-27 | synchronous transfers and 6-7 | | | display start override 4-59 | AREQn status bit 4-10 | | | frame stores 8-32 | ASDATA bits | | | host controlled testing 4-91 | usage overview 10-29 | | | input select 2-3 | ASDATA signal 2-9 | | | MPEG-1 system channel buffer 6-18 | description 2-9 | | | OSD display areas 9-26 | usage overview 10-5 | | | OSD storage formats 9-28, 9-29 | ASn signal 2-3 | | | picture start code 4-4, 4-31 | description 2-3 | | | Q table entries 4-56 | aspect ratios 9-17, 9-18 | | | S/P DIF read pointer | asynchronous channel write timing 11-14 | | | audio ES channel buffer 4-30 | asynchronous mode 6-3 | | | SDRAM column select 2-7 | audio channel bypass data bits 4-17 | | | SDRAM incrementing 5-15 | audio channel overflow interrupt bit 4-7 | | | SDRAM read/writes 5-10 | audio clock 2-10 | | | SDRAM row select 2-7 | external 4-84, 10-33 | | | SDRAM source 4-42, 4-46, 5-11 | audio compression A-7 | | | incrementing 5-15 | audio CRC error interrupt bit 4-8 | | | nonincrementing 5-15 | audio DAC interface 1-4 | | | SDRAM space allocation 7-6 | audio data 7-8, A-10 | | | SDRAM target 4-42, 4-46, 5-12 | asynchronous transfers 6-4, 11-14 | | | incrementing 5-16 | byte alignment 4-12 | | | overriding 9-15 | channel flushing 4-80 | | | video ES channel buffer end 4-23, 7-8 | compressing 10-10 | | | assignment 8-25 | copyrighting 4-74 | | | video ES channel buffer start 4-22, 7-8 | corrupted 4-8, 10-5 | | | assignment 8-25 | decoding 10-12 | | | video ES channel buffer write 4-26 | See also audio decoder | | | video PES header channel buffer end 4-24, 7-8 | decompressing 1-2 | | | video PES header channel buffer start 4-24, 7-8 | direct writes 4-17 | | | video PES header channel buffer write 4-27 | dual mono 4-82 | | | prithms decoding audio frames A-11 | encoding MPEG 10-12 | | _ | inment 4-12 | ES channel buffer end addresses 4-24, 6-13, 7-8 | | _ | programmable 9-11 | ES channel buffer reset 4-20 | | | ernate display systems 9-4 | ES channel buffer start addresses 4-23, 6-13, 7-8 | | | chor chroma frame | ES channel buffer streams 6-20 | | | store 1 base address bits 4-48 | ES channel buffer write pointer address 4-26 | | | store 2 base address bits 4-49 | ES DTS address compare 4-29 | | | chor frame stores 8-30, 8-34 | frame time 7-7 | | ۵. ۱۰ | 5.5100 0 00, 0 01 | | IX-2 Index | muted 4-82 | S/P DIF output 4-30 | |----------------------------------------------|---------------------------------------------------------| | packet detect bit 4-6 | signals 2-9 | | PES header/system channel buffer | starting 4-15, 4-16, 4-80, 5-8, 10-7 | | end addresses 4-25, 7-8 | status 4-78 | | PES header/system channel buffer | stopping 4-80, 10-8 | | start addresses 4-25, 7-8 | synchronization 2-10 | | PES header/system channel buffer write 4-29 | audio decoder mode select bits 4-81, 10-2 | | read compare enable 4-21 | audio decoder reconstruct error bit 4-78 | | reading 4-26, 4-33 | audio decoder soft mute status bit 4-78 | | real-time decode overflow 7-7 | usage overview 10-29 | | S/P DIF read pointer address | audio decoder start/stop bit 4-80 | | audio ES channel buffer 4-30 | usage overview 10-7 | | sampling See sampling | audio decoding A-11 | | serial input signals 2-9 | audio decompression A-7 | | serializing 2-10, 10-33 | audio dual-mono mode bits 4-82 | | storage 4-35 | audio encoding process diagram A-8 | | synchronized transfers 2-10, 4-28, 4-29, 6-5 | audio ES channel buffer 6-20, 6-27 | | channel buffering and 7-7 | transport streams and 6-25 | | channel constraints 6-6 | audio ES channel buffer compare DTS | | error interrupt 4-8, 10-5 | address bits 4-29 | | event interrupt 4-6 | audio ES channel buffer end address bits 4-24 | | read address 4-4, 4-31 | audio ES channel buffer map for linear PCM audio 6-20 | | read enable compare 4-21 | audio ES channel buffer map MPEG audio 6-21 | | recovery interrupt 4-3 | audio ES channel buffer numitems bits 4-33 | | transfer request signal 2-5 | audio ES channel buffer read address bits 4-28 | | transfer status 4-10 | audio ES channel buffer start address bits 4-23 | | unencoded 2-9 | audio ES channel buffer underflow interrupt bit 4-7 | | unread 10-7 | audio ES channel buffer write address bits 4-26 | | valid input signal 2-6 | audio ES channel buffer write pointer address bits 4-26 | | audio decoder | audio formatter enabling 4-80, 10-8 | | AC timing 11-4 | audio formatter play mode bits 4-80, 10-8 | | autostarting 4-15, 5-8, 10-9 | audio formatter start/stop bit 4-80 | | block diagram 10-4 | usage overview 10-8 | | clock divider 10-32, 10-34 | audio frame cyclic redundancy code A-10 | | CRC detection 4-8 | audio frame header A-10 | | DAC interface 10-27 to 10-29 | audio frames A-7, A-10, A-11 | | decoding flow described 10-12 | decoding A-11 | | elementary stream reads 6-14 | audio interface AC timing 11-17 | | error detection 4-37, 4-78 | audio linear PCM error checks 6-24 | | illegal bit errors 4-8 | audio MPEG-1 error checks 6-23 | | features 1-7, 10-1, 10-2 | audio on compare 5-8 | | linear PCM data 10-14 | audio packet A-7 | | mode selection 4-81 | audio packet error status bit 4-37 | | modes 10-3 | audio packet header A-10 | | MPEG data 10-10, 10-19 | audio packet structure A-9 | | normal modes 2-9 | audio PES data ready interrupt bit 4-6 | | frame stores and 7-10 | audio PES header enable bits 4-36, 6-12 | | overview 1-4, 10-2 to 10-6 | audio PES header/system channel buffer 6-18 | | play mode 4-79, 10-6, 10-18 | audio PES header/system channel buffer end | | process summarized 10-6 to 10-9 | address bits 4-25 | | reconstruct error 4-78 | audio PES header/system channel buffer start | | registers 4-72 | address bits 4-25 | | S/P DIF interface 10-29 to 10-32 | | | | | | audio PES header/system channel buffer write | В | |-----------------------------------------------|-----------------------------------------------| | address bits 4-29 | | | audio reference clock See audio clock | B chroma frame store base address bits 4-49 | | audio start on compare bit 4-15 | B frame stores 7-10 | | audio stream data | B luma frame store base address bits 4-49 | | encoded A-9 | B pictures A-2, A-5, B-1 | | audio stream ID bits 4-34 | available RMM segments 4-69 | | audio stream select enable bits 4-34, 6-10 | decoding 8-30 | | usage overview 6-10 | disabling 4-54 | | audio sync code detect interrupt bit 4-3 | frame reconstruction 8-32, 8-43, 9-19 | | usage overview 10-5 | frame stores | | audio sync code read address bits 4-4, 4-31 | normal mode 7-10 | | audio sync error interrupt bit 4-8 | reduced memory mode 7-11 | | usage overview 10-5 | segment reuse 4-58 | | audio sync recovery interrupt bit 4-3 | skipping 8-36, 8-43 | | audio sync strobe 2-10 | background 4-59, 4-60, 9-12 | | audio/video decoder chip | mixing ratios 9-27 | | packaging 11-18 | bandwidth DMA 5-18 | | pinout 11-18 | bank select 1-4 | | AUDIO_SYNC signal 2-10 | bap B-1 | | description 2-10 | BCLK signal 2-10 | | automated memory testing 4-92 | description 2-10 | | automatic field inversion correction bit 4-65 | usage overview 10-6, 10-28, 10-30, 10-32 | | automatic rate control 8-43, 8-44 | begin active video interrupt bit 4-4 | | autostart audio signals 10-9 | usage overview 9-40 | | autostart decoder signal 4-15, 4-16 | begin vertical blank interrupt bit 4-5 | | autostart decoder signals 4-16 | usage overview 9-40 | | usage overview 8-26 | bidirectional data bus 5-1 | | autostart functions 5-8 | bidirectional signals | | autostart video functions 8-25 | host interface 2-3 | | autostart video signal | memory interface 2-7 | | usage overview 5-8 | bidirectionally predictive-coded pictures A-2 | | Aux data FIFO output bits 4-19 | big endian byte ordering 4-40, 4-41 | | Aux data FIFO ready interrupt bit 4-2 | big endian mode 5-11 | | Aux data FIFO registers 8-19 | bilinear averaging filter 9-20 | | Aux data FIFO reset bit 4-17 | bilinear chroma filter 9-19 | | Aux data FIFO status bits 4-17 | bilinear interpolation filter 9-17 | | usage overview 8-19 | binary states 10-5 | | Aux data layer ID bits 4-18 | biphase mark coding 10-5, 10-30 | | auxiliary data display area | bit allocation decoding 10-12 | | interpolation filter and 9-23 | bit clock (CD player) 2-9 | | auxiliary data FIFO buffer See FIFO buffers | bitmap images 9-23, 9-24 | | AVALIDn signal 2-6 | bitrate index bit 4-72 | | AC timing 11-14 | bitstream concealment vectors 4-55 | | asynchronous transfers 6-4 | bitstream controlled pan/scan 9-35 | | description 2-6 | bitstream decoding A-7 | | input synchronization circuit 6-6 | bitstream formats 4-12, 10-10, 10-11 | | synchronous transfers 6-5 | IEC958 conversions 10-19, 10-21 | | constraints 6-6 | multichannel 4-30 | | timing 11-15 | preamble values 10-20 | | transport streams and 6-25 | bitstream information 2-3 | | averaging filter 9-20 | bitstream order A-5 | | averaging inter 5-20 | bitstream parameters, invalid 10-5 | | | and and parameters, invalid to o | IX-4 Index | bitstream sample override 10-12, 10-16 | setting up rip forward/display override 8-42 | |-----------------------------------------------|-----------------------------------------------------| | bitstream sample resolution 10-3 | single skip display freeze 8-37 | | bitstream searches 4-56 | system clock reference 5-7 | | bitstream syntax MPEG compressed A-5 | typical sequence of pictures in bitstream order A-6 | | black backgrounds 9-13, 9-28 | typical sequence of pictures in display order A-6 | | blank output 2-8, 9-2 | video decoder 8-3 | | BLANK signal 2-8 | video interface 9-3 | | description 2-8 | VVALIDn input synchronization circuit 6-6 | | usage overview 9-2, 9-39 | block moves | | blanking 9-2 | DMA 4-40, 5-14 | | interrupt handling 9-40 | DMA flowchart 5-19 | | offset values 4-70, 4-71 | DMA host directed 5-18 | | vertical change 9-8 | DMA SDRAM source address 4-46 | | blanking intervals 9-7, 9-39 | DMA SDRAM target address 4-46 | | interrupt 4-5 | read/write 1-3 | | block diagram | SDRAM 5-18 | | A/V decoding system 1-2 | complete 4-3 | | A/V PES mode channel interface flowchart 6-31 | SDRAM caution 5-18 | | A/VREQn circuits 6-7 | SDRAM transfer count 4-43 | | audio decoder 10-4 | block transfer count bits 4-43 | | audio encoding process A-8 | blocks | | AVALIDn input synchronization circuit 6-6 | basic unit A-6 | | block move flowchart 5-19 | contiguous OSD storage and 9-28 | | burst payload-length 10-21 | BMP only bit 9-27 | | channel interface 6-3 | borders 9-13 | | display area 9-6 | broken link mode 4-54, 8-43 | | DMA SDRAM read/write flowchart 5-17 | buffer controller 1-3, 6-9, 6-27 | | elementary stream buffering 6-13 | See also channel buffer controller | | force rate control in rip forward mode 8-46 | buffers | | frame repeat modes 8-39 | A/V ES channel end addresses 6-13, 7-8 | | frame store organization-normal mode 8-31 | A/V ES channel start addresses 6-13, 7-8 | | horizontal pan and scan 9-35 | A/V read compare enable 4-21 | | horizontal pan and scan calculation 9-35 | audio byte alignment 4-12 | | host interface 5-2 | audio ES channel 10-8 | | host read/write flowchart 5-13 | audio ES channel end addresses 4-24, 10-7 | | I/O signals 2-2 | audio ES channel reset 4-20 | | IEC958 syntax 10-31 | audio ES channel start addresses 4-23 | | interrupt structure 5-9 | audio ES channel write pointer addresses 4-26 | | ISO system stream A-9 | audio ES DTS compare 4-29 | | L64105 A/V decoder 1-3 | audio flushes 4-80 | | linear PCM audio sample syntax 10-16 | audio PES header/system | | linear PCM output ports 10-19 | channel end addresses 4-25 | | memory interface 7-2 | channel start addresses 4-25, 7-8 | | MPEG audio bitstream syntax 10-11 | channel writes 6-10, 6-12 | | MPEG audio decoding flow 10-13 | auxiliary data FIFO 8-2, 8-19 to 8-21 | | MPEG audio packet structure A-9 | layer ID assignments 8-21 | | MPEG data syntax IEC958 format 10-20 | layer origin 4-18 | | MPEG formatter pause bursts 10-23 | output 4-19 | | MPEG macroblock structure A-3 | overflow 8-20 | | parsing an A/V PES transport stream 6-24 | ready 4-2 | | PES packet structure 6-15 | reset 4-17 | | PLLVDD decoupling circuit 2-11 | status 4-17 | | preparsing an MPEG-1 system stream 6-16 | auxiliary data FIFO status 8-20 | | • | | | channel reset 4-20 | SDRAM 2-7, 7-1 | |-----------------------------------------------|-----------------------------------------------| | current status 2-5 | multiplexed address 2-7, 7-1 | | elementary streams 6-12 | BUSMODE signal 2-3 | | external memory 6-27 | description 2-3 | | external OSD 9-32 | bypass mode 4-44, 6-8 | | FIFO 1-3, 6-13 | byte alignment 4-12 | | FIFO status 2-5, 4-38, 4-77 | byte count matching 4-12 | | updating 5-12 | byte enable logic 1-3, 7-2 | | host read 5-11, 5-15 | byte ordering 4-40, 4-41, 5-11, 5-12 | | | byte switching 1-3 | | host writes 5-12, 5-16 | byte Switching 1-3 | | map MPEG-1 streams 6-17 | С | | memory allocation 7-6 to 7-8 | <b>O</b> | | MPEG-1 streams 6-16, 6-18 | capture mode (SCR) 4-13 | | NTSC output 7-6 | caution for use 5-8 | | resetting 4-20, 6-28 | overview 5-8 | | S/P DIF read pointer address | capture mode bits (SCR) 4-14 | | audio ES channel 4-30 | • • • • • • • • • • • • • • • • • • • • | | SDRAM reads 4-42, 4-46 | capture on audio PES ready bit 4-15 | | SDRAM writes 4-42, 4-46 | capture on audio sync code bit 4-14 | | size 7-8 | capture on beginning of active video bit 4-14 | | transport streams and 6-25 | Capture on DTS Audio bit 4-15 | | user data FIFO 8-2, 8-18, 8-21 to 8-24 | capture on DTS video bit 4-15 | | layer ID assignments 8-24 | capture on pack data ready bit 4-14 | | layer origin 4-19 | capture on picture start code bit 4-14 | | output signal 4-19 | capture on video PES ready bit 4-15 | | overflow 8-23 | captures 4-13, 4-14, 5-8 | | ready 4-2 | audio items remaining 4-33 | | reset 4-18 | read validation 4-26, 4-28, 4-29, 4-30 | | status 4-18, 8-22 | S/P DIF items remaining 4-33 | | video DTS compare 4-28 | video items remaining 4-32 | | video ES channel end addresses 4-23 | CAS latency 7-3 | | | category code 4-88, 10-32 | | assignment 8-25 | override 4-89 | | video ES channel reset 4-20 | Cb byte 9-2 | | video ES channel start addresses 4-22 | Cb pel state 9-11 | | assignment 8-25 | Cb[3:0] bits 9-28 | | video ES channel write addresses 4-26 | CbCr values 4-60, 9-30 | | video PES header channel end addresses 4-24 | blanking interval and 9-39 | | video PES header channel start addresses 4-24 | CD bypass mode selection 4-81 | | video PES header channel write addresses 4-27 | CD decoder 10-6 | | video PES header channel writes 6-11 | | | burst length (SDRAM) 7-3, 9-7 | CD player | | burst payload length 10-21 | clocks 2-9 | | bus | MPEG syntax 10-10 | | 16 bit 1-5 | still frame support 9-13 | | bidirectional 5-1 | unencoded serial input signal 2-9 | | channel interface 2-6 | CD_ACLK signal 2-9 | | conversions 1-3 | description 2-9 | | current byte 9-39 | CD_ASDATA signal 2-9 | | host interface 2-3, 5-1, 5-10 | description 2-9 | | internal data size 5-10 | CD_BCLK signal 2-9 | | luma/chroma output 9-10 | description 2-9 | | palette selection 2-8 | CD_LRCLK signal 2-9 | | pixel data output 2-8 | description 2-9 | | pinoi data datpat <u>- U</u> | | IX-6 Index | CH_DATA [7:0] signal 2-6 | status bit 4-11 | |-------------------------------------------------|------------------------------------| | description 2-6 | storage 4-35 | | channel buffer controller 6-27 to 6-29 | video ES overflow detection 4-7 | | compare function 6-28, 8-40 | write bypass enable 4-10 | | channel buffers 1-5 | channel data bus 2-6 | | A/V ES end addresses 6-13, 7-8 | channel information 1-2, 1-5 | | A/V ES start addresses 6-13, 7-8 | channel interface 6-1 to 6-31 | | architecture 7-8 | asynchronous timing 6-4 | | audio byte alignment 4-12 | block diagram 6-3 | | audio ES DTS compare 4-29 | overview 1-3, 6-1 to 6-3 | | audio ES end address 4-24, 10-7 | signals 2-5 | | audio ES reset 4-20 | constraints on synchronous 6-6 | | audio ES start address 4-23, 7-8 | summarized 6-3 to 6-8 | | audio ES write pointer address 4-26 | transfer modes 6-8 | | audio PES header/system end address 4-25, 7-8 | transfer rate 6-3 | | audio PES header/system start address 4-25, 7-8 | channel pause bit 4-10 | | audio PES header/system writes 6-10, 6-11, 6-12 | usage overview 6-8 | | flushing 4-80 | channel request mode bit 4-9, 4-10 | | map audio ES for linear PCM 6-20 | channel reset bit 4-11 | | map MPEG-1 streams 6-17 | usage overview 8-25 | | memory allocation 7-6 to 7-8 | channel start bit 4-11 | | MPEG-1 streams 6-16, 6-18 | usage overview 8-25 | | NTSC output 7-6 | channel start command 8-25 | | resetting 4-20, 6-28 | channel status bit 4-11 | | S/P DIF read pointer address audio ES 4-30 | usage overview 8-25 | | size 7-7 | channel status information 10-32 | | video DTS compare 4-28 | channel switch 8-3 | | video ES end address 4-23 | character generators 2-8, 9-31 | | assignment 8-25 | checksum 16-bit A-10 | | video ES map 6-21 | chip select 1-4 | | video ES reset 4-20 | host interface 2-3, 5-10 | | video ES start address 4-22 | memory interface 2-7 | | assignment 8-25 | chroma B-2 | | video ES write address 4-26 | bilinear filter 9-19 | | video PES header end address 4-24 | chroma conversions 9-18 | | video PES header start address 4-24 | chroma data filter 9-20 | | video PES header write address 4-27 | chroma data output 2-8, 9-2, 9-39 | | video PES header writes 6-11 | horizontal timing 9-10 | | channel bypass enable bit 4-10 | chroma field repeat 9-17, 9-18 | | usage overview 6-8 | defined 9-16 | | channel clock inversion 4-9 | letterbox filtering 9-18 | | channel data | repositioning 9-17, 9-18 | | See also channel buffers; channel interface | chroma filter enable 4-61 | | asynchronous channel timing 11-14 | chroma frame store 7-9 | | audio ES overflow detection 4-7 | B frame override 4-68 | | audio sync code read 4-31 | organization 7-10 | | buffering 2-7 | chroma frame stores 7-11 | | direct writes 4-17 | chroma interlaced 9-18 | | internal requests 4-10 | letterbox filtering 9-19 | | not transferred 4-10 | repositioning 9-19 | | picture start code read 4-31 | chroma letterbox filtering 9-18 | | preparsing 6-9 | | | sequence end code detect 4-6 | | | chroma line repeat 9-17 | compare mode (SCR) 4-13 | |-------------------------------------------------|-------------------------------------------------| | defined 9-16 | caution for use 5-8 | | interlaced 9-18 | overview 5-6, 5-8 | | chrominance data See chroma data | compare mode bits (SCR) 4-14 | | circular buffer 8-19, 8-21 | compressed gain value 10-17 | | clear Interrupt pin bit 4-10 | compression 10-10 | | clear OSD palette counter bit 4-59 | concealment copy option bit 4-55 | | usage overview 9-32 | concealment motion vectors 8-48 | | clipping 9-39 | concealment vectors 8-49 | | clock | connection polarity 10-30 | | 27 MHz 9-2 | connections 2-7 | | audio reference 2-10 | device clock 2-8 | | CD player 2-9 | PLL ground pin 2-11 | | channel inversion 4-9 | PLL power supply pin 2-11 | | DAC output signal 2-10, 10-6, 10-33 | SDRAM 7-3 | | DAC sample 2-10 | consecutive frame skips 8-36 | | device 2-12, 9-6, 9-10 | context error interrupt bit 4-8 | | recommended connection 2-8 | usage overview 10-17 | | display sync inputs 9-5 | contiguous OSD formats 9-28 | | divider values 4-85, 10-32 | continuous repeat mode 4-51, 4-52 | | external audio 4-84, 10-33 | continuous repeats 8-38 | | external channel 2-6 | continuous skip mode 4-51 | | external OSD controller 9-32 | continuous skipping 8-35 | | FIFO status updates 5-12 | control for programmable delay path 1 bits 4-43 | | internal phase state 4-45 | control for programmable delay path 2 bits 4-44 | | OSD rates 9-30 | copying data 5-18 | | programmable delays 4-43, 4-44 | copyright bit 10-32 | | recovery 10-30 | copyright extension 8-17 | | reset pulse 4-12 | copyright protection 4-74, 4-87, 4-88, 10-32 | | SDRAM 2-8, 2-11 | corrupted audio data 4-8, 10-5 | | self-recovery 10-5 | counters | | serial data bit 2-10, 10-6, 10-33 | display offset 9-6 | | synchronizing 4-44, 4-45 | even/odd field indicator and 2-9 | | clock out of sync bit 4-43 | incremental SCR pause 4-12 | | CLUT See color lookup table | OSD palette 4-59, 9-32 | | CMOS B-2 | program 4-57 | | code definitions ACLK divider select bits 10-34 | System Clock Reference 5-6, 5-7 | | coding and quantization A-8 | Cr[3:0] bits 9-28 | | color difference Y-B bit 9-28 | CRC B-2 | | color difference Y-R bit 9-28 | CRC detection 4-8 | | color fields 9-27 | CRC errors 10-5 | | color lookup table 9-31 | CrCb 2's complement bit 4-68 | | address pointers 9-32 | usage overview 9-39 | | color palette 9-2 | CrCb values 4-60, 7-9, 9-30 | | color selection 2-8, 9-30 | CREF signal 2-8 | | active display 9-13 | description 2-8 | | forced backgrounds 4-59, 9-12 | usage overview 9-2, 9-39 | | programmable backgrounds 4-60 | CSn signal 2-3 | | transparent colors 9-9, 9-28 | description 2-3 | | column address select (SDRAM) 2-7 | current decode frame bits 8-35 | | compact disc player See CD player | current decode process 8-14 | | compare DTS register bits 6-28 | current display frame bits 4-53, 8-35 | | compare function channel buffer controller 6-28 | current field 4-62, 4-63 | | compare function charmer buller controller 0-20 | Guilett Held 4-02, 4-03 | IX-8 Index | current frame 4-53 | channel constraints 6-6 | |----------------------------------------|------------------------------------------| | current picture 4-53 | hardware sync controls and 2-10 | | | input timing 9-10, 9-11 | | D | out-of-sync conditions 10-5 | | | PCM data 10-16 | | D[7:0] signal 2-3 | timing 11-15 | | description 2-3 | synchronous recovery bit 4-3 | | DAC B-2 | DC coefficient A-4 | | DAC clock 2-10, 10-6, 10-33 | DCK input | | CD player 2-9 | data transfers synchronous and 2-6 | | samples 2-10 | DCK signal 2-6 | | DAC interface 10-27 to 10-29 | asynchronous mode 6-3 | | features 10-2 | asynchronous transfers 6-5 | | overview 10-5 | • | | PCM samples 10-16 | description 2-6 maximum frequency 6-7 | | soft-muting scheme 10-29 | , , | | DAC mode selection 4-81 | synchronous mode 6-3 | | DAC output mode timing | synchronous transfers 6-5, 6-7 | | 16 bit 10-27 | constraints 6-7 | | 20 bit 10-28 | DCSQ B-2 | | 24 bit 10-28 | DCT B-2 | | data block copies 5-18 | DCT coefficients A-4 | | data bus 2-3, 2-6, 2-7, 7-1 | decimation filter 4-61, 9-20 | | See also bus | decode start delay 7-8 | | current byte 9-39 | decode start/stop command write bit 4-57 | | | decode status interrupt bit 4-2 | | luma/chroma output 9-10 | decode stop command 9-15 | | data pattern for RAM bits 4-92 | Decode Time Stamp See DTS | | data rates | decode/display frame bits 8-34 | | L64105 A-1 | decoder chip overview 1-2 to 1-5 | | MPEG-1 A-1 | decoder output 1-4 | | MPEG-2 A-1 | decoder play mode status bit 4-78 | | data strobe 2-3 | decoders See specific decoder | | data transfers 1-3, 5-12, 6-1 | decode-to-display pacing 8-24 | | asynchronous 6-4 | decompression 1-2 | | current state 4-39 | default category 4-88, 10-32 | | host interface 5-14 to 5-18 | default values 8-14 | | block copies 5-18 | programmable backgrounds 4-60 | | transfer count 5-15, 5-16 | video display 9-4, 9-5 | | maximum transfer rate 6-3 | delays 4-43, 8-34 | | external DMA 2-5 | external OSD 9-32 | | video requests 2-6 | demultiplexer 6-24 | | request signal 2-5 | DAC interface output 10-27 | | S/P DIF interface 10-8 | S/P DIF interface input 10-29 | | status 4-10, 4-38 | device clock 2-12, 9-6, 9-10 | | synchronization | recommended connection 2-8 | | channel buffering 7-7 | devices 6-3 | | synchronous 2-6, 4-28, 4-29, 4-89, 6-5 | | | A/V data valid 2-6 | See also external devices SDRAM 7-3 | | A/V event interrupts 4-6, 4-7 | | | A/V read compare 4-21 | diagnostic mode | | AC timing 11-14 | clock synchronization 4-44 | | audio code detect 4-4 | internal phase states 4-45 | | audio sync errors 4-8, 10-5 | programmable delays 4-44 | | 2.44.5 57.15 51.15.5 1 5, 10 5 | SDRAM internal state 4-44 | | | | | digital data streams A-8 | display override mode 8-41, 9-15 | |--------------------------------------------|-------------------------------------------------------| | digital equipment 10-29 | display parameters 9-4 | | digital overwrite category 4-88 | display rates 8-24, 9-30 | | digital transmission 8-bit timing 9-12 | external OSD controller 9-32 | | digitized audio stream A-8 | display start command bit 4-72 | | discrete cosine transform (DCT) A-3 | display start override 4-59 | | display areas 9-5 to 9-12 | DMA B-2 | | background selection 9-13 | DMA bandwidth 5-18 | | end column 9-11, 9-27 | DMA controller | | end row 9-27 | block moves 4-40, 5-14 | | example 9-6 | host directed 5-18 | | getting locations 9-6 | source addresses 4-46 | | large 9-19 | target addresses 4-46 | | multiple 9-28, 9-30 | block moves flowchart 5-19 | | positioning vertically 9-12 | data transfer request 2-5 | | start column 9-11, 9-27 | data transfers 1-3, 5-12 | | start row 9-26 | audio sync error detection 10-5 | | storage layout 9-24 | current state 4-39 | | formats 9-28 to 9-29 | hardware sync controls and 2-10 | | SDRAM addresses 9-26 | host interface 5-14 to 5-18 | | vertically filtered 9-6 | maximum transfer rate 6-3 | | display controller 4-65, 9-2, 9-5 | status 4-10, 4-38 | | blank output 2-8, 9-2 | transfer count 5-15, 5-16 | | blanking intervals 9-7 | dual-address 5-15 | | display mode enable 4-63 | external data transfers | | even/odd field indicator and 2-9 | maximum transfer rate 2-5 | | horizontal pan and scan 4-66, 9-33 | external request 2-5 | | initializing display parameters 9-4 | idle state 4-39 | | interrupt generation 9-7 | reads 5-15, 5-17 | | interrupts 9-40 | starting addresses 4-46 | | letterbox filtering 9-16 | registers 4-38 | | main region 4-70 | terminal count 5-14 | | offset counters 9-6 | video data transfers | | output 9-30 | maximum transfer rate 2-6 | | override registers 9-14 | writes 5-16, 5-17 | | postprocessing filters 9-20 | starting addresses 4-46 | | still image display 9-13, 9-15 | DMA mode bits 4-39, 5-14 | | vertical pan and scan 4-66, 9-35 | DMA SDRAM read data bits 4-47 | | display controller interface on-chip 8-30 | DMA SDRAM read/write flowchart 5-17 | | display extension 8-7 | DMA SDRAM source address bits 4-46 | | display frames | DMA SDRAM target address bits 4-46 | | freezing 8-37, 8-40 | DMA SDRAM write data bits 4-47 | | display freeze 7-11, 9-36 to 9-37 | DMA transfer byte ordering little/big endian bit 4-41 | | display mode bits 4-63 | DRAM B-2 | | usage overview 9-16 | DREQn signal 2-5 | | display modes 8-33, 8-41, 9-16 to 9-19 | current state 4-39 | | enabling 4-63 | description 2-5 | | enhanced resolution 9-18 | synchronous transfers and 6-7 | | override bit 4-59 | usage overview 5-14 | | selection table 4-64, 9-17 | DSn signal 2-3 | | display override | description 2-3 | | chroma frame store start address bits 4-68 | DTACKn signal 2-4 | | luma frame store start address bits 4-68 | description 2-4 | | and hame delic dan address bits 4 00 | accompliant 2 | IX-10 Index | DIS B-3 | MPEG-1 preparsing 6-18 | |-----------------------------------------|---------------------------------------------| | DTS (Decode Time Stamp) 6-28 | packet layer resynchronization 4-12 | | DTS audio address compare 4-29 | packet syncronization 6-28 | | DTS audio event interrupt bit 4-6 | program streams 6-21 to 6-24 | | DTS register bits compare 6-28 | recovery mechanism 8-49 | | DTS video event interrupt bit 4-6 | transmission A-11 | | DTS video read compare 4-28 | transport stream 6-25 to 6-27 | | dual address DMA controller 5-15 | uncorrectable 2-6 | | dual mono data 4-82 | video decoder 8-48 to 8-49 | | dual mono mode 4-82 | ES B-3 | | dual_channel mode 4-75 | ES channel buffer | | | read/write pointers 6-14 | | dynamic range control 4-87, 10-17 | ES channel buffers 10-8 | | dynrange_value 10-17 | | | dynscale factors 10-17 | audio read compare enable 4-21 | | E | ES mode 6-12 to 6-14 | | E | number of items in buffers 6-14 | | EAV B-3 | even/not odd field indicator 9-10 | | electrical requirements 11-1 | even/odd field indicator 2-9 | | | even/odd interlacing 8-38 | | elementary streams 6-1, A-7 | events | | See also PES headers; PES packets | host 5-9 | | A/V channel transfers 2-5, 2-6 | interrupt 4-10 | | asynchronous transfers 6-4 | SCR captures 5-8 | | bitstream formats 4-12 | exceptions 1-5 | | buffer read/write pointers 6-14 | EXT_OSD[3:0] signal 2-8 | | buffering block diagram 6-13 | description 2-8 | | determining type 6-25 | usage overview 9-23, 9-31 | | preparsing 6-12 to 6-14 | extension synchronization word missing 4-79 | | emphasis value 4-87, 10-32 | external devices 9-23 | | enable audio read compare DTS bits 4-21 | audio clock 4-84, 10-33 | | enable video read compare DTS bit 4-21 | channel clock 2-6 | | encoder data transfers 6-1 | palette selection bus 2-8 | | end code A-9 | | | ENDC[9:0] bits 9-27 | sampling and 4-9 | | endian B-3 | external memory | | endian byte ordering 4-40, 4-41 | accessing 1-3, 7-3 | | endian mode, changing 5-11, 5-12 | buffers 6-27 | | ENDR[8:0] bits 9-27 | data transfers 4-39 | | enhanced resolution 9-18, 9-23 | frame stores 8-30 | | error handling 2-6 | host accesses 5-1 | | ERRORn signal 2-6 | required 1-7 | | description 2-6 | external OSD controller 9-31 to 9-32 | | • | external OSD mode 9-9 | | program streams 6-21 to 6-24 | _ | | transport streams 6-25 | F | | errors 1-5 | fact also made 40.7 | | A/V PES mode 6-25 to 6-27 | fast play mode 10-7 | | concealing 4-55 | MPEG decoder 10-7 | | CRC 10-5 | fast playback rate PCM decoder 4-79, 10-7 | | handling 1-5 | Fcode bit 8 4-71 | | illegal bit 4-8 | Fcode bits 4-71 | | image reconstruction 4-78 | changing 9-9 | | MPEG bitstream detection 8-2 | NTSC timing 9-8 | | MPEG formatter 10-24 | PAL timing 9-9 | | | | | Field B-3 | vertical display 9-16 | |----------------------------------------------------|-----------------------------------------------------| | field inversion 4-65 | first field bit 4-62 | | defined 9-37 | first slice start code detect interrupt bit 4-3 | | field mode (display override) 9-15 | fixed packets 6-24 | | field picture time line 8-29 | flushing audio channels 4-80 | | field structured pictures 9-18, 9-19 | force broken link mode 4-54 | | color fields 9-27 | force rate control (reconstruction) 8-43, 8-46 | | storage formats 9-28 | force rate control bit 4-55 | | field sync enable bit 4-64 | usage overview 8-44 | | FIFO B-3 | force rate control in rip forward mode diagram 8-46 | | FIFO buffers 1-3, 6-13 | force video background bits 4-59 | | auxiliary data 8-2, 8-19 to 8-21 | force video background mode 9-12 to 9-13 | | layer ID assignments 8-21 | foreground 9-27 | | layer origin 4-18 | See also overlays | | output 4-19 | formats (OSD image) 9-24 | | overflow 8-20 | formatted output streams 1-2 | | ready 4-2 | S/P DIF audio 4-30 | | reset 4-17 | formatter 1-4 | | status 4-17, 8-20 | audio enable 4-80, 10-8 | | host read 5-11, 5-15 | audio features 10-2 | | host writes 5-12, 5-16 | audio play mode 4-80 | | internal read/write 2-5 | autostarting 10-9 | | SDRAM reads 4-42, 4-46 | overview 10-5 | | SDRAM writes 4-42, 4-46 | formatter skip frame size bits 4-89 | | status 4-77 | frame B-4 | | auxiliary data 4-17, 8-20 | frame based pictures | | internal read/write 4-38 | display freezes and 9-36 | | updating 5-12 | frame center offsets 8-16 | | user data 4-18, 8-22 | frame headers 10-10 | | user data 8-2, 8-18, 8-21 to 8-24 | frame mode (display override) 9-15 | | layer ID assignments 8-24 | frame override mode 4-68 | | layer origin 4-19 | frame pictures time line 8-28 | | output signal 4-19 | frame repeat mode 8-38 to 8-39 | | overflow 8-23 | diagram 8-39 | | ready 4-2 | frame skips 8-35, 8-37 | | reset 4-18 | frame storage A-11 | | status 4-18, 8-22 | frame store modes 8-30 to 8-35 | | FIFO controllers 2-11 | 2-frame 8-34 | | filters | normal 8-30 | | bilinear interpolation 9-17 to 9-19 | reduced memory 7-11 to 7-12 | | chroma enable 4-61 | restrictions 8-33 | | decimation enable 4-61 | frame store organization in normal mode | | horizontal interpolation disable/enable 9-23, 9-33 | block diagram 8-31 | | horizontal interpolation scale 4-64 | frame stores 1-5, 7-1, 9-2 | | horizontal postprocessing 9-20 | anchor pictures 8-46 | | interpolation enable 4-63 | base address registers 8-32 | | interpolation scale 9-22 | decoding 7-9, 8-36 | | interpolation select 4-63 | force rate reconstruction 8-43 | | letterboxing 9-16 | higher bandwidths and 9-20 | | repeat luma/chroma fields 9-18, 9-19 | image widths 9-15 | | OSD images and 9-23 | location 8-30 | | postprocessing 9-2 | memory allocation 7-9 to 7-13 | | still images 9-15 | multiple display areas and 9-28 | IX-12 Index | override 4-67, 9-15 | color fields 9-27 | |--------------------------------------|--------------------------------------------------| | size 8-30 | OSD storage formats 9-28, 9-29 | | starting addresses 8-32 | pack enable 4-37, 6-11 | | status 8-30, 8-34 | PCM data packets 6-20 | | video reads 9-6, 9-30 | PES audio system enable 6-11 | | frame structured pictures 9-18, 9-19 | system enable 4-36 | | frame terminology 9-16 | high color mode bits 9-26 | | frame transmission rate 10-30 | high-fidelity audio coding 10-14 | | frames | horizontal blanking 9-2 | | IEC958 stream 10-30 | horizontal blanking intervals 9-7 | | repeating 4-62 | horizontal decimation filter enable bit 4-61 | | free-running clock 2-6 | usage overview 9-20 | | freeze mode bits 4-62 | horizontal filter enable bit 4-63 | | freeze modes 7-11 | clearing 9-23 | | reduced memory and 9-20 | usage overview 9-20 | | select bit 9-36 | horizontal filter scale bits 4-64 | | freeze operation timing 9-37 | usage overview 9-23 | | frequency domain A-7 | horizontal filter select bit 4-63 | | frequency response A 9-21 | usage overview 9-20 | | frequency response B 9-22 | horizontal filters 4-61, 9-20 | | full resolution 9-16, 9-17 | disabling/enabling 9-23, 9-33 | | enhancing 9-18 | interpolation enable 4-63 | | ŭ | interpolation scale 4-64 | | G | interpolation select 4-63 | | | OSD images and 9-23 | | gain value 10-17 | still images 9-15 | | GOF B-4 | horizontal interpolation scale 9-34 | | GOP B-4 | horizontal offset 9-6 | | GOP headers 8-8, 8-43, A-5 | horizontal pan and scan 4-66, 9-33 | | search enable 8-43 | horizontal pan and scan calculation diagram 9-35 | | GOP layer recognition 4-55 | horizontal pan and scan luma/chroma word | | GOP open mode 8-43 | offset bits 4-66 | | GOP user data only bit 4-55 | horizontal resolution A-1 | | usage overview 8-24 | MPEG-1 A-1 | | graphical overlay 1-5 | MPEG-2 A-1 | | ground 2-11 | horizontal start columns 9-11 | | ground lines (SDRAM) 7-3 | horizontal sync 4-63, 9-5, 9-10 | | Group of Pictures See GOP | horizontal sync signals 1-4, 2-9 | | | active low enable 4-67 | | Н | pixel state initialization 4-67, 9-11 | | handshaking 6-8 | usage overview 9-10 | | hardware errors 1-5 | horizontal sync timing 9-10 | | hardware sync controls 2-10 | horizontal timing parameters 9-10 | | header | host broken link/sequence status bit 4-56 | | audio packet A-10 | host category bits 4-89 | | parameter storage 8-19 | host decode start command | | picture A-6 | usage overview 8-25 | | slice A-6 | host emphasis overwrite 4-87 | | header control information 9-26 | host force broken link mode bit 4-54 | | headers 4-52, 8-4, 8-8, 8-9, 10-10 | usage overview 8-43 | | See also PES headers | 22-92 2122 2 12 | | checking for errors 6-22 | | | OSD control information 9-26 | | | COD CONTROL INIONIMATION 3-40 | | | host interface 5-1 to 5-19 AC timing Intel mode 11-12 | frame stores 8-32, 8-34 broken link mode 8-43 force rate reconstruction 8-44 | |-------------------------------------------------------|------------------------------------------------------------------------------| | Motorola mode 11-9 | repeat frame mode 8-38 | | address bus 5-1 | skip frame mode 8-35 | | address control testing 4-91 | override picture width rip forward mode 8-41 | | audio decoding 10-3 | panic mode select bits 8-40 | | block diagram 5-2 | picture start code and 4-52 | | captures 5-8 | program counter 4-57 | | category override 4-89 | Q table entry reads 8-14 | | copyright bit 10-32 | registers 4-48 | | data transfers 5-12, 5-14 to 5-18 | resetting 2-11 | | block copies 5-18 | SDRAM source updates 4-46 | | transfer count 5-15, 5-16 | SDRAM target updates 4-46 | | decoding on compare 5-8 | SDRAM updates 4-42 | | external device control 2-8 | select 2-3 | | general functions 5-5 | specifying pan/scan control 9-33 to 9-35 | | Intel mode | starting video decoder 8-26 | | read timing diagram 11-13 | stopping video decoder 8-26, 8-27 | | write timing diagram 11-13 | stream selection 6-9 | | interrupt processing 2-4, 5-6, 5-8 | user data processing 8-23 | | interrupt registers 4-2 to 4-9 | video overrides 9-13 | | summarized 5-9, 5-10 | host overwrite quantization bits 4-88 | | Motorola mode read timing diagram 11-11 | host Pc info bits 4-90 | | Motorola mode write timing diagram 11-10 | host Pd value bits 4-91, 10-22 | | overview 1-2, 5-1 | host quantization bit | | overwrite copyright bit 4-87 | MPEG samples 10-3, 10-12 | | quantization values 4-88 | PCM samples 10-16 | | linear PCM streams 10-15 | host read/write flowchart 5-13 | | MPEG samples 10-3, 10-12 | host repeat first field bit 4-62 | | PCM samples 10-16 | host SDRAM read data bits 4-41 | | read/write flowchart 5-13 | host SDRAM source address bits 4-42 | | register reconfiguration 4-12, 4-13 | host SDRAM target address bits 4-42 | | registers 4-2 | host SDRAM transfer byte ordering little/big | | summarized 5-5 to 5-10 | endian bit 4-40 | | SDRAM reads 4-41, 5-10 to 5-13 | host SDRAM write data bits 4-41 | | SDRAM writes 4-41, 5-10 to 5-13 | host search next GOP/seq command bit 4-56 | | selecting 2-3 | usage overview 8-43 | | signals 2-3 | host top field first bit 4-62 | | summarized 5-2 to 5-5 | usage overview 9-15 | | signals table of 5-2 | host-controlled testing 4-92 | | host microcontroller 1-2, 1-4 | HS signal 2-9 | | arbitration priority 7-6 | See also horizontal sync | | Aux data processing 8-20 | | | bitstream sample override 10-12, 10-16 | description 2-9 usage overview 9-5, 9-10 | | , , , , , | , | | channel monitoring 8-25 channel space allocation 7-8 | Huffman encoding A-4 | | channel writes 6-9, 6-13 | 1 | | | • | | compare DTS register bits 6-28 | I pictures 8-46, A-2, A-5, B-4 | | display personators 0.4 | decoding 8-30 | | display parameters 9-4 | IDCT B-4 | | error recovery 8-49 | IDCT pipeline 8-2 | | | • • | IX-14 Index | idle states 4-39 | resolution 1-5, 1-7, 9-16, 9-17 | |--------------------------------------------|-------------------------------------| | IEC B-4 | bitstream sample 10-3 | | IEC - host copyright bit 4-87 | enhancing 9-23 | | IEC - host emphasis bits 4-87 | raster mapper increments 9-22 | | IEC - overwrite copyright bit 4-88 | reducing 9-20 | | IEC - overwrite emphasis bit 4-87 | resolution enhancing 9-18 | | IEC958 B-4 | scaling 9-6, 9-15 | | subframe preamble 10-31 | raster increment values and 9-23 | | IEC958 bitstream conversions 10-19, 10-21 | sequence end code 4-3, 8-46 | | IEC958 channel status 10-32 | single step command bit 4-53 | | IEC958 formatted output 2-11 | single step status 4-53 | | IEC958 stream syntax 10-30 | size 1-5, 7-9, 9-15 | | IEC958 syntax 10-31 | doubling 9-16 | | ignore sequence end bit 4-55 | skipping 4-50, 8-35 | | illegal bit error interrupt bit 4-8 | small 9-13 | | image data 8-18 | source/target ratios 9-20 | | image formats 9-24 | start code sequences 8-27 | | images | still 8-46, 9-6, 9-13 to 9-15 | | bitmap overlays 9-23, 9-24 | wide 9-32 | | borders 9-13 | impulse response A 9-21 | | color selection 2-8 | impulse response B 9-22 | | continuous skipping 4-50, 4-51 | initial pixel state 9-11 | | current frame 4-53 | initializing display parameters 9-4 | | current image 4-53 | initiate memory test bit 4-92 | | display areas 9-5 | input | | display override 4-59, 8-41, 9-15 | audio bits 7-7 | | display rates 8-24, 9-30 | DAC interface 10-27 | | external OSD controller 9-32 | DREQn signal as 5-14 | | fast forward 4-52 | external OSD mode 9-32 | | force broken link 4-54 | horizontal timing 9-11 | | frame center offsets 8-16 | S/P DIF interface 10-29 | | frame override 4-68 | sync timing 9-10 | | horizontal scaling 9-20 | vertical sync pulse 4-68 | | horizontal/vertical offset 9-6 | input bitstream 4-12 | | ignore sequence end 4-55 | parsing 10-12 | | large 9-19 | types described 6-1 | | location 9-2 | input FIFO See FIFO buffers | | motion compensation 4-54 | input formats 4-12 | | quality 9-16 | input signals 11-18 | | reconstructing 2-7, 2-12, 6-29, 8-24, 9-30 | audio interface 2-9 | | B pictures 8-43, 9-19 | channel interface 2-5 | | chroma frame stores 7-9 | host interface 2-3 | | error detection 4-78 | video interface 2-8 | | force rate control 8-43 | inputs | | interlaced modes 8-31 | AC testing 11-4 | | luma frame stores 7-9 | integrated circuits 9-31 | | output bus 2-8 | Intel-type processors 1-2, 5-2 | | portions 9-34 | AC timing 11-12 | | refreshes and 4-41 | data acknowledge/ready 2-4 | | rip forward mode and 8-41 | enabling 2-3 | | start command 4-57 | host signals listed 5-2 | | tearing problems 4-54 | pin/write indicator 2-4 | | repeating 4-51, 4-52 | read cycles timing diagram 11-13 | | repeating 4-31, 4-32 | read cycles unling diagram 11-13 | | read/write strobe 2-4 | interrupt/status bits 5-9 | |---------------------------------------------------|----------------------------------------------| | timing diagrams 5-5 | interrupts 4-2 to 4-9, 5-9 | | write timing diagram 11-13 | clearing 4-10 | | intensity stereo 4-74, 4-75 | display controller 9-40 | | interface signals | generating 5-8 | | host 2-3 | masking 5-6, 8-20, 8-23 | | summarized 5-2 to 5-5 | multiple priorities 5-10 | | miscellaneous and test 2-11 | overflow | | interfaces | audio ES channels 4-7 | | host 1-2 | system clock 4-5 | | preferred 9-2 | video ES channels 4-7 | | serial 10-29 | SCR counter 5-7 | | interlaced | underflow 4-22 | | chroma repositioning 9-18 | audio ES channels 4-7 | | luma 9-18, 9-19 | S/P DIF channel 4-9 | | luma repositioning 9-18 | video ES channel 4-7 | | luma/chroma | intra Q table bit 4-56 | | letterboxing 9-19 | usage overview 8-14 | | interlaced chroma | | | | intracoded pictures A-2 | | letterbox filtering 9-19 | INTRn signal 2-4 | | line repeat 9-18 | audio decoder and 10-5 | | repositioning 9-19 | clearing 4-10, 5-9 | | interlaced frame (defined) 9-16 | description 2-4 | | interlaced luma | usage overview 5-9, 8-20, 8-23 | | letterbox filtering 9-19 | invalid bitstream parameters 10-5 | | repositioning 9-18 | invalid states 11-4 | | interlaced mode 8-31 | inverse DCT A-7 | | interlacing 8-38 | inverse discrete cosine transform (IDCT) A-3 | | multiple display areas and 9-28 | invert channel clock bit 4-9 | | internal clocks 4-45 | invert LRCLK bit 4-84 | | internal lock counter state bits 4-44 | ISO MPEG system stream. A-7 | | internal OSD modes 9-9, 9-24 | ISO system stream diagram A-9 | | internal phase state bits | ITU B-4 | | 1 cycle before 4-45 | ITU-R BT.601 B-4 | | 2 cycles before 4-45 | ITU-R BT.601 chromaticity 9-27, 9-28 | | 3 cycles before 4-45 | ITU-R BT.601 compatibility 9-2 | | current cycle 4-45 | ITU-R BT.601 resolution 1-7 | | internal SDRAM state bits 4-44 | ITU-R BT.656 B-5 | | interpolation display modes 9-16 | ITU-R BT.656 mode bit 4-67 | | interpolation scale 9-22 | usage overview 9-7 | | interpolator | _ | | 8-tap filter 9-20 | J | | bilinear filter 9-17 | inint atoms made 4.74 4.75 | | filter scale 9-22 | joint_stereo mode 4-74, 4-75 | | horizontal filter disable/enable 4-63, 9-23, 9-33 | 1 | | horizontal filter scale 4-64, 9-34 | <b>L</b> | | horizontal filter select 4-63 | L64105 A/V decoder | | SIF resolutions 9-16, 9-17 | block diagram 1-3 | | interrupt events 4-10 | image sizes 1-5 | | interrupt registers 5-9 | L64105 A/V decoding system | | interrupt signal 2-4 | AC timing 11-4 | | setting 5-6 | electrical requirements 11-1 | | interrupt structure block diagram 5-9 | features 1-7 | | . • | | IX-16 Index | PCB layout connections 2-7 | LSB B-5 | |----------------------------------------|---------------------------------------| | resetting 4-12 | LSI Logic LCBG10P specifications 11-1 | | specifications 11-1 | luma B-5 | | L64105 data rates A-1 | luma data filter 9-20 | | L64105 horizontal resolution A-1 | luma data output 9-39 | | L64105 I/O signals block diagram 2-2 | horizontal timing 9-10 | | large images 9-19 | luma frame store 7-9 | | last field bit 4-63 | B frame override 4-68 | | latency 7-3 | luma frame store organization 7-9 | | external OSD 9-32 | luma interlaced 9-18, 9-19 | | layers A-8 | letterbox filtering 9-19 | | letterbox display mode 9-18, 9-19 | repositioning 9-18 | | letterbox filtering 7-11 | luma letterbox filtering 9-18 | | letterboxing 1-4, 8-33, 9-4 | luma progressive frame 9-17, 9-18 | | full resolution images 9-16 | luma repositioning 9-17 | | luma/chroma filtering 9-18, 9-19 | luma value bit 9-27 | | SIF images 9-16 | luminance 7-9 | | line offset 4-66, 9-6 | luminance data See luma data | | linear PCM - dynscalehigh bits 4-83 | idililianoe data oce idilia data | | linear PCM - dynscalelow bits 4-83 | M | | linear PCM decoder 1-4, 10-14, 10-19 | | | audio channel buffers 6-20 | macroblock A-2 | | audio samples 10-3, 10-16 | macroblock header A-6 | | PCM FIFO mode 10-26 | main display area 9-5, 9-6 | | sampling frequency 10-18 | disabling 9-13 | | audio samples syntax 10-16 | location 9-6 | | audio stream errors 6-24 | main profile @ main level syntax 8-18 | | bitstream parameters 4-77, 10-18 | main reads per line bits 4-65 | | dynamic range enable 4-87, 10-17 | usage overview 9-7 | | fast playback rate 4-79, 10-7 | main start/end column bits 4-70 | | features 10-2 | main start/end row bits 4-70 | | FIFO status bits 4-77 | manufacturing test modes 2-12 | | mode selection bit 4-81 | masks (interrupts) 5-6, 8-20, 8-23 | | output ports 10-19 | mechanical specifications 11-1 | | sample conversion 4-81 | memory 1-5 | | sample output requests 2-5 | accessing 1-3, 1-5, 5-10 | | sample overwrite category 4-88 | external SDRAM 6-27 | | sample writes 4-83, 10-6 | buffer allocation 7-6 to 7-8 | | scaling factor 4-83, 4-84, 10-17 | frame store allocation 7-9 to 7-13 | | serial data out timing 11-17 | off-chip writes 6-9 | | slow playback rate 4-79, 10-7 | OSD storage formats and 9-28, 9-29 | | start/stop bit 4-80 | testing 4-91, 4-92, 4-93 | | stream permutations 10-15 | memory controller See DMA controller | | linear PCM dynamic range on bit 4-87 | memory devices SDRAM 7-3 | | linear PCM stream select 4-34 | memory interface 7-1 to 7-13 | | linked list 9-26 | arbitration priority 7-6 | | OSD formats 9-29 | block diagram 7-2 | | little endian byte ordering 4-40, 4-41 | channel buffering 7-6 to 7-8 | | LPCM B-5 | decode start delay 7-8 | | LRCLK bit inversion 4-84 | overview 1-3, 7-1 | | LRCLK signal 2-10 | real-time decoding 7-7 | | description 2-10 | reduced memory mode 7-11 | | usage overview 10-29, 10-32 | enable bit 4-58 | | | | | SDRAM configurations 7-2 | mode | |----------------------------------------------|----------------------------------------------------| | signals 2-7 | 2-frame store 8-34 | | memory test address bits 4-91 | 3-frame store 8-30 | | memory test output select bit 4-92 | mode select audio decoder bits 10-2 | | memory test pass/fail status bits 4-93 | modes | | metastability 6-8 | active video at blanking 4-67, 9-7 | | microcontroller 1-2 | asynchronous 6-3 | | See also host interface | audio decoder 10-3 | | arbitration priority 7-6 | audio decoder normal 2-9 | | Aux data processing 8-20 | audio dual-mono 4-82 | | bitstream sample override 10-12, 10-16 | audio formatter 4-80 | | channel monitoring 8-25 | audio formatter play 10-8 | | channel space allocation 7-8 | audio play 4-79, 10-6, 10-18 | | channel writes 6-9, 6-13 | bus 2-3 | | compare DTS register bits 6-28 | bypass 4-44, 4-81, 6-8 | | display freeze 9-36 | capture 4-13, 4-14, 5-7, 5-8 | | display parameters 9-4 | caution for use 5-8 | | error recovery 8-49 | channel pause 6-8 | | external SDRAM accesses 6-27 | channel request 4-10 | | frame stores 8-32, 8-34 | channel transfer 6-8 | | broken link mode 8-43 | compare 4-13, 4-14, 5-7, 5-8 | | force rate reconstruction 8-44 | caution for use 5-8 | | repeat frame mode 8-38 | continuous repeat frame 4-51, 4-52 | | skip frame mode 8-35 | continuous skip frame 4-50, 4-51 | | override picture width rip forward mode 8-41 | DAC output timing | | panic mode select bits 8-40 | 16 bit 10-27 | | picture start code and 4-52 | 20 bit 10-28 | | program counter 4-57 | 24 bit 10-28 | | Q table entry reads 8-14 | decoder play status 4-78 | | registers 4-48 | decoder play status 4 76 decoder selection 4-81 | | resetting 2-11 | determining operational 5-6 | | SDRAM source updates 4-46 | diagnostic | | SDRAM target updates 4-46 | clock synchronization 4-44 | | SDRAM updates 4-42 | internal phase states 4-45 | | · | • | | select 2-3 | programmable delays 4-44 SDRAM internal state 4-44 | | specifying pan/scan control 9-33 to 9-35 | | | starting video decoder 8-26 | display controller | | stopping video decoder 8-26, 8-27 | enable bits 4-63 | | stream selection 6-9 | selection table 4-64 | | user data processing 8-23 | DMA 4-39, 5-14 | | video overrides 9-13 | elementary stream 6-14 | | microcontroller program counter bit 4-57 | endian, changing 5-11, 5-12 | | miscellaneous signals 2-11 | fast play 10-7 | | missing data 8-49 | force broken link 4-54 | | MIX enable bit 9-28 | force video background 4-59, 9-12 to 9-13 | | mix weight control bit (OSD) 4-61 | frame override 4-68 | | MIX[3:0] bit 9-27 | freeze 4-62, 9-20, 9-36 | | mixed OSD 2-8 | Intel read cycles 5-5 | | mixing 9-2 | Intel write cycles 5-5 | | OSD data 9-30 | manufacturing test 2-12 | | external 9-32 | Motorola read cycles 5-4 | | mixing ratios 9-27 | Motorola write cycles 5-3 | | | normal play 10-7 | IX-18 Index | On-Screen Display 9-16 to 9-19, 9-24 | MPEG bitstream error detection 8-2 | |-------------------------------------------|-------------------------------------------| | address override 4-59, 9-15 | MPEG bitstream formats 4-12, 10-10, 10-11 | | data source select 4-58 | audio multichannel 4-30 | | OSD internal/external 9-9 | IEC958 conversions 10-19, 10-21 | | panic | preamble values 10-20 | | prediction enable 4-54 | MPEG compressed bitstream syntax A-5 | | select bit 4-22 | MPEG data syntax IEC958 format 10-20 | | threshold values 4-32 | MPEG decoder 10-10, 10-13 | | pause audio 4-79, 10-6 | audio samples 10-3 | | PCM FIFO 10-6, 10-26 | decoding flow described 10-12 | | enables 4-83 | fast play mode 10-7 | | postprocessing 4-64 | features 10-1 | | programmable background 4-60 | mode selection bit 4-81 | | RAM test 4-91 | slow play mode 10-7 | | reduced memory 7-11, 9-19 | start/stop bit 4-80 | | enable 4-58 | MPEG formatter 1-4, 10-19, 10-25 | | segment select 4-69 | audio play mode 4-80 | | repeat frame 4-62 | burst payload length 10-21 | | one-time 4-51 | data burst preamble syntax 10-20 | | rip forward 4-52, 4-53 | error handling 10-24 | | scan test 4-44 | features 10-2 | | skip frame 4-50 | host Pd values 4-91, 10-22 | | one-time 4-50 | mode selection bit 4-81 | | skip frame continuous 4-50 | only bit 4-89 | | slow play 10-7 | running as stand-alone 4-89 | | synchronous 6-3 | out-of-sync threshold 10-24 | | monitoring decoding process 5-8 | overview 10-5 | | motion compensation 4-54, 8-30, 8-49, A-6 | pause burst syntax 10-23 | | Motorola-type processors 1-2, 5-2 | pause bursts 10-23 | | AC timing 11-9 | Pd selection 4-90, 10-22 | | data acknowledge/ready 2-4 | running 10-24 | | enabling 2-3 | skip frame size 4-89 | | host signals listed 5-2 | MPEG macroblock structure A-3 | | pin/write indicator 2-3 | MPEG mode | | · | bitrate index table 4-73 | | read timing 5-4 | | | read timing diagram 11-11 | copyright bit 4-74 | | read/write strobe 2-4 | multichannel extension sync 4-79 | | write timing 5-3 | multichannel stream select 4-34 | | write timing diagram 11-10 | protection bit 4-73 | | move completion bit (SDRAM) 4-3 | registers 4-72 to 4-76 | | MPEG B-5 | selection bit 4-81 | | MPEG - bitrate_index bit 4-72 | MPEG mode bits 4-75 | | MPEG - copyright 4-74 | MPEG multichannel extension sync word | | MPEG - emphasis bit 4-76 | missing bit 4-79 | | MPEG - layer_code bits 4-74 | MPEG private bit 4-76 | | MPEG - original/copy bit 4-76 | MPEG system data transfers 6-1 | | MPEG - protection_bit 4-73 | MPEG-1 audio sequences | | MPEG - sampling_frequency bit 4-76 | preparser errors transport streams 6-26 | | MPEG audio encoding 10-12, A-8 | MPEG-1 data rates A-1 | | MPEG audio ES channel buffer map 6-21 | MPEG-1 horizontal resolution A-1 | | MPEG audio extension stream ID bits 4-30 | MPEG-1 sequences 1-5, 9-17 | | MPEG audio formatter error handling 10-25 | audio compression 10-10 | | MPEG audio packet structure diagram A-9 | errors program streams 6-22 | | | | | preparser errors 6-23 | 8-bit digital transmission timing 9-12 | |------------------------------------------------------|----------------------------------------------| | preparsing 6-16 to 6-18 | formats 1-2 | | system syntax 6-2 | SDRAM allocation 7-6 | | MPEG-1 syntax and grammar references 8-1 | SDRAM allocation with frame store 7-12 | | MPEG-1 video sequences errors transport streams 6-26 | vertical timing codes 9-8 | | MPEG-2 audio | NTSC/PAL code television standard select 9-4 | | compression 10-10 | NTSC/PAL encoder 1-4, 9-2 | | error checks 6-23 | horizontal sync signal 2-9 | | errors program streams 6-23 | main start column 9-11 | | errors transport streams 6-26 | slave mode 7-8 | | MPEG-2 bitstream decoding A-7 | vertical line count 9-12 | | MPEG-2 data rates A-1 | vertical sync signal 2-9 | | MPEG-2 DVD decoder chip features 1-6 | number of items in buffers in ES mode 6-14 | | MPEG-2 horizontal resolution A-1 | number of pictures A-5 | | MPEG-2 main level decoder 1-5 | number of segments in RMM bits 4-69 | | MPEG-2 multichannel audio streams 10-10 | numitems/pics threshold values 6-29, 8-40 | | MPEG-2 program streams preparsing 6-18 | | | MPEG-2 sequences system syntax 6-2 | 0 | | MPEG-2 syntax and grammer references 8-1 | | | MPEG-2 video | odd/not even field bit 4-63 | | errors program streams 6-23 | off-chip memory writes 6-9 | | errors transport streams 6-27 | offset | | ms_stereo 4-75 | pan and scan 4-65, 4-66, 9-35 | | MSB B-5 | bitstream controlled 9-35 | | multichannel audio streams 10-10 | host-controlled 9-33, 9-34 | | multichannel extension synchronization 4-79 | pixel enable 4-65 | | multiple display areas 9-28, 9-30 | vertical blanking 4-70, 4-71 | | multiple interrupt priorities 5-10 | offset counters 9-6 | | multiplexed A/V packets 6-16 | one-time repeat mode 4-51 | | multiplexed address bus 2-7 | one-time skip mode 4-50 | | multiplexer (transport) 6-2, 10-6 | On-Screen Display (OSD) 9-2, 9-5 | | multiplexer output 10-6 | address bits 9-26, 9-29 | | multiplexer synchronous input 6-8 | chroma enhancement 4-61 | | multiplexing audio and video 6-1 | clear palette counter 4-59, 9-32 | | Musicam B-5 | color selection 2-8 | | Musicam decoder 1-4 | controlling 9-23 | | mute on error bit 4-82 | data sources 4-58 | | usage overview 10-5 | determining display area 9-9 | | muting 1-5, 4-78, 4-82, 10-29 | edge enhancement 9-23 | | muting 1-3, 4-70, 4-02, 10-29 | end column 9-11, 9-27 | | N | end row 9-27 | | 14 | field pointers 4-61, 9-28 | | new field interrupt bit 4-3 | freezing 9-36 to 9-37 | | no capture mode 5-7, 5-8 | header control information 9-26 | | no compare mode 5-7, 5-8 | color fields 9-27 | | noise 10-5 | large areas 9-19 | | nontransparent pixels 2-8 | mix weight control bit 4-61 | | normal modes | mixing ratios 9-27 | | audio decoder 2-9, 7-10 | nontransparent pixels 2-8 | | frame stores and 7-10, 8-30 | palette read/write enable 4-60 | | video decoder 8-30 | positioning vertically 9-12 | | normal play mode 10-7 | requirements 9-31 | | NTSC B-6 | SDRAM addresses 9-26 | | ···· | | IX-20 Index | SDRAM writes 9-23 | PCM samples 4-83, 10-12, 10-16, 10-19 | |-----------------------------------------|-----------------------------------------------| | start column 9-11, 9-27 | reconstructed pictures 2-8 | | start row 9-26 | S/P DIF formatted 4-30 | | operation modes 5-6 | scaling 4-84, 10-17 | | operational mode for RAM test bits 4-91 | synchronous transfers 6-7 | | OSD B-6 | user data FIFO port 4-19 | | OSD chroma filter enable bit 4-61 | video 9-39 | | usage overview 9-23 | video and control 9-40 | | OSD controller 9-23 | output multiplexer 10-6 | | See also On-Screen Display (OSD) | output signals 11-18 | | display area storage 9-24 | audio interface 2-9 | | formats 9-28 to 9-29 | channel interface 2-5 | | SDRAM addresses 9-26 | host interface 2-3 | | display rates 9-30 | memory interface 2-7 | | external mode 9-32 | test loads 11-4, 11-5 | | external 9-31 to 9-32 | video interface 2-8 | | external mode 9-9 | output streams 1-2 | | header information 9-26 | overflow conditions preventing 6-7 | | color fields 9-27 | overflow interrupts | | image formats 9-24 | audio channel 4-7 | | internal mode 9-9 | SCR counter 5-7 | | operation summarized 9-30 | system clock 4-5 | | OSD even field pointer bits 4-61 | video channel 4-7 | | usage overview 9-28 | overlays 1-5, 9-23 | | OSD Mix Weight bits 4-61 | chroma enhancement 4-61 | | OSD mixer 9-2 | display area storage 9-24 | | OSD mode bits 4-58 | mixing ratios 9-27 | | usage overview 9-24, 9-28, 9-31 | override display registers 9-14 | | OSD odd field pointer bits 4-61 | override frame stores 4-67, 8-41, 9-15 | | usage overview 9-28 | override picture width bits 4-67 | | OSD palette counter zero bit 4-59 | usage overview 8-41, 9-15 | | OSD palette write bits 4-60 | overrunning display check 8-44 | | usage overview 9-32 | overwrite category bit 4-88 | | OSD_ACTIVE signal 2-8 | overwrite category override 4-89 | | description 2-8 | overwrite copyright bit 4-87, 4-88 | | OSDA[18:0] bits 9-26 | overwrite host emphasis bit 4-87 | | usage overview 9-29 | overwrite quantization bit MPEG samples 10-12 | | out-of-sync conditions 10-5 | overwrite quantization enable bit 4-89 | | MPEG formatter 10-24 | MPEG samples 10-3 | | output 4-64, 9-2 | PCM samples 10-16 | | audio decoders 10-6 | | | Aux data FIFO port 4-19 | Р | | blank 2-8, 9-2 | | | chroma data 2-8, 9-2, 9-39 | P (forward predictive coded) pictures 8-46 | | horizontal timing 9-10 | decoding 8-30 | | display controller 9-30 | P pictures A-2, A-5, B-6 | | luma data 9-39 | pack data ready interrupt bit 4-5 | | horizontal timing 9-10 | pack header enable bits 4-37, 6-11 | | memory test 4-92 | pack headers storage 4-37 | | muted 4-78, 4-82 | pack layer header A-9 | | NTSC buffer size 7-6 | pack start code A-9 | | NTSC/PAL encoder 9-2 | packaging 11-18 | | | packet error interrupt bit 4-9 | | OSD controller 9-30 | · | | packet length A-10 | pause mode 6-8 | |--------------------------------------|-----------------------------------------| | packet start code A-10 | audio decoder 4-79, 10-6 | | packet syncronization errors 6-28 | PCB layout connections 2-7 | | Packetized Elementary Stream See PES | PCM B-6 | | packets | emphasis bits 4-77 | | audio error status 4-37 | Fs bits 4-77 | | See also PES packets | mute_bit 4-77 | | video error status 4-37 | quantization bits 4-77 | | packs A-7 | PCM audio_frm_num bit 4-77 | | PAL B-6 | PCM data conversions 10-27 | | encoder frame stores 7-11 | PCM FIFO | | formats 1-2 | data in bits 4-83 | | image frame stores 8-33 | empty bit 4-77 | | resolution 4-58 | full bit 4-78 | | vertical timing codes 9-9 | mode 10-6, 10-26 | | | selection bit 4-81 | | palette 9-2 | | | external OSD mode 9-31 loading 9-30 | mode registers 10-26 | | | near full bit 4-78 | | on-screen display 4-59, 4-60 | request signal 2-5 | | OSD areas 9-24, 9-27, 9-28 | PCM num_of_audio_ch bit 4-77 | | color fields 9-27 | PCM packet headers 6-20 | | color selection 9-30 | PCM sample 10-10, 10-12, 10-16 | | selection bus 2-8 | See also linear PCM decoder | | transparent colors 9-9, 9-28 | conversion 4-81 | | pan 1-4 | overwrite category 4-88 | | bitstream controlled 9-35 | sampling frequency 10-18 | | bitstream decoding 4-65 | stream permutations 10-15 | | fine-scale horizontal 9-20 | syntax 10-16 | | host-controlled 9-33 to 9-35 | PCM scale bits 4-84 | | offset values 4-65, 4-66, 9-35 | PCM serial data out timing 11-17 | | bitstream controlled 9-35 | Pd data valid bit 4-90 | | host-controlled 9-33, 9-34 | Pd fields 10-21 | | pixel enable 4-65 | Pd selection bits 4-90 | | operation 9-32 | usage overview 10-22 | | rip forward mode and 8-41 | Pd values 4-91, 10-22 | | still images and 9-15 | PD[7:0] signal 2-8 | | video data 9-23 | description 2-8 | | pan and scan | pel state 9-10, 9-11 | | 1/8 pixel offset bits 4-65 | components 9-10 | | byte offset bits 4-65 | pending interrupts 4-10 | | from bitstream bit 4-65 | performance 8-33 | | panic mode 8-40 | PES B-6 | | prediction enable 4-54 | A/V channel transfers 2-5, 2-6 | | select threshold 4-32 | PES (Packetized Elementary Stream) 6-1 | | panic mode select bits 4-22 | asynchronous transfers 6-4 | | parallel channel input 1-2 | determining type 6-25 | | parallel channel interface 6-25 | preparsing 6-12 to 6-14 | | parity bit 10-31 | PES channel buffers See channel buffers | | parsing an A/V PES transport stream | PES header channel buffer reset 4-20 | | block diagram 6-24 | PES headers 6-24 | | parsing user data 8-21 | audio enables 4-36, 6-12 | | pause bursts 10-5 | storage 4-36, 6-15 | | MPEG data 10-22, 10-23 | video enables 6-11, 6-12 | | · = = = | | IX-22 Index | PES packet header 6-18 | state 9-10 | |-------------------------------------------------------|----------------------------------------------------------| | PES packets 6-2, 6-14 to 6-15, A-7, A-9 | reset value bits 4-67 | | A/V detection 4-6 | play mode | | bitstream formats 4-12 | audio decoder 4-79, 10-6, 10-18 | | current audio write 4-29 | audio formatter 4-80 | | data processing errors 4-9 | audio status 4-78 | | layer restart 4-12 | playback | | MPEG-1 streams 6-16 to 6-18 | audio formatters and 10-8 | | preparsing 6-9, 6-24 to 6-25 | rate PCM decoder 4-79, 10-7 | | structure 6-15 | PLL (Phase-Locked Loop) 7-1 | | transferring 2-5, 2-6 | PLL ground pin 2-11 | | transport streams and 6-24 | PLL phase detect high frequency test pass bit 4-47 | | video PES header channel end addresses 4-24 | PLL phase detect low frequency test pass bit 4-47 | | video PES header channel start addresses 4-24 | PLL power supply pin 2-11 | | phase detect test high frequency bits 4-45 | PLL test bit 4-43 | | phase detect test low frequency bits 4-45 | phase detection 4-45 | | phase detection registers 4-45 | results 4-47 | | Phase Locked status bit 4-44 | PLL VCO high frequency test pass bit 4-47 | | phase shift (external OSD) 9-32 | PLL VCO low frequency test pass bit 4-47 | | Phase-Locked Loop See PLL | PLLVDD decoupling circuit 2-11 | | picture coding extension (video decoder) 8-11 | PLLVDD signal 2-11 | | picture data 8-18 | description 2-11 | | picture display extension (video decoder) 8-15 | usage overview 7-3 | | picture display rate 8-24 | PLLVSS signal 2-11 | | picture headers 4-52, 8-9, A-6 | description 2-11 | | picture reconstruction A-7 | usage overview 7-3 | | picture start code address 4-4, 4-31 | pointers See address pointers; read pointers; write | | picture start code detect interrupt bit 4-4 | pointers | | picture start code read address bits 4-31 | polarity 10-30 | | picture width register 9-15 | blank output 2-8 | | pictures in video ES channel buffer counter bits 4-38 | even/odd field indicator 2-9 | | pictures See also images | polyphase filter 9-20 | | pin/write indicator 2-3 | postparser 1-4, 8-4 to 8-24 | | pinout 1-5, 11-18 | auxiliary data 8-19 | | pins | · · · · · · · · · · · · · · · · · · · | | · | frame skips 8-36<br>overview 8-2 | | alphabetical summary 11-18 | video decoder 8-26 | | clear interrupt bit 4-10 | | | PLL ground 2-11 PLL power supply 2-11 | postprocessing filters 9-20 postprocessing modes 4-64 | | SDRAM control 2-7 | · · · · · · · · · · · · · · · · · · · | | pipeline 8-2 | power lines (SDRAM) 7-3<br>PQFP B-6 | | | | | pixel state timing 4-67 pixels 9-6 | PQFP package 1-7, 11-18 outline 11-25 | | • | preamble values 10-20 | | bitmap images and 9-24 | | | data output bus 2-8 decimation filter 9-20 | predictive-coded pictures A-2 | | | preparser 1-7, 6-9, 6-27<br>A/V PES packets 6-24 to 6-25 | | frame stores and 7-9 interface (slave mode) 7-8 | error handling | | , | A/V PES mode 6-25 to 6-27 | | nontransparent 2-8 offset 9-9 | | | | program streams 6-21 to 6-24 | | OSD mixing ratios 9-27 | MPEG-1 system stream block diagram 6-16 | | polyphase filter 9-20, 9-22<br>SDRAM reads 9-2 | packet evaluation 6-16 PCM data 10-16 | | ODITAIN IGAUS 3-2 | i Civi data 10-10 | | PREQn signal 2-5 | RDYn signal 2-4 | |-------------------------------------------|--------------------------------------------| | description 2-5 | description 2-4 | | timing 11-17 | read pointers 1-3 | | usage overview 10-26 | audio DTS compare 4-29 | | Presentation Time Stamp A-10 | audio ES channel buffer end address 10-7 | | presentation units synchronized 4-3 | audio ES channel reset 4-20 | | priority interrupts 4-11, 5-10 | audio sync code address 4-31 | | private_2 stream packet data errors 6-22 | auxiliary data 8-21 | | processing rate 4-52, 4-55 | buffer start 6-28 | | program counter 4-57 | comparison enables 4-21 | | program streams 6-1 | current address 4-4 | | error handling 6-21 to 6-24 | audio ES channel buffer 4-28 | | preparsing 6-9, 6-18 | video ES channel buffer 4-27 | | system channel buffer map 6-19 | elementary stream mode 6-14 | | programmable background Y/Cb/Cr bits 4-60 | external SDRAM 6-27 | | | | | programmable delay 4-43 | picture start code 4-31 | | programs 6-1 | S/P DIF buffer reset 4-20 | | progressive frame (defined) 9-16 | transport streams 6-25 | | PS B-7 | user data 8-24 | | PSI B-7 | video DTS compare 4-28 | | psychoacoustic modeling A-8 | video ES channel reset 4-20 | | PTS B-7 | READ signal 2-4 | | pulldown control 8-41, 9-38, 9-39 | description 2-4 | | pulldown operation timing 9-39 | read/write strobe 2-4 | | PXD B-7 | READn signal 2-4 | | • | description 2-4 | | Q | reads | | Q table 8-14 | A/V data 6-8 | | address bits 4-56 | audio items remaining 4-33 | | | Aux data FIFO port 4-19 | | entry availability 4-57 | Aux data layer 4-18 | | ready bit 4-56 | decimation filter and 9-20 | | quality (images) 9-16 | DMA controller 5-15, 5-17 | | quant matrix extension 8-13, 8-14 | starting addresses 4-46 | | quantization intervals A-3 | FIFO 1-3 | | quantization level A-4 | FIFO status 4-38 | | quantization values 4-88 | frame stores 9-6, 9-30 | | linear PCM streams 10-15 | host 2-3, 4-41 | | MPEG samples 10-3, 10-12 | host flowchart 5-13 | | PCM samples 10-16 | Intel mode timing 5-5 | | quantizer scale A-6 | diagram 11-13 | | changes A-6 | Motorola mode timing 5-4 | | _ | diagram 11-11 | | R | number of pictures in video ES buffer 4-38 | | DAM D. 7 | OSD palette 4-60 | | RAM B-7 | Q table 4-56, 4-57, 8-14 | | RAM test registers 4-91 | | | operational mode 4-91 | ready interrupt 4-2 | | output select 4-92 | scan line display 4-65 | | status 4-93 | SCR counter 5-7 | | range control 4-87, 10-17 | SDRAM 4-47, 5-10 to 5-13, 7-2, 9-2 | | raster mapper 9-22 | starting addresses 4-42 | | rate control (automatic) 8-43, 8-44 | SDRAM timing cycle 7-4 | | rate matching 1-5 | SDRAM timing diagram 11-7 | IX-24 Index | user data FIFO port 4-19 | report end of test bit 4-92 | |---------------------------------------------------------|-------------------------------------------------| | video items remaining 4-32 | reposition display modes 9-16 | | real-time decode 7-7 | repositioning 9-18 | | reconstructed pictures 2-7, 2-12, 6-29, 8-24, 9-30, A-7 | request signals 6-7 | | B pictures 8-43, 9-19 | requests | | chroma frame stores 7-9 | A/V channel transfers 2-5 | | error detection 4-78 | channel interface 6-8 | | force rate control 8-43 | channel mode set 4-10 | | interlaced modes 8-31 | current state 4-39 | | luma frame stores 7-9 | DMA transfers 2-5 | | output bus 2-8 | external DMA controller 2-5 | | portions 9-34 | freeze 9-37 | | refreshes and 4-41 | reset | | rip forward mode and 8-41 | audio ES channel buffer 4-20 | | start command 4-57 | audio PES header/system channel buffer bit 4-20 | | | Aux data FIFO bit 4-17 | | tearing problems 4-54 | | | reconstruction (samples) 10-12 | auxiliary data FIFO bit 4-17 | | recovery bit (audio sync) 4-3 | channel bit 4-11 | | recovery mechanism 8-49 | channel buffer 4-20, 6-28 | | reduced memory frame store size PAL 7-12 | channel buffers on error bit 4-20 | | Reduced Memory Mode (RMM) 7-11 to 7-12 | chip 8-25 | | display modes 8-33 | decoder 4-12 | | segment select 4-69 | host FIFO buffers 5-12 | | video decoder 8-32 to 8-34 | microcontroller 2-11 | | video interface 9-19 | pixel state 4-67 | | reduced memory mode bit 4-58 | registers 2-11 | | reduced resolution 9-20 | software 4-12 | | redundancy 4-73 | timing 11-15 | | refresh cycles 4-40, 7-5 | user data FIFO bit 4-18 | | SDRAM timing 7-5 | video ES channel buffer bit 4-20 | | refresh extend bits 4-40 | video PES header channel buffer bit 4-20 | | registers | RESETn signal 2-11 | | audio decoder 4-72 | description 2-11 | | Aux data FIFO 8-19 | resolution 1-5, 1-7, 9-16, 9-17 | | host interface 4-2 | bitstream sample 10-3 | | summarized 5-5 to 5-10 | enhancing 9-18, 9-23 | | memory interface 4-38 | raster mapper increment values 9-22 | | microcontroller 4-48 | reduced 9-20 | | override 9-14 | stereophonic digital programs 10-29 | | PCM FIFO mode 10-26 | resynchronize 6-7, 8-2, 10-5 | | RAM test 4-91 | video decoder 8-48, 8-49 | | resetting 2-11 | revision number bits 4-57 | | user data FIFO 8-22 | rip forward display single step status bit 4-53 | | video decoder 4-17 | rip forward mode 8-40 to 8-42 | | video interface 4-58 | enable bit 4-52 | | video PES header channel buffer 6-25 | usage overview 8-40 | | video underflow control 6-29 | single step command bit 4-53 | | registers summary 3-1 | single step status 4-53 | | repeat frame mode 4-62, 8-38 to 8-39 | status bit 4-52 | | • | RMM B-7 | | continuous repeats 4-52<br>enable 4-51 | | | | See also reduced memory mode | | status 4-51 | ROM automated test 4-91 | | repeat frames 4-62 | row address select (SDRAM) 2-7 | | run length coding A-4 | SAV/EAV column start 9-11 | |----------------------------------------------------|-------------------------------------------| | run length error interrupt bit 4-8 | SAV/EAV column start bits 4-72 | | | SAV/EAV offset values 4-70, 4-71 | | S | SAV/EAV timing codes 4-4, 9-7, 9-39 | | 0/2 2/5 2 | SBA[11:0] signal 2-7 | | S/P DIF B-8 | description 2-7 | | S/P DIF buffer read pointer reset 4-20 | SBD[15:0] signal 2-7 | | S/P DIF channel buffer numitems bits 4-33 | description 2-7 | | S/P DIF channel buffer read address bits 4-30 | scalable extensions unsupported 8-18 | | S/P DIF channel buffer underflow interrupt bit 4-9 | scale factor decoding 10-12 | | S/P DIF formatted output 4-30 | scaling 9-6 | | S/P DIF interface 1-4, 10-29 to 10-32 | horizontal 9-20 | | biphase mark coding 10-30 | raster increment values and 9-23 | | bypass mode selection 4-81 | still images 9-15 | | clock 2-10 | scaling factor 4-83, 4-84, 10-10, 10-17 | | data transfers 10-8 | scan 1-4, 4-44 | | elementary stream reads 6-14 | bitstream controlled 9-35 | | encoded audio frames and 10-5 | bitstream decoding 4-65 | | features 10-2 | fine-scale horizontal 9-20 | | formatter play mode 4-80 | horizontal scaling 9-20 | | formatter start/stop 4-80 | 9 | | frame transmission rate 10-30 | host-controlled 9-33 to 9-35 | | IEC958 formatted output 2-11 | line display 4-65 | | IEC958 read pointer 4-30 | offset values 4-65, 4-66, 9-35 | | mode selection 4-81 | bitstream controlled 9-35 | | output streams 1-2 | host-controlled 9-33, 9-34 | | overview 10-5 | pixel enable 4-65 | | overwrite category 4-88 | operation 9-32 | | PCM samples 10-16 | rip forward mode and 8-41 | | S/P DIF read pointers current addresses audio | still images 9-15 | | ES channel buffer 4-30 | test mode 4-44 | | sample clock | video data 9-23 | | CD player 2-9 | SCAN_TE signal 2-12 | | DAC stereo channels 2-10 | description 2-12 | | sampling 8-40, 10-5 | SCASn signal 2-7 | | audio data 10-3 | description 2-7 | | channel inversion 4-84 | SCLK signal 2-8 | | DAC interface 10-27 | description 2-8 | | external devices and 4-9 | SCR B-8 | | external OSD mode 9-32 | SCR (System Clock Reference) 5-6 to 5-8 | | freeze mode and 9-37 | block diagram 5-7 | | PCM data 4-81, 10-10, 10-12, 10-15, 10-16 | compare/capture mode bits 4-13, 4-14, 5-6 | | overwrite category 4-88 | current value 4-13 | | sampling frequency 10-18 | incremental count pause 4-12 | | syntax 10-16 | load counter value 5-7 | | raster increment values 9-23 | sampling 4-3 | | reconstructed 10-12 | SCR compare audio interrupt bit 4-4 | | request transmission 2-5 | SCR compare interrupt bit 4-5 | | S/P DIF interface 10-29, 10-30 | SCR overflow interrupt bit 4-5 | | System Clock Reference 4-3 | SCS1n signal 2-7 | | video A-2 | description 2-7 | | sampling_frequency bit 4-76 | SCSn signal 2-7 | | SAV B-8 | description 2-7 | | OUA P-0 | usage overview 7-3 | | SDQM signal 2-7 | underflow interrupts 4-7 | |---------------------------------------------|------------------------------------------------------| | description 2-7 | video frame stores 7-9 | | SDRAM 1-5, B-8 | write enable 2-8 | | accessing 1-3, 1-5 | write timing cycles 7-5 | | address bus 2-7, 7-1 | writes 4-46, 4-47, 7-2, 9-23 | | addresses, incrementing 5-15 | starting addresses 4-42 | | block moves 4-40, 4-43, 5-10, 5-14, 5-18 | writes cycle timing diagram 11-8 | | caution 5-18 | SDRAM read pointers 6-27 | | complete 4-3 | SDRAM-NEC 16 Mbit 7-4 | | flowchart 5-19 | select pin (host) 2-3 | | chip select 2-7 | selection modes 4-81 | | clock 2-8, 2-11 | self-clocking interface 10-29 | | column address select 2-7 | sequence end code detect interrupt bit 4-3 | | configurations 7-2 | usage overview 8-46 | | control pin 2-7 | sequence end code in video channel interrupt bit 4-6 | | data bus 2-7, 7-1 | sequence extensions 8-6, 8-7 | | data transfers 4-39, 4-41, 5-10, 5-14 | sequence headers 8-4, A-5 | | devices 7-3 | quant matrix values 8-14 | | elementary stream read/writes 6-13, 6-14 | search enable 8-43 | | external write pointers 6-27 | sequencing ignore 4-55 | | frame stores 1-5, 7-11 | serial audio signal 2-9 | | external 8-30 | unencoded data 2-9 | | host accesses 5-10 | serial data bit clock 2-10, 10-6, 10-33 | | host reads 4-41, 5-10 to 5-13 | serial frames 10-27 | | host writes 4-41, 5-10 to 5-13 | serial interfaces 10-29 | | interface on-chip display controller 8-30 | serial PCM data out timing 11-17 | | internal state 4-44 | serial streams 1-2 | | MPEG-1 system channel buffer addresses 6-18 | See also streams | | off-chip writes 6-9 | set top box 1-1 | | OSD addresses 9-26 | setting up rip forward/display override | | overflow/underflow interrupts 4-7 | command diagram 8-42 | | PCB layout connections 2-7 | SI B-7 | | reads 4-46, 4-47, 7-2, 9-2 | SIF B-7 | | starting addresses 4-42 | SIF resolution 9-16, 9-17, 9-18 | | timing cycles 7-4 | SIF-format MPEG-2 images 9-18 | | reads cycle timing diagram 11-7 | signal | | recommended size 1-3, 2-7 | A[8:0] 2-3 | | reducing bandwidth demand 4-54 | A_ACLK 2-10 | | refresh rate 4-40, 7-5 | ACLK_32 2-10 | | refresh timing 7-5 | ACLK_48 2-10 | | row address select 2-7 | ACLK_441 2-10 | | source addresses 4-42, 4-46, 5-11 | AREQn 2-5 | | incrementing 5-15 | ASDATA 2-9 | | nonincrementing 5-15 | ASn 2-3 | | space allocation 7-6 | AUDIO_SYNC 2-10 | | space limited 9-19 | AVALIDn 2-6 | | target addresses 4-42, 4-46, 5-12 | BCLK 2-10 | | incrementing 5-16 | BLANK 2-8 | | overriding 9-15 | BUSMODE 2-3 | | timing requirements 7-3 to 7-5 | CD_ACLK 2-9 | | total memory space 1-5 | CD_ASDATA 2-9 | | transfer byte ordering 4-40 | CD_BCLK 2-9 | | transfer done interrupt bit 4-3 | CD_LRCLK 2-9 | | CH_DATA [7:0] 2-6 | memory interface 2-7 | |------------------------------------|-------------------------------------------------------| | CREF 2-8 | miscellaneous 2-11 | | CSn 2-3 | test interface 2-11 | | D[7:0] 2-3 | vertical sync 2-9 | | DCK 2-6 | video interface 2-8 | | DREQn 2-5 | single skip display freeze 8-37 | | DSn 2-3 | single step command bit 4-53 | | DTACKn 2-4 | single step status 4-53 | | ERRORn 2-6 | single_channel mode 4-75 | | EXT_OSD[3:0] 2-8 | skip frame mode 4-50, 4-51, 8-35, 8-37 | | HS 2-9 | enable bits 8-35 | | INTRn 2-4 | one-time skip status 4-50 | | LRCLK 2-10 | status 4-50 | | OSD_ACTIVE 2-8 | skip frame size 4-89 | | PD[7:0] 2-8 | skip mode 4-50 | | PLLVDD 2-11 | continuous 4-50 | | PLLVSS 2-11 | slave mode 7-8 | | PREQn 2-5 | slice header A-6 | | RDYn 2-4 | slow play mode 10-7 | | READ 2-4 | MPEG decoder 10-7 | | READn 2-4 | slow playback rate PCM decoder 4-79, 10-7 | | RESETn 2-11 | small images 9-13 | | SBA[11:0] 2-7 | soft mute status 4-78 | | SBD[15:0] 2-7 | soft muting DAC interface 10-29 | | SCAN_TE 2-12 | software reset bit 4-12 | | SCASn 2-7 | source images 9-20 | | SCLK 2-8 | space domain A-7 | | SCS1n 2-7 | SPDIF_IN signal 2-11 | | SCSn 2-7 | description 2-11 | | SDQM 2-7 | SPDIF_OUT signal 2-11 | | SPDIF_IN 2-11 | description 2-11 | | SPDIF_OUT 2-11 | specifications 11-1 | | SRASn 2-7 | SRASn signal 2-7 | | SWEn 2-8 | description 2-7 | | SYSCLK 2-12 | stalls (video decoder) 8-20, 8-23 | | TM[1:0] 2-12 | start of active video/end of active video See SAV/EAV | | VREQn 2-5 | STARTC[9:0] bits 9-27 | | VS 2-9 | STARTR[8:0] bits 9-26 | | VVALIDn 2-6 | usage overview 9-26, 9-28, 9-29 | | WAITn 2-4 | states, invalid 11-4 | | WRITEn 2-3 | status 2-3 | | ZTEST 2-12 | A/V decode interrupt 4-2 | | signals 11-18 | A/V transfers 4-10 | | alphabetical summary 11-18 | audio packet error 4-37 | | audio decoder 2-9 | auxiliary data FIFO 4-17, 8-20 | | audio decoder autostart 10-9 | bitstream 4-56 | | channel interface 2-5 | channel 4-11 | | constraints on synchronous 6-6 | continuous skip frame 4-50 | | summarized 6-3 to 6-8 | FIFO internal read/writes 2-5 | | decoder autostart 4-15, 4-16, 8-26 | FIFO read/writes 4-38 | | horizontal sync 2-9 | FIFO, updating 5-12 | | host interface 2-3 | frame stores 8-30, 8-34 | | summarized 5-2 to 5-5 | IEC958 channel 10-32 | | | | IX-28 Index | internal clock synchronization 4-44 | select bits 4-12 | |---------------------------------------|--------------------------------------------------| | PCM FIFO buffer 4-77 | system syntax 6-2 | | play mode 4-78 | video detection 4-35 | | RAM test 4-93 | video select enable 4-35, 6-9 | | repeat frame 4-51 | video transfers 2-5, 2-6 | | rip forward mode 4-52, 4-53 | subband samples 10-10, 10-12 | | skip frame 4-50 | subband synthesis 10-12 | | soft mute 4-78 | subbands (intensity stereo) 4-74 | | user data FIFO 4-18, 8-22 | subframes 10-31 | | video packet error 4-37 | IEC958 stream 10-30 | | status bits 5-9 | subpixel offset 4-65 | | stereo | subpixel values 9-20, 9-22 | | intensity 4-75 | SWEn signal 2-8 | | Ms 4-75 | description 2-8 | | stereo mode 4-82 | sync active low bit 4-67 | | stereo subbands 4-74 | usage overview 9-10 | | stereophonic digital programs 10-29 | sync word detection 10-5 | | still images 8-46, 9-6, 9-13 to 9-15 | synchronization, losing 10-5 | | STM B-8 | synchronized presentation units 4-3 | | storage 1-5 | synchronizing audio and video A-11 | | channel data 4-35 | synchronous DRAM See SDRAM | | frames 1-5 | synchronous input multiplexer 6-8 | | frames location 8-30 | synchronous mode 6-3, 6-5 | | frames size 8-30 | synchronous transfers 2-6, 4-28, 4-29, 4-89, 6-5 | | OSD areas 9-24 | A/V data valid 2-6 | | formats 9-28 to 9-29 | A/V event interrupts 4-6, 4-7 | | SDRAM addresses 9-26 | A/V read compare 4-21 | | pack headers 4-37 | AC timing 11-14 | | PES headers 4-36, 6-15 | audio code detect 4-4 | | unencoded serial input 2-9 | audio sync errors 4-8, 10-5 | | video frames 7-1 | channel buffering 7-7 | | storage devices 2-9 | channel constraints 6-6 | | store header parameters 8-19 | hardware sync controls and 2-10 | | streams | input timing 9-10, 9-11 | | A/V sync errors 7-7 | out-of-sync conditions 10-5 | | asynchronous transfers 6-4 | PCM data 10-16 | | audio detection 4-34 | recovery bit 4-3 | | audio ES channel buffer 6-20 | timing 11-15 | | audio ID 6-10 | synchronous valid signal timing diagram 6-6 | | audio select enable 4-34, 6-10 | SYSCLK signal 2-12 | | audio transfers 2-5 | description 2-12 | | changing IDs 6-8 | system channel buffer 6-16 | | channel interface and 1-3, 6-1, 6-2 | SDRAM addresses 6-18 | | data audio encoded A-9 | system channel buffer map 6-17 | | data video encoded A-9 | program streams 6-19 | | input formats 4-12 | system clock 2-12 | | linear PCM samples 10-15 | See also clock; device clock | | multichannel audio 10-10 | System Clock Reference (SCR) 5-6 to 5-8 | | pel components 9-10 | block diagram 5-7 | | preparser transport errors 6-26, 6-27 | compare audio interrupt 4-4 | | preparsing 6-9, 6-18, 6-24 to 6-25 | compare interrupt 4-5 | | elementary 6-12 to 6-14 | compare/capture mode 4-14 | | MPEG-1 sequences 6-16 to 6-18 | compare/capture mode bits 4-13, 5-6 | | WII LO-1 3040011063 0-10 10 0-10 | comparo/capture mode bits 4-15, 5-0 | | current value 4-13 | timing diagram | | | | | |---------------------------------------------|-----------------------------------------------------------|--|--|--|--| | incremental count pause 4-12 | A_ACLK timing 11-17 | | | | | | load counter value 5-7 | asynchronous channel writes 11-14 | | | | | | overflow interrupt 4-5 | host read-Intel mode 11-13 | | | | | | sampling 4-3 | host read-Motorola mode 11-11 | | | | | | system header enable bits 4-36 | host write-Intel mode 11-13 | | | | | | system header packet A-9 | host write-Motorola mode 11-10 | | | | | | system PES header enable bits 6-11 | PREQn timing 11-17 | | | | | | system stream ID A-9 | reset timing 11-15 | | | | | | system streams 6-1, 6-2 | SDRAM read cycle 11-7 | | | | | | See also streams | SDRAM write cycle 11-8 | | | | | | preparsing 6-16 to 6-18 | serial PCM data out 11-17 | | | | | | | synchronous AVALIDn/VVALIDn signals 11-15 | | | | | | T | video interface 11-16 | | | | | | | timing generator 4-64, 9-2 | | | | | | target images 9-20 | TM[1:0] signal 2-12 | | | | | | tearing problems 4-54 | description 2-12 | | | | | | television standard select bits 4-69 | top/not bottom field bit 4-63 | | | | | | default values 9-5 | TQFP B-8 | | | | | | usage overview 9-4 | transfer modes channel 6-8 | | | | | | termination headers 9-28, 9-29 | transfer rate 6-3 | | | | | | test interface signals 2-11 | See also data transfers | | | | | | test mode 4-91 | external DMA 2-5 | | | | | | input signal 2-12 | video requests 2-6 | | | | | | test verification 1-5 | transmission errors A-11 | | | | | | testing | transparent colors 9-9, 9-28 | | | | | | AC timing 11-5 | | | | | | | host controlled 4-92 | transport multiplexer 6-2 | | | | | | time domain A-7 | transport private stream audio bit 4-35 | | | | | | timing | transport stream demultiplexer 6-24 | | | | | | A/V frames 7-7 | transport streams 6-2 | | | | | | AC requirements 11-4 | A/V sync errors 7-7 | | | | | | AC test conditions 11-5 | MPEG-1 audio error handling 6-26 | | | | | | channel interface synchronous transfers 6-6 | preparsing 6-24 to 6-25 | | | | | | display areas 9-5 | trick modes 8-35 to 8-48, B-8 | | | | | | freeze operation 9-37 | frame stores and 8-31 | | | | | | horizontal 8-bit digital transmission 9-12 | random accesses 9-15 | | | | | | horizontal input 9-11 | TTL B-8 | | | | | | Intel mode read 5-5 | TV standard select 4-69 | | | | | | Intel mode write 5-5 | usage overview 9-4 | | | | | | Motorola mode read 5-4 | two-field display system 9-2 | | | | | | Motorola mode write 5-3 | typical sequence of pictures in bitstream order A-6 | | | | | | PCM serial data 11-17 | typical sequence of pictures in display order A-6 | | | | | | pixel state 4-67 | | | | | | | • | U | | | | | | real-time decode 7-7 | uncorrectable error signal 2.6 | | | | | | SDRAM 7-3 to 7-5 | uncorrectable error signal 2-6 | | | | | | sync input 9-10 | underflow conditions, preventing 6-29, 8-24, 8-40 | | | | | | video and control output 9-40 | underflow interrupts 4-22 | | | | | | video pulldown operations 9-39 | audio ES channel 4-7 | | | | | | timing codes 4-4, 9-7 | S/P DIF channel 4-9 | | | | | | NTSC 9-8 | video ES channel 4-7 | | | | | | PAL V/Fcodes 9-9 | unencoded serial audio signal 2-9<br>unfiltered data 9-17 | | | | | | | diminorod data o 17 | | | | | IX-30 Index | unidirectional interface 10-29 | vertical sync 4-63, 9-5, 9-10 | | | |-----------------------------------------------|-----------------------------------------------------------------------|--|--| | unread audio data 10-7 | rate 8-24 | | | | user bit 4-85 | vertical sync signals 1-4, 2-9 | | | | usage overview 10-31 | active low enable 4-67 | | | | user data FIFO buffer 8-2, 8-18, 8-21 to 8-24 | input type 4-68 | | | | layer ID assignments 8-24 | vertical sync timing 9-10 | | | | layer origin 4-19 | video and control output timing 9-40 | | | | output bits 4-19 | video channel bypass data bits 4-16 | | | | output signal 4-19 | video channel numitems registers 4-32 | | | | overflow 8-23 | video compression and decompression concepts A-1 | | | | ready 4-2 | video continuous repeat frame mode bit 4-52 | | | | ready interrupt bit 4-2 | usage overview 8-38 | | | | registers 8-22 | video continuous repeat frame status bit 4-51 | | | | reset 4-18 | video continuous skip mode bit 4-51 | | | | status bits 4-18, 8-22 | video continuous skip status bit 4-50 | | | | user data layer ID bits 4-19 | video data | | | | user mute bit 4-82 | See also video interface | | | | user mate bit 4 02 | asynchronous transfers 6-4, 11-14 | | | | V | begin active interrupt 4-4, 9-40 | | | | • | channel buffer ES start addresses 4-22 | | | | valid bit 4-85 | channel buffer start addresses 4-24 | | | | usage overview 10-31 | channel sequencing 4-6 | | | | variable length code detection 4-8 | decoding See video decoder | | | | variable length coding (VLC) A-4 | | | | | VBV B-9 | decompressing 1-2, 1-4 default display parameters 9-4, 9-5 | | | | VBV model operation 8-40 | direct writes 4-17 | | | | VCD B-9 | display overrides 9-13 | | | | VCO B-9 | ' | | | | VCO test high frequency bits 4-45 | DTS read compare 4-28 ES channel buffer end addresses 4-23, 6-13, 7-8 | | | | VCO test low frequency bits 4-47 | assignment 8-25 | | | | Vcode 4-4 | ES channel buffer reset 4-20 | | | | even bits 4-71, 9-40 | ES channel buffer start addresses 6-13, 7-8 | | | | even plus 1 bit 4-71 | assignment 8-25 | | | | transition 9-40 | ES channel buffer write addresses 4-26 | | | | zero bits 4-70, 9-40 | ES channel buffer write pointer address 4-26 | | | | Vcode bits | force background colors 4-59, 9-12 | | | | NTSC timing 9-8 | | | | | PAL timing 9-9 | frame stores 1-5, 7-1 | | | | Vcode even bit 8 4-71 | missing 8-49<br>MPEG syntax 7-6, 7-7 | | | | vertical blanking 9-2 | packet detect bit 4-6 | | | | changing 9-8 | · | | | | interrupt handling 9-40 | packet error status 4-37 PES header channel buffer end addresses 4-24 | | | | offset values 4-70, 4-71 | PES header channel buffer write pointer | | | | vertical blanking code See Vcode | • | | | | vertical blanking intervals 9-7 | address 4-27 | | | | interrupt 4-5 | programmable background colors 4-60 | | | | vertical filters 9-16 | reading 4-32 | | | | still images 9-15 | repeat mode 4-51, 4-52 | | | | vertical line count 4-66, 9-12 | sampling See sampling | | | | vertical offset 9-6 | streaming 4-12 | | | | vertical pan and scan 4-66, 9-35 | synchronized transfers 4-28, 4-29, 6-5 | | | | line offset bits 4-66 | channel buffering and 7-7 | | | | | channel constraints 6-6 | | | | | event interrupt 4-7 | | | | read enable compare 4-21 | underflow interrupt bit 4-7 | |----------------------------------------|--------------------------------------------------------| | transfer request signal 2-5 | underflow preventing 8-24 | | transfer status 4-10 | write address bits 4-26 | | valid input signal 2-6 | video ES channel buffer map 6-21 | | video decoder 8-1 | video interface | | AC timing 11-4 | AC timing 11-16 | | autostarting 4-16, 5-8, 8-26 | background modes 9-12 to 9-13 | | block diagram 8-3 | begin active interrupt 4-4, 9-40 | | changed status interrupt 4-2 | begin vertical blank interrupt 4-5, 9-40 | | context error interrupt 4-8 | block diagram 9-3 | | copyright extension 8-17 | display areas 9-5 to 9-12 | | decoding on compare 5-8 | display freeze 9-36 to 9-37 | | error detection 4-37 | display modes 9-16 to 9-19 | | | | | error handling 8-48 to 8-49 | external OSD controller 9-31 to 9-32 features 1-6 | | features 1-6 | | | frame decoding 7-9, 8-36 | On-Screen Displays 9-23 to 9-32 | | frame store modes 8-30 to 8-35 | output formats 9-39 | | restrictions 8-33 | overview 1-4, 9-2 | | overrunning display check 8-44 | postprocessing filters 9-20 | | overview 1-4, 8-1 to 8-3 | pulldown operations 9-38, 9-39 | | pacing 8-24 to 8-29 | reduced memory mode 9-19 | | panic mode | registers 4-58 | | prediction enable 4-54 | signals 2-8 | | select bit 4-22 | still image display 9-13 to 9-15 | | select threshold 4-32 | timing 11-16 | | panic signal 8-40 | video MPEG-1 error check 6-22 | | pausing 8-38, 8-40 | video MPEG-2 error check 6-23 | | performance, boosting 8-33 | video numitems/pics in channel compare panic bits 4-32 | | recovery mechanism 8-49 | video numitems/pics panic mode select bits 4-22 | | reduced memory mode 8-32 to 8-34 | usage overview 8-40 | | registers 4-17 | video packet error status bit 4-37 | | sequence end processing 8-46 to 8-48 | video packets A-7 | | stalls 8-20, 8-23 | video PES data ready interrupt bit 4-6 | | start address override 4-59 | video PES header channel buffer | | start decode/reconstruction 4-57 | end address bits 4-24, 7-8 | | starting 4-16 | start address bits 4-24, 7-8 | | starting/stopping 5-8, 8-26 | write address bits 4-27 | | still images and 9-15 | video PES header channel buffer registers 6-25 | | supported syntaxes 8-18 | video PES header enable bits 4-36, 6-11, 6-12 | | trick modes 8-35 to 8-48 | video repeat frame enable bit 4-51 | | frame stores and 8-31 | usage overview 8-38 | | video decoder module See video decoder | video repeat frame status bit 4-51 | | video decoding A-7 | video sampling A-2 | | video decompression concepts A-1 | video skip frame mode bits 4-50 | | video equipment 9-2 | video start on compare bit 4-16 | | video ES channel buffer 6-27 | video stream data encoded A-9 | | compare DTS address bits 4-28 | video stream ID bits 4-35 | | end address bits 4-23, 7-8 | video stream select enable bits 4-35, 6-9 | | number of pictures 4-38 | usage overview 6-9 | | numitems bits 4-32 | video underflow control registers 6-29 | | overflow interrupt bit 4-7 | VLC B-9 | | start address bits 4-22, 7-8 | VLC error interrupt bit 4-8 | | transport streams and 6-25 | VEO ONO! III.ONUPL DIL 4-0 | | nanoport streams and 0-20 | | IX-32 Index | Vline count init bit 4-66 WRITEn signal 2-3 | | |---------------------------------------------------------------------------------------------------------|------| | usage overview 9-12 description 2-3 | | | voltage 11-3 writes | | | output 11-4 asynchronous channel timing 11- | 14 | | VREQn signal 2-5 audio PES header/system channel | | | asynchronous transfers 6-4, 6-5 buffer 6-10, 6-11, 6-12 | | | channel bypass and 6-8 channel bypass enable 4-10 | | | description 2-5 contiguous OSD storage 9-28 | | | synchronous transfers and 6-7 direct 4-17 | | | VREQn status bit 4-10 DMA controller 5-16, 5-17 | | | VS signal 2-9 starting addresses 4-46 | | | See also vertical sync external OSD mode 9-32 | | | description 2-9 FIFO 1-3 | | | usage overview 9-5, 9-10 FIFO status 4-38 | | | VSYNC input type bit 4-68 host 2-3, 4-41 | | | usage overview 9-10 host flowchart 5-13 | | | VSYNC signal 7-8 Intel mode timing 5-5 | | | VVALIDn signal 2-6 Intel mode timing diagram 11-13 | | | AC timing 11-14 Motorola mode timing 5-3 | | | asynchronous transfers 6-4 Motorola mode timing diagram 11 | -10 | | description 2-6 off-chip memory 6-9 | | | input synchronization circuit 6-6 OSD palette 4-60 | | | synchronous transfers 6-5 PCM samples 4-83, 10-6 | | | constraints 6-6 SDRAM 4-47, 5-10 to 5-13, 7-2, | 9-23 | | timing 11-15 starting addresses 4-42 | | | transport streams and 6-25 SDRAM cycle enable 2-8 | | | SDRAM timing cycle 7-5 | | | W SDRAM timing diagram 11-8 | | | synchronous 2-6 | | | WAITn signal 2-4 video PES header channel buffer | 6-11 | | description 2-4 | | | waits 4-89, 10-24 | | | wide images 9-32 | | | word offset 4-66, 9-34 Y[5:0] bits 9-27 write pointers 1-3 Y-B color difference 9-28 | | | | | | audio ES channel buffer 10-7, 10-8 YCbCr B-9 reset 4-20 YCbCr values 4-60, 9-30 | | | , | | | audio PES header/system channel buffer reset 4-20 Y-R color difference 9-28 auxiliary data 8-21 YUV B-9 | | | auxiliary data 8-21 YUV B-9 buffer start 6-28 | | | current address Z | | | audio ES channel buffer 4-26 | | | audio PES header/system channel buffer 4-29 zigzag ordering A-4 | | | video ES channel buffer 4-26 ZTEST signal 2-12 | | | video PES header channel buffer 4-27 description 2-12 | | | elementary stream mode 6-14 | | | external SDRAM 6-27 | | | PES packets 6-15 | | | transport streams 6-25 | | | user data 8-24 | | | video ES channel reset 4-20 | | | video PES header channel buffer reset 4-20 | | Index # **Customer Feedback** We would appreciate your feedback on this document. Please copy the following page, add your comments, and fax it to us at the number shown. If appropriate, please also fax copies of any marked-up pages from this document. Important: Please include your name, phone number, fax number, and company address so that we may contact you directly for clarification or additional information. Thank you for your help in improving the quality of our documents. # **Reader's Comments** LSI Logic Corporation Technical Publications Fax your comments to: M/S E-198 Fax: 408.433.4333 Please tell us how you rate this document: L64105 MPEG-2 Audio/Video Decoder. Place a check mark in the appropriate blank for each category. | | Excellent | Good | Average | Fair | Poor | |-----------------------------------------------------------------|----------------|---------|----------|---------|------| | Completeness of information | | | | | | | Clarity of information | | | | | | | Ease of finding information Technical content | | | | | | | Usefulness of examples and | | | | | | | illustrations | | | | | | | Overall manual | | | | | | | What could we do to improv | e this docu | ment? | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | If you found errors in this do<br>number. If appropriate, pleas | | | - | | . • | | | | | | | | | Please complete the informa | | | - | contact | you | | directly for clarification or ac | dditional info | ormatio | n. | | | | Name | | | _ Date _ | | | | Telephone | | Fax | | | | | Title | | | | | | | Department | | | Mail Sto | р | | | Company Name | | | | | | | Street | | | | | | | City, State, Zip | | | | | | # U.S. Distributors by State W. E. H. H. St. Petersburg Tel: 800.395.9953 Tel: 813.507.5000 W. E. Tel: 800.860.9953 W. E. Tel: 800.879.9953 H. H. Hamilton Hallmark Georgia Mississippi Pennsylvania Tel: 800.633.2918 W. E. Wyle Electronics Atlanta H. H. Pittsburgh H. H. Tel: 770.623.4400 H. H. Tel: 412.281.4150 Missouri W. E. Philadelphia **Alahama** Tel: 800.876.9953 St. Louis Huntsville Tel: 800.526.4812 H. H. Tel: 314.291.5350 Hawaii H. H. Tel: 205.837.8700 W. E. Tel: 800.871.9953 H. H. Tel: 800.851.2282 W. E. Tel: 800.964.9953 Montana Rhode Island Idaho Tel: 800.526.1741 H. H. Alaska 800.272.9255 н н H. H. Tel: 801.266.2022 H. H. Tel: 800.332.8638 Nebraska South Carolina Illinois H. H. Tel: 800.332.4375 Tel: 919.872.0712 Arizona H. H. North/South Phoenix Nevada Tel: 847.797.7300 H. H. South Dakota H. H. Tel: 602.736.7000 Las Vegas Tel: 314.291.5350 H. H. Tel: 800.829.0116 W. E. Tel: 800.528.4040 H. H. Tel: 800.528.8471 Chicago Tucson W. E. Tel: 702.765.7117 Tennessee W. E. Tel: 800.853.9953 H. H. Tel: 520.742.0515 East/West **New Hampshire** H. H. Tel: 800.241.8182 Indiana Arkansas H. H. Tel: 800.272.9255 Indianapolis Tel: 800.633.2918 Tel: 800.327.9989 H. H. H. H. Tel: 317.575.3500 **New Jersey** Texas California W. E. Tel: 317.581.6152 North/South Austin Irvine Tel: 201.515.1641 H. H. lowa H. H. Tel: 512.219.3700 H. H. Tel: 714.789.4100 Tel: 609.222.6400 Cedar Rapids W. E. Tel: 800.365.9953 W. E. Tel: 800.626.9953 Oradell H. H. Tel: 319.393.0033 Dallas Los Angeles W. E. Tel: 201.261.3200 H. H. Tel: 214.553.4300 H. H. Tel: 818.594.0404 Kansas Pine Brook W. E. Tel: 800.955.9953 W. E. Tel: 800.288.9953 Kansas City W. E. Tel: 800.862.9953 El Paso Sacramento H. H. Tel: 913.663.7900 H. H. Tel: 800.526.9238 H. H. Tel: 916.632.4500 **New Mexico** Houston Kentucky Albuquerque W. E. Tel: 800.627.9953 H. H. Tel: 713.781.6100 San Diego Central/Northern/ Western Tel: 505.293.5119 W. E. Tel: 800.888.9953 H. H. Tel: 800.984.9503 H. H. Tel: 619.571.7540 New York Rio Grande Valley Tel: 800.767.0329 W. E. Tel: 800.829.9953 Long Island Tel: 210.412.2047 H. H. Tel: 800.829.0146 San Jose H. H. Tel: 516.434.7400 H. H. Tel: 408.435.3500 Utah Tel: 800.861.9953 Louisiana W. E. Santa Clara Draper North/South Rochester Tel: 800.866.9953 W. E. W. E. Tel: 800.414.4144 H. H. Tel: 800.231.0253 H. H. Tel: 716.475.9130 Woodland Hills Tel: 800.319.9953 Salt Lake City Tel: 800.231.5575 W. E. H. H. Tel: 818.594.0404 H. H. Tel: 801.365.3800 Syracuse Maine W. E. Tel: 800.477.9953 H. H. Tel: 315.453.4000 Colorado H. H. Tel: 800.272.9255 Denver Vermont North Carolina н н Tel: 303.790.1662 Maryland Н. Н. Tel: 800.272.9255 Raleigh W.E. Tel: 800.933.9953 Baltimore H. H. Tel: 919.872.0712 Virginia H. H. Tel: 410.720.3400 W.E. Tel: 800.560.9953 Connecticut H. H. Tel: 800.638.5988 W F Tel: 800.863.9953 Chesire North Dakota Washington H. H. Tel: 203.271.5700 Massachusetts H. H. Tel: 800.829.0116 Wallingford Seattle **Boston** W. E. Tel: 800.605.9953 H. H. Tel: 206.882.7000 Tel: 508.532.9808 Ohio H. H. W. E. Tel: 800.248.9953 W.E. Tel: 800.444.9953 Cleveland Delaware Tel: 216.498.1100 Marlborough H. H. Wisconsin North/South W. E. Tel: 508.480.9900 W. E. Tel: 800.763.9953 H. H. Tel: 800.526.4812 Milwaukee Dayton Tel: 800.638.5988 H. H. Tel: 414.513.1500 Michigan H. H. Tel: 614.888.3313 W. E. Tel: 800.867.9953 Detroit Tel: 800.763.9953 Florida W. E. H. H. Tel: 313.416.5800 Wyoming Fort Lauderdale W.E. Tel: 888.318.9953 Oklahoma Tel: 305.484.5482 H. H. Tel: 800.332.9326 H. H. Grandville Tulsa W. E. Tel: 800.568.9953 H. H. Tel: 616.531.0345 H. H. Tel: 918.459.6000 Orlando Н. Н. Tel: 407.657.3300 Minnesota Oregon W. E. Tel: 407.740.7450 Minneapolis Portland Tampa H. H. Tel: 612.881.2600 H. H. Tel: 503.526.6200 # Sales Offices and Design **Resource Centers** LSI Logic Corporation Corporate Headquarters Tel: 408.433.8000 Fax: 408.433.8989 #### **NORTH AMERICA** ## California Irvine ▶ Tel: 714.553.5600 Fax: 714.474.8101 San Diego Tel: 619.613.8300 Fax: 619.613.8350 Silicon Valley Sales Office Tel: 408.433.8000 Fax: 408.954.3353 Design Center ♦ Tel: 408.433.8000 Fax: 408.433.7695 #### Colorado Boulder Tel: 303.447.3800 Fax: 303.541.0641 #### Florida Boca Raton Tel: 561 989 3236 Fax: 561.989.3237 ### Illinois Schaumburg Tel: 847.995.1600 Fax: 847.995.1622 #### Kentucky **Bowling Green** Tel: 502.793.0010 Fax: 502.793.0040 #### Maryland Bethesda Tel: 301.897.5800 Fax: 301.897.8389 #### Massachusetts Waltham ▶ Tel: 781.890.0180 Fax: 781.890.6158 ## Minnesota Minneapolis Tel: 612.921.8300 Fax: 612.921.8399 ## **New Jersey** Edison Tel: 732.549.4500 Fax: 732.549.4802 #### New York New York Tel: 716.223.8820 Fax: 716.223.8822 #### **North Carolina** Raleigh Tel: 919.785.4520 Fax: 919.783.8909 #### Oregon Beaverton Tel: 503.645.0589 Fax: 503.645.6612 #### Texas Austin Tel: 512.388.7294 Fax: 512.388.4171 #### Dallas ♦ Tel: 972.509.0350 Fax: 972.509.0349 #### Washington Issaguah Tel: 425.837.1733 Fax: 425.837.1734 #### Canada Ontario Ottawa Tel: 613.592.1263 Fax: 613.592.3253 #### Toronto Tel: 416.620.7400 Fax: 416.620.5005 #### Quebec Montreal ♦ Tel: 514.694.2417 Fax: 514.694.2699 ## INTERNATIONAL #### Australia Reptechnic Pty Ltd **New South Wales** Tel: 612.9953.9844 Fax: 612.9953.9683 #### Denmark LSI Logic Development Centre Ballerup Tel: 45.44.86.55.55 Fax: 45.44.86.55.56 #### France LSI Logic S.A. Immeuble Europa Paris Tel: 33.1.34.63.13.13 Fax: 33.1.34.63.13.19 #### Germany LSI Logic GmbH Munich ♦ Tel: 49.89.4.58.33.0 Fax: 49.89.4.58.33.108 #### Stuttgart Tel: 49.711.13.96.90 Fax: 49.711.86.61.428 #### Hong Kong **AVT Industrial Ltd** Hong Kong Tel: 852.2428.0008 Fax: 852.2401.2105 #### India LogiCAD India Private Ltd Bangalore Tel: 91.80.526.2500 Fax: 91.80.338.6591 #### Israel LSI Logic Ramat Hasharon Tel: 972.3.5.480480 Fax: 972.3.5.403747 #### **VLSI Development Centre** Netanva ◆ Tel: 972.9.657190 Fax: 972.9.657194 ## Italy LSI Logic S.P.A. Milano Tel: 39.39.687371 Fax: 39.39.6057867 # Japan LSI Logic K.K. Tokyo ◆ Tel: 81.3.5463.7821 Fax: 81.3.5463.7820 # Osaka ♦ Tel: 81.6.947.5281 Fax: 81.6.947.5287 # LSI Logic Corporation of Korea Ltd. Seoul Tel: 82.2.528.3400 Fax: 82.2.528.2250 ### The Netherlands LSI Logic Europe Ltd Eindhoven Tel: 31.40.265.3580 Fax: 31.40.296.2109 #### Singapore LSI Logic Pte Ltd Singapore Tel: 65.334.9061 Fax: 65.334.4749 #### Spain LSI Logic S.A. Madrid ♦ Tel: 34.1.556.07.09 Fax: 34.1.556.75.65 ## Sweden LSI Logic AB Stockholm Tel: 46.8.444.15.00 Fax: 46.8.750.66.47 # Switzerland LSI Logic Sulzer AG Brugg/Biel Tel: 41.32.536363 Fax: 41.32.536367 #### Taiwan LSI Logic Asia-Pacific Taipei Tel: 886.2.2718.7828 Fax: 886.2.2718.8869 ## Jeilin Technology Corporation, Ltd. Taipei Tel: 886.2.2248.4828 # Fax: 886.2.2242.4397 #### **Lumax International** Corporation, Ltd Taipei Tel: 886.2.2788.3656 Fax: 886.2.2788.3568 ## United Kingdom LSI Logic Europe Ltd Bracknell ◆ Tel: 44.1344.426544 Fax: 44.1344.481039 ♦ Sales Offices with Design Resource Centers