# SANYO Semiconductors **DATA SHEET** ## LC822152 CCD-LCD Interface ASIC #### Overview LC822152 is a chip which compresses and expands the image inputted from the CCD/CMOS by JPEG format, interfacing the LCD controller equipped with built-in CCD/CMOS sensor module and display memory for DSC-PHONEs. Since the I²C master device circuit is embedded in the chip and the signal required for the CCD/CMOS module is supplied from this chip, regarding the CPU, it is not necessary to concern the interface with the CCD/CMOS module. In addition, the zooming function using the H/V scaling circuit allows an effective LCD display. The functions comprises the following blocks: - Image-processing unit where the 8-bit video image data in YUV422 (211) format from CCD/CMOS is scaling processed, performed scaling down and cropping (to cut the four sides) to any size, converted to the RGB565 format and then sent to the LCD controller. - JPEG processing unit where the YUV422 (211) image data (VGA size) input from CCD/CMOS or the image data which has been processed by scaling or cropping is compressed to the JPEG format, and the sign data is output. Or JPEG processing unit where the sign data input from the host is processed with JPEG decryption and sent to the image processing unit. - Thumbnail image processing unit where the image data output to the LCD controller is thinned out and reduced to a maximum 40×40 sized image. - Host control unit where CPU interface, register control, LCD bus switching, JPEG code data transfer, and thumbnail image data transfer are performed. - I<sup>2</sup>C interface unit for the CCD/CMOS module access. - LCD controller interface processing unit allows the RGB666 output (260,000 colors) supporting the 18-bit parallel and various split transfer. #### **Features** • CCD/CMOS Interface YUV422 (8-bit) format. Maximum VGA size: 640×480. MCKI: System clock supplied to the CCD/CMOS module. PCLK: Dot clock output from the CCD/CMOS module. • CPU Interface 80-system 16-bit bus (D15-D0, WR, RD, A2-0, CS) Accessible to the JPEG controller, control register including I<sup>2</sup>C master, JPEG code buffer, thumbnail image buffer, OSD display buffer, and LCD command buffer. • LCD Interface Connects the chip to the LCD controller system bus with the 80-system 16-bit bus interface. It is accessible by switching automatically the two masters, host CPU or LSI image- processing unit. Output image from LSI is RGB565 (16-bit) or RGB666 (18-bit, 9-bit×2, etc.). Maximum display size is 320×240 (without OSD) or 320×200 (with OSD). Camera image display to the sub LCD is possible. Continued on next page. - Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications. - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein. #### LC822152 Continued from preceding page. • I<sup>2</sup>C Interface Built-in I<sup>2</sup>C master for CCD/CMOS module control. Without paying attention to the I<sup>2</sup>C from the CPU, it is accessible to the CCD/CMOS module as well as the normal register (write/read). • Scaling function CCD output is a VGA size (640×480). The output is reduced/cropped to meet the LCD display range with a scaler. Low-pass filter and enhancer are equipped. • JPEG codec The YUV422/YUV420 image data is compressed into JPEG code, and the JPEG code data is expanded to the YUV422/YUV420 image data. • Thumbnail It performs thinning out, scaling down and cropping the LCD output images to an image size of maximum 40×40. • Clock system LSI includes PLL and it multiplies the clock input from outside to make a main clock. It divides this multiplied frequency to output to CCD/CMOS module as the clock. Package FBGA96KProcess 0.18µm E/A • Power source voltage Internal 1.8V±0.18V, I/O 3.0V±0.3V #### **Specifications** #### Absolute Maximum Ratings at $V_{SS} = 0V$ | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|---------------------------------|------------|----------------------------------------------------|------| | Source Voltage | V <sub>DD</sub> 30 max | | -0.3 to 3.3 | V | | | V <sub>DD</sub> 18 max | | -0.3 to 1.98 | V | | Input/Output Voltage | V <sub>I</sub> , V <sub>O</sub> | | -0.3 to *V <sub>DD</sub> 3 max<br>*+0.3 (max 3.3V) | ٧ | | Input/Output Current | I <sub>I</sub> , I <sub>O</sub> | *1 | ±20 | mA | | Allowable Power Dissipation | Pd max | Ta≤70°C *2 | 650 | mW | | Operating Temperature | Topr | | -30 to +70 | °C | | Storage Temperature | Tstg | | -55 to +125 | °C | <sup>\*1 :</sup> Absolute maximum rating per input/output reference cell In other conditions, the assured value will be changed accordingly. (Conditions for substrate mounting) Substrate size: FR4 (50mm×108mm×1.27mm) Cu trace rate: 250% #### Allowable Operating Range at $Ta = -30 \text{ to } +70^{\circ}\text{C}$ , $V_{SS} = 0\text{V}$ | Danamatan | Or made at | Symbol Conditions | | 1.1-2 | | | |----------------------------------------------|--------------------|-------------------|------|-------|--------------------|------| | Parameter | Symbol | Conditions | min | typ | max | Unit | | Power Source Voltage (I/O unit) | V <sub>DD</sub> 30 | | 2.7 | 3.0 | 3.3 | V | | Input Voltage Range (I/O unit) | V <sub>IN</sub> 30 | | 0 | | V <sub>DD</sub> 30 | ٧ | | Source Voltage<br>(Internal logic unit) | V <sub>DD</sub> 18 | | 1.62 | 1.8 | 1.98 | ٧ | | Input Voltage Range<br>(Internal logic unit) | V <sub>IN</sub> 18 | | 0 | | V <sub>DD</sub> 18 | ٧ | | Power Source Voltage<br>(Analog part) | AV <sub>DD</sub> | | 1.62 | 1.8 | 1.98 | V | | Input Voltage Range<br>(Analog part) | AV <sub>IN</sub> | | 0 | | $AV_{DD}$ | V | #### Input/Output Pin Capacitance at Ta = 25 °C, $V_{DD}18 = V_{DD}33 = V_{IN}18 = V_{IN}30 = 0V$ | Doromotor | Symbol | Conditions | Ratings | | | Unit | |------------------|------------------|------------|---------|-----|-----|-------| | Parameter | Symbol | Conditions | min | typ | max | Offic | | Input Pin | C <sub>IN</sub> | f = 1MHz | | | 10 | pF | | Output Pin | C <sub>OUT</sub> | f = 1MHz | | | 10 | pF | | Input/Output Pin | C <sub>I/O</sub> | f = 1MHz | | | 10 | pF | <sup>\*2 :</sup> This value is assured when the conditions for substrate mounting are as follows. #### **Electric Characteristics** #### **D.C.** Characteristics : Input/Output Levels at Ta = -30 to +70°C, $V_{DD}30 = 2.7$ to 3.3V, $V_{SS} = 0V$ | Danamatas | Oh - I | Symbol Conditions | | Ratings | | 11-24 | Applicable | |-----------------------------------|-------------------|-------------------------------------------------------------------------|------------------------|---------|------------------------|-------|------------| | Parameter | Symbol Conditions | | min | typ | max | Unit | Pins | | Input High Level Voltage | V <sub>IH</sub> | CMOS support | 0.7V <sub>DD</sub> 30 | | | ٧ | 0 | | Input Low Level Voltage | V <sub>IL</sub> | | | | 0.2V <sub>DD</sub> 30 | V | 2 | | Input High Level Voltage | V <sub>IH</sub> | CMOS support Schmidt | 0.75V <sub>DD</sub> 30 | | | ٧ | | | Input Low Level Voltage | V <sub>IL</sub> | | | | 0.15V <sub>DD</sub> 30 | V | 1 | | Input High Level Current | lН | V <sub>I</sub> = V <sub>DD</sub> 30 | -10 | | 10 | μΑ | 7 | | | | $V_I = V_{DD}30$ , with pull-down resistor | -10 | | 100 | μΑ | 6 | | Input Low Level Current | I <sub>IL</sub> | V <sub>I</sub> = V <sub>SS</sub> | -10 | | 10 | μА | 6, 7 | | Output High Level Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2mA | V <sub>DD</sub> 30-0.8 | | | ٧ | 3 | | | | I <sub>OH</sub> = -4mA | V <sub>DD</sub> 30-0.8 | | | ٧ | 8 | | | | I <sub>OH</sub> = -8mA | V <sub>DD</sub> 30-0.8 | | | ٧ | 4 | | Output Low Level Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.8mA | | | 0.4 | ٧ | 3 | | | | I <sub>OL</sub> = 3.6mA | | | 0.4 | ٧ | 8 | | | | I <sub>OL</sub> = 7.2mA | | | 0.4 | ٧ | 4 | | Output Leak Current | loz | At HiZ Output | -10 | | 10 | μА | 5 | | Pull-down Resistor | RDN | | 50 | 100 | 200 | kΩ | 6 | | Non-operating Current Dissipation | I <sub>DD</sub> | Output release<br>V <sub>I</sub> =V <sub>SS</sub> or V <sub>DD</sub> 30 | | | 300 | μА | | - 1: TEST[3:0], XRST, CLKSEL, STBY, SCANEN, SCANMOD - 2: Input pin and dual-directional pin except 1. - 3 : Output pin except MCKI and dual-directional pin except 8. - 4: MCKI - 5 : Dual-directional pin - 6: PCLK, HREF, VREF, CD[7:0] - 7: Input pin and dual-directional pin except 6. - 8 : D[15:0] #### **Input Clock** When CLKSEL input is "H". | Clock Pin | Clock Pin Maximum Input Frequency (MHz) | | |-----------|-----------------------------------------|--------| | CKI | 60 | 50±10% | Note: The internal operation clock would be 30MHz at a maximum. For 60MHz input, the clock divided by at least 2 must be used as the internal operation clock. #### When CLKSEL input is "0" (PLL is used). | Clock Pin | Maximum Input Frequency (MHz) | Duty | |-----------|-------------------------------|--------| | CKI | 100 | 50±10% | In addition, setup here must satisfy the following PLL input/output specifications. | Parameter | Symbol | min | typ | max | Unit | |-----------------------------------|--------|-----|-----|------|------| | Maximum VCO Oscillation Frequency | f max | | 180 | | MHz | | Minimum VCO Oscillation Frequency | f min | | 60 | | MHz | | Phase Contrast Frequency | f ref | | | 30.0 | MHz | ## **Package Dimensions** unit : mm 3306 ## **Pin Description** | No. | Pin Number | Pin Names | I/O | Pin Description | Initial Value | |-----|------------|---------------------|-----|-------------------------------------------------|---------------| | 1 | B1 | V <sub>SS</sub> | | GND | | | 2 | B2 | $AV_{DD}$ | | Analog system V <sub>DD</sub> 1.8V power source | | | 3 | C1 | VCNT | 0 | PLL VCNT pin | | | 4 | D4 | $AV_{SS}$ | | Analgo V <sub>SS</sub> | | | 5 | C2 | TEST3 | - 1 | Test input 3 | L | | 6 | D1 | V <sub>DD</sub> 1.8 | | 1.8V power source | | | 7 | D3 | V <sub>SS</sub> | | GND | | | 8 | D2 | V <sub>DD</sub> 3 | | 3V power source | | | 9 | E1 | CKI | Ţ | Clock input | | | 10 | E4 | CLKSEL | - 1 | Clock dividing select | | | 11 | E3 | STBY | I | Stand by | | | 12 | E2 | TEST0 | - 1 | Test input 0 | L | | 13 | F2 | XRST | - 1 | Reset | | | 14 | F3 | V <sub>SS</sub> | | GND | | | 15 | F4 | V <sub>DD</sub> 3 | | 3V power source | | | 16 | F1 | CAMPWR | 0 | CCD power down | 0 | | 17 | G2 | REGRES | 0 | CCD reset | 0 | | 18 | G3 | MCKI | 0 | CCD master clock | 0 | | 19 | G1 | TEST1 | Ţ | Test input 1 | L | | 20 | H2 | TEST2 | 1 | Test input 2 | L | | 21 | НЗ | SDA | В | I <sup>2</sup> C data | 0 | | 22 | H1 | SCL | 0 | I <sup>2</sup> C clock | 0 | | 23 | J1 | V <sub>DD</sub> 1.8 | | 1.8V power source | | | 24 | K1 | V <sub>SS</sub> | | GND | | | 25 | K2 | V <sub>DD</sub> 3 | | 3V power source | | | 26 | J2 | PCLK | I | CCD pixel clock | PD | | 27 | K3 | HREF | 1 | Horizontal synchronous signal input | PD | | 28 | G4 | VREF | 1 | Vertical synchronous signal input | PD | | 29 | J3 | CD7 | 1 | CCD data input | PD | | 30 | K4 | CD6 | 1 | CCD data input | PD | Continued on next page. ## LC822152 | Continued | Continued from preceding page. | | | | | | | | |-----------|--------------------------------|---------------------|----------|--------------------------------|------------------------|--|--|--| | No. | Pin Number | Pin Names | I/O | Pin Description | Initial Value | | | | | 31 | H4 | CD5 | - 1 | CCD data input | PD | | | | | 32 | J4 | CD4 | 1 | CCD data input | PD | | | | | 33 | K5 | CD3 | 1 | CCD data input | PD | | | | | 34 | G5 | CD2 | - 1 | CCD data input | PD | | | | | 35 | H5 | CD1 | - 1 | CCD data input | PD | | | | | 36 | J5 | CD0 | - 1 | CCD data input | PD | | | | | 37 | J6 | V <sub>DD</sub> 1.8 | | 1.8V power source | | | | | | 38 | H6 | V <sub>SS</sub> | | GND | | | | | | 39 | G6 | V <sub>DD</sub> 3 | | 3V power source | | | | | | 40 | K6 | EX1 | В | Expanded LCD data bus | | | | | | 41 | J7 | EX0 | В | Expanded LCD data bus | | | | | | 42 | H7 | LCS2 | 0 | Chip select output for sub LCD | 1 | | | | | 43 | K7 | LA | 0 | LCD address output | - | | | | | 44 | J8 | LCS | 0 | LCD chip select output | 1 | | | | | 45 | H8 | LWR | 0 | LCD write signal output | 1 | | | | | 46 | K8 | LRD | 0 | LCD read signal output | 1 | | | | | 47 | K9 | V <sub>DD</sub> 1.8 | 1 | 1.8V power source | | | | | | 48 | K10 | V <sub>SS</sub> | | GND | | | | | | 49 | J10 | V <sub>DD</sub> 3 | | 3V power source | | | | | | 50 | J9 | LD15 | В | LCD data bus | _ | | | | | 51 | H10 | LD14 | В | LCD data bus | _ | | | | | 52 | G7 | LD13 | В | LCD data bus | _ | | | | | 53 | H9 | LD12 | В | LCD data bus | _ | | | | | 54 | G10 | LD11 | В | LCD data bus | _ | | | | | 55 | G8 | LD10 | В | LCD data bus | - | | | | | 56 | G9 | LD9 | В | LCD data bus | - | | | | | 57 | F10 | LD8 | В | LCD data bus | - | | | | | 58 | F7 | LD7 | В | LCD data bus | - | | | | | 59 | F8 | LD6 | В | LCD data bus | _ | | | | | 60 | F9 | LD5 | В | LCD data bus | - | | | | | 61 | E9 | V <sub>DD</sub> 3 | | 3V power source | | | | | | 62 | E8 | V <sub>SS</sub> | | GND | | | | | | 63 | E7 | V <sub>DD</sub> 1.8 | | 1.8V power source | | | | | | 64 | E10 | LD4 | В | LCD data bus | | | | | | 65 | D9 | LD3 | В | LCD data bus | - | | | | | 66 | D8 | LD2 | В | LCD data bus | - | | | | | 67 | | | В | | | | | | | | D10 | LD1 | | LCD data bus | <u> </u> | | | | | 68 | C9 | LD0 | В | LCD data bus | - u | | | | | 69 | C8 | CS<br>CS2 | - 1 | Chip select input for sub LCD | Н | | | | | 70 | C10 | | - 1 | Chip select input for sub LCD | Н | | | | | 71 | B10 | A1 | I | Address input | - | | | | | 72 | A10 | V <sub>SS</sub> | | GND 23/ power source | | | | | | 73 | A9 | V <sub>DD</sub> 3 | <b>.</b> | 3V power source | | | | | | 74 | B9 | A0 | 1 | Address input | | | | | | 75 | A8 | WR | 1 | Write signal input | Н | | | | | 76 | D7 | RD | 1 | Read signal input | H | | | | | 77 | B8 | INT | 0 | Interrupt output | 1 | | | | | 78 | A7 | D15 | В | Host data bus | - | | | | | 79 | C7 | D14 | В | Host data bus | - | | | | | 80 | B7 | D13 | В | Host data bus | - | | | | | 81 | A6 | D12 | В | Host data bus | - | | | | | 82 | D6 | D11 | В | Host data bus | - | | | | | 83 | C6 | D10 | В | Host data bus | Continued on next page | | | | Continued on next page. ## LC822152 Continued from preceding page. | No. | Pin Number | Pin Names | I/O | Pin Description | Initial Value | |-----|------------|---------------------|-----|-------------------|---------------| | 84 | В6 | D9 | В | Host data bus | - | | 85 | B5 | V <sub>DD</sub> 1.8 | | 1.8V power source | | | 86 | C5 | V <sub>SS</sub> | | GND | | | 87 | D5 | D8 | В | Host data bus | - | | 88 | A5 | D7 | В | Host data bus | - | | 89 | B4 | D6 | В | Host data bus | - | | 90 | C4 | D5 | В | Host data bus | - | | 91 | A4 | D4 | В | Host data bus | - | | 92 | В3 | D3 | В | Host data bus | - | | 93 | C3 | D2 | В | Host data bus | - | | 94 | A3 | D1 | В | Host data bus | - | | 95 | A2 | D0 | В | Host data bus | - | | 96 | A1 | V <sub>DD</sub> 3 | | 3V power source | | #### **Block Diagram** ILC05546 #### **AC Characteristics** Host Interface Timing ILC05547 | Symbol | Contents | min | max | Unit | |---------|----------------------------------|-----|-----|------| | tAs | ADRESS setup time to CS↓ | 5*1 | | ns | | tAh | ADRESS hold time from CS↑ | 5*2 | | ns | | tCSh | CS hold time from RD/WR↑ | 0 | | ns | | tRDWRs | RD/WR(CS↓)setup time from RD/WR↑ | 5*1 | | ns | | tRDWRh | RD/WR(CS↑)hold time from RD/WR↓ | 5 | | ns | | tRwidth | RD pulse width | T+5 | | ns | | tWwidth | WR pulse width | 20 | | ns | | tDIs | Input DATA setup time to WR↑ | 20 | | ns | | tDIh | Input DATA hold time from WR↑ | 0 | | ns | | tAcc | Output DATA access time from RD↓ | | 50 | ns | | tDOh | Output DATA hold time from RD↑ | 2 | | ns | <sup>\*1 :</sup> Operation at times under 5 ns is also possible by delaying the internal CS with the CS delay setting (CSCHOP register). However, since incorrect operation may occur if an access is performed before the setting is changed, the application must change the setting immediately after power is first applied. <sup>\*2 :</sup> Operation with an internal command access of 0ns minimum is possible. However, if this signal is input at 0ns when the LCD controller is accessed directly, it is possible that small pulses, such as LCS and LCS2, may be generated. | Symbol | Contents | | min | Unit | |--------|----------------------|----------------------------|-----|------| | tNACC | RD/WR No Access time | JPEG Q-Table Write | 3T | ns | | | | JPEG Q-Table Read | 7T | ns | | | | Code/Thumbnail buffer Read | 4T | ns | | | | Other access | 2T | ns | Note1: T is a cycle of ASIC internal clock. (1, 2, 4, or 8 times the cycle of CKI input clock) Note2: Write access of JPEG Huffman table is subject to the data where access prohibited period is written. #### CCD Interface Timing ILC05549 | Symbol | Contents | min | typ | max | Unit | |--------|---------------------|-----|-----|-----|------| | ts | Setup time to PCLK | 10 | | | ns | | th | Hold time from PCLK | 5 | | | ns | #### LCD Interface Timing | Symbol | Contents | min | max | Unit | |-----------|--------------------------------|----------------------|---------|------| | tLWRs | LCD access setup time to LWR↓ | T-5 | | ns | | tLWRwidth | LWR pulse width | T*n-5 | | ns | | tLWRh | LCD access hold time from LWR↑ | T*m-5 | | ns | | tLAdly | LA delay from cycle start | | 5 | | | tLDdly | LD delay from cycle start | | 10 | | | tLDh | LD hold time from LWR↑ | 0 (When m = 0 setup) | tLWRh+5 | ns | Note1: T is a cycle of ASIC internal clock. (1, 2, 4, or 8 times the cycle of CKI input clock) Note2: n is an ASIC register setting value. Minimum value is 1 (zero). Note3: m is an ASIC register setting value. Minimum value is 0 (zero). #### Host-LCD Through Timing | Symbol | Contents | min | max | Unit | |------------|----------------------------------|-----|-----|------| | tLCDdly | HOST to LCD control signal delay | | 30 | ns | | tLD_h2ldly | HOST to LCD data delay | | 35 | ns | | tLD_l2hdly | LCD to HOST data delay | | 30 | ns | - Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of September, 2004. Specifications and information herein are subject to change without notice.