

# 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 128 x 128

IDT72V8988

#### **FEATURES:**

- 128 x 128 channel non-blocking switch
- Automatic signal identification (ST-BUS®, GCI)
- 4 RX inputs—32 channels at 64 Kbit/s per serial line
- 4 TX outputs—32 channels at 64 Kbit/s per serial line
- · Three-state serial outputs
- Microprocessor Interface (8-bit data bus)
- Frame Integrity for data applications
- 3.3V Power Supply
- Available in 44-pin Plastic Leaded Chip Carrier (PLCC), and 44-pin Plastic Quad Flatpack (PQFP)
- Operating Temperature Range -40°C to +85°C
- 3.3V I/O with 5V Tolerant Inputs

## **DESCRIPTION:**

The IDT72V8988 is an ST-BUS\*/GCI compatible digital switch controlled by a microprocessor. The IDT72V8988 can handle as many as 128, 64 Kbit/s input and output channels. Those 128 channels are divided into 4 serial inputs and outputs, each of which consists of 32 channels. The IDT72V8988 provides

per-channel variable or constant throughput delay modes and microprocessor read and write access to individual channels. As an important function of a digital switch is to maintain sequence integrity and minimize throughput delay, the IDT72V8988 is an ideal solution for most switching needs.

## **FUNCTIONAL DESCRIPTION**

Frame sequence, constant throughput delay, and guaranteed minimum delay are high priority requirements in today's integrated data and multimedia networks. The IDT72V8988 provides these functions on a per-channel basis using a standard microprocessor control interface. Each of the four serial lines is designed to switch 64 Kbit/s PCM or N x 64 Kbit/s data.

In Processor Mode, the microprocessor can access the input and output time slots to control other devices such as ISDN transceivers and trunk interfaces. Supporting both GCI and ST-BUS $^{\circ}$  formats, IDT72V8988 has incorporated an internal circuit to automatically identify the polarity and format of the frame synchronization.

A functional block diagram of the IDT72V8988 device is shown on page 1. The serial streams operate continuously at 2.048 Mb/s and are arranged in  $125\mu s$  wide frames each containing 32, 8-bit channels. Four input (RX0-3) and

## **FUNCTIONAL BLOCK DIAGRAM**



**AUGUST 2003** 

# **PIN CONFIGURATION**



PLCC: 0.05in. pitch, 0.65in. x 0.65in (J44-1, order code: J) TOP VIEW



PQFP: 0.80mm pitch, 10mm x 10mm (DB44-1, order code: DB) TOP VIEW

NOTES:

1. DNC - Do Not Connect.

# **PIN DESCRIPTIONS**

| SYMBOL | NAME                                    | I/O | DESCRIPTION                                                                                                                                                                                    |
|--------|-----------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND    | Ground.                                 |     | Ground Rail.                                                                                                                                                                                   |
| Vcc    | Vcc                                     |     | +3.3 Volt Power Supply.                                                                                                                                                                        |
| DTA    | Data Acknowledgment (Open Drain)        | 0   | This active LOW output indicates that a data bus transfer is complete. A pull-up resistor is required at this output.                                                                          |
| RX0-3  | RX Input 0 to 3                         | Ι   | Serial data input streams. These streams have 32 channels at data rates of 2.048 Mb/s.                                                                                                         |
| F0i    | Frame Pulse                             | I   | This input accepts and automatically identifies frame synchronization signals formatted according to different backplane specifications such as ST-BUS® and GCI.                               |
| C4i    | Clock                                   | 1   | 4.096 MHz serial clock for shifting data in and out of the data streams.                                                                                                                       |
| A0-A5  | Address 0 to 5                          | ı   | These lines provide the address to IDT72V8988 internal registers.                                                                                                                              |
| DS     | Data Strobe                             | I   | This is the input for the active HIGH data strobe on the microprocessor interface. This input operates with $\overline{\text{CS}}$ to enable the internal read and write generation.           |
| R/W    | Read/Write                              | Ι   | This input controls the direction of the data bus lines (D0-D7) during a microprocessor access.                                                                                                |
| CS     | Chip Select                             | I   | Active LOW input enabling a microprocessor read or write of control register or internal memories.                                                                                             |
| D0-D7  | Data Bus 0 to 7                         | I/O | These pins provide microprocessor access to data in the internal control register. Connection Memory HIGH, Connection Memory LOW and data memory.                                              |
| TX0-3  | TX Outputs 0 to 3 (Three-state Outputs) | 0   | Serial data output streams. These streams are composed of 32, 64 Kbit/s channels at data rates of 2.048 Mb/s.                                                                                  |
| ODE    | Output Drive Enable                     | Ī   | This is an output enable for the TX0-3 serial outputs. If this input is LOW, TX0-3 are high-impedance. If this is HIGH, each channel may still be put into high-impedance by software control. |

# **FUNCTIONAL DESCRIPTION (Cont'd)**

four output (TX0-3) serial streams are provided in the IDT72V8988 device allowing a complete 128 x 128 channel non-blocking switch matrix to be constructed. The serial interface clock for the device is 4.096 MHz.

The received serial data is internally converted to parallel by the on chip serial-to-parallel converters and stored sequentially in a 128-position Data Memory. By using an internal counter that is reset by the input 8 KHz frame pulse, Foi, the incoming serial data streams can be framed and sequentially addressed.

Depending on the type of information to be switched, the IDT72V8988 device can be programmed to perform time slot interchange functions with different throughput delay capabilities on a per-channel basis. The Variable Delay mode, most commonly used for voice applications, can be selected ensuring minimum throughput delay between input and output data. In Constant Delay mode, used in multiple or grouped channel data applications, the integrity of the information through the switch is maintained.

#### **CONNECTION MEMORY**

Data to be output on the serial streams may come from two sources: Data Memory or Connection Memory. The Connection Memory is split into HIGH and LOW parts and is associated with particular TX output streams. In Processor Mode, data output on the TX streams is taken from the Connection Memory Low and originates from the microprocessor (Figure 2). Where as in Connection Mode (Figure 1), data is read from Data Memory and originated from the incoming RX streams. Data destined for a particular channel on the serial output stream is read internally during the previous channel time slot to allow time for memory access and internal parallel-to-serial conversion.

#### **CONNECTION MODE**

In Connection Mode, the addresses of input source for all output channels are stored in the Connection Memory Low. The Connection Memory Low locations are mapped to corresponding 8-bit x 32-channel output. The contents of the Data Memory at the selected address are then transferred to the parallel-to-serial converters before being output. By having the output channel to specify the input channel through the Connection Memory, the same input channel can be broadcast to several output channels.

#### **PROCESSOR MODE**

In Processor Mode the CPU writes data to the Connection Memory Low locations which correspond to the output link and channel number. The contents of the Connection Memory Low are transferred to the parallel-to-serial converter one channel before it is to be output and are transmitted each frame to the output until it is changed by the CPU.

#### CONTROL

The Connection Memory High bits (Table 4) control the per-channel functions available in the IDT72V8988. Output channels are selected into specific modes such as: Processor Mode or Connection mode, Variable or Constant throughput delay modes, Output Drivers Enabled or in three-state condition.

#### **OUTPUT DRIVE ENABLE (ODE)**

The ODE pin is the master output three-state control pin. If the ODE input is held LOW all TDM (Time Division Multiplexed) outputs will be placed in high impedance regardless Connection Memory High programming. However, if ODE is HIGH, the contents of Connection Memory High control the output state on a per-channel basis.

#### SERIAL INTERFACE TIMING

The IDT72V8988 master clock  $(\overline{\text{C4i}})$  is 4.096 MHz signal allowing serial data link configuration at 2.048 Mb/s to be implemented. The IDT72V8988 can automatically detect the presence of an input frame pulse, identify the type of backplane present on the serial interface, and format the synchronization pulse according to ST-BUS® or GCI interface specifications (active HIGH in GCI or active LOW in ST-BUS®). Upon determining the correct interface Connected to the serial port, the internal timing unit establishes the appropriate serial data bit transmit and sampling edges. In ST-BUS® mode, every second falling edge of the 4.096 MHz clock marks a boundary and the input data is clocked in by the rising edge, three quarters of the way into the bit cell. In GCI mode every second rising edge of the 4.096 MHz clock marks the bit boundary while data sampling is performed during the falling edge, at three quarters of the bit boundaries.

#### **DELAY THROUGH THE IDT72V8988**

The transfer of information from the input serial streams to the output serial streams results in a delay through the device. The delay through the IDT72V8988 device varies according to the mode selected in the  $\overline{\mbox{V}}/\mbox{C}$  bit of the Connection Memory High.

#### **VARIABLE DELAY MODE**

The delay in Variable Delay Mode is dependent only on the combination of source and destination on the input and output streams. The minimum delay achievable in the IDT72V8988 device is three time slots. In the IDT72V8988 device, the information that is to be output in the same channel position as the information is input (position n), relative to frame pulse, will be output in the following frame (channel n, frame n+1). The same occurs if the input channels succeeding (n+1, n+2) the channel position as the information is input.



Figure 1. Connection Mode



Figure 2. Processor Mode

The information switched to the third time slot after the input has entered the device (for instance, input channel 0 to output channel 3 or input channel 30 to output channel 1), will always appear on the output three channels later in the same incoming frame.

Any switching configuration that provides three or more time slots between input and output channels, will have a throughput delay equal to the difference between the output and input channels; i.e., the throughput delay will be less than one frame. Table 1 shows the possible delays for the IDT72V8988 device in Variable Delay Mode. An example is shown in Figure 3.

#### **CONSTANT DELAY MODE**

In this mode frame integrity is maintained in all switching configurations by making use of a multiple Data Memory buffer technique where input channels written in any of the buffers during frame N will be read out during frame N+2. In the IDT72V8988, the minimum throughput delay achievable in Constant Delay mode will be 32 time slots; for example, when input time slot 32 (channel 31) is switched to output time slot 1 (channel 0). Likewise, the maximum delay is achieved when the first time slot in a frame (channel 0) is switched to the last time slot in the frame (channel 31), resulting in 94 time slots of delay (see Figure 4).

To summarize, any input time slot from input frame N will be always switched to the destination time slot on output frame N+2. In Constant Delay mode the device throughput delay is calculated according to the following formula:

DELAY=[32+(32-IN)+(OUT-1)]

IN = the number of the input time slot (from 1 to 32)
OUT = the number of the output time slot (from 1 to 32).

#### MICROPROCESSOR PORT

The IDT72V8988 microprocessor port is a non-multiplexed bus architecture. The parallel port consists of an 8-bit parallel data bus (D0-D7), six address input lines (A0-A5) and four control lines ( $\overline{\text{CS}}$ , DS, R/ $\overline{\text{W}}$  and  $\overline{\text{DTA}}$ ). This parallel microport allows the access to the Control Registers, Connection Memory Low, Connection Memory High, and the Data Memory. All locations are read/write access able except for the Data Memory, which can be read only.

Accesses from the microport to the Connection Memory and the Data Memory are multiplexed with accesses from the input and output TDM ports. This can cause variable Data Acknowledge delays ( $\overline{DTA}$ ). In the IDT72V8988 device, the  $\overline{DTA}$  output provides a maximum acknowledgment delay of 800ns for read/write operations in the Connection Memory. However, for operations in the Data Memory (Processor Mode), the maximum acknowledgment delay can be 1220ns.

# **TABLE 1—VARIABLE DELAY MODE**

| Input Channel | Output Channel                               | Throughput Delay   |  |  |
|---------------|----------------------------------------------|--------------------|--|--|
| n             | m=n, n+1 or n+2                              | m-n+32 time slot   |  |  |
| n             | m>n+2                                        | m-n time slot      |  |  |
| n             | m <n< td=""><td>32-(n-m) time slot</td></n<> | 32-(n-m) time slot |  |  |

## **SOFTWARE CONTROL**

If the A5, A1, A0 address line inputs are LOW then the IDT72V8988 Internal Control Register is addressed (see Table 2). If A5 input line is high, then the remaining address input lines are used to select the 32 possible channels per input or output stream. As explained in the Control Register description, the address input lines and the Stream Address bits (STA) of the Control register give the user the capability of selecting all positions of IDT72V8988 Data and Connect memories. See Figure 6 for accessing internal memories.

The data in the control register consists of Memory Select and Stream Address bits, Split Memory and Processor Enable bits (Table 3). In Split Memory mode (Bit 7 of the Control register) reads are from the Data Memory and writes are to the Connection Memory LOW. The Memory Select bits allow the Connection Memory High or LOW or the Data Memory to be chosen, and the Stream Address bits define internal memory subsections corresponding to input or output streams.

The Processor Enable bit (bit 6) places every output channel on every output stream in Processor Mode; i.e., the contents of the Connection Memory LOW (CML, Table 5) are output on the output streams once every frame unless the ODE input pin is LOW. If PE bit is HIGH, then the IDT72V8988 behaves as if bits 2 (Channel Source) and 0 (Output Enable) of every Connection Memory High (CMH, Table 4) locations were set to HIGH, regardless of the actual value. If PE is LOW, then bit 2 and 0 of each Connection Memory High location operates normally. In this case, if bit 2 of the CMH is HIGH, the associated TX output channel is in Processor Mode. If bit 2 of the CMH is LOW, then the contents of the CML define the source information (stream and channel) of the time slot that is to be switched to an output.

If the ODE input pin is LOW, then all the serial outputs are high-impedance. If ODE is HIGH, then bit 0 (Output Enable) of the CMH location enables (if HIGH) or disables (if LOW) for that particular channel.

#### INITIALIZATION

During the microprocessor initialization routine, the microprocessor should program the desired active paths through the matrices, and put all other channels into the high impedance state. Care should be taken that no two Connected TX outputs drive the bus simultaneously. With the CMH setup, the microprocessor controlling the matrices can bring the ODE signal high to relinquish high impedance state control to the Connection Memory High bits outputs.

As the connection memory can be in any state after a power up, the ODE pin should be used to hold the TX streams in high-impedance until the perchannel output enable control in the connection memory high is appropriately programmed.

# TABLE 2 — ADDRESS MAPPING

| <b>A</b> 5 | <b>A</b> 4 | A3 | A2 | A1 | <b>A</b> 0 | LOCATION         |
|------------|------------|----|----|----|------------|------------------|
| 0          | Χ          | Χ  | Χ  | 0  | 0          | Control Register |
| 1          | 0          | 0  | 0  | 0  | 0          | Channel 0        |
| 1          | 0          | 0  | 0  | 0  | 1          | Channel 1        |
| 1          | •          | •  | •  | •  | •          | •                |
| 1          | •          | •  | •  | •  | •          | •                |
| 1          | •          |    | •  | •  | •          | •                |
| 1          | •          |    |    |    |            | •                |
| 1          |            |    |    |    |            | •                |
| 1          | 1          | 1  | 1  | 1  | 1          | Channel 31       |



For J: DELAY=3 Slots, 32 Slots, 33 Slots, and 34 Slots For G, H, and I: DELAY= 3 slots

Figure 3. Variable Delay Mode



For Slot 1 ("A"): IN=32, OUT=1, DELAY=(32-32)+32+(1-1)=32 time slots minimum delay For Slot 32 ("J"): IN=1, OUT=32, DELAY=(32-1)+32+(32-1)=94 time slots maximum delay

Figure 4. Constant Delay Mode



Figure 5. Addressing Internal Memories

# TABLE 3 — CONTROL REGISTER

|     |                                 | 7                                                                                                                            | 6                                                                                                                                                                                                                        | 5 | 4   | 3   | 2 | 1    | 0          |                                                       |
|-----|---------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|---|------|------------|-------------------------------------------------------|
|     |                                 | SM                                                                                                                           | PE                                                                                                                                                                                                                       | Х | MS1 | MS0 | Х | STA1 | STA0       |                                                       |
| Bit | Name                            | Description                                                                                                                  |                                                                                                                                                                                                                          |   |     |     |   |      |            |                                                       |
| 7   | SM (Split Memory)               |                                                                                                                              | When 1, all subsequent reads are from the Data Memory and writes are to the Connection Memory, except when the Control Register is accessed again. The Memory Select bits need to specify the memory for the operations. |   |     |     |   |      |            |                                                       |
| 6   | PE (Processor Mode)             | When 1, the contimpedance. Whe                                                                                               |                                                                                                                                                                                                                          |   |     |     |   |      |            | Output streams except when in high-<br>hat is output. |
| 5,2 |                                 | unused                                                                                                                       |                                                                                                                                                                                                                          |   |     |     |   |      |            |                                                       |
| 4-3 | MS1-MS0<br>(Memory Select Bits) | 0-0 - Not to be used. 0-1 - Data Memory (read only from the CPU) 1-0 - Connection Memory LOW 1-1 - Connection Memory is HIGH |                                                                                                                                                                                                                          |   |     |     |   |      |            |                                                       |
| 1-0 | STA1-0<br>(Stream Address Bits) | The number expr<br>subsection of me                                                                                          |                                                                                                                                                                                                                          |   |     |     |   |      | ut or outp | out stream which corresponds to the                   |

x = don't care

## **TABLE 4 — CONNECTION MEMORY HIGH**

|                      |                                                  |            | 7                                                                                                                                                                                                                                                                                                                               | 6   | 5 | 4 | 3 | 2  | 1 | 0  |  |
|----------------------|--------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|---|---|----|---|----|--|
|                      |                                                  |            | Х                                                                                                                                                                                                                                                                                                                               | ⊽/C | Х | Х | Х | cs | Х | OE |  |
| Bit Name Description |                                                  |            |                                                                                                                                                                                                                                                                                                                                 |     |   |   |   |    | - |    |  |
| 7,5,4,3,1            | Nume                                             | unused     | ·                                                                                                                                                                                                                                                                                                                               |     |   |   |   |    |   |    |  |
| 6                    | V/C (Variable/Constant<br>Throughput Delay Mode) |            | This bit is used to select between Variable (LOW) and Constant Delay (HIGH) modes on a per-channel basis.                                                                                                                                                                                                                       |     |   |   |   |    |   |    |  |
| 2                    | CS<br>(Channel Source)                           | and strear | When 1, the contents of the corresponding location in Connection Memory LOW are output on the location's channel and stream. When 0, the contents of the corresponding location in Connection Memory LOW act as an address for the Data Memory and determine the source of the connection to the location's channel and stream. |     |   |   |   |    |   |    |  |
| 0                    | OE (Output Enable)                               |            | This bit enables the output drivers on a per-channel basis. This allows individual channels on individual streams to be made high-impedance, allowing switch matrices to be constructed. A HIGH enables the driver and a LOW disables it.                                                                                       |     |   |   |   |    |   |    |  |

x = don't care

# TABLE 5 — CONNECTION MEMORY LOW

|                    |                                                        | 7<br>X        | 6<br>SAB1                                                                                                                                                                                  | 5<br>SAB0 | 4<br>CAB4 | 3<br>CAB3 | 2<br>CAB2 | 1<br>CAB1 | 0<br>CAB0 |    |
|--------------------|--------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|----|
| Bit                | Name                                                   |               | Description                                                                                                                                                                                |           |           |           |           |           |           |    |
| 7                  |                                                        | unused        |                                                                                                                                                                                            |           |           |           |           |           |           |    |
| 6-5                | SAB2-0 <sup>(1)</sup><br>(Source Stream Address Bits)  | These three b | its are us                                                                                                                                                                                 | ed to sel | ect eight | source s  | streams f | or the Co | nnection  | 1. |
| 4-0 <sup>(1)</sup> | CAB2-0 <sup>(1)</sup><br>(Source Channel Address Bits) |               | These five bits are used to select 32 different source channels for the Connection (the stream where the channel is present is defined by bits SAB2-0). Bit 4 is the most significant bit. |           |           |           |           |           |           |    |

<sup>1.</sup> If bit 2 of the corresponding Connection HIGH location is 1 or bit 6 of the Control Register is 1, then these entire 8 bits are output on the channel and stream associated with this location. Otherwise, the bits are used as indicated to define the source of the Connection which is output on the channel and stream associated with this location.

# **ABSOLUTE MAXIMUM RATINGS**(1)

| Symbol | Parameter                  | Min.      | Max.     | Unit |
|--------|----------------------------|-----------|----------|------|
| Vcc    | Symbol Voltage             | -0.3      | 5.0      | ٧    |
| Vi     | Voltage on Digital Inputs  | GND - 0.3 | Vcc +0.5 | V    |
| Vo     | Voltage on Digital Outputs | GND - 0.3 | Vcc +0.3 | V    |
| lo     | Current at Digital Outputs |           | 20       | mA   |
| Ts     | Storage Temperature        | -55       | +125     | °C   |
| PD     | Package Power Dissapation  |           | 1        | W    |

#### NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter                           | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|--------|-------------------------------------|------|---------------------|------|------|
| Vcc    | Positive Supply                     | 3.0  | 3.3                 | 3.6  | V    |
| Vı     | Input Voltage                       | 0    |                     | 5.25 | V    |
| Тор    | Operating Temperature<br>Commercial | -40  | 25                  | +85  | °C   |

#### NOTE:

 Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.

## DC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter              | Min. | Typ. <sup>(1)</sup> | Max. | Units | Test Conditions        |
|--------|------------------------|------|---------------------|------|-------|------------------------|
| Icc    | Supply Current         | _    | 3                   | 5    | mA    | Outputs Unloaded       |
| VIH    | Input High Voltage     | 2.0  | _                   | _    | V     |                        |
| VIL    | Input Low Voltage      | _    | _                   | 0.8  | V     |                        |
| lıL    | Input Leakage (Inputs) | _    | _                   | 15   | μΑ    | Vi between GND and Vcc |
| Сі     | Input Capacitance      | _    |                     | 10   | pF    |                        |
| Vон    | Output High Voltage    | 2.4  |                     | _    | V     | Iон = 10mA             |
| Іон    | Output High Current    | 10   |                     | _    | mA    | Sourcing. VoH = 0.8V   |
| Vol    | Output Low Voltage     | _    |                     | 0.4  | V     | IoL = 5mA              |
| loL    | Output Low Current     | 5    | _                   | _    | mA    | Sinking. Vol = 0.4V    |
| loz    | High Impedance Leakage | _    |                     | 5    | μΑ    | Vo between GND and Vcc |
| Со     | Output Pin Capacitance | _    | _                   | 10   | pF    |                        |

#### NOTE:

1. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.



Figure 6. Output Load

- S1 is open circuit except when testing output levels or high impedance states.
- S2 is switched to Vcc or GND when testing output levels or high impedance states.

# AC ELECTRICAL CHARACTERISTICS (1) — ST-BUS® TIMING

| Symbol | Parameter                 | Min. | Typ. <sup>(2)</sup> | Max. | Units | Test Conditions        |
|--------|---------------------------|------|---------------------|------|-------|------------------------|
| tFoiw  | Frame Pulse Width         | _    | 244                 | _    | ns    |                        |
| tF0iS  | Frame Pulse Setup Time    | 5    | 20                  | 190  | ns    |                        |
| tF0iH  | Frame Pulse Hold Time     | 5    | 20                  | 190  | ns    |                        |
| tdaa   | TX delay Active to Active | _    | 40                  | 60   | ns    | C <sub>L</sub> = 150pF |
| tstis  | RX Setup Time             | 10   |                     |      | ns    |                        |
| tstih  | RX Hold Time              | 10   |                     |      | ns    |                        |
| tC4i   | Clock Period              | _    | 244                 | _    | ns    |                        |
| tcl    | CK Input Low              | _    | 122                 |      | ns    |                        |
| tch    | CK Input High             | _    | 122                 | _    | ns    |                        |
| tr, tf | Clock Rise/Fall Time      | _    | _                   | 10   | ns    |                        |



Figure 7. ST-BUS® Timing

 $<sup>1. \ \ \</sup>text{Timing is over recommended temperature and power supply voltages}.$ 

<sup>2.</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.

# AC ELECTRICAL CHARACTERISTICS (1) — GCI TIMING

| Symbol  | Parameter                         | Min. | Typ. <sup>(2)</sup> | Max. | Units | Test Conditions        |
|---------|-----------------------------------|------|---------------------|------|-------|------------------------|
| tC4i    | Clock Period                      | _    | 244                 | _    | ns    |                        |
| tcl,tch | Pulse Width                       | _    | 122                 | _    | ns    |                        |
| twfh    | Frame Width High                  |      | 244                 | _    | ns    |                        |
| tFois   | Frame Setup                       | 5    | 20                  | 190  | ns    |                        |
| tF0iH   | Frame Hold                        | 5    | 20                  | 190  | ns    |                        |
| tdaa    | Data Delay/Clock Active to Active | _    | 40                  | 60   | ns    | C <sub>L</sub> = 150pF |
| tstis   | Serial Input Setup                | 10   | _                   | _    | ns    |                        |
| tstih   | Serial Input Hold                 | 10   | _                   | _    | ns    |                        |
| tr, tf  | Clock Rise/Fall Time              | _    | _                   | 10   | ns    |                        |

- 1. Timing is over recommended temperature and power supply voltages.
- 2. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.



Figure 8. GCI Timing

# AC ELECTRICAL CHARACTERISTICS (1) — SERIAL STREAM TIMING

| Symbol | Characteristics                | Min. | Typ. <sup>(2)</sup> | Max. | Unit   | Test Conditions                     |
|--------|--------------------------------|------|---------------------|------|--------|-------------------------------------|
| ttaz   | TX0-3 Delay - Active to High Z |      | 30                  | 45   | ns     | $R_L = 1K\Omega^{(3)}, C_L = 150pF$ |
| ttza   | TX0-3 Delay - High Z to Active |      | 45                  | 60   | ns     | C <sub>L</sub> = 150pF              |
| toed   | Output Driver Enable Delay     | _    | 45                  | 60   | ns     | $R_L = 1K\Omega^{(3)}, C_L = 150pF$ |
| tzdo   | High Z to Valid Data           | _    | 32                  | _    | cycles | C4i cycles                          |

- 1. Timing is over recommended temperature and power supply voltages.
- 2. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
- 3. High Impedance is measured by pulling to the appropriate rail with  $R_L$ , with timing corrected to cancel time taken to discharge  $C_L$ .





Figure 9. Serial Outputs and External Control

Figure 10. Output Driver Enable

# AC ELECTRICAL CHARACTERISTICS (1) — MICROPROCESSOR TIMING

| Symbol | Characteristics                                                                                                                                 | Min. | Typ. <sup>(2)</sup>        | Max.                        | Unit                 | Test Conditions                     |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|-----------------------------|----------------------|-------------------------------------|
| tcss   | CS Setup from DS Rising                                                                                                                         | 0    | _                          |                             | ns                   |                                     |
| trws   | R/W Setup from DS Rising                                                                                                                        | 5    | _                          | _                           | ns                   |                                     |
| tads   | Add Setup from DS Rising                                                                                                                        | 5    | _                          | _                           | ns                   |                                     |
| tcsh   | CS Hold after DS Falling                                                                                                                        | 0    | _                          | _                           | ns                   |                                     |
| trwh   | R/W Hold after DS Falling                                                                                                                       | 5    |                            | _                           | ns                   |                                     |
| tadh   | Add Hold after DS Falling                                                                                                                       | 5    |                            | _                           | ns                   |                                     |
| todr   | Data Setup from DTA Low on Read                                                                                                                 | 10   | _                          | _                           | ns                   | C <sub>L</sub> = 150pF              |
| tohr . | Data Hold on Read                                                                                                                               | 10   | 50                         | 90                          | ns                   | $R_L = 1K\Omega^{(3)}, C_L = 150pF$ |
| tdsw   | Data Setup on Write (Fast Write)                                                                                                                | 10   | _                          | _                           | ns                   |                                     |
| tswd   | Valid Data Delay on Write (Slow Write)                                                                                                          | _    | _                          | 122                         | ns                   |                                     |
| tDHW   | Data Hold on Write                                                                                                                              | 5    | _                          | _                           | ns                   |                                     |
| takd   | Acknowledgment Delay:<br>Reading Data Memory<br>Reading/Writing Connection Memory<br>Writing to Control Register<br>Reading to Control Register |      | 560<br>300/370<br>45<br>45 | 1220<br>730/800<br>70<br>70 | ns<br>ns<br>ns<br>ns | C <sub>L</sub> = 150pF              |
| takh   | Acknowledgment Hold Time                                                                                                                        | 10   | 20                         | 40                          | ns                   | $R_L = 1K\Omega^{(3)}, C_L = 150pF$ |

- 1. Timing is over recommended temperature and power supply voltages.
- 2. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
- 3. High Impedance is measured by pulling to the appropriate rail with  $R_L$ , with timing corrected to cancel time taken to discharge  $C_L$ .



Figure 11. Motorola Non-Multiplexed Bus Timing

# **ORDERING INFORMATION**



## **DATASHEET DOCUMENT HISTORY**

05/24/2000 pgs. 1, 2, 13 and 14. 08/21/2000 pgs. 1, 2 and 14. 01/24/2001 pgs. 1 and 9. 04/05/2001 pg. 11. 03/10/2003 1. pg. pgs. 1-3, 5, 12 and 14. 05/09/2003

08/20/2003



CORPORATE HEADQUARTERS

2975 Stender Way Santa Clara, CA 95054 for SALES:

800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com

for Tech Support: 408-330-1753 email: TELECOMhelp@idt.com