#### **Features**

- AS7C1026A (5V version)
- AS7C31026A (3.3V version)
- Industrial and commercial versions
- Organization: 65,536 words × 16 bits
- Center power and ground pins for low noise
- High speed
  - 10/12/15/20 ns address access time
  - 3/3/4/5 ns output enable access time
- Low power consumption: ACTIVE
  - 660 mW (AS7C1026A) / max @ 10 ns
- 324 mW (AS7C31026A) / max @ 10 ns
- Low power consumption: STANDBY
  - 55 mW (AS7C1026A) / max CMOS I/O
  - 36 mW (AS7C31026A) / max CMOS I/O

- Latest 6T 0.25u CMOS technology
- 2.0V data retention
- Easy memory expansion with  $\overline{CE}$ ,  $\overline{OE}$  inputs
- TTL-compatible, three-state I/O
- JEDEC standard packaging
  - 44-pin 400 mil SOJ
- 44-pin 400 mil TSOP II
- 48-ball 6 mm  $\times$  8 mm CSP mBGA
- ESD protection ≥ 2000 volts
- Latch-up current ≥ 200 mA

# Logic block diagram



### Pin arrangement

44-Pin SOJ, TSOP II (400 mil) OE UB LB I/O15 I/O14 36 35 I/O13 I/O12 GND 34 32 I/O11 I/O10 I/O9 I/O8 NC A8 A9 20 A10

#### 48-CSP mini Ball-Grid-Array Package

|   | 1                 | 2     | 3     | 4     | 5              | 6                 |
|---|-------------------|-------|-------|-------|----------------|-------------------|
| A | LB                | ŌĒ    | $A_0$ | $A_1$ | A <sub>2</sub> | NC                |
| В | I/O8              | UB    | A3    | A4    | CE             | I/O0              |
| C | I/O9              | I/O10 | A5    | A6    | I/O1           | I/O2              |
| D | V <sub>SS</sub>   | I/O11 | NC    | A7    | I/O3           | $V_{\mathrm{DD}}$ |
| E | $V_{\mathrm{DD}}$ | I/O12 | NC    | NC    | I/O4           | $V_{SS}$          |
| F | I/O14             | I/O13 | A14   | A15   | I/O5           | I/O6              |
| G | I/O15             | NC    | A12   | A13   | WE             | I/O7              |
| Н | NC                | A8    | A9    | A10   | A11            | NC                |

## Selection guide

|                             |            | AS7C1026A-10<br>AS7C31026A-10 | AS7C1026A-12<br>AS7C31026A-12 | AS7C1026A-15<br>AS7C31026A-15 | AS7C1026A-20<br>AS7C31026A-20 | Unit |
|-----------------------------|------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|------|
| Maximum address access time |            | 10                            | 12                            | 15                            | 20                            | ns   |
| Maximum output enable acces | s time     | 3                             | 3                             | 4                             | 5                             | ns   |
| Maximum operating current   | AS7C1026A  | 120                           | 110                           | 100                           | 100                           | mA   |
| Maximum operating current   | AS7C31026A | 90                            | 80                            | 80                            | 80                            | mA   |
| Maximum CMOS standby        | AS7C1026A  | 10                            | 10                            | 10                            | 15                            | mA   |
| current                     | AS7C31026A | 10                            | 10                            | 10                            | 15                            | mA   |



### Functional description

The AS7C1026A and AS7C31026A are high-performance CMOS 1,048,576-bit Static Random Access Memory (SRAM) devices organized as 65,536 words × 16 bits. They are designed for memory applications where fast data access, low power, and simple interfacing are desired.

Equal address access and cycle times  $(t_{AA},\,t_{RC},\,t_{WC})$  of 10/12/15/20 ns with output enable access times  $(t_{OE})$  of 3/3/4/5 ns are ideal for high-performance applications.

When  $\overline{\text{CE}}$  is high the devices enter standby mode. The AS7C1026A is guaranteed not to exceed 55 mW power consumption in CMOS standby mode. The devices also offer 2.0V data retention.

A write cycle is accomplished by asserting write enable  $(\overline{WE})$  and chip enable  $(\overline{CE})$ . Data on the input pins I/O0–I/O15 is written on the rising edge of  $\overline{WE}$  (write cycle 1) or  $\overline{CE}$  (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable  $(\overline{OE})$  or write enable  $(\overline{WE})$ .

A read cycle is accomplished by asserting output enable  $(\overline{OE})$  and chip enable  $(\overline{CE})$ , with write enable  $(\overline{WE})$  high. the chips drive I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write enable is active, output drivers stay in high-impedance mode.

The devices provide multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be written and read.  $\overline{\text{LB}}$  controls the lower bits, I/O0–I/O7, and  $\overline{\text{UB}}$  controls the higher bits, I/O8–I/O15.

All chip inputs and outputs are TTL-compatible, and operation is from a single 5V supply (AS7C1026A) or 3.3V supply (AS7C31026A). the device is packaged in common industry standard packages. Chip scale BGA packaging, easy to use in manufacturing, provides the smallest possible footprint. This 48-ball JEDEC-registered package has a ball pitch of 0.75 mm and external dimensions of 8 mm  $\times$  6 mm.

#### Absolute maximum ratings

| Parameter                                   |            | Symbol           | Min   | Max                   | Unit |
|---------------------------------------------|------------|------------------|-------|-----------------------|------|
| Voltage on V <sub>CC</sub> relative to GND  | AS7C1026A  | $V_{t1}$         | -0.50 | +7.0                  | V    |
| voltage off v <sub>CC</sub> relative to GND | AS7C31026A | $V_{t1}$         | -0.50 | +5.0                  | V    |
| Voltage on any pin relative to GND          | Both       | $V_{t2}$         | -0.50 | V <sub>CC</sub> +0.50 | V    |
| Power dissipation                           | Both       | $P_{\mathrm{D}}$ | _     | 1.0                   | W    |
| Storage temperature (plastic)               | Both       | T <sub>stg</sub> | -65   | +150                  | °C   |
| Ambient temperature with VCC applied        | Both       | $T_{ m bias}$    | -55   | +125                  | °C   |
| DC current into outputs (low)               | Both       | I <sub>OUT</sub> | _     | 20                    | mA   |

Note: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### Truth table

| CE     | WE     | <del>OE</del> | LB     | <del>UB</del> | I/O0-I/O7         | I/O8-I/O15        | Mode                                           |
|--------|--------|---------------|--------|---------------|-------------------|-------------------|------------------------------------------------|
| Н      | X      | X             | X      | X             | High Z            | High Z            | Standby (I <sub>SB</sub> ), I <sub>SBI</sub> ) |
| L      | Н      | L             | L      | Н             | D <sub>OUT</sub>  | High Z            | Read I/O0–I/O7 (I <sub>CC</sub> )              |
| L      | Н      | L             | Н      | L             | High Z            | D <sub>OUT</sub>  | Read I/O8–I/O15 (I <sub>CC)</sub>              |
| L      | Н      | L             | L      | L             | D <sub>OUT</sub>  | D <sub>OUT</sub>  | Read I/O0–I/O15 (I <sub>CC</sub> )             |
| L      | L      | X             | L      | L             | $\mathrm{D_{IN}}$ | $D_{IN}$          | Write I/O0–I/O15 (I <sub>CC</sub> )            |
| L      | L      | X             | L      | Н             | $\mathrm{D_{IN}}$ | High Z            | Write I/O0–I/O7 ( $I_{CC}$ )                   |
| L      | L      | X             | Н      | L             | High Z            | $D_{\mathrm{IN}}$ | Write I/O8–I/O15 (I <sub>CC</sub> )            |
| L<br>L | H<br>X | H<br>X        | X<br>H | X<br>H        | High Z            | High Z            | Output disable ( $I_{CC}$ )                    |

**Key:** H = High, L = Low, X = don't care.



# Recommended operating conditions

| Parameter                     | Device     | Symbol                 | Min  | Nominal | Max            | Unit |
|-------------------------------|------------|------------------------|------|---------|----------------|------|
| Supply voltage                | AS7C1026A  | V <sub>CC</sub>        | 4.5  | 5.0     | 5.5            | V    |
| Supply voltage                | AS7C31026A | V <sub>CC</sub>        | 3.0  | 3.3     | 3.6            | V    |
|                               | AS7C1026A  | $V_{IH}$               | 2.2  | -       | $V_{CC} + 0.5$ | V    |
| Input voltage                 | AS7C31026A | $V_{IH}$               | 2.0  | _       | $V_{CC} + 0.5$ | V    |
|                               | Both       | $v_{\rm IL}^{\dagger}$ | -0.5 | -       | 0.8            | V    |
| Ambient operating temperature | commercial | $T_A$                  | 0    | _       | 70             | °C   |
| Ambient operating temperature | industrial | $T_A$                  | -40  | _       | 85             | °C   |

 $<sup>^{\</sup>dagger}$  V<sub>IL</sub> min. = -3.0V for pulse width less than  $t_{RC}/2$ .

# DC operating characteristics (over the operating range) $^{I}$

|                           |                   |                                                                                            |            | -1  | 0   | -1  | 12  | -:  | 15  | -2  | .0  |      |
|---------------------------|-------------------|--------------------------------------------------------------------------------------------|------------|-----|-----|-----|-----|-----|-----|-----|-----|------|
| Parameter                 | Sym               | Test conditions                                                                            | Device     | Min | Max | Min | Max | Min | Max | Min | Max | Unit |
| Input leakage<br>current  | I <sub>LI</sub>   | $V_{CC} = Max$ $V_{IN} = GND \text{ to } V_{CC}$                                           | Both       | -   | 1   | -   | 1   | -   | 1   | -   | 1   | μА   |
| Output leakage<br>current | I <sub>LO</sub>   | $V_{CC} = Max$ $\overline{CE} = V_{IH},$ $V_{OUT} = GND \text{ to } V_{CC}$                | Both       | -   | 1   | _   | 1   | _   | 1   | -   | 1   | μА   |
| Operating power           |                   | $V_{CC} = Max, \overline{CE} \le V_{IL}$                                                   | AS7C1026A  | _   | 120 | _   | 110 | _   | 100 | _   | 100 | mA   |
| supply current            | $I_{CC}$          | outputs open,<br>$f = f_{Max} = 1/t_{RC}$                                                  | AS7C31026A | -   | 90  | -   | 80  | -   | 80  | -   | 80  | mA   |
|                           | _                 | $V_{CC} = Max, \overline{CE} \le V_{IL},$                                                  | AS7C1026A  | -   | 30  | _   | 25  | _   | 20  | _   | 20  |      |
| Standby<br>power supply   | $I_{SB}$          | outputs open,<br>$f = f_{Max} = 1/t_{RC}$                                                  | AS7C31026A | -   | 30  | _   | 25  | _   | 20  | -   | 20  | mA   |
| current                   | _                 | $V_{CC} = Max, \overline{CE} \ge V_{CC} - 0.2V,$                                           | AS7C1026A  | -   | 10  | _   | 10  | _   | 10  | _   | 15  |      |
|                           | I <sub>SB1</sub>  | $V_{IN} \le GND + 0.2V \text{ or} V_{IN} \ge V_{CC} - 0.2V, f = 0$ AS7C3                   | AS7C31026A | -   | 10  | -   | 10  | -   | 10  | -   | 15  | mA   |
| Output                    | $V_{OL}$          | $I_{OL} = 8 \text{ mA}, V_{CC} = \text{Min}$                                               | AS7C1026A  | -   | 0.4 | -   | 0.4 | _   | 0.4 | -   | 0.4 | V    |
| voltage                   | $V_{OH}$          | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}$                                              | AS7C31026A | 2.4 | -   | 2.4 | -   | 2.4 | -   | 2.4 | _   | V    |
|                           |                   | $V_{CC} = 2.0V$                                                                            | AS7C1026A  |     | 1   |     | 1   |     | 1   |     | 5   | mA   |
| Data retention current    | I <sub>CCDR</sub> | $\overline{CE} \ge V_{CC} - 0.2V$ $V_{IN} \ge V_{CC} - 0.2V \text{ or }$ $V_{IN} \le 0.2V$ | AS7C31026A |     | 1   |     | 1   |     | 1   |     | 5   | mA   |

# Capacitance (f = 1MHz, $T_a = 25$ °C, $V_{CC} = NOMINAL$ )<sup>2</sup>

| Parameter         | Symbol           | Signals                                                                                                                       | Test conditions         | Max | Unit |
|-------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------|
| Input capacitance | $C_{IN}$         | A, $\overline{\text{CE}}$ , $\overline{\text{WE}}$ , $\overline{\text{OE}}$ , $\overline{\text{LB}}$ , $\overline{\text{UB}}$ | $V_{IN} = 0V$           | 5   | pF   |
| I/O capacitance   | C <sub>I/O</sub> | I/O                                                                                                                           | $V_{IN} = V_{OUT} = 0V$ | 7   | pF   |



Read cycle (over the operating range)<sup>3,9</sup>

| 7 ( 1 0                                   | 0 /              | -1  | -10 |     | .2  | -1  | 5   | -20 |     |      |       |
|-------------------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                                 | Symbol           | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Read cycle time                           | t <sub>RC</sub>  | 10  | _   | 12  | _   | 15  | _   | 20  | _   | ns   |       |
| Address access time                       | t <sub>AA</sub>  | _   | 10  | _   | 12  | _   | 15  | _   | 20  | ns   | 3     |
| Chip enable $(\overline{CE})$ access time | t <sub>ACE</sub> | _   | 10  | _   | 12  | _   | 15  | _   | 20  | ns   | 3     |
| Output enable (OE) access time            | t <sub>OE</sub>  | _   | 3   | _   | 3   | _   | 4   | _   | 5   | ns   |       |
| Output hold from address change           | t <sub>OH</sub>  | 2   | _   | 3   | _   | 3   | _   | 3   | _   | ns   | 5     |
| CE Low to output in low Z                 | t <sub>CLZ</sub> | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5  |
| CE High to output in high Z               | t <sub>CHZ</sub> | _   | 3   | _   | 3   | _   | 4   | _   | 5   | ns   | 4, 5  |
| OE Low to output in low Z                 | t <sub>OLZ</sub> | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5  |
| Byte select access time                   | t <sub>BA</sub>  | _   | 3   | _   | 3   | _   | 4   | _   | 5   | ns   |       |
| Byte select Low to low Z                  | t <sub>BLZ</sub> | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5  |
| Byte select High to high Z                | t <sub>BHZ</sub> | _   | 5   | _   | 6   | _   | 6   | _   | 8   | ns   | 4, 5  |
| OE High to output in high Z               | t <sub>OHZ</sub> | _   | 3   | _   | 3   | _   | 4   | _   | 5   | ns   | 4, 5  |
| Power up time                             | t <sub>PU</sub>  | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5  |
| Power down time                           | t <sub>PD</sub>  | -   | 10  | _   | 12  | _   | 15  | _   | 20  | ns   | 4, 5  |

# Key to switching waveforms

Rising input Falling input Undefined output/don't care

# Read waveform 1 (address controlled)<sup>3,6,7,9</sup>



# Read waveform 2 (OE, CE, UB, LB controlled)<sup>3,6,8,9</sup>





# Write cycle (over the operating range) 11

|                                  |                 | -10 |     | -12 |     | -15 |     | -20 |     |      |       |
|----------------------------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                        | Symbol          | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Write cycle time                 | t <sub>WC</sub> | 10  | _   | 12  | -   | 15  | _   | 20  | _   | ns   |       |
| Chip enable (CE) to write end    | t <sub>CW</sub> | 8   | _   | 10  | _   | 12  | _   | 12  | _   | ns   |       |
| Address setup to write end       | t <sub>AW</sub> | 8   | _   | 9   | _   | 10  | _   | 12  | _   | ns   |       |
| Address setup time               | t <sub>AS</sub> | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| Write pulse width                | t <sub>WP</sub> | 7   | _   | 8   | _   | 9   | _   | 12  | _   | ns   |       |
| Address hold from end of write   | t <sub>AH</sub> | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| Data valid to write end          | t <sub>DW</sub> | 5   | _   | 6   | _   | 8   | _   | 10  | _   | ns   |       |
| Data hold time                   | t <sub>DH</sub> | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 5     |
| Write enable to output in high Z | t <sub>WZ</sub> | _   | 6   | _   | 6   | _   | 6   | _   | 8   | ns   | 4, 5  |
| Output active from write end     | t <sub>OW</sub> | 1   | _   | 1   | _   | 1   | _   | 2   | _   | ns   | 4, 5  |
| Byte select low to end of write  | t <sub>BW</sub> | 8   | _   | 10  | _   | 12  | _   | 12  | _   | ns   |       |

# Write waveform 1 $(\overline{\text{WE}} \text{ controlled})^{10,11}$



# Write waveform 2 ( $\overline{\text{CE}}$ controlled)<sup>10,11</sup>





### Data retention characteristics (over the operating range)

| Parameter                            | Symbol            | Test conditions                                   | Min             | Max | Unit |
|--------------------------------------|-------------------|---------------------------------------------------|-----------------|-----|------|
| V <sub>CC</sub> for data retention   | $V_{\mathrm{DR}}$ |                                                   | 2.0             | -   | V    |
| Data retention current               | I <sub>CCDR</sub> | $V_{CC} = 2.0V$ $\overline{CE} \ge V_{CC} - 0.2V$ | _               | 1   | ma   |
| Chip deselect to data retention time | t <sub>CDR</sub>  | $V_{IN} \ge V_{CC} - 0.2V \text{ or}$             | 0               | -   | ns   |
| Operation recovery time              | t <sub>R</sub>    | $V_{IN} \le 0.2V$                                 | t <sub>RC</sub> | _   | ns   |
| Input leakage current                | $ I_{LI} $        |                                                   | _               | 1   | μΑ   |

#### Data retention waveform



#### AC test conditions

- Output load: see Figure B or Figure C.
- Input pulse level: GND to 3.0V. See Figure A.
- Input rise and fall times: 2 ns. See Figure A.
- Input and output timing reference levels: 1.5V.



rigure A. Input puise



Figure B: 5V Output load

#### Thevenin Equivalent:



Figure C: 3.3V Output load

### Notes

- 1 During  $V_{CC}$  power-up, a pull-up resistor to  $V_{CC}$  on  $\overline{CE}$  is required to meet  $I_{SB}$  specification.
- This parameter is sampled, but not 100% tested.
- 3 For test conditions, see AC Test Conditions, Figures A, B, and C.
- 4 These parameters are specified with  $C_L$  = 5pF, as in Figures B or C. Transition is measured  $\pm$  500 mV from steady-state voltage.
- 5 This parameter is guaranteed, but not tested.
- 6 WE is High for read cycle.
- 7  $\overline{CE}$  and  $\overline{OE}$  are Low for read cycle.
- 8 Address valid prior to or coincident with  $\overline{\text{CE}}$  transition Low.
- 9 All read cycle timings are referenced from the last valid address to the first transitioning address.
- 10  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be High during address transitions. Either  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  asserting high terminates a write cycle.
- 11 All write cycle timings are referenced from the last valid address to the first transitioning address.
- 12 Not applicable.
- 13 C=30pF, except all high Z and low Z parameters where C=5pF.



# Package dimensions



|    | 44-pin '       | TSOP II     |  |  |  |  |  |
|----|----------------|-------------|--|--|--|--|--|
|    | Min<br>(mm)    | Max<br>(mm) |  |  |  |  |  |
| A  |                | 1.2         |  |  |  |  |  |
| A1 | 0.05           |             |  |  |  |  |  |
| A2 | 0.95           | 1.05        |  |  |  |  |  |
| b  | 0.30           | 0.45        |  |  |  |  |  |
| С  | 0.127 (        | typical)    |  |  |  |  |  |
| D  | 18.28          | 18.54       |  |  |  |  |  |
| Е  | 10.03          | 10.29       |  |  |  |  |  |
| Не | 11.56          | 11.96       |  |  |  |  |  |
| e  | 0.80 (typical) |             |  |  |  |  |  |
| l  | 0.40           | 0.60        |  |  |  |  |  |



|                | 44-pi<br>400 |          |
|----------------|--------------|----------|
|                | Min (in)     | Max (in) |
| A              | 0.128        | 0.148    |
| A <sub>1</sub> | 0.025        | -        |
| A <sub>2</sub> | 0.105        | 1.115    |
| В              | 0.026        | 0.032    |
| b              | 0.015        | 0.020    |
| С              | 0.007        | 0.013    |
| D              | 1.120        | 1.130    |
| Е              | 0.370        | NOM      |
| $E_1$          | 0.395        | 0.405    |
| E <sub>2</sub> | 0.435        | 0.445    |
| e              | 0.050        | NOM      |



#### 48-ball FBGA





\*pin 1 indicator will show as engraved circle and/or Inc. trade mark

Detail View

Die

**←**0.3/Tμp

P. 8 of 9



|    | Minimum | Typical | Maximum |  |
|----|---------|---------|---------|--|
| A  | _       | 0.75    | _       |  |
| В  | 5.90    | 8.00    | 8.10    |  |
| В1 | 1 – 3.7 |         | -       |  |
| С  | 7.90    | 8.00    | 8.10    |  |
| C1 | _       | 5.25    | -       |  |
| D  | _       | 0.35    | -       |  |
| Е  | _       | -       | 1.20    |  |
| E1 | _       | 0.68    | -       |  |
| E2 | 0.22    | 0.25    | 0.27    |  |
| Y  | _       | _       | 0.08    |  |

# Notes

- 1 Bump counts: 48 (8 row x 6 column).
- 2 Pitch: (x,y) = 0.75 mm x 0.75 mm (typ).
- 3 Units: millimeters.
- 4 All tolerance are  $\pm$  4 0.050 unless otherwise specified.
- 5 Typ: typical.
- 6 Y is coplanarity: 0.08 (max).



### Ordering codes

| Package \ Access time | Volt/Temp       | 10 ns           | 12 ns           | 15 ns           | 20 ns           |
|-----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Plastic SOJ, 400 mil  | 5V commercial   | AS7C1026A-10JC  | AS7C1026A-12JC  | AS7C1026A-15JC  | AS7C1026A-20JC  |
|                       | 5V industrial   | AS7C1026A-10JI  | AS7C1026A-12JI  | AS7C1026A-15JI  | AS7C1026A-20JI  |
|                       | 3.3V commercial | AS7C31026A-10JC | AS7C31026A-12JC | AS7C31026A-15JC | AS7C31026A-20JC |
| TSOP II, 18.4×10.2 mm | 5V commercial   | AS7C1026A-10TC  | AS7C1026A-12TC  | AS7C1026A-15TC  | AS7C1026A-20TC  |
|                       | 3.3V commercial | AS7C31026A-10TC | AS7C31026A-12TC | AS7C31026A-15TC | AS7C31026A-20TC |
|                       | 3.3V industrial | AS7C31026A-10TI | AS7C31026A-12TI | AS7C31026A-15TI | AS7C31026A-20TI |
| CSP BGA, 8×6 mm       | 5V commercial   | AS7C1026A-10BC  | AS7C1026A-12BC  | AS7C1026A-15BC  | AS7C1026A-20BC  |
|                       | 3.3V commercial | AS7C31026A-10BC | AS7C31026A-12BC | AS7C31026A-15BC | AS7C31026A-20BC |
|                       | 3.3V industrial | AS7C31026A-10BI | AS7C31026A-12BI | AS7C31026A-15BI | AS7C31026A-20BI |

### Part numbering system

| AS7C           | X                            | 1026             | -XX            | X                                                                              | С                                                                                    |
|----------------|------------------------------|------------------|----------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| SRAM<br>prefix | Blank=5V CMOS<br>3=3.3V CMOS | Device<br>number | Access<br>time | Package: J=SOJ 400 mil<br>T=TSOP type 2, 18.4 × 10.2 mm<br>B=CSP BGA, 8 × 6 mm | Temperature range,<br>C= Commercial: 0° C to 70° C<br>I= Industrial: -40° C to 85° C |

2/6/01; V.0.9 Alliance Semiconductor P. 9 of 9