# **SIEMENS** # Siemens Power Hybrid for SMPS **SPH 4690** **Preliminary Data** Bipolar IC ## **Features** - Fold-back characteristics provides overload protection for external components - Burst operation under secondary short-circuit condition implemented - Protection against open or a short of the control loop - Switch-off if line voltage is too low (undervoltage switch-off) - Line voltage depending compensation of foldback point - Soft-start for quit start-up without noise generated by the transformer - Chip-over temperature protection implemented (thermal shutdown) - On-chip ringing suppression circuit against parasitic oscillations of the transformer # P-DIP-18 # Power MOSFET - $V_{DS} = 600 \text{ V}$ - $\bullet$ $R_{DS on} = 2.0 \Omega$ - Repetitive Avalanche | Туре | Ordering Code | Package | |----------|---------------|-------------------| | SPH 4690 | Q67000-A5068 | P-DIP-18-1 (11-P) | The Siemens Power Hybrid SPH 4690 contains the SMPS IC TDA 4605-3 as well as the SIEMENS POWER MOSFET in a P-DIP-18 package. The IC TDA 4605-3 controls the MOS-power transistor and performs all necessary control and protection functions in free running flyback converters. Because of the fact that a wide load range is achieved, this IC is applicable for consumer as well as industrial power supplies. 91 10.92 The serial circuit and primary winding of the flyback transformer are connected in series to the input voltage. During the switch-on period of the transistor, energy is stored in the transformer. During the switch-off period the energy is fed to the load via the secondary winding. By varying the switch-on time of the power transistor, the IC controls each portion of energy transferred to the secondary side such that the output voltage remains nearly independent of load variations. The required control information is taken from the input voltage during the switch-on period of the transistor and from a regulation winding during the switch off period. A new cycle will start if the transformer has transferred the stored energy completely into the load. In the different load ranges the switched-mode power supply (SMPS) behaves as follows: # No-load operation: The power supply is operating in the burst mode at typical 20 to 40 kHz. The output voltage can be a little bit higher or lower than the nominal value depending of the design of the transformer and the resistor of the control voltage divider. # Nominal operation: The switching frequency is reduced with increasing load and decreasing AC-voltage. The output voltage is only dependent on the load. # Overload point: Maximal output power is available at this point of the output characteristic. # Overload: The energy transferred per operation cycle is limited at the top. Therefore the output voltages declines by secondary overloading. | Pin Config | uration Control IC | |------------|----------------------------| | Pin 1 | Regulating voltage | | Pin 2 | Primary current simulation | | Pin 3 | Primary voltage detector | | Pin 4 | Ground | | Pin 15 | Push-pull output | | Pin 16 | Supply voltage | | Pin 17 | Soft-Start | | Pin 18 | Zero detector | # **Pin Configuration Power MOSFET** | Pin 5, 12 | N.C. | |-----------|---------------| | Pin 6-11 | MOSFET Drain | | Pin 13 | MOSFET Source | | Pin 14 | MOSFET Gate | # Pin Definitions and Functions | the internal reference voltage, the output impulse width on pin 5 is adapted to load of the secondary side (normal, overload, short circuit, no load). Information Input Regarding the Primary Current. The primary current rist the primary winding is simulated at pin 2 as a voltage rise by means of exter RC-element. When a value is reached that's derived from the regulating vol at pin 1, the output impulse at pin 5 is terminated. The RC-element serves to the maximum power at the overload point set. Input for Primary Voltage Monitor. When the line voltage is too low the IC switched off by comparing V <sub>3</sub> with an internal reference. Voltage at pin 3 is for overload point compensation. Overload point compensation will work 7 to the under voltage limit set. Ground Not connected MOSFET Drain Not connected MOSFET Gate Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor. Supply Voltage Input. From it a stable internal reference voltage V <sub>REF</sub> and switching thresholds V <sub>8A</sub> , V <sub>6E</sub> , V <sub>6 max</sub> and V <sub>6 min</sub> for the supply voltage detect formed. If V <sub>6</sub> > V <sub>6E</sub> then V <sub>REF</sub> is switched on and switched off when V <sub>6</sub> < V <sub>6A</sub> addition the logic is only enabled for V <sub>8 min</sub> > V <sub>6</sub> . Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground. Input for the Oscillation Feedback. After starting oscillation, every zero to of the feedback voltage (falling edge) triggers an output impulse at pin 5. The | Pin No. | Function | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | the primary winding is simulated at pin 2 as a voltage rise by means of exter RC-element. When a value is reached that's derived from the regulating volat pin 1, the output impulse at pin 5 is terminated. The RC-element serves to the maximum power at the overload point set. Input for Primary Voltage Monitor. When the line voltage is too low the IC switched off by comparing V <sub>3</sub> with an internal reference. Voltage at pin 3 is informed for overload point compensation. Overload point compensation will work 7 to the under voltage limit set. Ground Not connected MOSFET Drain Not connected MOSFET Source MOSFET Gate Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor. Supply Voltage Input. From it a stable internal reference voltage V <sub>REF</sub> and switching thresholds V <sub>6A</sub> , V <sub>6E</sub> , V <sub>6max</sub> and V <sub>6min</sub> for the supply voltage detect formed. If V <sub>6</sub> > V <sub>6E</sub> then V <sub>REF</sub> is switched on and switched off when V <sub>6</sub> < V <sub>6A</sub> addition the logic is only enabled for V <sub>8 min</sub> > V <sub>6</sub> . Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground. Input for the Oscillation Feedback. After starting oscillation, every zero troof the feedback voltage (falling edge) triggers an output impulse at pin 5. The | 1 | regulating voltage - obtained from the regulating winding of the transformer - with the internal reference voltage, the output impulse width on pin 5 is adapted to the | | switched off by comparing $V_3$ with an internal reference. Voltage at pin 3 is a for overload point compensation. Overload point compensation will work 7 to the under voltage limit set. 4 | 2 | Information Input Regarding the Primary Current. The primary current rise in the primary winding is simulated at pin 2 as a voltage rise by means of external RC-element. When a value is reached that's derived from the regulating voltage at pin 1, the output impulse at pin 5 is terminated. The RC-element serves to set the maximum power at the overload point set. | | <ul> <li>Not connected</li> <li>MOSFET Drain</li> <li>Not connected</li> <li>MOSFET Source</li> <li>MOSFET Gate</li> <li>Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor.</li> <li>Supply Voltage Input. From it a stable internal reference voltage V<sub>REF</sub> and switching thresholds V<sub>6A</sub>, V<sub>6E</sub>, V<sub>6 max</sub> and V<sub>6 min</sub> for the supply voltage detect formed. If V<sub>6</sub> &gt; V<sub>6E</sub> then V<sub>REF</sub> is switched on and switched off when V<sub>6</sub> &lt; V<sub>6A</sub> addition the logic is only enabled for V<sub>6 min</sub> &gt; V<sub>6</sub>.</li> <li>Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground.</li> <li>Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The starting oscillation is the starting oscillation.</li> </ul> | 3 | Input for Primary Voltage Monitor. When the line voltage is too low the IC is switched off by comparing $V_3$ with an internal reference. Voltage at pin 3 is used for overload point compensation. Overload point compensation will work 7 times the under voltage limit set. | | <ul> <li>MOSFET Drain</li> <li>Not connected</li> <li>MOSFET Source</li> <li>MOSFET Gate</li> <li>Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor.</li> <li>Supply Voltage Input. From it a stable internal reference voltage V<sub>REF</sub> and switching thresholds V<sub>6A</sub>, V<sub>6E</sub>, V<sub>6 max</sub> and V<sub>6 min</sub> for the supply voltage detect formed. If V<sub>6</sub> &gt; V<sub>6E</sub> then V<sub>REF</sub> is switched on and switched off when V<sub>6</sub> &lt; V<sub>6A</sub> addition the logic is only enabled for V<sub>6 min</sub> &gt; V<sub>6</sub>.</li> <li>Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground.</li> <li>Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The</li> </ul> | 4 | Ground | | <ul> <li>Not connected</li> <li>MOSFET Source</li> <li>MOSFET Gate</li> <li>Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor.</li> <li>Supply Voltage Input. From it a stable internal reference voltage V<sub>REF</sub> and switching thresholds V<sub>6A</sub>, V<sub>6E</sub>, V<sub>6 max</sub> and V<sub>6 min</sub> for the supply voltage detect formed. If V<sub>6</sub> &gt; V<sub>6E</sub> then V<sub>REF</sub> is switched on and switched off when V<sub>6</sub> &lt; V<sub>6A</sub> addition the logic is only enabled for V<sub>6 min</sub> &gt; V<sub>6</sub>.</li> <li>Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground.</li> <li>Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The</li> </ul> | 5 | Not connected | | <ul> <li>MOSFET Source</li> <li>MOSFET Gate</li> <li>Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor.</li> <li>Supply Voltage Input. From it a stable internal reference voltage V<sub>REF</sub> and switching thresholds V<sub>6A</sub>, V<sub>6E</sub>, V<sub>6 max</sub> and V<sub>6 min</sub> for the supply voltage detect formed. If V<sub>6</sub> &gt; V<sub>6E</sub> then V<sub>REF</sub> is switched on and switched off when V<sub>6</sub> &lt; V<sub>6A</sub> addition the logic is only enabled for V<sub>6 min</sub> &gt; V<sub>6</sub>.</li> <li>Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground.</li> <li>Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The</li> </ul> | 6-11 | MOSFET Drain | | <ul> <li>MOSFET Gate</li> <li>Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor.</li> <li>Supply Voltage Input. From it a stable internal reference voltage V<sub>REF</sub> and switching thresholds V<sub>6A</sub>, V<sub>6E</sub>, V<sub>6 max</sub> and V<sub>6 min</sub> for the supply voltage detect formed. If V<sub>6</sub> &gt; V<sub>6E</sub> then V<sub>REF</sub> is switched on and switched off when V<sub>6</sub> &lt; V<sub>6A</sub> addition the logic is only enabled for V<sub>6 min</sub> &gt; V<sub>6</sub>.</li> <li>Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground.</li> <li>Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The</li> </ul> | 12 | Not connected | | <ul> <li>Output: Push-pull output provides ± 1 A for rapid charge and discharge of gate capacitance of the power MOS transistor.</li> <li>Supply Voltage Input. From it a stable internal reference voltage V<sub>REF</sub> and switching thresholds V<sub>6A</sub>, V<sub>6E</sub>, V<sub>6 max</sub> and V<sub>6 min</sub> for the supply voltage detect formed. If V<sub>6</sub> &gt; V<sub>6E</sub> then V<sub>REF</sub> is switched on and switched off when V<sub>6</sub> &lt; V<sub>6A</sub> addition the logic is only enabled for V<sub>6 min</sub> &gt; V<sub>6</sub>.</li> <li>Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground.</li> <li>Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The</li> </ul> | 13 | MOSFET Source | | gate capacitance of the power MOS transistor. Supply Voltage Input. From it a stable internal reference voltage V <sub>REF</sub> and switching thresholds V <sub>6A</sub> , V <sub>6E</sub> , V <sub>6 max</sub> and V <sub>6 min</sub> for the supply voltage detect formed. If V <sub>6</sub> > V <sub>6E</sub> then V <sub>REF</sub> is switched on and switched off when V <sub>6</sub> < V <sub>6A</sub> addition the logic is only enabled for V <sub>6 min</sub> > V <sub>6</sub> . Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground. Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The | 14 | MOSFET Gate | | switching thresholds $V_{6A}$ , $V_{6E}$ , $V_{6max}$ and $V_{6min}$ for the supply voltage detect formed. If $V_6 > V_{6E}$ then $V_{REF}$ is switched on and switched off when $V_6 < V_{6A}$ addition the logic is only enabled for $V_{6min} > V_6$ . Input for Soft-Start. Start up will begin with short pulses by connecting a capacitor from pin 7 to ground. Input for the Oscillation Feedback. After starting oscillation, every zero trof the feedback voltage (falling edge) triggers an output impulse at pin 5. The | 15 | <b>Output:</b> Push-pull output provides $\pm$ 1 A for rapid charge and discharge of the gate capacitance of the power MOS transistor. | | capacitor from pin 7 to ground. 18 Input for the Oscillation Feedback. After starting oscillation, every zero tr of the feedback voltage (falling edge) triggers an output impulse at pin 5. The feedback voltage (falling edge) triggers are output impulse at pin 5. | 16 | <b>Supply Voltage Input.</b> From it a stable internal reference voltage $V_{REF}$ and the switching thresholds $V_{GA}$ , $V_{GE}$ , $V_{6max}$ and $V_{6min}$ for the supply voltage detector is formed. If $V_{6} > V_{6E}$ then $V_{REF}$ is switched on and switched off when $V_{6} < V_{6A}$ . In addition the logic is only enabled for $V_{6min} > V_{6}$ . | | of the feedback voltage (falling edge) triggers an output impulse at pin 5. The | 17 | , , , , , , | | 33-133-1 | 18 | Input for the Oscillation Feedback. After starting oscillation, every zero transit of the feedback voltage (falling edge) triggers an output impulse at pin 5. The trigger threshold is at + 50 mV typical. | # **Circuit Description** # **Application Circuit** The application circuit shows a flyback converter for video recorders with an output power rating of 70 W. The circuit is designed as a wide-range power supply for AC-line voltage of 180 to 264 V. The AC-input voltage is rectified by the bridge rectifier GR1 and smoothed by $C_1$ . The NTC limits the rush-in current. In the period before the switch-on threshold is reached the IC is supplied via resistor $R_1$ ; during the start-up phase it uses the energy stored in $C_2$ , under steady state conditions the IC receives its supply voltage from transformer winding $n_1$ via diode D1. The switching transistor T1 is a BUZ 90. The parallel connected capacitor $C_3$ and the inductance of primary winding $n_2$ determine the system resonance frequency. The $R_2$ - $C_4$ -D2 circuitry limits overshoot peaks, and $R_{13}$ protects the gate of T1 against static charges. During the conductive phase of the power transistor T1 the current rise in the primary winding depends on the winding inductance and the mains voltage. The network consisting of $R_4$ - $C_5$ is used to create a model of the sawtooth shaped rise of the collector current. The resulting control voltage is fed into pin 2 of the IC. The RC-time constant given by $R_4$ - $C_5$ must be designed that way that driving the transistor core into saturation is avoided. The ratio of the voltage divider $R_{10}/R_{11}$ is fixing a voltage level threshold. Below this threshold the switching power supply shall stop operation because of the low mains voltage. The control voltage present at pin 3 also determines the correction current for the foldback point. This current added to the current flowing through $R_4$ and represents an additional charge to $C_5$ in order to reduce the turnon phase of T1. This is done to stabilize the fold-back point even under higher main voltages. Regulation of the switched-mode power supply is via pin 1. The control voltage of winding n1 during the off period of T1 is rectified by D3, smoothed by $C_6$ and stepped down at an adjustable ratio by $R_5$ , $R_6$ and $R_7$ . The $R_8$ - $C_7$ network suppresses parasitic overshoots (transformer oscillation). The peak voltage at pin 2, and thus the primary peak current, is adjusted by the IC so that the voltage applied across the control winding, and hence the output voltages, are at the desired level. When the transformer has supplied its energy to the load, the control voltage passes through zero. The IC detects the zero crossing via series resistors $R_9$ connected to pin 18. But zero crossings are also produced by transformer oscillation after T1 has turned off if outputs is short circuited. Therefore the IC ignores zero crossings occurring within a specified period of time after T1 turn-off. The capacitor $C_8$ connected to pin 17 causes the power supply to be started with shorter pulses to keep the operating frequency outside the audible range during start-up. On the secondary side, three output voltages are produced across winding $n_3$ to $n_5$ rectified by D4 to D6 and smoothed by $C_9$ to $C_{11}$ . Resistor $R_{12}$ is used as a bleeder resistor. Fusable resistors $R_{15}$ and $R_{16}$ protect the rectifiers against short circuits in the output circuits, which are designed to supply only small loads. # **Block Circuit Diagram** Page 4 shows the block diagram of the IC, page 18 shows the most important waveforms of the SMPS in operation. # Pin 1 The regulating voltage forwarded to this pin is compared with a stable internal reference voltage $V_{\rm R}$ in the **regulating and overload amplifier**. The output of this stage is fed to the stop comparator. If the control voltage is rather small at pin 1 an additional current is added by means of current source which is controlled according the level at pin 7. This additional current is virtually reducing the control voltage present at pin 1. # Pin 2 A voltage proportional to the drain current of the switching transistor is generated there by the external RC-combination in conjunction with the **primary current transducer**. The output on this transducer is controlled by the logic and referenced to the internal stable voltage $V_{28}$ . If the voltage $V_2$ exceeds the output voltage of the regulations amplifier, the logic is reset by the stop comparator and consequently the output of pin 5 is switched to low potential. Further inputs for the logic stage are the output for the **start impulse generator** with the stable reference potential $V_{\rm ST}$ and the **supply voltage motor**. ### Pin 3 The down divide primary voltage applied there stabilized the overload point. In addition the logic is disabled in the event of low voltage by comparison with the internal stable voltage $V_{\rm V}$ in the **primary voltage monitor** block. # Pin 4 Ground ### Pin 15 In the output stage the output signals produced by the logic are shifted to a level suitable for MOS-power transistors. ## Pin 16 From the supply voltage $V_6$ are derived a stable internal references $V_{\rm REF}$ and the switching threshold $V_{6\,\rm A}$ , $V_{6\,\rm E}$ , $V_{6\,\rm max}$ and $V_{6\,\rm min}$ for the **supply voltage monitor**. All references values ( $V_{\rm R}$ , $V_{2\,\rm B}$ , $V_{\rm ST}$ ) are derived from $V_{\rm REF}$ . If $V_6 > V_{\rm VE}$ , the $V_{\rm REF}$ is switched on and switched off when $V_6 < V_{6\,\rm A}$ . In addition, the logic is released only for $V_{6\,\rm min} < V_6 < V_{6\,\rm max}$ . ### Pin17 The output of the overload amplifier is connected to pin 7. A load on this output causes a reduction in maximal impulse duration. This function can be used to implement a soft start, when pin 7 is connected to ground by a capacitor. # Pin 18 The zero detector controlling the logic block recognizes the transformer being discharged by positive to negative zero crossing of pin 8 voltage and enables the logic for a new pulse. Parasitic oscillations occurring at the end of a pulse cannot lead to a new pulse (double pulsing), because an internal circuit inhibits the zero detector for a finite time $t_{\rm UL}$ after the end of each pulse. # Start-Up Behaviour The start-up behaviour of the application circuit per page 16 is represented on page 18 for a line voltage barely above the lower acceptable limit time $t_0$ the following voltages built up: - $V_6$ corresponding to the half-wave charge current over $R_1$ - $V_2$ to $V_{2 \, \text{max}}$ (typically 6.6 V) - $V_3$ to the value determined by the divider $R_{10}/R_{11}$ . The current drawn by the IC in this case is less than 1.6 mA. If $V_6$ reaches the threshold $V_{6\,E}$ (time point t1), the IC switches on the internal reference voltage. The current draw max. rises to 12 mA. The primary current-voltage reproducer regulates $V_2$ down to $V_{2B}$ and the starting impulse generator generates the starting impulses from time point $t_5$ to $t_6$ . The feedback to pin 8 starts the next impulse and so on. All impulses including the starting impulse are controlled in width by regulating voltage of pin 1. When switching on this corresponds to a short-circuit event, i.e. $V_1=0$ . Hence the IC starts up with "short circuit impulses" to assume a width depending on the regulating voltage feedback (the IC operates in the overload range). The IC operates at the overload point. Thereafter the peak values of $V_2$ decrease rapidly, as the starting attempt is aborted (pin 5 is switched to low). As the IC remains switched on, $V_6$ further decreases to $V_6$ . The IC switches off; $V_6$ can rise again (time point $t_4$ ) and a new start-up attempt begins at time point t1. If the rectified alternating line voltage (primary voltage) collapses during load, $V_3$ can fall below $V_{3\,A}$ , as is happening at time point $t_3$ (switch-on attempt when voltage is too low). The primary voltage monitor then clamps $V_3$ to $V_{3\,B}$ until the IC switches off ( $V_6 < V_{6\,A}$ ). Then a new start-up attempt begins at time point $t_1$ . # Regulation, Overload and No-Load Behaviour When the IC has started up, it is operating in the regulation range. The potential at pin 1 typically is 400 mV. If the output is loaded, the regulation amplifier allows broader impulses ( $V_5$ = H). The peak voltage value at pin 2 increases up to $V_{\rm 2S\,max}$ . If the secondary load is further increased, the overload amplifier begins to regulate the pulse width downward. This point is referred to as the overload point of the power supply. As the IC supply voltage $V_6$ is directly proportional to the secondary voltage, it goes down in accordance with the overload regulation behaviour. If $V_6$ falls below the value $V_6$ min, the IC goes into burst operation. As the time constant of the half-wave charge-up is relatively large, the short-circuit power remains small. The overload amplifier cuts back to the pulse width $t_{\rm pk}$ . This pulse width must remain possible, in order to permit the IC to start-up without problems from the virtual short circuit, which every switching on with $V_1$ = 0 represents. If the secondary side is unloaded, the loading impulses ( $V_5$ = H) become shorter. The frequency increases up to the resonance frequency of the system. If the load is further reduced, the secondary voltages and $V_6$ increase. When $V_6$ = $V_6$ max, the logic is blocked. The IC converts to burst operation. This renders the circuit absolutely safe under no-load conditions. # Behaviour when Temperature Exceeds Limit An integrated temperature protection disables the logic when the chip temperature becomes too high. The IC automatically interrogates the temperature and starts as soon as the temperature decreases to permissible values. # **SIEMENS** # **Absolute Maximum Ratings** $T_{\Delta} = -20 \text{ to } 85 \,^{\circ}\text{C}$ | Parameter | | Symbol | L | imit Val | ues | Unit | Remarks | | |------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------|--------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | min. typ. | | max. | | | | | TDA 4605-3 | i e | | | | | | | | | Voltage | pin 1<br>pin 2<br>pin 3<br>pin 15<br>pin 16<br>pin 17 | $V_1$ $V_2$ $V_3$ $V_{15}$ $V_{16}$ $V_{17}$ | - 0.3<br>- 0.3<br>- 0.3<br>- 0.3<br>- 0.3<br>- 0.3 | | 3<br>V <sub>16</sub><br>20 | V<br>V<br>V<br>V | Supply voltage | | | Current | pin 1<br>pin 2<br>pin 3<br>pin 4<br>pin 15<br>pin 16<br>pin 17<br>pin 18 | I <sub>1</sub> I <sub>2</sub> I <sub>3</sub> I <sub>4</sub> I <sub>15</sub> I <sub>16</sub> I <sub>17</sub> I <sub>18</sub> | - 1.5<br>- 0.5 | | 3<br>3<br>3<br>1.5<br>0.5<br>3 | mA<br>mA<br>A<br>A<br>A<br>mA | $t_{p} \le 50 \mu\text{s}; \text{v} \le 0.1$ $t_{p} \le 50 \mu\text{s}; \text{v} \le 0.1$ $t_{p} \le 50 \mu\text{s}; \text{v} \le 0.1$ | | | Junction tem | nperature | $T_{\rm j}$ | | | 125 | C | | | | Storage tem | perature | $T_{ m stg}$ | - 40 | | 125 | °C | | | | Power MOS | FET | | | | | | | | | Drain curren | nt | $I_{D}$ | | 0.52 | | Α | T <sub>A</sub> = 25 °C | | | Pulsed drain | current | I <sub>D pulse</sub> | | 4.4 | 1 | Α | T <sub>A</sub> = 25 °C | | | Gate source | voltage | $V_{GS}$ | | ± 20 | | ٧ | _ | | | Power dissip | oation | $P_{D}$ | | 1 | | W | T <sub>A</sub> = 25 °C | | | Single pulse<br>Avalanche E | | E <sub>AS</sub> | | 320 | | mJ | $I_{\rm D} = 4.4 \; {\rm A};$<br>$V_{\rm DD} = 50 \; {\rm V}$<br>$R_{\rm GS} = 25 \; {\rm \Omega};$<br>$L = 30 \; {\rm mH}$ | | | Repetitive a | valanche Energy | $E_{AR}$ | | 8 | | mJ | limited by T <sub>j</sub> | | | Avalanche c<br>repet. or nor | | $I_{AR}$ | | 4.4 | | Α | limited by $T_{j \max}$ | | | Operat. tem | perature | $T_{\rm j}$ | - 55 | | 125 | °C | | | | Storage tem | perature | $T_{\rm stg}$ | - 40 | | 125 | ,C | | | # Absolute Maximum Ratings (cont'd) # **Operating Range** | Parameter | Symbol | Limit Values | | | Unit | Remarks | |-----------|--------|--------------|------|------|------|---------| | | | min. | typ. | max. | | | # TDA 4605-3 | Supply voltage | $V_6$ | 7.5 | 15.5 | ٧ | IC "on" | |-------------------------------------------------------------|-------------------------------------|------|-----------|------------|-------------------| | Ambient temperature | T <sub>A</sub> | - 20 | 85 | °C | | | Heat resistance Junction to environment Junction to package | $R_{ ext{thJ-E}}$ $R_{ ext{thJ-G}}$ | | 100<br>70 | K/W<br>K/W | measured at pin 4 | | Ch | arac | teris | tics | |----|------|-------|------| | | | | | $T_{\rm A}$ = 25 °C; $V_{\rm S}$ = 10 V | min. typ. max. Ci | Parameter | Symbol | L | Limit Values | | | Test Condition | Test | |-------------------|------------|--------|------|--------------|------|--|----------------|---------| | TDA 4605-3 | | | min. | typ. | max. | | | Circuit | | | TDA 4605-3 | | | | | | | | | Start -Up Hysteresis | | | | | | | | |----------------------|--------------------|-----|-----|-----|----|-----------------------------|---| | Start-up current | I <sub>16 E0</sub> | | 0.6 | 0.8 | mA | $V_{16} = V_{16 E}$ | 1 | | Switch-on voltage | V <sub>16 E</sub> | 11 | 12 | 13 | ٧ | | 1 | | Switch-off voltage | V <sub>16 A</sub> | 4.5 | 5 | 5.5 | V | | 1 | | Switch-on current | I <sub>16 E1</sub> | | 11 | | mA | $V_{16} = V_{16 E}$ | 1 | | Switch-off current | I <sub>16 A1</sub> | | 10 | | mA | $V_{16} = V_{16 \text{ A}}$ | 1 | # Voltage Clamp ( $V_6 = 10 \text{ V, IC switch-off}$ ) | At pin 2 ( $V_{16} < V_{16 E}$ ) | $V_{ m 2\ max}$ | 5.6 | 6.6 | 8 | ٧ | I <sub>2</sub> = 1 mA | 1 | |----------------------------------|-----------------|-----|-----|---|---|-----------------------|---| | At pin 3 ( $V_{16} < V_{16 E}$ ) | $V_{ m 3max}$ | 5.6 | 6.6 | 8 | ٧ | I <sub>3</sub> = 1 mA | 1 | # **Control Range** | Control input voltage | V <sub>1 R</sub> | 390 | 400 | 410 | mV | | 2 | |----------------------------------------------------------|------------------|-----|-----|-----|----|----------------------------------------------------------------------------------------------------------------------------------------------|---| | Voltage gain of the control circuit in the control range | $-V_{R}$ | | 43 | | dB | $\begin{split} V_{\mathrm{R}} &= \mathrm{d}(V_{\mathrm{2S}} - V_{\mathrm{2B}})/\mathrm{d}V_{\mathrm{1}} \\ f &= 1 \mathrm{~kHz} \end{split}$ | 2 | # **Primary Current Simulation Voltage** | | | <del>-</del> | | | | | |-------------|-------------|--------------|------|------|---|---| | Basic value | $V_{ m 2B}$ | 0.97 | 1.00 | 1.03 | ٧ | 2 | # **Overload Range and Short Circuit Operation** | Peak value in the range of secondary overload | V <sub>2 B</sub> | 2.9 | 3.0 | 3.1 | V | $V_{\rm i} = V_{\rm iR} - 10 \text{ mV}$ | 2 | |--------------------------------------------------------------|------------------|-----|-----|-----|---|------------------------------------------|---| | Peak value in the range of secondary short circuit operation | V <sub>2 K</sub> | 2.2 | 2.4 | 2.9 | V | <i>V</i> <sub>1</sub> = 0 | 2 | # **Foldback Point Correction** | Foldback point | - <i>I</i> <sub>2</sub> | 300 | 500 | 650 | μА | $V_3 = 3.7 \text{ V}$ | 1 | |--------------------|-------------------------|-----|-----|-----|----|-----------------------|---| | correction current | | | | | | | | | Characteristics (cont'd) | |-----------------------------------------| | $T_{\rm A}$ = 25 °C; $V_{\rm S}$ = 10 V | | | | Parameter | Symbol | Limit Values | | | Unit | Test Condition | Test | |-----------|--------|--------------|------|------|------|----------------|---------| | | | min. | typ. | max. | | | Circuit | # Generally Valid Data ( $V_{16}$ = 10 V) Voltage of the Zero Transition Detector | Positive clamping | V <sub>18 P</sub> | 1 | 0.75 | | ٧ | $I_{18} = 1 \text{ mA}$ | 2 | |------------------------------------|-------------------|-----|-------|-----|----|-------------------------|---| | Negative clamping | V <sub>18 N</sub> | | - 0.2 | | V | $I_{18} = 1 \text{ mA}$ | 2 | | Threshold value | V <sub>18 S</sub> | 40 | 50 | | mV | | 2 | | Suppression of transformer ringing | t <sub>UL</sub> | 3.0 | 3.4 | 3.8 | μs | | 2 | | Input current | -I <sub>18</sub> | 0 | | 4 | μА | $V_{18} = 0$ | | # **Push-Pull Output Stage** | Saturation voltages: | | | | | | | |----------------------|--------------------|-----|-----|---|----------------------------|---| | Pin 15 sourcing | $V_{Sat0}$ | 1.5 | 2.0 | V | $I_{15} = -0.1 \text{ A}$ | 1 | | Pin 15 sinking | V <sub>Sat V</sub> | 1.0 | 1.2 | V | $I_{15} = + 0.1 \text{ A}$ | 1 | | Pin 15 sinking | $V_{SatV}$ | 1.4 | 1.8 | V | $I_{15} = + 0.5 \text{ A}$ | 1 | # **Output Slew Rate** | Rising edge | $+ dV_{15}/dt$ | 70 | V/µs | _ | 2 | |--------------|----------------|-----|------|---|---| | Falling edge | $-dV_{15}/dt$ | 100 | V/µs | _ | 2 | # **Reduction of Control Voltage** | Current reduce the | - <i>I</i> <sub>1</sub> | 50 | μА | $V_{17} = 1.1 \text{ V}$ | | |--------------------|-------------------------|----|--------|--------------------------|--| | control voltage | | | i<br>i | | | # **SIEMENS** # Characteristics (cont'd) $T_{\rm A} = 25 \, ^{\circ}{\rm C}; \, V_{\rm S} = 10 \, {\rm V}$ | Parameter | Symbol | L | imit Val | ues | Unit | <b>Test Condition</b> | Test | |----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|----------|------|------|--------------------------------|---------| | <u> </u> | | min. | typ. | max. | | | Circuit | | Protection Circuit | | | | | | | | | Undervoltage protection for $V_6$ : voltage at pin 5 = $V_{15 \text{min}}$ if $V_{16} < V_{16 \text{min}}$ | V <sub>16 min</sub> | 7.0 | 7.25 | 7.5 | V | | 2 | | Undervoltage protection for $V_6$ : voltage at pin 15 = $V_{15\mathrm{min}}$ if $V_{16} > V_{16\mathrm{max}}$ | V <sub>16 max</sub> | 15.5 | 16 | 16.5 | V | | 2 | | Undervoltage protection for Vac: voltage at pin 15 = $V_{15\mathrm{min}}$ if $V_3 < V_{3\mathrm{A}}$ | V <sub>3 A</sub> | 985 | 1000 | 1015 | mV | V <sub>2</sub> = 0 V | 1 | | Over temperature: at the given chip temperature the IC will switch $V_{15}$ to $V_{15\mathrm{min}}$ | T <sub>j</sub> | | 150 | | °C | | 2 | | Voltage at pin 3 if one of<br>the protection function<br>was triggered; $(V_3 \text{ will be}$<br>clamped until $V_{16} < V_{16 \text{ A}})$ | V <sub>3 Sat</sub> | 9 1 1 | 0.4 | 0.8 | V | <i>I</i> <sub>3</sub> = 750 μA | 1 | | Current drain during burst operation | I <sub>16</sub> | | 8 | | mA | $V_3 = V_2 = 0 \text{ V}$ | 1 | # Characteristics (cont'd) $T_{\rm A} = 25~{\rm ^{\circ}C};~V_{\rm S} = 10~{\rm V}$ | Parameter | Symbol | ol Limit Values | | | Unit | Test Condition | Test | |-----------|--------|-----------------|------|------|------|----------------|---------| | | | min. | typ. | max. | | | Circuit | # **Power MOSFET** # **Static Ratings** | Drain source breakdown voltage | $V_{\mathtt{BR}\mathtt{DSS}}$ | 600 | | | V | $V_{\rm GS}$ = 0 V;<br>$I_{\rm D}$ = 0.25 mA | |-------------------------------------------------|-------------------------------|-----|-----|-----|----|---------------------------------------------------------------------------------------------| | Gate threshold voltage controlled by TDA 4605-3 | $V_{ m GSth}$ | 2.1 | 3.0 | 4.0 | V | $V_{\rm GS} = V_{\rm DS};$<br>$I_{\rm D} = 1~{\rm mA}$ | | Zero gate voltage drain current | I <sub>DSS</sub> | | 0.1 | 1.0 | μА | $T_{\rm j} = 25~{\rm ^{\circ}C}$<br>$V_{\rm DS} = 600~{\rm V}$<br>$V_{\rm GS} = 0~{\rm V}$ | | Zero gate voltage drain current | I <sub>DSS</sub> | | 10 | 100 | μА | $T_{\rm j} = 125~{\rm ^{\circ}C}$<br>$V_{\rm DS} = 600~{\rm V}$<br>$V_{\rm GS} = 0~{\rm V}$ | | Drain source on state resistance | R <sub>DS on</sub> | | | 2.0 | Ω | | # **Dynamic Ratings** | Forward transconductance | g <sub>fs</sub> | 2.5 | 3.8 | | S | $V_{\rm DS} =$ $2 \times I_{\rm D} \times R_{\rm DS (on) max}$ $I_{\rm D} = 2.8 {\rm A}$ | |------------------------------|--------------------|-----|-----|------|----|------------------------------------------------------------------------------------------------------------------------| | Input capacitance | $C_{lss}$ | | 780 | 1050 | pF | $V_{\rm OS} = 0 \text{ V}$<br>$V_{\rm DS} = 25 \text{ V}$<br>f = 1 MHz | | Output capacitance | $C_{\mathrm{Oss}}$ | | 110 | 170 | pF | $V_{\rm GS}$ = 0 V $V_{\rm DS}$ = 25 V $f$ = 1 MHz | | Reverse transfer capacitance | C <sub>rs</sub> | | 40 | 70 | pF | $V_{\rm GS}$ = 0 V<br>$V_{\rm DS}$ = 25 V<br>f = 1 MHz | | Turn-on delay time | t <sub>d on</sub> | | 20 | 30 | ns | $V_{\rm CC} = 300 \text{ V}$<br>$V_{\rm GS} = 10 \text{ V}$<br>$I_{\rm D} = 2.5 \text{ A}$<br>$R_{\rm GS} = 50 \Omega$ | # Characteristics (cont'd) | Parameter | Symbol | Limit Values | | | Unit | <b>Test Condition</b> | Test | |----------------------------------|--------------------|--------------|------|------|------|------------------------------------------------------------------------------------------------------------------------|---------| | | | min. | typ. | max. | | | Circuit | | Rise time | t <sub>r</sub> | | 50 | 75 | ns | $V_{\rm CC}$ = 300 V<br>$V_{\rm GS}$ = 10 V<br>$I_{\rm D}$ = 2.5 A<br>$R_{\rm GS}$ = 50 $\Omega$ | | | Turn-off delay time | t <sub>d off</sub> | | 120 | 150 | ns | $V_{\rm CC} = 300 \text{ V}$<br>$V_{\rm GS} = 10 \text{ V}$<br>$I_{\rm D} = 2.5 \text{ A}$<br>$R_{\rm GS} = 50 \Omega$ | | | Fall time | 4 | | 70 | 90 | ns | $V_{\rm CC} = 300 \text{ V}$<br>$V_{\rm GS} = 10 \text{ V}$<br>$I_{\rm D} = 2.5 \text{ A}$<br>$R_{\rm GS} = 50 \Omega$ | | | Reverse Diode | | | | | | | | | Continuous reverse drain current | I <sub>S</sub> | | 0.55 | | Α | | | | Pulsed reverse drain current | I <sub>SM</sub> | | 4.4 | | Α | | | | Diode forward | $V_{ extsf{SD}}$ | | 1.0 | 1.2 | V | $V_{\rm GS} = 0 \text{ V}$<br>$I_{\rm F} = 2.8 \text{ A}$ | | | Reverse recovery time | t <sub>rr</sub> | | 350 | | ns | V <sub>R</sub> = 100 V | | 2.5 $I_{\rm F} = 2.8 \, {\rm A}$ $dI_F/dt = 100 A/\mu s$ $V_{\rm B} = 100 \ { m V}$ $I_{\rm F} = 2.8 \ {\rm A}$ $dI_F/dt = 100 A/\mu s$ μС Reverse recovery charge $Q_{rr}$ # **Test Circuit 1** # **Test Circuit 2** **Application Circuit** Start-Up Hysteresis # Start-Up Current as a Function of the Ambient Temperature # Overload Point Correction as a Function of the Voltage at Pin 3