## DOOR ACTUATOR DRIVER

## 1 FEATURES

- One full bridge for 6 A load ( $\mathrm{r}_{\mathrm{on}}=150 \mathrm{~m} \Omega$ )
- Two half bridges for 3 A load $\left(\mathrm{r}_{\mathrm{on}}=300 \mathrm{~m} \Omega\right.$ )
- Two half bridges for 1.5 A load ( $\mathrm{r}_{\mathrm{on}}=800 \mathrm{~m} \Omega$ )
- One highside driver for 6A load ( $\mathrm{ron}=100 \mathrm{~m} \Omega$ )
- Four highside drivers for 1.5 A load ( $\mathrm{ron}=800 \mathrm{~m} \Omega$ )
- Programmable Softstart function to drive loads with higher inrush currents (i.e. current $>6 \mathrm{~A},>3 \mathrm{~A},>1.5 \mathrm{~A}$ )
- Very low current consumption in standby mode Is $<6 \mu \mathrm{~A}$, typ. $\mathrm{Tj} \leq 85^{\circ} \mathrm{C}$ )
- All outputs short circuit protected
- Current monitor output for $300 \mathrm{~m} \Omega, 150 \mathrm{~m} \Omega$ and 100 m highside drivers
- All outputs over temperature protected
- Open load diagnostic for all outputs
- Overload diagnostic for all outputs
- Seperated half bridges for door lock motor
- PWM control of all outputs
- Charge Pump output for reverse polarity protection


## 2 APPLICATIONS

Door Actuator Driver with bridges for door lock and safe lock, mirror axis control, mirror fold and highside

Figure 1. Package


Table 1. Order Codes

| Part Number | Package |
| :---: | :---: |
| L9950 | PowerSO36 |
| L9950TR | Tape \& Reel |

driver for mirror defroster and four 5W-light bulbs.

## 3 DESCRIPTION

The L9950 is a microcontroller driven multifunctional door actuator driver for automotive applications.Up to five DC motors and five grounded resistive loads can be driven with six half bridges and five highside drivers. The integrated standard serial peripheral interface (SPI) controls all operation modes (forward, reverse, brake and high impedance).
All diagnostic informations are available via SPI.

Figure 2. Block Diagram


### 3.1 Dual Power Supply: $\mathbf{V}_{\mathrm{s}}$ and $\mathrm{V}_{\mathrm{Cc}}$

The power supply voltage $\mathrm{V}_{\mathrm{S}}$ supplies the half bridges and the highside drivers. An internal charge-pump is used to drive the highside switches. The logic supply voltage $\mathrm{V}_{\mathrm{CC}}$ (stabilized 5 V ) is used for the logic part and the SPI of the device.
Due to the independent logic supply voltage the control and status information will not be lost, if there are temporary spikes or glitches on the power supply voltage. In case of power-on ( $\mathrm{V}_{\mathrm{Cc}}$ increases from undervoltage to $\mathrm{V}_{\text {POR OFF }}=4.2 \mathrm{~V}$ ) the circuit is initialized by an internally generated power-on-reset (POR). If the voltage $\mathrm{V}_{\mathrm{CC}}$ decreases under the minimum threshold ( $\mathrm{V}_{\mathrm{POR} \text { ON }}=3.4 \mathrm{~V}$ ), the outputs are switched to tristate (high impedance) and the status registers are cleared.

### 3.2 Standby-Mode

The standby mode of the L9950 is activated by clearing the bit 23 of the Input Data Register 0. All latched data will be cleared and the inputs and outputs are switched to high impedance. In the standby mode the current at $\mathrm{V}_{\mathrm{S}}\left(\mathrm{V}_{\mathrm{CC}}\right)$ is less than $6 \mu \mathrm{~A}(50 \mu \mathrm{~A})$ for $\mathrm{CSN}=$ high ( DO in tristate). By switching the $\mathrm{V}_{\mathrm{CC}}$ voltage a very low quiescent current can be achieved. If bit 23 is set, the device will be switched to active mode.

### 3.3 Inductive Loads

Each half bridge is built by an internally connected highside and a lowside power DMOS transistor. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven at the outputs OUT1 to OUT6 without external free-wheeling diodes. The highside drivers OUT7 to OUT11 are intended to drive resistive loads. Hence only a limited energy ( $\mathrm{E}<1 \mathrm{~mJ}$ ) can be dissipated by the internal ESD-diodes in freewheeling condition. For inductive loads ( $\mathrm{L}>100 \mu \mathrm{H}$ ) an external free-wheeling diode connected to GND and the corresponding output is needed.

### 3.4 Diagnostic Functions

All diagnostic functions (over/open load, power supply over-/undervoltage, temperature warning and thermal shutdown) are internally filtered and the condition has to be valid for at least $32 \mu \mathrm{~s}$ (open load: 1 ms , respectively) before the corresponding status bit in the status registers will be set. The filters are used to improve the noise immunity of the device. Open load and temperature warning function are intended for information purpose and will not change the state of the output drivers. On contrary, the overload and thermal shutdown condition will disable the corresponding driver (overload) or all drivers (thermal shutdown), respectively. Without setting the over-current recovery bits in the Input Data Register, the microcontroller has to clear the over-current status bits to reactivate the corresponding drivers.

### 3.5 OvervoItage and Undervoltage Detection

If the power supply voltage $\mathrm{V}_{\mathrm{S}}$ rises above the overvoltage threshold $\mathrm{V}_{\text {SOV }}$ OFF (typical 21 V ), the outputs OUT1 to OUT11 are switched to high impedance state to protect the load. When the voltage $\mathrm{V}_{\mathrm{S}}$ drops below the undervoltage threshold $\mathrm{V}_{\text {SUV OFF }}$ (UV-switch-OFF voltage), the output stages are switched to the high impedance to avoid the operation of the power devices without sufficient gate driving voltage (increased power dissipation). If the supply voltage $\mathrm{V}_{\mathrm{S}}$ recovers to normal operating voltage the outputs stages return to the programmed state (input register 0: bit 20=0).
If the undervoltage/overvoltage recovery disable bit is set, the automatic turn-on of the drivers is deactivated. The microcontroller needs to clear the status bits to reactivate the drivers. It is recommended to set bit 20 to avoid a possible high current oscillation in case of a shorted output to GND and low battery voltage.

### 3.6 Temperature Warning and Thermal Shutdown

If junction temperature rises above $\mathrm{T}_{\mathrm{j}}$ Tw a temperature warning flag is set and is detectable via the SPI. If junction temperature increases above the second threshold $T_{j S D}$, the thermal shutdown bit will be set and power DMOS transistors of all output stages are switched off to protect the device. In order to reactivate the output stages the junction temperature must decrease below $T_{j S D}-T_{j}$ SD HYS and the thermal shutdown bit has to be cleared by the microcontroller.

### 3.7 Open Load Detection

The open load detection monitors the load current in each activated output stage. If the load current is below the open load detection threshold for at least 1 ms ( $\mathrm{t}_{\mathrm{dOL}}$ ) the corresponding open load bit is set in the status register. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3ms) can be used to test the open load status without changing the mechanical/electrical state of the loads.

### 3.8 Over Load Detection

In case of an over-current condition a flag is set in the status register in the same way as open load detection. If the over-current signal is valid for at least $\mathrm{t}_{\mathrm{ISC}}=32 \mu \mathrm{~s}$, the over-current flag is set and the corresponding driver is switched off to reduce the power dissipation and to protect the integrated circuit. If the over-current recovery bit of the output is zero the microcontroller has to clear the status bits to reactivate the corresponding driver.

### 3.9 Current monitor

The current monitor output sources a current image at the current monitor output which has a fixed ratio (1/10000) of the instantaneous current of the selected highside driver. The bits 18 and 19 of the Input Data Register 0 control which of the outputs OUT1, OUT4, OUT5, OUT6 and OUT11 will be multiplexed to the current monitor output. The current monitor output allows a more precise analysis of the actual state of the load rather than the detection of an open- or overload condition. For example this can be used to detect the motor state (starting, free-running, stalled). Moreover, it is possible to regulate the power of the defroster more precise by measuring the load current. The current monitor output is bidirectional (c.f. PWM inputs).

### 3.10 PWM inputs

Each driver has a corresponding PWM enable bit which can be programmed by the SPI interface. If the PWM enable bit is set, the output is controlled by the logically AND-combination of the PWM signal and the output control bit in Input Data Register. The outputs OUT1-OUT8 and OUT11 are controlled by the PWM1 input and the outputs OUT9/10 are controlled by the bidirectional input CM/PMW2. For example, the two PWM inputs can be used to dim two lamps independently by external PWM signals.

### 3.11 Cross-current protection

The six half-brides of the device are cross-current protected by an internal delay time. If one driver (LS or HS ) is turned-off the activation of the other driver of the same half bridge will be automatically delayed by the cross-current protection time. After the cross-current protection time is expired the slew-rate limited switch-off phase of the driver will be changed to a fast turn-off phase and the opposite driver is turned-on with slew-rate limitation. Due to this behaviour it is always guaranteed that the previously activated driver is totally turned-off before the opposite driver will start to conduct.

### 3.12 Programmable Softstart Function to drive loads with higher inrush currrent

Loads with start-up currents higher than the over-current limits (e.g. inrush current of lamps, start current of motors and cold resistance of heaters) can be driven by using the programmable softstart function (i.e. overcurrent recovery mode). Each driver has a corresponding over-current recovery bit. If this bit is set, the device will automatically switch-on the outputs again after a programmable recovery time. The duty cycle in over-current condition can be programmed by the SPI interface to be about $12 \%$ or $25 \%$. The PWM modulated current will provide sufficient average current to power up the load (e.g. heat up the bulb) until the load reaches operating condition.
The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example the microcontroller can switch on light bulbs by setting the over-current Recovery bit for the first 50 ms . After clearing the recovery bit the output will be automatically disabled if the overload condition still exits

Example of programmable softstart function for inductive loads
Figure 3.


Figure 4. Pin Connection


Table 2. Pin Description

| Pin | Symbol | Function |
| :---: | :---: | :---: |
| $\begin{gathered} 1,18,19 \\ 36 \end{gathered}$ | GND | Ground: <br> Reference potential <br> Important: For the capability of driving the full current at the outputs all pins of GND must be externally connected! |
| 2.35 | OUT11 | Highside-driver-output 11: <br> The output is built by a highside switch and is intended for resistive loads, hence the internal reverse diode from GND to the output is missing. For ESD reason a diode to GND is present but the energy which can be dissipated is limited. The highside driver is a power DMOS transistor with an internal parasitic reverse diode from the output to VS (bulk-draindiode). The output is over-current and open load protected. <br> Important: For the capability of driving the full current at the outputs both pins of OUT11 must be externally connected! |
| $\begin{aligned} & 3 \\ & 4 \\ & 5 \end{aligned}$ | OUT1 OUT2 OUT3 | Halfbridge-output 1,2,3: <br> The output is built by a highside and a lowside switch, which are internally connected. The output stage of both switches is a power DMOS transistor. Each driver has an internal parasitic reverse diode (bulk-drain-diode: highside driver from output to VS, lowside driver from GND to output). This output is over-current and open load protected. |
| $\begin{aligned} & 6,7,14,15, \\ & 23,24,25, \\ & 28,29,32 \end{aligned}$ | VS | Power supply voltage (external reverse protection required): <br> For this input a ceramic capacitor as close as possible to GND is recommended. Important: For the capability of driving the full current at the outputs all pins of VS must be externally connected! |
| 8 | DI | Serial data input: <br> The input requires CMOS logic levels and receives serial data from the microcontroller. The data is an 24bit control word and the least significant bit (LSB, bit 0 ) is transferred first. |
| 9 | CM/PWM2 | Current monitor output/PWM2 input: <br> Depending on the selected multiplexer bits of Input Data Register this output sources an image of the instant current through the corresponding highside driver with a ratio of 1/ 10.000. This pin is bidirectional. The microcontroller can overdrive the current monitor signal to provide a second PWM input for the outputs OUT9 and OUT10. |
| 10 | CSN | Chip Select Not input / Testmode : <br> This input is low active and requires CMOS logic levels. The serial data transfer between L9950 and micro controller is enabled by pulling the input CSN to low level. If an input voltage of more than 7.5 V is applied to CSN pin the L9950 will be switched into a test mode. |
| 11 | DO | Serial data output: <br> The diagnosis data is available via the SPI and this tristate-output. The output will remain in tristate, if the chip is not selected by the input CSN (CSN = high) |
| 12 | VCC | Logic supply voltage: For this input a ceramic capacitor as close as possible to GND is recommended. |
| 13 | CLK | Serial clock input: <br> This input controls the internal shift register of the SPI and requires CMOS logic levels. |
| $\begin{gathered} 16,17, \\ 20,21, \\ 22 \end{gathered}$ | $\begin{aligned} & \text { OUT4 } \\ & \text { OUT5 } \\ & \text { OUT6 } \end{aligned}$ | Halfbridge-output 4,5,6: $\longrightarrow$ see OUT1 (pin 3). <br> Important: For the capability of driving the full current at the outputs both pins of OUT4 (OUT5, respectively) must be externally connected ! |
| 26 | CP | Charge Pump Output: <br> This output is provided to drive the gate of an external n-channel power MOS used for reverse polarity protection (see FIGURE 1) |
| 27 | PWM1 | PWM1 input: <br> This input signal can be used to control the drivers OUT1-OUT8 and OUT11 by an external PWM signal. |
| $\begin{aligned} & 30 \\ & 31 \\ & 33 \\ & 34 \end{aligned}$ | OUT7, <br> OUT8, <br> OUT9, <br> OUT10 | Highside-driver-output 7,8,9,10: <br> The output is built by a highside switch and is intended for resistive loads, hence the internal reverse diode from GND to the output is missing. For ESD reason a diode to GND is present but the energy which can be dissipated is limited. The highside driver is a power DMOS transistor with an internal parasitic reverse diode from the output to VS (bulk-draindiode). The output is over-current and open load protected. |

Table 3. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | DC supply voltage | -0.3 to28 | V |
|  | single pulse $\mathrm{t}_{\text {max }}<400 \mathrm{~ms}$ | 40 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | stabilized supply voltage, logic supply | -0.3 to 5.5 | V |
| $\mathrm{~V}_{\mathrm{DI}} \mathrm{V}_{\mathrm{DO}} \mathrm{V}_{\mathrm{CLK}} \mathrm{V}_{\mathrm{CSN}}, \mathrm{V}_{\text {pwm } 1}$ | digital input / output voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{CM}}$ | current monitor output | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{CP}}$ | charge pump output | -25 to $\mathrm{V}_{\mathrm{S}}+11$ | V |
| IOUT1,2,3,6,7,8,9,10 | output current | $\pm 5$ | A |
| louT4,5,11 | output current | $\pm 10$ | A |

Note All maximum ratings are absolute ratings. Leaving the limitation of any of these values may cause an irreversible damage of the integrated circuit !

Table 4. Esd Protection

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| All pins | $\pm 4^{1}$ | kV |
| output pins: OUT1 - OUT11 | $\pm 8^{2}$ | kV |

Note: 1. HBM according to CDF-AEC-Q100-002
2. HBM with all unzapped pins grounded

Table 5. Thermal Data

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{j}}$ | Operating junction temperature | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |

Table 6. Temperature warning and thermal shutdown

| Symbol | Parameter | Min. | Typ. | Max. | Unit |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{j} \text { Tw on }}$ | temperature warning threshold junction temperature | $\mathrm{T}_{\mathrm{j}}$ increasing |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text { TW OFF }}$ | temperature warning threshold junction temperature | $\mathrm{T}_{\mathrm{j}}$ decreasing | 130 |  |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text { TW HYS }}$ | temperature warning hysteresis |  |  | 5 |  | ${ }^{\mathrm{K}} \mathrm{K}$ |
| $\mathrm{T}_{\mathrm{jSD}}$ ON | thermal shutdown threshold junction temperature | $\mathrm{T}_{\mathrm{j}}$ increasing |  |  | 170 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jSD OFF }}$ | thermal shutdown threshold junction temperature | $\mathrm{T}_{\mathrm{j}}$ decreasing | 150 |  |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jSD HYS }}$ | thermal shutdown hysteresis |  |  | 5 |  | ${ }^{\mathrm{K}} \mathrm{K}$ |

Figure 5. Thermal Data Of Package


Table 7. ELECTRICAL CHARACTERISTICS
( $\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| $\mathrm{V}_{\text {S }}$ | operating supply voltage range |  | 7 |  | 28 | V |
| Is | VS DC supply current | $V_{S}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V}$ <br> active mode <br> OUT1 - OUT11 floating |  | 7 | 20 | mA |
|  | VS quiescent supply current | $\mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}$ standby mode OUT1 - OUT11 floating $\mathrm{T}_{\text {test }}=-40^{\circ} \mathrm{C}, 25^{\circ} \mathrm{C}$ |  | 4 | 12 | $\mu \mathrm{A}$ |
| Icc | VCC DC supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V} \\ & \mathrm{CSN}=\mathrm{V}_{\mathrm{CC}} \\ & \text { active mode } \end{aligned}$ |  | 1 | 3 | mA |
|  | VCC quiescent supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V} \\ & \mathrm{CSN}=\mathrm{V}_{\mathrm{CC}} \\ & \text { standby mode } \\ & \text { OUT1 - OUT11 floating } \end{aligned}$ |  | 25 | 50 | $\mu \mathrm{A}$ |
| Is + Icc | sum quiescent supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V} \\ & \mathrm{CSN}=\mathrm{V}_{\mathrm{CC}} \\ & \text { standby mode } \\ & \text { OUT1 - OUT11 floating } \end{aligned}$ |  | 31 | 75 | $\mu \mathrm{A}$ |

## Over- and undervoltage detection:

| VSuv ON | VS UV-threshold voltage | $V_{\text {S }}$ increasing | 5.9 |  | 7.2 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V SUV OFF | VS UV-threshold voltage | $V_{\text {S }}$ decreasing | 5.5 |  | 6.5 | V |
| $\mathrm{V}_{\text {SUV hyst }}$ | VS UV-hysteresis | $\mathrm{V}_{\text {SUV ON }}-\mathrm{V}_{\text {SUV OFF }}$ |  | 0.5 |  | V |
| V SOV OFF | VS OV-threshold voltage | $V_{\text {S }}$ increasing | 18 |  | 24.5 | V |

Table 7. ELECTRICAL CHARACTERISTICS (continued)
( $\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {sov on }}$ | VS OV-threshold voltage | $\mathrm{V}_{\text {S }}$ decreasing | 17.5 |  | 22 | V |
| $V_{\text {sov hyst }}$ | VS OV-hysteresis | $\mathrm{V}_{\text {SOV OFF }}$ - $\mathrm{V}_{\text {SOV ON }}$ |  | 1 |  | V |
| VPor off | power-on-reset threshold | $V_{\text {cc }}$ increasing |  |  | 4.4 | V |
| Vpor on | power-on-reset threshold | $\mathrm{V}_{\text {CC }}$ decreasing | 3.1 |  |  | V |
| $\mathrm{V}_{\text {POR hyst }}$ | power-on-reset hysteresis | VPOR OFF - $\mathrm{V}_{\text {POR ON }}$ |  | 0.3 |  | V |
| Current Monitor Output |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CM}}$ | functional voltage range | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 0 |  | 4 | V |
| $\mathrm{I}_{\text {cm,r }}$ | current monitor output ratio: ICM / IOUT1,4,5,6,11 | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 4 \mathrm{~V}, \mathrm{VCC}=5 \mathrm{~V}$ |  | $\frac{1}{10.000}$ |  | - |
| ICM acc | current monitor accuracy | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{V} \mathrm{VM} \leq 3.8 \mathrm{~V}, \\ & \mathrm{VCC}=5 \mathrm{~V}, \text { Iout, } \mathrm{min}=500 \mathrm{~mA}, \\ & \text { lout } 4,5,11, \max =5.9 \mathrm{~A} \\ & \text { lout1,6,max }=2.9 \mathrm{~A} \\ & (\mathrm{FS}=\text { full scale }=600 \mu \mathrm{~A}) \end{aligned}$ |  | $\begin{gathered} \hline 4 \%+ \\ 1 \% F S \end{gathered}$ | $\begin{aligned} & \hline 8 \%+ \\ & 2 \% \mathrm{FS} \end{aligned}$ | - |

## Change Pump Output:

| $\mathrm{V}_{\mathrm{CP}}$ | charge pump output voltage | $\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}, \mathrm{I}_{\mathrm{CP}}=-60 \mu \mathrm{~A}$ | 6 |  | 13 | V |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{CP}}=-80 \mu \mathrm{~A}$ | 8 |  | 13 | V |
|  |  | 10 |  | 13 | V |  |
| $\mathrm{I}_{\mathrm{CP}}$ |  | $\mathrm{V}_{\mathrm{CP}}=\mathrm{V}_{\mathrm{S}}+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 95 | 150 | 300 | $\mu \mathrm{~A}$ |


| Outputs: OUT1 - OUT2 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { ron OUT1, ron } \\ & \text { OUT6 } \end{aligned}$ | on-resistance to supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout } 1,6= \pm 1.5 \mathrm{~A} \end{aligned}$ | 300 | 400 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { lout } 1,6= \pm 1.5 \mathrm{~A} \end{aligned}$ | 450 | 600 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout } 1,6= \pm 1.5 \mathrm{~A} \end{aligned}$ | 300 | 400 | $\mathrm{m} \Omega$ |
| ron outa, ron OUT3 | on-resistance to supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout }, 3= \pm 0.8 \mathrm{~A} \end{aligned}$ | 800 | 1100 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { lout }, 3= \pm 0.8 \mathrm{~A} \end{aligned}$ | 1250 | 1700 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout } 2,3= \pm 0.8 \mathrm{~A} \end{aligned}$ | 800 | 1100 | $\mathrm{m} \Omega$ |
| $\begin{aligned} & \text { ron OUT4, ron } \\ & \text { OUT5 } \end{aligned}$ | on-resistance to supply or GND | $\begin{aligned} & \mathrm{VS}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { louT4,5 }= \pm 3.0 \mathrm{~A} \end{aligned}$ | 150 | 200 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { louT4,5 }= \pm 3.0 \mathrm{~A} \end{aligned}$ | 225 | 300 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { louT } 4,5= \pm 3.0 \mathrm{~A} \end{aligned}$ | 150 | 200 | $\mathrm{m} \Omega$ |

Table 7. ELECTRICAL CHARACTERISTICS (continued)
( $\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ron outh, ron OUT8, rON OUT9 rON OUT10 | on-resistance to supply | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { louT7,8,9,10 }=-0.8 \mathrm{~A} \end{aligned}$ |  | 800 | 1100 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { louT7,8,9,10 }=-0.8 \mathrm{~A} \end{aligned}$ |  | 1250 | 1700 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { IOUT7,8,9,10 }=-0.8 \mathrm{~A} \end{aligned}$ |  | 800 | 1100 | $\mathrm{m} \Omega$ |
| ron OUT11 | on-resistance to supply | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { louT11 }=-3.0 \mathrm{~A} \end{aligned}$ |  | 100 | 150 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { louT11 }=-3.0 \mathrm{~A} \end{aligned}$ |  | 150 | 200 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout11 }=-3.0 \mathrm{~A} \end{aligned}$ |  | 100 | 150 | $\mathrm{m} \Omega$ |
| \|lout1|, |lout6| | output current limitation to supply or GND | sink and source, $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 3 |  | 5 | A |
| \|lout2|, |lout3| | output current limitation to supply or GND | sink and source, $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 1.5 |  | 2.5 | A |
| \|lout4|, |louts| | output current limitation to supply or GND | sink and source, $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 6 |  | 10 | A |
| \|lout7|, |louts|, |louta|, |loutio| | output current limitation to GND | source, $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 1.5 |  | 2.5 | A |
| \|lout11| | output current limitation to GND | source, $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 6 |  | 10 | A |
| $\mathrm{t}_{\mathrm{d}} \mathrm{ONH}$ | output delay time, highside driver on | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$, corresponding lowside driver is not active | 20 | 40 | 80 | $\mu \mathrm{s}$ |
| $t_{\text {d OFF }}$ | output delay time, highside driver off | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 50 | 150 | 300 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}} \mathrm{ON}$ L | output delay time, lowside driver on | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$, corresponding highside driver is not active | 15 | 30 | 70 | $\mu \mathrm{s}$ |
| $t_{\text {d }}$ OFF L | output delay time, lowside driver off | V S $=13.5 \mathrm{~V}$ | 80 | 150 | 300 | $\mu \mathrm{s}$ |
| $t_{\text {D }} \mathrm{HL}$ | cross current protection time, source to sink | $\mathrm{t}_{\mathrm{d}}$ ONL $-\mathrm{t}_{\mathrm{d}}$ OFF H, |  | 200 | 400 | $\mu \mathrm{s}$ |
| tD LH | cross current protection time, sink to source | $\mathrm{td}_{\text {d }}$ ONH- $\mathrm{td}_{\text {d }}$ OFFL |  | 200 | 400 | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\text {QLH }}$ | switched-off output current highside drivers of OUT1-11 | V ${ }_{\text {OUT1-11 }}=0 \mathrm{~V}$, standby mode | 0 | -2 | -5 | $\mu \mathrm{A}$ |
|  |  | V ${ }_{\text {OUT1-11 }}=0 \mathrm{~V}$, active mode | -40 | -15 | 0 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {QLL }}$ | switched-off output current lowside drivers of OUT1-6 | $\mathrm{V}_{\text {OUT1-6 }}=\mathrm{V}_{\mathrm{S}}$, standby mode | 0 | 80 | 120 | $\mu \mathrm{A}$ |
|  |  | Vout1-6= $\mathrm{V}_{\text {S }}$, active mode | -40 | -15 | 0 | $\mu \mathrm{A}$ |
| IOLD1 | open load detection current of OUT1 |  | 5 | 30 | 80 | mA |

Table 7. ELECTRICAL CHARACTERISTICS (continued)
( $\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IOLD23 | open load detection current of OUT2, OUT3 |  | 15 | 40 | 60 | mA |
| IOLD45 | open load detection current of OUT4 and OUT5 |  | 60 | 150 | 300 | mA |
| lold6 | open load detection current of OUT6 |  | 30 | 70 | 150 | mA |
| IOLD78910 | open load detection current of OUT7, OUT8, OUT9, OUT10 |  | 15 | 40 | 60 | mA |
| lold11 | open load detection current of OUT11 |  | 30 | 150 | 300 | mA |
| $\mathrm{t}_{\mathrm{dOL}}$ | minimum duration of open load condition to set the status bit |  | 500 |  | 3000 | $\mu \mathrm{s}$ |
| tisc | minimum duration of over-current condition to switch off the driver |  | 10 |  | 100 | $\mu \mathrm{S}$ |
| dV ${ }_{\text {OUT16 }} / \mathrm{dt}$ | slew rate of OUT1,OUT6 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {oad }}= \pm 1.5 \mathrm{~A} \end{aligned}$ | 0.1 | 0.2 | 0.4 | $\mathrm{V} / \mu \mathrm{s}$ |
| dV ${ }_{\text {OUT23 }} / \mathrm{dt}$, dV ${ }_{\text {OUT78910 }} / \mathrm{dt}$ | slew rate of OUT2/3 and OUT7OUT10 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {load }}=-0.8 \mathrm{~A} \end{aligned}$ | 0.09 | 0.2 | 0.4 | $\mathrm{V} / \mu \mathrm{s}$ |
| dV ${ }_{\text {OUT45 }} / \mathrm{dt}$ | slew rate of OUT4, OUT5 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {load }}= \pm 3.0 \mathrm{~A} \end{aligned}$ | 0.1 | 0.2 | 0.4 | $\mathrm{V} / \mu \mathrm{s}$ |
| dV ${ }_{\text {OUT11 }} / \mathrm{dt}$ | slew rate of OUT11 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {load }}=3.0 \mathrm{~A} \end{aligned}$ | 0.1 | 0.2 | 0.4 | $\mathrm{V} / \mu \mathrm{s}$ |

## 4 FUNCTIONAL DESCRIPTION OF THE SPI

### 4.1 Serial Peripheral Interface (SPI)

This device uses a standard SPI to communicate with a microcontroller. The SPI can be driven by a microcontroller with its SPI peripheral running in following mode: $\mathrm{CPOL}=0$ and $\mathrm{CPHA}=0$.
For this mode, input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK.
This device is not limited to microcontroller with a build-in SPI. Only three CMOS-compatible output pins and one input pin will be needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN $=0$, the DO-pin will reflect the status bit 0 (fault condition) of the device which is a logical-or of all bits in the status registers 0 and 1 . The microcontroller can poll the status of the device without the need of a full SPI-communication cycle.

Note: In contrast to the SPI-standard the least significant bit (LSB) will be transferred first (see FIGURE 6).

### 4.2 Chip Select Not (CSN)

The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) will be in high impedance state. A low signal will activate the output driver and a serial communication can be started. The state when CSN is going low until the rising edge of CSN will be called a communication frame. If the CSN-input pin is driven above 7.5 V , the $\mathrm{L9950}$ will go into a test mode. In the test mode the DO will go from tri-state to active mode.

### 4.3 Serial Data In (DI)

The input pin is used to transfer data serial into the device. The data applied to the DI will be sampled at the rising edge of the CLK signal and shifted into an internal 24 bit shift register. At the rising edge of the CSN signal the contents of the shift register will be transferred to Data Input Register. The writing to the selected Data Input Register is only enabled if exactly 24 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame will be ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame.
Note: Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended.

### 4.4 Serial Data Out (DO)

The data output driver is activated by a logical low level at the CSN input and will go from high impedance to a low or high level depending on the status bit 0 (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin will transfer the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK will shift the next bit out.

### 4.5 Serial Clock (CLK)

The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) will change with the falling edge of the CLK signal.

### 4.6 Input Data Register

The device has two input registers. The first bit (bit 0) at the DI-input is used to select one of the two Input Registers. All bits are first shifted into an input shift register. After the rising edge of CSN the contents of the input shift register will be written to the selected Input Data Register only if a frame of exact 24 data bits are detected. Depending on bit 0 the contents of the selected status register will be transferred to DO during the current communication frame. Bit 1-17 controls the behaviour of the corresponding driver.
If bit 23 is zero, the device will go into the standby-mode. The bits 18 and 19 are used to control the current monitor multiplexer. Bit 22 is used to reset all status bits in both status registers. The bits in the status registers will be cleared after the current communication frame (rising edge of CSN).

### 4.7 Status Register

This devices uses two status registers to store and to monitor the state of the device. Bit 0 is used as a fault bit and is a logical-NOR combination of bits 1-22 in both status registers. The state of this bit can be polled by the microcontroller without the need of a full SPI-communication cycle (see FIGURE 11). If one of the over-current bits is set, the corresponding driver will be disabled. If the over-current recovery bit of the output is not set the microcontroller has to clear the over-current bit to enable the driver. If the thermal shutdown bit is set, all drivers will go into a high impedance state. Again the microcontroller has to clear the bit to enable the drivers.

### 4.8 Test Mode

The Test Mode can be entered by rising the CSN input to a voltage higher than 7.0V. In the test mode the inputs CLK, DI, PWM1/2 and the internal 2MHz CLK can be multiplexed to data output DO for testing purpose. Furthermore the over-current thresholds are reduced by a factor of 4 to allow EWS testing at lower current. For EWS testing a special test pad is available to measure the internal bandgap voltage, the TW and TSD thresholds.
The internal logic prevents that the Hi-Side and Lo-Side driver of the same half-bridge can be switchedon at the same time. In the testmode this combination is used to multiplex the desired signals according to following table 8 :

Table 8.

| LS1 | HS1 | LS2 | HS2 | LS3 |
| :---: | :---: | :---: | :---: | :---: |
| HS3 | DO |  |  |  |
| $!$ (both HI) | $!($ both HI) | $!($ both HI) | NoError |  |
| both HI | $!$ (both HI) | $!($ both HI) | DI |  |
| $!$ (both HI) | both HI | $!($ both HI) | CLK |  |
| both HI | both HI | $!($ both HI) | INT_CLK |  |
| $!$ (both HI) | $!$ (both HI) | both HI | PWM1 |  |
| both HI | ! (both HI) | both HI | PWM2 |  |


| LS3 | HS3 | LS4 | HS4 | LS5 | HS5 | Test Pad |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ! (both HI) |  | ! (both HI) |  | ! (both HI) |  | $5 \mu \mathrm{~A}$ Iref |
| both HI |  | ! (both HI) |  | ! (both HI) |  | Tsens1 |
| ! (both HI) |  | both HI |  | ! (both HI) |  | Tsens2 |
| both HI |  | both HI |  | ! (both HI) |  | Tsens3 |
| ! (both HI) |  | ! (both HI) |  | both HI |  | Tsens4 |
| both HI |  | ! (both HI) |  | both HI |  | Tsens5 |
| ! (both HI) |  | both HI |  | both HI |  | Tsens6 |
| both HI |  | both HI |  | both HI |  | Vbandgap |

Table 9. SPI - Input Data and Status Register

|  | Input Register 0 (write) |  |  |  |  | Status Register 0 (read) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bi | Name |  | Comment |  |  | Name | Comment |
| 23 | Enable Bit |  | If Enable Bit is set the device will be switched in active mode. If Enable Bit is cleared device go into standby mode and all bits are cleared. After power-on reset device starts in standby mode. |  |  | Always 1 | A broken VCC-or SPI-connection of the L9950 can be detected by the microcontroller, because all 24 bits low or high is not a valid frame. |
| 22 | Reset Bit |  | If Reset Bit is set both status registers will be cleared after rising edge of CSN input. |  |  | V ${ }_{\text {S overvoltage }}$ | In case of an overvoltage or undervoltage event the corresponding bit is set and the outputs are deactivated. If VS voltage recovers to normal operating conditions outputs are reactivated automatically (if Bit 20 of status register 0 is not set). |
| 21 | OC Recovery Duty Cycle |  | This bit defines in combination with the over-current recovery bit (Input Register 1) the duty cycle in over-current condition of an activated driver. |  |  | $\mathrm{V}_{\text {S }}$ undervoltage |  |
|  | 0: 12\% | 1:25\% |  |  |  |  |  |
| 20 | Overvoltage/ Under-voltage recovery disable |  | If this bit is set the microcontroller has to clear the status register after undervoltage/overvoltage event to enable the outputs. |  |  | Thermal shutdown | In case of an thermal shutdown all outputs are switched off. The microcontroller has to clear the TSD bit by setting the Reset Bit to reactivate the outputs. |
| 19 |  |  | Depending on combination of bit 18 and 19 the current image ( $1 / 10.000$ ) of the selected HS-output will be multi-plexed to the CM output: |  |  | Temperature warning | This bit is for information purpose only. It can be used for a thermal management by the microcontroller to avoid a thermal shutdown. |
| 18 | Current Monitor Select Bits |  | Bit 19 | Bit 18 | Output | Not Ready Bit | After switching the device from standby mode to active mode an internal timer is started to allow chargepump to settle before the outputs can be activated. This bit is cleared automatically after start up time has finished. Since this bit is controlled by internal clock it can be used for synchonizing testing events (e.g. measuring filter times). |
|  |  |  | 0 | 0 | OUT11 |  |  |
|  |  |  | 1 | 0 | OUT1/OUT6 |  |  |
|  |  |  | 0 | 1 | OUT5 |  |  |
|  |  |  | 1 | 1 | OUT4 |  |  |
|  |  |  | HS-driver of OUT1 is only selected if HS-driver OUT1 is switched on and HS-driver OUT6 is not activated. |  |  |  |  |

Table 9. SPI - Input Data and Status Register (continued)

| Bit | Input Register 0 (write) |  | Status Register 0 (read) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Name | Comment | Name | Comment |
| 17 | OUT11-HS on/off | If a bit is set the selected output driver is switched on. If the corresponding PWM enable bit is set (Input Register 1) the driver is only activated if PWM1 (PWM2) input signal is high. The outputs of OUT1OUT6 are half bridges. If the bits of HS- and LS-driver of the same half bridge are set, the internal logic prevents that both drivers of this output stage can be switched on simultaneously in order to avoid a high internal current from VS to GND. In test mode (CSN $>7.5 \mathrm{~V}$ ) this bit combinations are used to multiplex internal signals to the DO-output. | OUT11 - HS overcurrent | In case of an over-current event the corresponding status bit is set and the output driver is disabled. If the over-current Recovery Enable bit is set (Input Register 1) the output will be automatically reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle (Bit 21). <br> If the over-current recovery bit is not set the microcontroller has to clear the over-current bit (Reset Bit) to reactivate the output driver. |
| 16 | OUT10-HS on/off |  | OUT10 - HS overcurrent |  |
| 15 | OUT9 - HS on/off |  | OUT9 - HS overcurrent |  |
| 14 | OUT8 - HS on/off |  | OUT8 - HS overcurrent |  |
| 13 | OUT7 - HS on/off |  | $\begin{array}{\|l} \hline \text { OUT7 - HS over- } \\ \text { current } \end{array}$ |  |
| 12 | OUT6 - HS on/off |  | OUT6 - HS overcurrent |  |
| 11 | OUT6 - LS on/off |  | OUT6 - LS overcurrent |  |
| 10 | OUT5-HS on/off |  | $\begin{array}{\|l} \hline \begin{array}{l} \text { OUT5 - HS over- } \\ \text { current } \end{array} \\ \hline \end{array}$ |  |
| 9 | OUT5 - LS on/off |  | OUT5 - LS overcurrent |  |
| 8 | OUT4 - HS on/off |  | OUT4 - HS overcurrent |  |
| 7 | OUT4 - LS on/off |  | OUT4 - LS overcurrent |  |
| 6 | OUT3 - HS on/off |  | OUT3 - HS overcurrent |  |
| 5 | OUT3 - LS on/off |  | OUT3 - LS overcurrent |  |
| 4 | OUT2 - HS on/off |  | OUT2 - HS overcurrent |  |
| 3 | OUT2 - LS on/off |  | $\begin{aligned} & \text { OUT2 - LS over- } \\ & \text { current } \end{aligned}$ |  |
| 2 | OUT1-HS on/off |  | OUT1 - HS overcurrent |  |
| 1 | OUT1 - LS on/off |  | OUT1 - LS overcurrent |  |
| 0 |  | 0 | No error Bit | A logical NOR-combination of all bits 1 to 22 in both status registers. |

Table 9. SPI - Input Data and Status Register (continued)

| Bit | Input Register 1 (write) |  | Status Register 1 (read) |  |
| :---: | :---: | :--- | :--- | :--- |
|  | Name | Comment | Name | Comment |
| 23 | Enable Bit | If Enable Bit is set the device will be <br> switched in active mode. If Enable <br> Bit is cleared device go into standby <br> mode and all bits are cleared. After <br> power-on reset device starts in <br> standby mode. | Always 1 | A broken VCC-or SPI- <br> connection of the L9950 can <br> be detected by the <br> microcontroller, because all <br> 24 bits low or high is not a <br> valid frame. |

Table 9. SPI - Input Data and Status Register (continued)

| Bit | Input Register 1 (write) |  | Status Register 1 (read) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Name | Comment | Name | Comment |
| 22 | OUT11 OC Recovery Enable | In case of an over-current event the over-current status bit (Status Register 0 ) is set and the output is switched off. If the over-current Recovery Enable bit is set the output will be automatically reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle (Bit 21 of Input Data Register 0 ). <br> Depending on occurance of Overcurrent Event and internal clock phase it is possible that one recovery cycle is executed even if this bit is set to zero. | VS overvoltage | In case of an overvoltage or undervoltage event the corresponding bit is set and the outputs are deactivated. If VS voltage recovers to normal operating conditions outputs are reactivated automatically. |
| 21 | OUT10 OC Recovery Enable |  | VS undervoltage |  |
| 20 | OUT9 OC Recovery Enable |  | Thermal shutdown | In case of an thermal shutdown all outputs are switched off. The microcontroller has to clear the TSD bit by setting the Reset Bit to reactivate the outputs. |
| 19 | OUT8 OC Recovery Enable |  | Temperature warning | This bit is for information purpose only. It can be used for a thermal management by the microcontroller to avoid a thermal shutdown. |
| 18 | OUT7 OC Recovery Enable |  | Not Ready Bit | After switching the device from standby mode to active mode an internal timer is started to allow chargepump to settle before the outputs can be activated. This bit is cleared automatically after start up time has finished. Since this bit is controlled by internal clock it can be used for synchonizing testing events(e.g. measuring filter times). |

Table 9. SPI - Input Data and Status Register (continued)

| Bit | Input Register 1 (write) |  | Status Register 1 (read) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Name | Comment | Name | Comment |
| 17 | OUT6 OC Recovery Enable | After 50ms the bit can be cleared. If over-current condition still exists, a wrong load can be assumed. | OUT11 - HS open load | The open load detection monitors the load current in each activated output stage. If the load current is below the open load detection threshold for at least 1 ms ( $\mathrm{t}_{\mathrm{dOL}}$ ) the corresponding open load bit is set. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3 ms ) can be used to test the open load status without changing the mechanical/ electrical state of the loads. |
| 16 | OUT5 OC Recovery Enable |  | $\begin{aligned} & \text { OUT10 - HS open } \\ & \text { load } \end{aligned}$ |  |
| 15 | OUT4 OC Recovery Enable |  | OUT9 - HS open load |  |
| 14 | OUT3 OC Recovery Enable |  | OUT8 - HS open load |  |
| 13 | OUT2 OC Recovery Enable |  | OUT7 - HS open load |  |
| 12 | OUT1 OC Recovery Enable |  | OUT6 - HS open load |  |
| 11 | OUT11 PWM1 Enable | If the PWM1/2 Enable Bit is set and the output is enabled (Input Register 0 ) the output is switched on if PWM1/2 input is high and switched off if PWM1/2 input is low. OUT9 and OUT10 is controlled by PWM2 input all other outputs are controlled by PWM1 input. | OUT6 - LS open load |  |
| 10 | OUT10 PWM2 Enable |  | OUT5 - HS open load |  |
| 9 | OUT9 PWM2 Enable |  | OUT5 - LS open load |  |
| 8 | OUT8 PWM1 Enable |  | OUT4 - HS open load |  |
| 7 | OUT7 PWM1 Enable |  | OUT4 - LS open load |  |
| 6 | OUT6 PWM1 Enable |  | OUT3 - HS open load |  |
| 5 | OUT4 PWM1 Enable |  | OUT3 - LS open load |  |
| 4 | OUT4 PWM1 Enable |  | OUT2 -HS open load |  |
| 3 | OUT3 PWM1 Enable |  | OUT2- LS open load |  |
| 2 | OUT4 PWM1 Enable |  | OUT1 - HS open load |  |
| 1 | OUT4 PWM1 Enable |  | OUT1 - LS open load |  |
| 0 |  | 1 | No Error bit | A logical NOR-combination of all bits 1 to 22 in both status registers. |

Table 10. SPI - ELECTRICAL CHARACTERISTICS
( $\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.3 \mathrm{~V}, \mathrm{Tj}=-40$ to $150{ }^{\circ} \mathrm{C}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin).

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| Delay time from standby to active mode |  |  |  |  |  |  |
| tset | delay time | Switching from standby to <br> active mode. Time until <br> output drivers are enabled <br> after CSN going to high. |  | 160 | 300 | $\mu \mathrm{~s}$ |

## Inputs: CSN, CLK, PWM1/2 and DI

| $\mathrm{V}_{\text {inL }}$ | input low level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 1.5 | 2.0 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {inH }}$ | input high level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 3.0 | 3.5 | V |
| $\mathrm{V}_{\text {inHyst }}$ | input hysteresis | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 0.5 |  |  | V |
| ICSN in | pull up current at input CSN | $\mathrm{V}_{\text {CSN }}=3.5 \mathrm{~V} \mathrm{~V}_{\text {CC }}=5 \mathrm{~V}$ | -40 | -20 | -8 | $\mu \mathrm{A}$ |
| ICLK in | pull down current at input CLK | $\mathrm{V}_{\text {CLK }}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{l} \mathrm{DI}_{\text {in }}$ | pull down current at input DI | $\mathrm{V}_{\mathrm{DI}}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{A}$ |
| IPWM1 in | pull down current at input PWM1 | $\mathrm{V}_{\text {PWM }}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{Cin}^{1}$ | input capacitance at input CSN, CLK, DI and PWM1/2 | $\mathrm{V}_{\mathrm{CC}}=0$ to 5.3 V |  | 10 | 15 | pF |

## Dl timing (see figure 5 and figure 7 ) ${ }^{\mathbf{2}}$

| tclk | clock period | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 1000 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tclkh | clock high time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 |  | ns |
| tclkl | clock low time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 |  | ns |
| $\mathrm{t}_{\text {set }}$ CSN | CSN setup time, CSN low before rising edge of CLK | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 |  | ns |
| $\mathrm{t}_{\text {set }}$ CLK | CLK setup time, CLK high before rising edge of CSN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 |  | ns |
| $t_{\text {set }} \mathrm{DI}$ | DI setup time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 200 |  | ns |
| thold time | DI hold time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 200 |  | ns |
| $\mathrm{tr}_{\mathrm{r}}$ in | rise time of input signal DI, CLK, CSN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 100 | ns |
| $\mathrm{t}_{\mathrm{f}}$ in | fall time of input signal DI, CLK, CSN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 100 | ns |

Note: 1. Value of input capacity is not measured in production test. Parameter guaranteed by design.
2. Dl timing parameters tested in production by a passed/failed test:
$\mathrm{Tj}=-40^{\circ} \mathrm{C} /+25^{\circ} \mathrm{C}$ : SPI communication @2MHZ
$\mathrm{Tj}=+125^{\circ} \mathrm{C}: \quad$ SPI communication @1.25MHZ

Table 10. SPI - ELECTRICAL CHARACTERISTICS (continued)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DO |  |  |  |  |  |  |
| $\mathrm{V}_{\text {DOL }}$ | output low level | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{ID}=-2 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
| $\mathrm{V}_{\mathrm{DOH}}$ | output high level | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2 \mathrm{~mA}$ | $\begin{aligned} & V_{C C} \\ & -0.4 \end{aligned}$ | $\begin{aligned} & V_{\mathrm{Cc}} \\ & -0.2 \end{aligned}$ |  | V |
| IDOLK | tristate leakage current | $\mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\mathrm{CC}}, 0 \mathrm{~V}<\mathrm{V}_{\mathrm{DO}}<\mathrm{V}_{\mathrm{CC}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{CDO}^{3}$ | tristate input capacitance | $\begin{aligned} & \mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\mathrm{CC}}, \\ & 0 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.3 \mathrm{~V} \end{aligned}$ |  | 10 | 15 | pF |

## DO timing (see FIGURE 6 and FIGURE 7)

| tr DO | DO rise time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{l}_{\text {load }}=-1 \mathrm{~mA}$ | 80 | 140 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{f} \mathrm{DO}$ | DO fall time | $C_{L}=100 \mathrm{pF}, \mathrm{l}_{\text {load }}=1 \mathrm{~mA}$ | 50 | 100 | ns |
| ten DO tri L | DO enable time from tristate to low level | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{l}_{\text {ooad }}=1 \mathrm{~mA} \\ & \text { pull-up load to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | 100 | 250 | ns |
| $\mathrm{t}_{\text {dis }}$ DO L tri | DO disable time from low level to tristate | $\begin{aligned} & C_{L}=100 \mathrm{pF}, I_{\text {load }}=4 \mathrm{~mA} \\ & \text { pull-up load to } V_{C C} \end{aligned}$ | 380 | 450 | ns |
| ten DO tri H | DO enable time from tristate to high level | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{l}_{\text {load }}=-1 \mathrm{~mA}$ pull-down load to GND | 100 | 250 | ns |
| $\mathrm{t}_{\text {dis }}$ DO H tri | DO disable time from high level to tristate | $C_{L}=100 \mathrm{pF}, l_{\text {load }}=-4 \mathrm{~mA}$ pull-down load to GND | 380 | 450 | ns |
| $\mathrm{t}_{\mathrm{d}} \mathrm{DO}$ | DO delay time | $\begin{aligned} & \mathrm{V}_{\mathrm{DO}}<0.3 \mathrm{~V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{DO}}>0.7 \mathrm{~V}_{\mathrm{CC}}, \\ & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \end{aligned}$ | 50 | 250 | ns |

## CSN timing (see FIGURE 8)

| tCSN_HI,stb | Minimum CSN HI time, switching <br> from standby mode | Transfer of SPI-command to <br> Input Register |  | 20 | 50 | $\mu \mathrm{~s}$ |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| tCSN_HI,min | Maximum CSN HI time, active <br> mode | Transfer of SPI-command to <br> Input Register |  | 2 | 4 | $\mu \mathrm{~s}$ |

[^0]Figure 6. SPI - TRANSFER TIMING DIAGRAM


Figure 7. SPI - INPUT TIMING


Figure 8. SPI - DO VALID DATA DELAY TIME AND VALID TIME


Figure 9. SPI - DO ENABLE AND DISABLE TIME


Figure 10. SPI - DRIVER TURN ON/OFF TIMING, MINIMUM CSN HI TIME


Figure 11. SPI - TIMING OF STATUS BIT 0 (FAULT CONDITION)


Figure 12. PowerSO36 Mechanical Data \& Package Dimensions

| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A | 3.25 |  | 3.5 | 0.128 |  | 0.138 |
| A2 |  |  | 3.3 |  |  | 0.13 |
| A4 | 0.8 |  | 1 | 0.031 |  | 0.039 |
| A5 |  | 0.2 |  |  | 0.008 |  |
| a1 | 0 |  | 0.075 | 0 |  | 0.003 |
| b | 0.22 |  | 0.38 | 0.008 |  | 0.015 |
| c | 0.23 |  | 0.32 | 0.009 |  | 0.012 |
| D | 15.8 |  | 16 | 0.622 |  | 0.630 |
| D1 | 9.4 |  | 9.8 | 0.37 |  | 0.38 |
| D2 |  | 1 |  |  | 0.039 |  |
| E | 13.9 |  | 14.5 | 0.547 |  | 0.57 |
| E1 | 10.9 |  | 11.1 | 0.429 |  | 0.437 |
| E2 |  |  | 2.9 |  |  | 0.114 |
| E3 | 5.8 |  | 6.2 | 0.228 |  | 0.244 |
| E4 | 2.9 |  | 3.2 | 0.114 |  | 1.259 |
| e |  | 0.65 |  |  | 0.026 |  |
| e3 |  | 11.05 |  |  | 0.435 |  |
| G | 0 |  | 0.075 | 0 |  | 0.003 |
| H | 15.5 |  | 15.9 | 0.61 |  | 0.625 |
| h |  |  | 1.1 |  |  | 0.043 |
| L | 0.8 |  | 1.1 | 0.031 |  | 0.043 |
| N | $10^{\circ}(\max )$ |  |  |  |  |  |
| s | $8^{\circ}(\max )$ |  |  |  |  |  |

Note: "D and E1" do not include mold flash or protusions. - Mold flash or protusions shall not exceed 0.15 mm ( 0.006 ") - Critical dimensions are "a3", "E" and "G".

## OUTLINE AND MECHANICAL DATA



PowerSO36


Table 11. Revision History

| Date | Revision | Description of Changes |
| :---: | :---: | :--- |
| April 2004 | 1 | First Issue |
| June 2004 | 2 | Changed Maturity from Product Preview to Final. <br> Changed values in the Table 4 ESD Protection. |
| July 2004 | 3 | Small Change |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics.
All other names are the property of their respective owners
© 2004 STMicroelectronics - All rights reserved

## STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States
www.st.com


[^0]:    3. Value of input capacity is not measured in production test. Parameter guaranteed by design
