# IMI145155 # CMOS LSI SERIAL INPUT PLL FREQUENCY SYNTHESIZER T.50-17 ### PRODUCT FEATURES - General Purpose Applications: CATV, AM/FM Radios, Scanning Receivers, 2-Way Radios, Amateur Radios, TV Tuning - >30 MHz Typical Input Capability @ V<sub>DD</sub> = 5V - On- or Off-Chip Reference Oscillator Operation with Buffered Output - Compatible with the SPI (Serial Peripheral Interface) on CMOS MCU's - Lock Detect Signal - Two Open-Drain Switch Outputs - Single Modulus/Serial Programming - 8 User-Selectable ÷R Values: 16, 512, 1024, 2048, 3668, 4096, 6144, 8192 - Linearized Digital Phase Detector Enhances Transfer Function Linearity - Two Error Signal Options: Single-Ended (3-State), Double-Ended - Packaging Options Include: Plastic and Ceramic Dual-In-Line, Plastic J-Leaded, and Ceramic Leadless Chip Carriers, and Small-Outline Packages. Die are avallable for Hybrid Applications. - Grades Available Include: Commercial, Military Operating Range, and Military Screened ### PRODUCT DESCRIPTION \* The IMI145155 is one of a family of LSI PLL frequency synthesizers from International Microcircuits. In the 18-pin ceramic or plastic dual-in-line packages, this product is pin-for-pin compatible with the MC145155, and can be used as a direct replacement with identical or superior operating characteristics. This product can be alternatively packaged to meet your needs. MIL-STD-883 screening is available for high-reliability applications. The IMI145155 is programmed by a clocked, serial input 16-bit data stream. The device features a reference oscillator, selectable-reference divider, digital-phase detector, 14-bit programmable ÷N counter, and the necessary shift register and latch circuitry for accepting the serial input data. When combined with a loop filter and VCO, the IMI145155 can provide all the remaining functions for a PLL frequency synthesizer operating to the device's frequency limit. For higher VCO frequency operation, a down mixer or a fixed divide prescaler can be used between the VCO and the IMI145155. The IMI145155, IMI145156, IMI145157, and IMI145158 CMOS PLL frequency synthesizers have serial programmable inputs with a single or dual modulus capability, transmit/receive offsets, selection of phase detector type, and choice of reference divider integer values. If your application requires additional features, please contact our factory. Our engineers can quickly design a product to meet your requirements. # BLOCK DIAGRAM RA2 2 12 x 8 ROM Lock 8 ID 27 ## IMI145155 ## T-50-17 | MAXIN | IUM F | ATINGS *** | | |--------------------------------|------------------|------------------------------|------| | Rating | Symbol | Value | Unit | | DC Supply Voltage | V <sub>DD</sub> | -0.5 to +10 | Vdç | | Input Voltage,<br>All Inputs | V <sub>in</sub> | -0.5 to V <sub>DD</sub> +0.5 | Vdc | | Operating Temperature<br>Range | TA | -55 to +125 | °C | | Storage Temperature<br>Range | T <sub>stg</sub> | -65 to +150 | °C | (Voltage Referenced to V<sub>SS</sub>) This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range: $V_{SS} < (V_{in} \ or \ V_{out}) < V_{DD}$ Unused inputs must always be tied to an appropriate logic voltage level (either $V_{SS}$ or $V_{DD}$ ). | and the same | man is | 131 | EC | TRIC | AL | CH/ | IRA | CTER | IST | CS | - | ֥ ( | × 100 | ÷ 📆 | |------------------------------------------------------------------------------------------------------------|-----------------|-------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-------| | | | v | -55°C | | -40°C | | 25°C | | 85°C | | 125°C | | Units | | | Characteristic | Symbol | VDD | Min | Max | Min | Max | Min | Тур | Max | Min | Max | Min | Max | Units | | Power Supply<br>Voltage | V <sub>DD</sub> | _ | 3 | 8 | 3 | 8 | 3 | | 8 | 3 | 8 | 3 | 8 | Vdc | | Output Voltage<br>V <sub>In</sub> = V <sub>DD</sub> or 0 | Vol | 3<br>5<br>8 | - 1 - 1 | 0.05<br>0.05<br>0.05 | 1 1 1 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | 111 | 0.05<br>0.05<br>0.05 | 111 | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0 \text{ or } V_{DD}$ | V <sub>OH</sub> | 3<br>5<br>8 | 2.95<br>4.95<br>7.95 | | 2.95<br>4.95<br>7.95 | 111 | 2.95<br>4.95<br>7.95 | 3<br>5<br>8 | | 2.95<br>4.95<br>7.95 | 111 | 2.95<br>4.95<br>7.95 | | vac | | Input Voltage<br>V <sub>O</sub> = 2.5 or 0.5<br>V <sub>O</sub> = 4.5 or 0.5<br>V <sub>O</sub> = 7.5 or 1.5 | V <sub>IL</sub> | 3<br>5<br>8 | 111 | 0.9<br>1.5<br>2.4 | 1 1 | 0.9<br>1.5<br>2.4 | _ | 1.35<br>2.75<br>3.65 | 0.9<br>1.5<br>2.4 | 111 | 0.9<br>1.5<br>2.4 | 111 | 0.9<br>1.5<br>2.4 | Vdc | | V <sub>O</sub> = 0.5 or 2.5<br>V <sub>O</sub> = 0.5 or 4.5<br>V <sub>O</sub> = 1.5 or 7.5 | ViH | 3<br>5<br>8 | 2.1<br>3.5<br>5.6 | | 2.1<br>3.5<br>5.6 | 1 1 1 | 2.1<br>3.5<br>5.6 | 1.65<br>2.75<br>4.45 | _ | 2.1<br>3.5<br>5.6 | 1 1 1 | 2.1<br>3.5<br>5.6 | _ | | | Output Current<br>V <sub>OH</sub> = 2.7<br>V <sub>OH</sub> = 4.6<br>V <sub>OH</sub> = 7.5 | Гон | 3<br>5<br>8 | -1.6<br>-2.4<br>-4.8 | _ | -1.6<br>-2.4<br>-4.8 | <del>-</del> | -1.4<br>-2.0<br>-3.6 | -2.0<br>-2.8<br>-4.6 | = | -0.8<br>-1.6<br>-2.8 | | -0.8<br>-1.6<br>-2,8 | 1 1 | | | $V_{OL} = 0.3$<br>$V_{OL} = 0.4$<br>$V_{OL} = 0.5$ | loL | 3<br>5<br>8 | 1.6<br>2.4<br>4.8 | 111 | 1.6<br>2.4<br>4.8 | | 1.4<br>2.0<br>3.6 | 2.0<br>2.8<br>4.6 | _ | 0.8<br>1.6<br>2.8 | = | 0.8<br>1.6<br>2.8 | | | | Input Current<br>f <sub>in</sub> , OSC <sub>in</sub> | lin | 8 | | ±50 | | ±50 | _ | ±10 | ±25 | | ±22 | | ±22 | μAdc | | Other Inputs | Ін. | 8 | | ±0,3 | <u> </u> | ±0.3 | | ±.00001 | _±0.1 | | ±1.0 | | ±1.0 | Ľ | | Input Capacitance | Cin | 3–8 | | 10 | | 10 | | 6 | 10 | | 10 | | 10 | pF | | Output<br>Capacitance | Cout | 3-8 | | 10 | _ | 10 | | 6 | 10 | | 10 | | 10 | pF | | 3-State Leakage<br>Current PD <sub>out</sub> | IL. | 8 | - | ±0.1 | | ±0.1 | | ±0.0001 | ±0.1 | _ | ±10 | | ±10 | μAdc | | Quiescent Current (Static) | I <sub>DD</sub> | 8 | _ | 150 | _ | 150 | _ | 40 | 150 | _ | 150 | _ | 150 | μAdo | # IMI145155 ## T-50-17 | SWITCHING- | CHARACT | ERIS | TICS | | | · | |-----------------------------------------------------------------------------------|--------------------------------------|-------------|-----------------|-------------------|-------------------|------| | Characteristic | Symbol | VDD | Min | Тур | Max | Unit | | Output Rise and Fall Time<br>All Outputs | t <sub>TLH</sub> | 3<br>5<br>8 | | 15<br>10<br>5 | 20<br>15<br>10 | ns | | Setup Time<br>Data to Clock | t <sub>su</sub> | 3<br>5<br>8 | 50<br>40<br>30 | 20<br>10<br>9 | = | ns | | Clock to Enable | t <sub>su</sub> | 3<br>5<br>8 | 100<br>50<br>30 | 30<br>15<br>10 | _<br>_<br>_ | ns | | Hold Time Clock to Data | t <sub>H</sub> | 3<br>5<br>8 | 10<br>15<br>20 | 5<br>8<br>10 | 111 | ns | | Recovery Time Enable to Clock | t <sub>REC</sub> | 3<br>5<br>8 | 10<br>15<br>20 | -2<br>-3<br>-3 | | ns | | Output Pulse Width<br>PHIR, PHIV with f <sub>R</sub> in Phase with f <sub>V</sub> | two | 3<br>5<br>8 | 70<br>40<br>30 | 250<br>150<br>100 | 500<br>300<br>200 | ns | | Input Rise and Fall Times<br>OSC <sub>in</sub> , f <sub>in</sub> | t <sub>TLH</sub><br>t <sub>THL</sub> | 3<br>5<br>8 | _ | 10<br>5<br>2 | 5<br>2<br>0.5 | με | | Input Pulse Width Clock, Enable | t <sub>W</sub> | 3<br>5<br>8 | 60<br>50<br>40 | 30<br>25<br>· 20 | | ns | (TA = -55°C to +125°C, CL = 50 pF) | FREQUENCY CHARACTERISTICS | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----------------|-----------------------|----------------|----------------------|-------|--| | Characteristic | Symbol | Division<br>Ratio | V <sub>DD</sub> | −55°C to 125°C<br>Max | Typical | -40°C to 85°C<br>Max | Units | | | Operating Frequency f <sub>in</sub> OSC <sub>in</sub><br>Input=SQ Wave V <sub>DD</sub> -V <sub>SS</sub><br>or Sinewave 500mVP-P | f <sub>max</sub> | ≥10 | 3<br>5<br>8 | 10<br>15<br>20 | 28<br>30<br>30 | 11<br>17<br>21 | h41.6 | | | | | 3 | 3<br>5<br>8 | 3.5<br>5<br>8 | 12<br>16<br>24 | 4<br>6<br>9 | MHz | | ## PIN DESCRIPTIONS RAO, RA1, RA2 (Pins 18, 1, and 2) – These three inputs establish a code defining one of eight possible divide values for the total reference divider, as defined by the table below. | Refe | rence Add<br>Code | Total<br>Divide Value | | |------|-------------------|-----------------------|--------------| | RA2 | RA1 | RA0 | Divide value | | 0 | 0 | 0 | 16 | | 0 | 0 | 1 | 512 | | 0 | 1 | 0 | 1024 | | 0 | 1 | 1 | 2048 | | 1 | 0 | 0 | 3668 | | 1 | 0 | 1 | 4096 | | 1 | 1 | 0 | 6144 | | 1 | 1 | 1 | 8192 | $\Phi$ **R**, $\Phi$ **V** (**Pins 3 and 4**) – These phase detector outputs can be combined externally for a loop error signal. A single-ended output is also available for this purpose (see PD<sub>out</sub>). If frequency $f_V$ is greater than $f_R$ or if the phase of $f_V$ is leading, then error information is provided by $\Phi V$ pulsing low. $\Phi R$ remains essentially high. If the frequency of $f_V$ is less than $f_R$ or if the phase of $f_V$ is lagging, then error information is provided by $\Phi R$ pulsing low. $\Phi V$ remains essentially high. If the frequency of $f_V=f_R$ and both are in phase, both $\Phi V$ and $\Phi R$ remain high except for a small minimum time period when both pulse low in phase. V<sub>DD</sub> (Pin 5) - Positive power supply. **PD**<sub>out</sub> (**Pin 6**) – Three state output of phase detector for use as loop error signal. Double-ended outputs are also available for this purpose (see $\Phi V$ and $\Phi R$ ). Frequency $f_V > f_R$ or $f_V$ leading: negative pulses Frequency $f_V < f_R$ or $f_V$ lagging: positive pulses Frequency $f_V = f_R$ and phase coincidence: High-impedance state. V<sub>SS</sub> (Pin 7) - Circuit ground. **LD (Pin 8)** – Lock detector signal. High level when loop is locked (f<sub>R</sub>, $f_V$ same phase and frequency). Pulses low when loop is out of lock. **f**<sub>in</sub> (Pin 9) – Input to the ÷N portion of the synthesizer, f<sub>in</sub> is typically derived from the loop VCO, and is AC-coupled into Pín 9. For larger amplitude signals (standard CMOS logic levels) DC coupling may be used. CLOCK, DATA (Pins 10 and 11) – Shift register clock and data input. Each low-to-high transition clocks one bit into the on-chip 16-bit shift register. The data is presented on the DATA input at the time of the positive clock transition the DATA input provides programming information for the 14-bit ÷N counter and the two switch signals SW1 and SW2. The entry format is as follows: **ENABLE (Pin 12)** — When high (1) transfers contents of the shift register into the latches, and to the programmable counter inputs and the switch outputs SW1 and SW2. When low (0) inhibits the above action and allows changes to be made in the shift register data without affecting the counter programming and switch outputs. An on-chip-pull-up establishes a continuously high level for ENABLE when no external signal is applied to Pin 12. SW1, SW2 (Pins 13 and 14) – SW1 and SW2 provide latched open drain outputs corresponding to data bits numbers one and two. These will typically be used for band switch functions. A logic one will cause the output to assume a high-impedance state, while a logic zero will cause an output logic zero. REF<sub>out</sub> (Pin 15) – Buffered output of on-chip reference oscillator or externally provided reference-input signal. $\mbox{OSC}_{out},$ $\mbox{OSC}_{ln}$ (Pins 16 and 17) – These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency-setting capacitors of appropriate value must be connected from $\mbox{OSC}_{in}$ to ground and $\mbox{OSC}_{out}$ to ground. $\mbox{OSC}_{in}$ may also serve as input for an externally generated reference signal. This signal will typically be AC coupled to $\mbox{OSC}_{in}$ , but for larger amplitude signals (standard CMOS logic levels) DC coupling may also be used. In the external reference mode, no connection is required to $\mbox{OSC}_{out}.$ ## **CONNECTION DIAGRAMS** ### **DUAL-IN-LINE PACKAGES** ## CHIP CARRIER #### DIE I AVOIT ## ORDERING INFORMATION NOTE: Pin numbers correspond to DIP pin-out. ## **VALID COMBINATIONS:** IMI145155018PB IMI145155020QB IMI145155018XB IMI145155018ST IMI145155020LT IMI145155020LK IMI145155000DG IMI145155000DQ For detailed ordering information see page 2.