## **Product Description** Stanford Microdevices' SNA-100 is a GaAs monolithic broadband amplifier (MMIC) in die form. This amplifier provides 12dB of gain when biased at 50mA and 4V. External DC decoupling capacitors determine low frequency response. The use of an external resistor allows for bias flexibility and stability. These unconditionally stable amplifiers are designed for use as general purpose 50 ohm gain blocks. Also available in packaged form (SNA-176, -186 & -187), its small size (0.33mm x 0.33mm) and gold metallization makes it an ideal choice for use in hybrid circuits. The SNA-100 is available in gel paks at 100 devices per container. ## **SNA-100** # DC-10 GHz, Cascadable **GaAs MMIC Amplifier** ### **Product Features** - Cascadable 50 Ohm Gain Block - 12dB Gain, +13dBm P1dB - 1.5:1 Input and Output VSWR - Operates From Single Supply - Chip Back is Ground ## **Applications** - Narrow and Broadband Linear Amplifiers - Commercial and Industrial Applications #### Electrical Specifications at Ta = 25C | Symbol | Parameters: Test Conditions:<br>Id = 50 m A, Z <sub>0</sub> = 50 O h m s | | Units | Min. | Тур. | Мах. | |-----------------|--------------------------------------------------------------------------|------------------------------------------------------------|-------------------|---------------------|---------------------------|-------| | G <sub>P</sub> | Small Signal Power Gain | f = 0.1-2.0 G H z<br>f = 2.0-6.0 G H z<br>f = 6.0-10 G H z | d B<br>d B<br>d B | 11.0<br>10.0<br>9.0 | 1 2 .0<br>11 .0<br>1 0 .0 | | | G <sub>F</sub> | Gain Flatness | f = 0.1-8.0 G H z | d B | | +/- 0.5 | | | B W 3 d B | 3 d B B a n d w id th | | GHz | | 10.0 | | | P 1 d B | Output Power at 1dB Compression | f = 2.0 G H z | d B m | | 13.0 | | | N F | Noise Figure | f = 2.0 G H z | d B | | 6.0 | | | V S W R | Input / Output | f = 0.1-10 G H z | - | | 1.5:1 | | | IP <sub>3</sub> | Third Order Intercept Point | f = 2.0 G H z | d B m | | 2 6 | | | T D | Group Delay | f = 2.0 G H z | psec | | 100 | | | IS O L | Reverse Isolation | f = 0.1-10 G H z | d B | | 1 6 | | | V D | Device Voltage | | V | 3.5 | 4.0 | 4 . 5 | | d G /d T | Device Gain Temperature Coefficient | | d B /d e g C | | -0.0015 | | | d V /d T | Device Voltage Temperature Coefficient | | m V/degC | | -4.0 | | The information provided herein is believed to be reliable at press time. Stanford Microdevices assumes no responsibility for inaccuracies or omissions Stanford Microdevices assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. Stanford Microdevices does not authorize or warrant any Stanford Microdevices product for use in life-support devices and/or systems. Copyright 1999 Stanford Microdevices, Inc. All worldwide rights reserved ## SNA-100 DC-10 GHz Cascadable MMIC Amplifier ### Typical Performance at 25° C (Vds =4.0V, Ids = 50mA) Suggested Bonding Arrangement Simplified Schematic of MMIC ### SNA-100 DC-10 GHz Cascadable MMIC Amplifier #### **Absolute Maximum Ratings** | Parameter | Absolute<br>Maximum | | | |-----------------------|---------------------|--|--| | Device Current | 90mA | | | | Power Dissipation | 400mW | | | | RF Input Power | 100mW | | | | Junction Temperature | +200C | | | | Operating Temperature | -45C to +85C | | | | Storage Temperature | -65C to +150C | | | #### Notes: 1. Operation of this device above any one of these parameters may cause permanent damage. #### MTTF vs. Temperature @ Id = 50mA | Die Bottom<br>Temperature | Junction<br>Temperature | MTTF (hrs) | | |---------------------------|-------------------------|------------|--| | +55C | +155C | 1000000 | | | +90C | +190C | 100000 | | | +120C | +220C | 10000 | | Thermal Resistance (Lead-Junction): 506° C/W # Part Number Ordering Information | Part Number | Devices Per Pak | | | |-------------|-----------------|--|--| | SNA-100 | 100 | | | **Typical Biasing Configuration** #### Die Attach The die attach process mechanically attaches the die to the circuit substrate. In addition, it electrically connects the ground to the trace on which the die is mounted and establishes the thermal path by which heat can leave the die. #### **Assembly Techniques** Epoxy die attach is recommended. The top and bottom metallization is gold. Conductive silver-filled epoxies are recommended. This method involves the use of epoxy to form a joint between the backside gold of the chip and the metallized area of the substrate. A 150 C cure for 1 hour is necessary. Recommended epoxy is Ablebond 84-1LMIT1 from Ablestik. #### Wire Bonding Electrical connections to the die are through wire bonds. Stanford Microdevices recommends wedge bonding or ball bonding to the pads of these devices. #### Recommended Wedge Bonding Procedure - 1. Set the heater block temperature to 260C +/- 10C. - 2. Use pre-stressed (annealed) gold wire between 0.0005 to 0.001 inches in diameter. - 3. Tip bonding pressure should be between 15 and 20 grams and should not exceed 20 grams. The footprint that the wedge leaves on the gold wire should be between 1.5 and 2.5 wire diameters across for a good bond. 522 Almanor Ave., Sunnyvale, CA 94086 Phone: (800) SMI-MMIC