

INITIAL RELEASE Final Electrical Specifications LTC 1545

## Software-Selectable Multiprotocol Transceiver

December 1998

## FEATURES

- Software-Selectable Transceiver Supports: RS232, RS449, EIA530, EIA530-A, V.35, V.36, X.21
- TUV/Detecon Inc. Certified NET1 and NET2 Compliant (Test Report No. NET2/071601/98)
- TBR2 Compliant (Test Report No. CTR2/071601/98)
- Software-Selectable Cable Termination Using the LTC1344A
- Complete DTE or DCE Port with LTC1543, LTC1344A
- Operates from Single 5V Supply with LTC1543

# **APPLICATIONS**

- Data Networking
- CSU and DSU
- Data Routers

# TYPICAL APPLICATION

### DESCRIPTION

The LTC<sup>®</sup>1545 is a 5-driver/5-receiver multiprotocol transceiver. The LTC1545 and LTC1543 form the core of a complete software-selectable DTE or DCE interface port that supports the RS232, RS449, EIA530, EIA530-A, V.35, V.36 or X.21 protocols. Cable termination may be implemented using the LTC1344A software-selectable cable termination chip or by using existing discrete designs.

The LTC1545 runs from a 5V supply and the charge pump on the LTC1543. The part is available in a 36-lead SSOP surface mount package.

C, LTC and LT are registered trademarks of Linear Technology Corporation.



#### DTE or DCE Multiprotocol Serial Interface with DB-25 Connector

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

### **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                                            |
|-----------------------------------------------------|
| Supply Voltage, V <sub>CC</sub> 6.5V                |
| Input Voltage                                       |
| Transmitters $-0.3V$ to (V <sub>CC</sub> + 0.3V)    |
| Receivers – 18V to 18V                              |
| Logic Pins $-0.3V$ to (V <sub>CC</sub> + 0.3V)      |
| Output Voltage                                      |
| Transmitters $(V_{EE} - 0.3V)$ to $(V_{DD} + 0.3V)$ |
| Receivers $-0.3V$ to (V <sub>CC</sub> + 0.3V)       |
| Logic Pins $-0.3V$ to (V <sub>CC</sub> + 0.3V)      |
| V <sub>EE</sub> –10V to 0.3V                        |
| V <sub>DD</sub> 0.3V to 10V                         |
| Short-Circuit Duration                              |
| Transmitter Output Indefinite                       |
| Receiver Output Indefinite                          |
| V <sub>EE</sub> 30 sec                              |
| Operating Temperature Range 0°C to 70°C             |
| Storage Temperature Range –65°C to 150°C            |
| Lead Temperature (Soldering, 10 sec) 300°C          |
|                                                     |

## PACKAGE/ORDER INFORMATION



Consult factory for Industrial and Military grade parts.

### **ELECTRICAL CHARACTERISTICS** $V_{CC} = 5V$ , $V_{DD} = 8V$ , $V_{EE} = -7V$ for V.28, -5.5V for V.10, V.11 (Notes 2, 3)

| SYMBOL          | PARAMETER                                                                                | CONDITIONS                                                                                                                                                             |                  | MIN | ТҮР                              | MAX                               | UNITS                            |
|-----------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|----------------------------------|-----------------------------------|----------------------------------|
| Supplies        |                                                                                          |                                                                                                                                                                        |                  |     |                                  |                                   |                                  |
| Icc             | V <sub>CC</sub> Supply Current (DCE Mode,<br>All Digital Pins = GND or V <sub>CC</sub> ) | RS530, RS530-A, X.21 Modes, No Load<br>RS530, RS530-A, X.21 Modes, Full Load<br>V.28 Mode, No Load<br>V.28 Mode, Full Load<br>No-Cable Mode, D4ENB = HIGH              |                  |     | 2.7<br>110<br>1<br>1<br>10       | 5<br>150<br>3<br>3<br>500         | mA<br>mA<br>mA<br>mA<br>μA       |
| IEE             | V <sub>EE</sub> Supply Current (DCE Mode,<br>All Digital Pins = GND or V <sub>CC</sub> ) | RS530, RS530-A, X.21 Modes, No Load<br>RS530, X.21 Modes, Full Load<br>RS530-A, Full Load<br>V.28 Mode, No Load<br>V.28 Mode, Full Load<br>No-Cable Mode, D4ENB = HIGH | •<br>•<br>•<br>• |     | 2.0<br>23<br>34<br>1<br>12<br>10 | 4.0<br>35<br>50<br>3<br>18<br>500 | mA<br>mA<br>mA<br>mA<br>mA<br>μA |
| I <sub>DD</sub> | V <sub>DD</sub> Supply Current (DCE Mode,<br>All Digital Pins = GND or V <sub>CC</sub> ) | RS530, RS530-A, X.21 Modes, NoLoad<br>RS530, RS530-A, X.21 Modes, Full Load<br>V.28 Mode, No Load<br>V.28 Mode, Full Load<br>No-Cable Mode, D4ENB = HIGH               | •<br>•<br>•      |     | 0.3<br>0.3<br>1<br>13.5<br>10    | 2<br>2<br>3<br>18<br>500          | mA<br>mA<br>mA<br>mA<br>μA       |
| P <sub>D</sub>  | Internal Power Dissipation (DCE Mode,<br>(All Digital Pins = GND or V <sub>CC</sub> )    | RS530, RS530-A, X.21 Modes, Full Load<br>V.28 Mode, Full Load                                                                                                          |                  |     | 340<br>64                        |                                   | mW<br>mW                         |



## **ELECTRICAL CHARACTERISTICS** $v_{CC} = 5V$ , $v_{DD} = 8V$ , $v_{EE} = -7V$ for V.28, -5.5V for V.10, V.11 (Notes 2, 3)

| SYMBOL                          | PARAMETER                                                        | CONDITIONS                                                                                                      |   | MIN                       | ТҮР | MAX                  | UNITS          |
|---------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---|---------------------------|-----|----------------------|----------------|
| Logic Input                     | s and Outputs                                                    |                                                                                                                 |   | 1                         |     | I                    |                |
| VIH                             | Logic Input High Voltage                                         |                                                                                                                 | • | 2                         |     |                      | V              |
| VIL                             | Logic Input Low Voltage                                          |                                                                                                                 | • |                           |     | 0.8                  | V              |
| I <sub>IN</sub>                 | Logic Input Current                                              | D1, D2, D3, D4, D5<br>M0, M1, M2, DCE, D4ENB, R4EN = GND<br>M0, M1, M2, DCE, D4ENB, R4EN = V <sub>CC</sub>      | • | -100                      | -50 | ±10<br>-30<br>±10    | μΑ<br>μΑ<br>μΑ |
| V <sub>OH</sub>                 | Output High Voltage                                              | $I_0 = -4mA$                                                                                                    | • | 3                         | 4.5 |                      | V              |
| V <sub>OL</sub>                 | Output Low Voltage                                               | I <sub>0</sub> = 4mA                                                                                            | • |                           | 0.3 | 0.8                  | V              |
| I <sub>OSR</sub>                | Output Short-Circuit Current                                     | $0V \le V_0 \le V_{CC}$                                                                                         | • | -50                       | 40  | 50                   | mA             |
| I <sub>OZR</sub>                | Three-State Output Current                                       | $M0 = M1 = M2 = V_{CC}, 0V \le V_0 \le V_{CC}$                                                                  |   |                           | ±1  |                      | μA             |
| V.11 Drive                      | r                                                                |                                                                                                                 |   |                           |     |                      |                |
| V <sub>ODO</sub>                | Open Circuit Differential Output Voltage                         | R <sub>L</sub> = 1.95k (Figure 1)                                                                               | • |                           |     | ±5                   | V              |
| V <sub>ODL</sub>                | Loaded Differential Output Voltage                               | $ \begin{array}{l} R_{L} = 50\Omega \; (\text{Figure 1}) \\ R_{L} = 50\Omega \; (\text{Figure 1}) \end{array} $ | • | 0.5V <sub>0D0</sub><br>±2 |     | 0.67V <sub>0D0</sub> | V              |
| $\Delta V_{0D}$                 | Change in Magnitude of Differential<br>Output Voltage            | $R_L = 50\Omega$ (Figure 1)                                                                                     | • |                           |     | 0.2                  | V              |
| V <sub>OC</sub>                 | Common Mode Output Voltage                                       | $R_L = 50\Omega$ (Figure 1)                                                                                     | • |                           |     | 3                    | V              |
| $\Delta V_{0C}$                 | Change in Magnitude of Common Mode<br>Output Voltage             | $R_L = 50\Omega$ (Figure 1)                                                                                     | • |                           |     | 0.2                  | V              |
| I <sub>SS</sub>                 | Short-Circuit Current                                            | V <sub>OUT</sub> = GND                                                                                          |   |                           |     | 150                  | mA             |
| I <sub>OZ</sub>                 | Output Leakage Current                                           | $-0.25V \le V_0 \le 0.25V$ , Power Off or No-Cable Mode or Driver Disabled                                      | • |                           | ±1  | ±100                 | μA             |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | (Figures 2, 5)                                                                                                  | • | 2                         | 15  | 25                   | ns             |
| t <sub>PLH</sub>                | Input to Output                                                  | (Figures 2, 5)                                                                                                  | • | 20                        | 40  | 65                   | ns             |
| t <sub>PHL</sub>                | Input to Output                                                  | (Figures 2, 5)                                                                                                  | • | 20                        | 40  | 65                   | ns             |
| Δt                              | Input to Output Difference,  t <sub>PLH</sub> – t <sub>PHL</sub> | (Figures 2, 5)                                                                                                  | • | 0                         | 3   | 12                   | ns             |
| t <sub>SKEW</sub>               | Output to Output Skew                                            | (Figures 2, 5)                                                                                                  |   |                           | 3   |                      | ns             |
| V.11 Recei                      | ver                                                              |                                                                                                                 |   |                           |     | <b>I</b>             |                |
| V <sub>TH</sub>                 | Input Threshold Voltage                                          | $-7V \le V_{CM} \le 7V$                                                                                         | • | -0.2                      |     | 0.2                  | V              |
| $\Delta V_{TH}$                 | Input Hysteresis                                                 | $-7V \le V_{CM} \le 7V$                                                                                         | • |                           | 15  | 40                   | mV             |
| l <sub>IN</sub>                 | Input Current (A, B)                                             | $-10V \le V_{A,B} \le 10V$                                                                                      | • |                           |     | ±0.66                | mA             |
| R <sub>IN</sub>                 | Input Impedance                                                  | $-10V \le V_{A,B} \le 10V$                                                                                      | • | 15                        | 30  |                      | kΩ             |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | (Figures 2, 6)                                                                                                  |   |                           | 15  |                      | ns             |
| t <sub>PLH</sub>                | Input to Output                                                  | (Figures 2, 6)                                                                                                  | • |                           | 50  | 80                   | ns             |
| t <sub>PHL</sub>                | Input to Output                                                  | (Figures 2, 6)                                                                                                  | • |                           | 50  | 80                   | ns             |
| $\Delta t$                      | Input to Output Difference,  t <sub>PLH</sub> - t <sub>PHL</sub> | (Figures 2, 6)                                                                                                  | • | 0                         | 4   | 16                   | ns             |



## **ELECTRICAL CHARACTERISTICS** $V_{CC} = 5V$ , $V_{DD} = 8V$ , $V_{EE} = -7V$ for V.28, -5.5 for V.10, V.11 (Notes 2, 3)

| SYMBOL                          | PARAMETER                                                        | CONDITIONS                                                                                                        | MIN | ТҮР                       | MAX  | UNITS |        |
|---------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|---------------------------|------|-------|--------|
| V.10 Driver                     |                                                                  |                                                                                                                   |     |                           |      | I     |        |
| V <sub>0</sub>                  | Output Voltage                                                   | Open Circuit, R <sub>L</sub> = 3.9k                                                                               |     | ±4                        |      | ±6    | V      |
| V <sub>T</sub>                  | Output Voltage                                                   | $ \begin{array}{l} R_{L} = 450\Omega \; (\text{Figure 3}) \\ R_{L} = 450\Omega \; (\text{Figure 3}) \end{array} $ | •   | ±3.6<br>0.9V <sub>0</sub> |      |       | V      |
| I <sub>SS</sub>                 | Short-Circuit Current                                            | V <sub>0</sub> = GND                                                                                              |     |                           |      | ±150  | mA     |
| I <sub>OZ</sub>                 | Output Leakage Current                                           | $-0.25V \le V_0 \le 0.25V$ , Power Off or No-Cable Mode or Driver Disabled                                        | •   |                           | ±0.1 | ±100  | μA     |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | $R_L = 450\Omega$ . $C_L = 100pF$ (Figures 3, 7)                                                                  |     |                           | 2    |       | μs     |
| t <sub>PLH</sub>                | Input to Output                                                  | $R_L = 450\Omega$ . $C_L = 100pF$ (Figures 3, 7)                                                                  |     |                           | 1    |       | μs     |
| t <sub>PHL</sub>                | Input to Output                                                  | $R_L = 450\Omega$ . $C_L = 100pF$ (Figures 3, 7)                                                                  |     |                           | 1    |       | μs     |
| V.10 Receiv                     | ver                                                              |                                                                                                                   |     |                           |      |       |        |
| V <sub>TH</sub>                 | Receiver Input Threshold Voltage                                 |                                                                                                                   | •   | -0.25                     |      | 0.25  | V      |
| $\Delta V_{TH}$                 | Receiver Input Hysteresis                                        |                                                                                                                   | •   |                           | 25   | 50    | mV     |
| I <sub>IN</sub>                 | Receiver Input Current                                           | $-10V \le V_A \le 10V$                                                                                            | •   |                           |      | ±0.66 | mA     |
| R <sub>IN</sub>                 | Receiver Input Impedance                                         | $-10V \le V_A \le 10V$                                                                                            | •   | 15                        | 30   |       | kΩ     |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | (Figures 4, 8)                                                                                                    |     |                           | 15   |       | ns     |
| t <sub>PLH</sub>                | Input to Output                                                  | (Figures 4, 8)                                                                                                    |     |                           | 55   |       | ns     |
| t <sub>PHL</sub>                | Input to Output                                                  | (Figures 4, 8)                                                                                                    |     |                           | 109  |       | ns     |
| Δt                              | Input to Output Difference,  t <sub>PLH</sub> - t <sub>PHL</sub> | (Figures 4, 8)                                                                                                    |     | 60                        |      |       | ns     |
| V.28 Driver                     | -                                                                |                                                                                                                   |     |                           |      |       |        |
| V <sub>0</sub>                  | Output Voltage                                                   | Open Circuit<br>R <sub>L</sub> = 3k (Figure 3)                                                                    | •   | ±5                        | ±8.5 | ±10   | V<br>V |
| I <sub>SS</sub>                 | Short-Circuit Current                                            | V <sub>0</sub> = GND                                                                                              |     |                           |      | ±150  | mA     |
| I <sub>OZ</sub>                 | Output Leakage Current                                           | $-0.25V \le V_0 \le 0.25V$ , Power Off or No-Cable Mode or Driver Disabled                                        | •   |                           | ±1   | ±100  | μA     |
| SR                              | Slew Rate                                                        | R <sub>L</sub> = 3k, C <sub>L</sub> = 2500pF (Figures 3, 7)                                                       | •   | 4                         |      | 30    | V/µs   |
| t <sub>PLH</sub>                | Input to Output                                                  | R <sub>L</sub> = 3k, C <sub>L</sub> = 2500pF (Figures 3, 7)                                                       | •   |                           | 1.3  | 2.5   | μs     |
| t <sub>PHL</sub>                | Input to Output                                                  | $R_L = 3k, C_L = 2500pF$ (Figures 3, 7)                                                                           | •   |                           | 1.3  | 2.5   | μs     |
| V.28 Receiv                     | ver                                                              |                                                                                                                   |     |                           |      |       |        |
| V <sub>THL</sub>                | Input Low Threshold Voltage                                      |                                                                                                                   |     |                           | 1.5  | 0.8   | V      |
| V <sub>TLH</sub>                | Input High Threshold Voltage                                     |                                                                                                                   | •   | 2                         | 1.6  |       | V      |
| $\Delta V_{TH}$                 | Receiver Input Hysterisis                                        |                                                                                                                   | •   |                           | 0.1  | 0.3   | V      |
| R <sub>IN</sub>                 | Receiver Input Impedance                                         | $-15V \le V_A \le 15V$                                                                                            | •   | 3                         | 5    | 7     | kΩ     |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | (Figures 4, 8)                                                                                                    |     |                           | 15   |       | ns     |
| t <sub>PLH</sub>                | Input to Output                                                  | (Figures 4, 8)                                                                                                    | •   |                           | 60   | 100   | ns     |
|                                 | Input to Output                                                  | (Figures 4, 8)                                                                                                    |     |                           | 150  | 450   | ns     |

The  ${\ensuremath{\bullet}}$  denotes specifications which apply over the full operating temperature range.

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** All currents into device pins are positive; all currents out of device are negative. All voltages are referenced to device ground unless otherwise specified.

Note 3: All typicals are given for V<sub>CC</sub> = 5V, V<sub>DD</sub> = 8V, V<sub>EE</sub> = -7V for V.28, -5.5V for V.10, V.11 and T<sub>A</sub> =  $25^{\circ}$ C.



### PIN FUNCTIONS

**V<sub>CC</sub>** (Pins 1, 19): Positive Supply for the Transceivers.  $4.75V \le V_{CC} \le 5.25V$ . Connect a 1µF capacitor to ground.

 $V_{DD}$  (Pins 2, 20): Positive Supply Voltage for V.28. Connect to  $V_{DD}$  Pin 3 on LTC1543 or 8V supply. Connect a  $1\mu F$  capacitor to ground.

D1 (Pin 3): TTL Level Driver 1 Input.

D2 (Pin 4): TTL Level Driver 2 Input.

D3 (Pin 5): TTL Level Driver 3 Input.

R1 (Pin 6): CMOS Level Receiver 1 Output.

R2 (Pin 7): CMOS Level Receiver 2 Output.

R3 (Pin 8): CMOS Level Receiver 3 Output.

D4 (Pin 9): TTL Level Driver 4 Input.

R4 (Pin 10): CMOS Level Receiver 4 Output.

M0 (Pin 11): TTL Level Mode Select Input 0 with Pull-Up to  $V_{CC}. \label{eq:VCC}$ 

**M1 (Pin 12):** TTL Level Mode Select Input 1 with Pull-Up to  $V_{CC}$ .

M2 (Pin 13): TTL Level Mode Select Input 2 with Pull-Up to  $V_{CC}. \label{eq:VCC}$ 

**DCE**/ $\overline{\text{DTE}}$  (Pin 14): TTL Level Mode Select Input with Pull-Up to V<sub>CC</sub>. Logic high enables Driver 3. Logic low enables Receiver 1.

**D4ENB (Pin 15):** TTL Level Enable Input with Pull-Up to  $V_{CC}$ . Logic low enables Driver 4.

**R4EN (Pin 16):** TTL Level Enable Input with Pull-Up to  $V_{CC}$ . Logic high enables Receiver 4.

#### R5 (Pin 17): CMOS Level Receiver 5 Output.

**D5 (Pin 18):** TTL Level Driver 5 Input.

D5 A (Pin 21): Driver 5 Output.

R5 A (Pin 22): Receiver 5 Input.

R4 A (Pin 23): Receiver 4 Input.

D4 A (Pin 24): Driver 4 Input.

R3 B (Pin 25): Receiver 3 Noninverting Input.

R3 A (Pin 26): Receiver 3 Inverting Input.

R2 B (Pin 27): Receiver 2 Noninverting Input.

R2 A (Pin 28): Receiver 2 Inverting Input.

**D3/R1 B (Pin 29):** Receiver 1 Noninverting Input and Driver 3 Noninverting Output.

**D3/R1 A (Pin 30):** Receiver 1 Inverting Input and Driver 3 Inverting Output.

D2 B (Pin 31): Driver 2 Noninverting Output.

D2 A (Pin 32): Driver 2 Inverting Output.

D1 B (Pin 33): Driver 1 Noninverting Output.

D1 A (Pin 34): Driver 1 Inverting Output.

GND (Pin 35): Ground.

 $V_{EE}$  (Pin 36): Negative Supply Voltage. Connect to V<sub>EE</sub> Pin 26 on LTC1543. Connect a 1µF capacitor to ground.

### **TEST CIRCUITS**



Figure 1. V.11 Driver Test Circuit







### **TEST CIRCUITS**



Figure 3. V.10/V.28 Driver Test Circuit



Figure 4. V.10/V.28 Receiver Test Circuit

### **MODE SELECTION**

| LTC1545 MODE NAME                       | M2 | M1 | мо | D1   | D2   | (Note 1)<br>D3 | (Note 2)<br>D4 | D5   | (Note 1)<br>R1 | R2   | R3   | (Note 3)<br>R4 | R5   |
|-----------------------------------------|----|----|----|------|------|----------------|----------------|------|----------------|------|------|----------------|------|
| Not Used (Default V.11)                 | 0  | 0  | 0  | V.11 | V.11 | V.11           | V.10           | V.10 | V.11           | V.11 | V.11 | V.10           | V.10 |
| RS530A                                  | 0  | 0  | 1  | V.11 | V.10 | V.11           | V.10           | V.10 | V.11           | V.10 | V.11 | V.10           | V.10 |
| RS530                                   | 0  | 1  | 0  | V.11 | V.11 | V.11           | V.10           | V.10 | V.11           | V.11 | V.11 | V.10           | V.10 |
| X.21                                    | 0  | 1  | 1  | V.11 | V.11 | V.11           | V.10           | V.10 | V.11           | V.11 | V.11 | V.10           | V.10 |
| V.35                                    | 1  | 0  | 0  | V.28 | V.28 | V.28           | V.28           | V.28 | V.28           | V.28 | V.28 | V.28           | V.28 |
| RS449/V.36                              | 1  | 0  | 1  | V.11 | V.11 | V.11           | V.10           | V.10 | V.11           | V.11 | V.11 | V.10           | V.10 |
| V.28/RS232                              | 1  | 1  | 0  | V.28 | V.28 | V.28           | V.28           | V.28 | V.28           | V.28 | V.28 | V.28           | V.28 |
| D4ENB = 1, R4EN = 0<br>M0 = M1 = M2 = 1 | 1  | 1  | 1  | Z    | Z    | Z              | Z              | Z    | Z              | Z    | Z    | Z              | Z    |

**Note 1:** Driver 3 and Receiver 1 are enabled (and disabled) by DCE/DTE (Pin 14). Logic high enables Driver 3. Logic low enables Receiver 1.

**Note 2:** Driver 4 is enabled by D4ENB = 0 (Pin 15). **Note 3:** Receiver 4 is enabled by R4EN = 1 (Pin 16).

### SWITCHING TIME WAVEFORMS







#### SWITCHING TIME WAVEFORMS $V_{OD2}$ f = 1MHz: $t_r \le 10ns$ : $t_f \le 10ns$ INPUT 0V B – A 0V -V<sub>OD2</sub> t<sub>PLH</sub> t<sub>PHL</sub> VOH OUTPUT 1 5V 1.5V R VOL 1545 F06 Figure 6. V.11 Receiver Propagation Delays 3V D 1.5V 1.5V 0V t<sub>PHL</sub> - t<sub>PLH</sub> V<sub>0</sub> 31/ - 3V 1545 F07 А -3\ ·3V $-V_0$ Figure 7. V.10, V.28 Driver Propagation Delays VIH 1.5V 1.5V А VIL - t<sub>PHL</sub>-• t<sub>PLH</sub> VOH R 1.5V 1.5V 1545 F08 VOL

Figure 8. V.10, V.28 Receiver Propagation Delays

## **APPLICATIONS INFORMATION**

#### Overview

The LTC1543/LTC1545 form the core of a complete software-selectable DTE or DCE interface port that supports the RS232, RS449, EIA530, EIA530-A, V.35, V.36 or X.21 protocols. Cable termination may be implemented using the LTC1344A software-selectable cable termination chip or by using existing discrete designs.

A complete DCE-to-DTE interface operating in EIA530 mode is shown in Figure 9. The LTC1543 of each port is used to generate the clock and data signals. The LTC1545 is used to generate the control signals along with LL (Local Loop-back), RL (Remote Loop-Back), TM (Test Mode) and RI (Ring Indicate). The LTC1344A cable termination chip is used only for the clock and data signals because they must support V.35 cable termination. The control signals do not need any external resistors.

#### **Mode Selection**

The interface protocol is selected using the mode select pins M0, M1 and M2 (see the Mode Selection table).

For example, if the port is configured as a V.35 interface, the mode selection pins should be M2 = 1, M1 = 0, M0 = 0. For the control signals, the drivers and receivers will operate in V.28 (RS232) electrical mode. For the clock and data signals, the drivers and receivers will operate in V.35 electrical mode. The DCE/DTE pin will configure the port for DCE mode when high, and DTE when low.

The interface protocol may be selected simply by plugging the appropriate interface cable into the connector. The mode pins are routed to the connector and are left unconnected (1) or wired to ground (0) in the cable as shown in Figure 10.





Figure 9. Complete Multiprotocol Interface in EIA530 Mode

The internal pull-up current sources will ensure a binary 1 when a pin is left unconnected and that the LTC1543/ LTC1545 and the LTC1344A enter the no-cable mode when the cable is removed. In the no-cable mode the LTC1543/LTC1545 supply current drops to less than 200 $\mu$ A and all LTC1543/LTC1545 driver outputs and LTC1344A resistive terminations are forced into a high impedance state.

The mode selection may also be accomplished by using jumpers to connect the mode pins to ground or  $V_{\text{CC}}.$ 

#### **Cable Termination**

Traditional implementations have included switching resistors with expensive relays, or requiring the user to change termination modules every time the interface standard has changed. Custom cables have been used





Figure 10: Single Port DCE V.35 Mode Selection in the Cable

with the termination in the cable head or separate terminations are built on the board and a custom cable routes the signals to the appropriate termination. Switching the terminations with FETs is difficult because the FETs must remain off even though the signal voltage is beyond the supply voltage for the FET drivers or the power is off.

Using the LTC1344A along with the LTC1543/LTC1545 solves the cable termination switching problem. Via software control, the LTC1344A provides termination for the V.10 (RS423), V.11 (RS422), V.28 (RS232) and V.35 electrical protocols.

#### V.10 (RS423) Interface

A typical V.10 unbalanced interface is shown in Figure 11. A V.10 single-ended generator output A with ground C is connected to a differential receiver with inputs A' connected to A, and input C' connected to the signal return ground C. Usually, no cable termination is required for V.10 interfaces, but the receiver inputs must be compliant with the impedance curve shown in Figure 12. The V.10 receiver configuration in the LTC1545 is shown in Figure 13. In V.10 mode switch S3 inside the LTC1545 is turned off. The noninverting input is disconnected inside the LTC1545 receiver and connected to ground.The cable termination is then the 30k input impedance to ground of the LTC1545 V.10 receiver.

#### V.11 (RS422) Interface

A typical V.11 balanced interface is shown in Figure 14. A V.11 differential generator with outputs A and B with ground C is connected to a differential receiver with ground C', inputs A' connected to A, B' connected to B. The V.11 interface has a differential termination at the receiver end that has a minimum value of  $100\Omega$ . The termination resistor is optional in the V.11 specification, but for the high speed clock and data lines, the termination is required to prevent reflections from corrupting the data. The receiver inputs must also be compliant with the impedance curve shown in Figure 12.





Figure 11. Typical V.10 Interface



Figure 12. V.10 Receiver Input Impedance



Figure 13. V.10 Receiver Configuration



Figure 14. Typical V.11 Interface



Figure 15. V.11 Receiver Configuration

In V.11 mode, all switches are off except S1 inside the LTC1344A which connects a  $103\Omega$  differential termination impedance to the cable as shown in Figure 15.

#### V.28 (RS232) Interface

A typical V.28 unbalanced interface is shown in Figure 16. A V.28 single-ended generator output A with ground C is connected to a single-ended receiver with input A' connected to A, ground C' connected via the signal return ground C.

In V.28 mode all switches are off except S3 inside the LTC1543/LTC1545 which connects a 6k (R8) impedance to ground in parallel with 20k (R5) plus 10k (R6) for a combined impedance of 5k as shown in Figure 17. The noninverting input is disconnected inside the LTC1543/LTC1545 receiver and connected to a TTL level reference voltage for a 1.4V receiver trip point.





Figure 16. Typical V.28 Interface



Figure 17. V.28 Receiver Configuration



Figure 18. Typical V.35 Interface

#### V.35 Interface

A typical V.35 balanced interface is shown in Figure 18. A V.35 differential generator with outputs A and B with ground C is connected to a differential receiver with ground C', inputs A' connected to A, B' connected to B. The



In V.35 mode, both switches S1 and S2 inside the LTC1344A are on, connecting the T network impedance as shown in Figure 19. Both switches in the LTC1543 are off. The 30k input impedance of the receiver is placed in parallel with the T network termination, but does not affect the overall input impedance significantly.

The generator differential impedance must be  $50\Omega$  to  $150\Omega$  and the impedance between shorted terminals (A and B) and ground C must be  $150\Omega \pm 15\Omega$ . For the generator termination, switches S1 and S2 are both on and the top side of the center resistor is brought out to a pin so it can be bypassed with an external capacitor to reduce common mode noise as shown in Figure 20.











Any mismatch in the driver rise and fall times or skew in the driver propagation delays will force current through the center termination resistor to ground, causing a high frequency common mode spike on the A and B terminals. The common mode spike can cause EMI problems that are reduced by capacitor C1 which shunts much of the common mode energy to ground rather than down the cable.

#### No-Cable Mode

The no-cable mode (M0 = M1 = M2 = D4ENB = 1, R4EN = 0) is intended for the case when the cable is disconnected from the connector. The charge pump, bias circuitry, drivers and receivers are turned off, the driver outputs are forced into a high impedance state, and the supply current drops to less than 200 $\mu$ A.

#### Charge Pump

The LTC1543 uses an internal capacitive charge pump to generate  $V_{DD}$  and  $V_{EE}$  as shown in Figure 21. A voltage doubler generates about 8V on  $V_{DD}$  and a voltage inverter generates about – 7.5V for  $V_{EE}$ . Four 1µF surface mounted tantalum or ceramic capacitors are required for C1, C2, C3 and C4. The  $V_{EE}$  capacitor C5 should be a minimum of 3.3µF. All capacitors are 16V and should be placed as close as possible to the LTC1543 to reduce EMI.



Figure 21. Charge Pump

#### **Receiver Fail-Safe**

All LTC1543/LTC1545 receivers feature fail-safe operation in all modes. If the receiver inputs are left floating or shorted together by a termination resistor, the receiver output will always be forced to a logic high.

#### DTE vs DCE Operation

The DCE/DTE pin acts as an enable for Driver 3/Receiver 1 in the LTC1543, and Driver 3/Receiver 1 in the LTC1545.

The LTC1543/LTC1545 can be configured for either DTE or DCE operation in one of two ways: a dedicated DTE or DCE port with a connector of appropriate gender or a port with one connector that can be configured for DTE or DCE operation by rerouting the signals to the LTC1543/LTC1545 using a dedicated DTE cable or dedicated DCE cable.

A dedicated DTE port using a DB-25 male connector is shown in Figure 22. The interface mode is selected by logic outputs from the controller or from jumpers to either  $V_{CC}$  or GND on the mode select pins. A dedicated DCE port using a DB-25 female connector is shown in Figure 23.

A port with one DB-25 connector, but can be configured for either DTE or DCE operation is shown in Figure 24. The configuration requires separate cables for proper signal routing in DTE or DCE operation. For example, in DTE mode, the TXD signal is routed to Pins 2 and 14 via Driver 1 in the LTC1543. In DCE mode, Driver 1 now routes the RXD signal to Pins 2 and 14.

#### **Compliance Testing**

A European standard EN 45001 test report is available for the LTC1343/LTC1545/LTC1344A chipset. A copy of the test report is available from LTC or TUV Telecom Services Inc. (formerly Detecon Inc.)

The title of the report is:

Test Report No. NET2/071601/98.

The address of TUV Telecom Services Inc. is:

TUV Telecom Services Inc. Suite 107 1775 Old Highway 8 St. Paul, MN 55112 USA Tel. +1 (612) 639-0775 Fax. +1 (612) 639-0873



### **TYPICAL APPLICATIONS**







# TYPICAL APPLICATIONS



#### Figure 23. Controller-Selectable DCE Port with DB-25 Connector

14

### **TYPICAL APPLICATIONS**



Figure 24. Controller-Selectable Multiprotocol DTE/DCE Port with DB-25 Connector



#### **PACKAGE DESCRIPTION** Dimensions in inches (millimeters) unless otherwise noted.



### **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                     | COMMENTS                                                            |
|-------------|-------------------------------------------------|---------------------------------------------------------------------|
| LTC1321     | Dual RS232/RS485 Transceiver                    | Two RS232 Driver/Receiver Pairs or Two RS485 Driver/Receiver Pairs  |
| LTC1334     | Single 5V RS232/RS485 Multiprotocol Transceiver | Two RS232 Driver/Receiver Pairs or Four RS232 Driver/Receiver Pairs |
| LTC1343     | Software-Selectable Multiprotocol Transceiver   | 4-Driver/4-Receiver for Data and Clock Signals                      |
| LTC1344A    | Software-Selectable Cable Terminator            | Perfect for Terminating the LTC1543                                 |
| LTC1345     | Single Supply V.35 Transceiver                  | 3-Driver/3-Receiver for Data and Clock Signals                      |
| LTC1346A    | Dual Supply V.35 Transceiver                    | 3-Driver/3-Receiver for Data and Clock Signals                      |
| LTC1543     | Software-Selectable Multiprotocol Transceiver   | Companion to LTC1544/LTC1545 for Data and Clock Signals             |
| LTC1544     | Software-Selectable Multiprotocol Transceiver   | 4-Driver/4-Receiver for Control Signals                             |
| LTC1387     | Single 5V RS232/RS485 Multiprotocol Transceiver | Two RS232 Driver Pairs or One RS485 Driver/Receiver Pair            |