## CMOS SINGLE CHIP 8-BIT MICROCONTROLLER with 8(4)-Kbytes of FLASH #### **FEATURES** - 80C52(51) based architecture - 8(4)-Kbytes Flash memory with fast-pulse programming algorithm and software protection - 256 x 8 RAM (128x8 RAM) - Three (Two)16-bit Timer/Counters - · Full duplex serial channel - Boolean processor - Four 8-bit I/O ports, 32 I/O lines - Memory addressing capability - 64K ROM and 64K RAM - Program memory lock - Lock bits (3) - Power save modes: - Idle and power-down - · Eight interrupt sources - Most instructions execute in 0.3 µs - CMOS and TTL compatible - Maximum speed: 40 MHz @ Vcc = 5V - Packages available: - 40-pin DIP - 44-pin PLCC - 44-pin PQFP #### **GENERAL DESCRIPTION** The ICSI IC89C52(51)A is a high-performance microcontroller fabricated with high-density CMOS technology. The CMOS IC89C52A is functionally compatible with the NMOS Intel 8052(51), Philips' 80C52(51) micro controller. The IC89C52(51)A contains a 8K (4K) x 8 Flash; a 256 x 8 RAM (128 x 8 RAM); 32 I/O lines for either multiprocessor communications; I/O expansion or full duplex UART; three (two) 16-bit timers/counters; a six-source (five-source), two-priority-level, nested interrupt structure; and on chip oscillator and clock circuit. The IC89C52(51) A can be expanded using standard TTL compatible memory. Figure 1. IC89C52(51)A Pin Configuration: 40-pin DIP ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 2000, Integrated Circuit Solution Inc. Figure 2. IC89C52(51)A Pin Configuration: 44-pin PLCC Figure 3. IC89C52(51)A Pin Configuration: 44-pin PQFP Figure 4. IC89C52(51)A Block Diagram **Table 1. Detailed Pin Description** | Symbol | PDIP | PLCC | PQFP | I/O | Name and Function | |-----------|-------|-------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE/PROG | 30 | 33 | 27 | I/O | Address Latch Enable: Output pulse for latching the low byte of the address during an address to the external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the Program Pulse input (PROG) during Flash programming. | | ĒA/Vpp | 31 | 35 | 29 | I | <b>External Access enable:</b> EA must be externally held low to enable the device to fetch code from external program memory locations 0000H to 1FFFH. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 1FFFH. This also receives the 12V programming enable voltage (VPP) during Flash programming. | | P0.0-P0.7 | 39-32 | 43-36 | 37-30 | I/O | <b>Port 0:</b> Port 0 is an 8-bit open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pullups when emitting 1s. | | | | | | | Port 0 also receives the command and code bytes during programmable memory programming and outputs the code bytes during program verification. External pullups are required during program verification. | | P1.0-P1.7 | 1-8 | 2-9 | 40-44<br>1-3 | I/O | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pullups. Port 1 pins that have 1s written to them are pulled high by the internal pullups and can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current because of the internal pullups. (See DC Characteristics: IIL). The Port 1 output buffers can sink/source four TTL inputs. | | | | | | | Port 1 also receives the low-order address byte during Flash programming and verification. | | | 1 | 2 | 40 | I | <b>T2(P1.0):</b> Timer/Counter 2 external count input.(IC89C52A only) | | | 2 | 3 | 41 | I | T2EX(P1.1): Timer/Counter 2 trigger input.(IC89C52A only) | | P2.0-P2.7 | 21-28 | 24-31 | 18-25 | I/O | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pullups. Port 2 pins that have 1s written to them are pulled high by the internal pullups and can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current because of the internal pullups. (See DC Characteristics: IL). Port 2 emits the high order address byte during fetches from external program memory and during accesses to external data memory that used 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pullups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ Ri [i = 0, 1]), Port 2 emits the contents of the P2 Special Function Register. | | | | | | | Port 2 also receives the high-order bits and some control signals during Flash programming and verification. P2.6 and P2.7 are the control signals while the chip programs and erases. | Table 1. Detailed Pin Description (continued) | Symbol | PDIP | PLCC | PQFP | I/O | Name and Function | |-----------|----------------------------------------|----------------------------------|------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P3.0-P3.7 | 10-17 | 11, 13-19 | 5, 7-13 | I/O | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pullups. Port 3 pins that have 1s written to them are pulled high by the internal pullups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pullups. (See DC Characteristics: IL). | | | | | | | Port 3 also serves the special features of the IC89C52(51)A, as listed below: | | | 10<br>11<br>12<br>13<br>14<br>15<br>16 | 11<br>13<br>14<br>15<br>16<br>17 | 5<br>7<br>8<br>9<br>10<br>11 | <br> 0<br> 1<br> 1<br> 1<br> 0 | RxD (P3.0): Serial input port. TxD (P3.1): Serial output port. INTO (P3.2): External interrupt 0. INT1 (P3.3): External interrupt 1. T0 (P3.4): Timer 0 external input. T1 (P3.5): Timer 1 external input. WR (P3.6): External data memory write strobe. Program control signal while the chip programs and erases. | | | 17 | 19 | 13 | 0 | RD (P3.7): External data memory read strobe. Program control signal while the chip programs and erases. | | PSEN | 29 | 32 | 26 | 0 | Program Store Enable: The read strobe to external program memory. When the device is executing code from the external program memory, PSEN is activated twice each machine cycle except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. PSEN is an input control signal while memory program and verification. | | RST | 9 | 10 | 4 | I | Reset: A high on this pin for two machine cycles while the oscillator is running resets the device. An internal resistor to VSS permits a power-on reset using only an external capacitor. A small internal resistor permits power-on reset using only a capacitor connected to VCC. RST is an input control signal during memory program and verification. | | XTAL 1 | 19 | 21 | 15 | I | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL 2 | 18 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | | GND | 20 | 22 | 16 | I | Ground: 0V reference. | | Vcc | 40 | 44 | 38 | l | Power Supply: This is the power supply voltage for operation. | #### **OPERATING DESCRIPTION** The detail description of the IC89C52(51)A included in this description are: - Memory Map and Registers - Timer/Counters - Serial Interface - Interrupt System - Other Information The detail information desription of the IC89C52(51)A refer to IC80C52/32 data sheet ## Programming the IC89C52(51)A: The IC89C52(51)A is normally shipped the on-chip Flash memory array in the erased state (i.e. contents=FFH) and ready to be programmed. The IC89C52(51)A is programmed byte-by-byte in programming mode. Before the on-chip flash code memory can be re-programmed, the entire memory array must be erased electrically. ## **Programming Interface:** Some conditions must be satisfied before entering the programming mode. The conditions are listed following. - 1. RST is high level - 2. PSEN is low level - 3. P3.6 and P3.7 is high level The interface-controlled signals are matched these conditions, then the IC89C52(51)A will enter received command mode. The flash command is accepted by the flash command decoder in command received mode. The programming interface is listed in figure 5. Figure 5. Programming Interface #### Flash Command Definitions | | Bus | Fii | rst Bus Cy | cle | | Sec | ond Bus | Cycle | | |-------------------------------|-----------|-----------|------------|------|-----|-----------|-------------------|--------------------|-------| | | Cycle | Operation | Address | Data | VPP | Operation | Address | Data | VPP | | Normal Verify <sub>(1)</sub> | (n+1) (2) | P2.6 | Х | 00H | Н | P2.7 Low | SA <sub>(3)</sub> | SD <sub>(3)</sub> | Н | | Read Signature Byte | 4 | P2.6 | Х | 90H | Н | P2.7 Low | 30H | D5H | | | | | | | | | | 31H | 52H | | | | | | | | | | 32H | 55H/AAH | | | Program Code Memory | 2 | P2.6 | Χ | 40H | Н | PROG | PA <sub>(3)</sub> | PD <sub>(3)</sub> | 12V/H | | Program Verify <sub>(1)</sub> | (n+1) (2) | P2.6 | Χ | C0H | Н | P2.7 Low | SA | PVD <sub>(3)</sub> | Н | | Program Lock Bit 1 | 2 | P2.6 | X | 60H | Н | PROG | X | D0H | 12V/H | | Program Lock Bit 2 | 2 | P2.6 | Χ | 70H | Н | PROG | X | D0H | 12V/H | | Program Lock Bit 3 | 2 | P2.6 | X | 80H | Н | PROG | X | D0H | 12V/H | | Chip Erase | 2 | P2.6 | Χ | 20H | Н | PROG | X | D0H | 12V/H | | Erase Verify <sub>(1)</sub> | (n+1) (2) | P2.6 | Х | A0H | Н | P2.7 Low | EA <sub>(3)</sub> | EVD <sub>(3)</sub> | Н | #### Note: - 1. Normal Verify: Internal flash sense amplifier uses the same threshold as instruction executing threshold. Program Verify: The flash sense amplifier applies an internally generated higher margin voltage to the addressed byte. If a comparison between the programmed byte and the true data is successful, there is a margin exists in the programmed data. - Erase Verify: The flash sense amplifier applies an internally generated lower margin voltage to the addressed byte. Reading FFH from the addressed byte indicates that all bits in the bytes are erased. - 2. To verify n bytes data. - 3. SA = Selected Address of memory location to be read except program or erase verify. - SD = Data read from location SA with Normal Verification threshold. - PA = Address of memory location to be programmed. - PD = Data to be programmed at location PA. - PVD = Data read from location PA during program verify. - EA = Address of memory location to be read during erase verify. - EVD Data read from location EA during erase verify. ## **Programming Core Memory** Every code byte in the Flash array can be written and the entire array can be erased using the appropriate command from Port 0 by programmer or application system. The program/erase are two-cycle operations. The first cycle is command write cycle; the command 40H is written by P2.6 falling and rising edges. The command would be held a stable value within P2.6 low state. The command decoder enables programming flag after the first cycle is completion, then the internal programming flag is set. Rising edge of PROG will clear internal programming flag, so the programming command must be presented every programming cycle. The second cycle is real flash programming cycle. The programming address and data are latched at PROG falling edge, the programming time is controlled by low time of PROG. The programming flag is cleared at PROG rising edge in the second cycle. Programming address range is from 0 to 1FFFH. IC89C52(51)A programming range is from 0 to 1FFFH, but the program counter will jump to external menory while MCU executing the address is excess 0FFFH. The IC89C52(51)A code memory programming now is described in Figure 6. ## **Program Verify** If lock bits LB2 and LB3 have not been programmed, the programmed code data can be read back via the address and data lines for verification. 'C0H' command is needed for switching to program verify mode. During program verify, the code memory use the internally-generated higher margin voltage to the addressed byte. ## **Normal Verify** If lock bits LB2 and LB3 have not been programmed, the programmed code data can be read back via the address and data lines for verification. If flash command decoder receives the '00H' command or IC89C52(51)A power is initialized, the command decoder switches to normal verify mode. During normal verify, the code memory use the same threshold as instruction executing threshold. ## **Erase Verify** If lock bits LB2 and LB3 have not been programmed, the programmed code data can be read back via the address and data lines for verification. 'A0H' command is needed for switching to erase verify mode. During erase verify, the code memory use the internally-generated lower margin voltage to the addressed byte. ## Program Lock Bit 1, 2, 3 The lock bit 1, 2, 3 is programmed by using the erase command '60H', '70H' and '80H' in the first cycle. In the second cycle, the 'D0H' command is presented on whole PROG strobe time. The PROG strobe time is real lock bits programming time. The PROG rising edge will clear the erasing state to normal verify state. The programming lock bits operations don't use the smart algorithm but it is programmed 10 times directly. If programming lock bits are needed, it must be programmed after the encryption array and code memory programming. The IC89C52(51)A lock bits programming flow is described in Figure 7. ## **Chip Erase** All flash cell must be programmed to '00' before the chip is erased. The programming sequence is encryption array, code memory and lock bit 1, 2, 3. The entire flash array is erased electrically by using the erase command '20H' in the first cycle. In the second cycle, the 'D0H' command is presented on whole PROG strobe time. The PROG strobe time is real flash erasing time. The PROG rising edge will clear the erasing state to normal verify state. The code array is written with all "1"s. The chip erase operation must be executed before the code memory can be re-programmed. If the any flash cell is not '1' (include encryption array and lock bits) repeat erase condition less than 50 times. The IC89C52(51)A detail erase flow is described in Figure 8. ## **Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 030H, 031H and 032H, except that command is '90H'. The values returned are: (030H) = D5H indicates manufactured by ICSI (031H) = 52H indicates IC89C52A/IC89C51A (032H) = AAH indicates programming voltage is 12V 55H indicates programming voltage is 5V The signatures can be read by following conditions. It's easier to recognize by programmer. - 1. RST = high level. PSEN = Low level. PROG = High level. VPP = High Level. P2.6 = Low level. P2.7 = Low level. P3.6 = Low level. P3.7 = Low level. - 2. Address is switched to (030H), (031H) and (032H). Then the Data bus outputs the D5H, 52H, AAH (55H). #### **Lock bits Features** | Pr | Program Lock bits | | its | Protection Type | |----|-------------------|-----|-----|------------------------------------------------------------------------------------------------------| | | LB1 | LB2 | LB3 | | | 1 | U | U | U | No program lock feature enabled. | | 2 | Р | U | U | MOVC instructions executed from external program memory are disabled from fetching | | | | | | code bytes from internal memory, $\overline{\text{EA}}$ is sampled and latched on reset, and further | | | | | | programming of the Flash is disabled. | | 3 | Р | Р | U | Same as 2, also verify is disabled | | 4 | Р | Р | Р | Same as 3, also external execution is disabled | Figure. 6 IC89C52(51)A Main Memory Programming Flow Figure. 7 IC89C52(51)A Lock Bits Programming Flow Figure. 8 IC89C52(51)A Erase Flow #### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |--------|-----------------------------------------|--------------|------| | VTERM | Terminal Voltage with Respect to GND(2) | -2.0 to +7.0 | V | | TBIAS | Temperature Under Bias <sup>(3)</sup> | 0 to +70 | °C | | Тѕтс | Storage Temperature | -65 to +125 | °C | | Рт | Power Dissipation | 1.5 | W | #### Note: - Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2. 0V for periods less than 20 ns. Maximum DC voltage on output pins is Vcc + 0.5V which may overshoot to Vcc + 2.0V for periods less than 20 ns. - 3. Operating temperature is for commercial products only defined by this specification. ## Warning: Stressing the device beyond the "Absolute Maximum Rating" may cause permanent damage. This is stress rating only. Operation beyond the "operating conditions" is not recommended and extended exposure beyond the "operating conditions" may affect device reliability. #### OPERATING RANGE(1) | Range | Ambient Temperature | <b>V</b> cc | Oscillator Frequency | | |------------|---------------------|-------------|----------------------|--| | Commercial | 0°C to +70°C | 5V ± 10% | 3.5 to 40 MHz | | #### Note 1. Operating ranges define those limits between which the functionality of the device is guaranteed. #### DC CHARACTERISTICS (Ta=0°C to 70°C; VCC=5V+10%; VSS=0V) | Symbol | Parameter | Test conditions | Min | Max | Unit | |---------------------|----------------------------------------------------------------------|--------------------------------------|--------------|---------------|------| | VIL | Input low voltage (All except EA) | | -0.5 | 0.2Vcc - 0.1 | V | | Vı∟1 | Input low voltage (EA) | | -0.5 | 0.2 Vcc - 0.3 | V | | ViH | Input high voltage (All except XTAL 1, RST, $\overline{\text{EA}}$ ) | | 0.2Vcc + 0.9 | Vcc + 0.5 | V | | Vıн1 | Input high voltage (XTAL 1, EA) | | 0.7Vcc | Vcc + 0.5 | V | | Vsc++ | RST positive schmitt-trigger threshold voltage | | 0.7Vcc | Vcc + 0.5 | V | | VscH- | RST negative schmitt-trigger threshold voltage | | 0 | 0.3Vcc | V | | VoL <sup>(1)</sup> | Output low voltage | Iol = 100 μA | _ | 0.3 | V | | | (Ports 1, 2, 3) | IoL = 1.6 mA | _ | 0.45 | V | | | | IoL = 3.5 mA | _ | 1.0 | V | | Vol1 <sup>(1)</sup> | Output low voltage | Ιοι = 200 μΑ | _ | 0.3 | V | | | (Port 0, ALE, PSEN) | lol = 3.2 mA | _ | 0.45 | V | | | | IoL = 7.0 mA | _ | 1.0 | V | | Vон | Output high voltage (Ports 1, 2, 3, ALE, PSEN) | $IOH = -10 \mu A$<br>Vcc = 4.5V-5.5V | 0.9Vcc | _ | V | | | | IoL = -25 μA | 0.75Vcc | _ | V | | | | IoL = -60 μA | 2.4 | _ | V | | Vон1 | Output high voltage<br>(Port 0, ALE, PSEN) | $IOH = -80 \mu A$<br>Vcc = 4.5V-5.5V | 0.9Vcc | _ | V | | | | Іон = -300 μА | 0.75Vcc | _ | V | | | | loн = −800 μA | 2.4 | _ | V | | lıL | Logical 0 input current (Ports 1, 2, 3) | VIN = 0.45V | _ | -50 | μΑ | | ILI | Input leakage current (Port 0) | 0.45V < VIN < VCC | -10 | +10 | μΑ | | lπL | Logical 1-to-0 transition current (Ports 1, 2, 3) | VIN = 2.0V | _ | <b>–</b> 650 | μA | | Rrst | RST pulldown resister | VIN=0v | 50 | 300 | ΚΩ | #### Note: 1. Under steady state (non-transient) conditions, lo<sub>L</sub> must be externally limited as follows: Maximum lo<sub>L</sub> per port pin: 10 mA Maximum lo∟ per 8-bit port Port 0: 26 mA Ports 1, 2, 3: 15 mA Maximum total loL for all output pins: 71 mA If loL exceeds the test condition, VoL may exceed the related specification. Pins are not guaranteed to sink greater than the listed test conditions. 2. The Icc test conditions are shown below. Minimum Vcc for Power Down is 2 V. #### POWER SUPPLY CHARACTERISTICS | Symbol | Parameter | <b>Test conditions</b> | Min | Max | Unit | |--------|-------------------------------------|------------------------|-----|-----|------| | Icc | Power supply current <sup>(1)</sup> | Vcc = 5.0V | | | | | | Active mode | 12 MHz | _ | 20 | mA | | | | 16 MHz | _ | 26 | mA | | | | 20 MHz | _ | 32 | mA | | | | 24 MHz | _ | 38 | mA | | | 32 MHz | _ | 50 | mA | | | | | 40 MHz | _ | 62 | mA | | | Idle mode | 12 MHz | _ | 5 | mA | | | | 16 MHz | _ | 6 | mA | | | | 20 MHz | _ | 7.6 | mA | | | | 24 MHz | _ | 9 | mA | | | | 32 MHz | _ | 12 | mA | | | | 40 MHz | _ | 15 | mA | | | Power-down mode | Vcc = 5V | _ | 100 | μΑ | #### Note: 1. See Figures 9,10,11, and 12 for lcc test conditiions. Figure 9. Active Mode Figure 10. Idle Mode Figure 11. Power-down Mode (Vcc=2.0V~6.0V) Figure 12. Clock Signal Waveform for Icc Tests in Active and Idle Mode (tclcH=tcHcL=5 ns) ## **AC CHARACTERISTICS** (Ta=0°C to 70 °C; Vcc=5V±10%; Vss=0V; C1 for port 0, ALE and PSEN Outputs=100pF; C1 for other outputs=80pF) ## **EXTERNAL MEMORY CHARACTERISTICS** | | | 24 N | | | MHz | | Oscillator | | |---------------|------------------------------|------------|-----------|-----|------------|-----------------|------------|------| | Symbol | Parameter | Clo<br>Min | ск<br>Мах | | ock<br>Max | (3.5 - 4<br>Min | U Max | Unit | | 1/tclcl | Oscillator frequency | | _ | | _ | 3.5 | 40 | MHz | | tlhll | ALE pulse width | 68 | | 35 | _ | 2tclcl-15 | _ | ns | | tavll | Address valid to ALE low | 26 | _ | 10 | _ | tclcl-15 | _ | ns | | tllax | Address hold after ALE low | 31 | _ | 15 | _ | tclcl-10 | _ | ns | | tlliv | ALE low to valid instr in | _ | 147 | _ | 80 | _ | 4tclcl-20 | ns | | tllpl | ALE low to PSEN low | 31 | _ | 15 | _ | tclcl-10 | _ | ns | | <b>t</b> PLPH | PSEN pulse width | 110 | | 60 | | 3tclcl-15 | _ | ns | | <b>t</b> PLIV | PSEN low to valid instr in | _ | 105 | _ | 55 | _ | 3tclcl-20 | ns | | tpxix | Input instr hold after PSEN | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PXIZ | Input instr float after PSEN | _ | 37 | _ | 20 | _ | tclcl-5 | ns | | taviv | Address to valid instr in | _ | 188 | _ | 105 | _ | 5tclcl-20 | ns | | <b>t</b> PLAZ | PSEN low to address float | _ | 10 | _ | 10 | _ | 10 | ns | | trlrh | RD pulse width | 230 | _ | 130 | _ | 6tclcl-20 | _ | ns | | twlwh | WR pulse width | 230 | _ | 130 | _ | 6tclcl-20 | _ | ns | | trldv | RD low to valid data in | _ | 157 | _ | 90 | _ | 4tclcl-10 | ns | | trhdx | Data hold after RD | 0 | _ | 0 | _ | 0 | _ | ns | | tRHDZ | Data float after RD | _ | 78 | _ | 45 | _ | 2tclcl-5 | ns | | tlldv | ALE low to valid data in | _ | 282 | _ | 165 | _ | 7tclcl-10 | ns | | <b>t</b> avdv | Address to valid data in | _ | 323 | _ | 190 | _ | 8tclcl-10 | ns | | tllwl | ALE low to RD or WR low | 105 | 145 | 55 | 95 | 3tclcl-20 | 3tclcL+20 | ns | | tavwl | Address to RD or WR low | 146 | _ | 80 | _ | 4tclcl-20 | _ | ns | | tqvwx | Data valid to WR transition | 26 | _ | 10 | _ | tclcl-15 | | ns | | twhqx | Data hold after WR | 31 | _ | 15 | _ | tclcl-10 | | ns | | trlaz | RD low to address float | _ | 0 | _ | 0 | | 0 | ns | | twhlh | RD or WR high to ALE high | 26 | 57 | 10 | 40 | tclcl-15 | tclcl+15 | ns | #### SERIAL PORT TIMING: SHIFT REGISTER MODE | | 24 MHz 40 MHz<br>Clock Clock | | | | | | | | |--------|------------------------------------------|-----|-----|-----|-----|------------|-------------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | txLXL | Serial port clock cycle time | 490 | _ | 290 | _ | 12tclcl-10 | _ | ns | | tqvxh | Output data setup to clock rising edge | 327 | _ | 160 | _ | 10tclcl-90 | _ | ns | | txhqx | Output data hold after clock rising edge | 58 | _ | 25 | _ | 2tclcl-25 | _ | ns | | txhdx | Input data hold after clock rising edge | 0 | _ | 0 | _ | 0 | _ | ns | | txhdv | Clock rising edge to input data valid | _ | 284 | _ | 117 | _ | 10tclcl—133 | ns | ## **EXTERNAL CLOCK DRIVE CHARACTERISTICS** | Symbol | Parameter | Min | Max | Unit | | |---------|----------------------|-----|-----|------|--| | 1/tclcl | Oscillator Frequency | 3.5 | 40 | MHz | | | tchcx | High time | 10 | _ | ns | | | tclcx | Low time | 10 | _ | ns | | | tclch | Rise time | _ | 10 | ns | | | tchcl | Fall time | _ | 10 | ns | | ## Flash Program/Erase and Verification & Test Mode Characteristics | Symbol | Parameter | Min | Max | Unit | | |--------|---------------------------------------|------|------|------|--| | Vcc | Programming and Erase Power Voltage | 5.25 | 5.75 | V | | | Vpp | Programming and Erase Enable Voltage | 11.5 | 12.5 | V | | | Ірр | Programming and Erase Enable Current | - | 2.0 | mA | | | tDVCL | Data Valid to Command Setup Low | 10 | - | ns | | | tCLCH | Command Setup Width | 100 | - | ns | | | tCHDX | Data Hold after Command Setup | 10 | - | ns | | | tAVGL | Address Setup to PROG Low | 20 | - | ns | | | tGHAX | Address Hold after PROG | 20 | - | ns | | | tDVGL | Data Setup to PROG Low | 20 | - | ns | | | tGHDX | Data Hold after PROG | 20 | - | ns | | | tSHGL | Vpp Setup to PROG Low | 10 | - | us | | | tGHSL | Vpp Hold after PROG | 10 | - | us | | | tGLGH | PROG Pulse Width in Programming Cycle | 200 | - | us | | | tGLGHE | PROG Pulse Width in Erase Cycle | 200 | - | ms | | | tAVQV | Address Valid to Data Valid | - | 50 | ns | | | tELQV | ENABLE Low to Data Valid | - | 50 | ns | | | tAXQX | Data Float after Address Float | 0 | - | ns | | | tEHQX | Data Float after ENABLE | 0 | - | ns | | #### **TIMING WAVEFORMS** Figure 13. External Program Memory Read Cycle Figure 14. External Data Memory Read Cycle Figure 15. External Data Memory Write Cycle Figure 16. Shift Register Mode Timing Waveform Figure 17. Programming Timing Wavform Figure 18. Erase Timing Waveform Figure 19. External Clock Drive Waveform Figure 20. AC Test Point #### Note: 1.AC inputs during testing are driven at Vcc-0.5v for logic "1" and 0.45V for logic "0". Timing measurements are made at Vih min for logic "1" and max for logic "0". # ORDERING INFORMATION Commercial Range: 0°C to +70°C | Speed | Order Part Number | Package | |--------|-------------------|------------| | 12 MHz | IC89C52(51)A-12PL | PLCC | | | IC89C52(51)A-12W | 600mil DIP | | | IC89C52(51)A-12PQ | PQFP | | 24 MHz | IC89C52(51)A-24PL | PLCC | | | IC89C52(51)A-24W | 600mil DIP | | | IC89C52(51)A-24PQ | PQFP | | 40 MHz | IC89C52(51)A-40PL | PLCC | | | IC89C52(51)A-40W | 600mil DIP | | | IC89C52(51)A-40PQ | PQFP | Integrated Circuit Solution Inc. **HEADQUARTER:** NO.2, TECHNOLOGY RD. V, SCIENCE-BASED INDUSTRIAL PARK, HSIN-CHU, TAIWAN, R.O.C. TEL: 886-3-5780333 Fax: 886-3-5783000 **BRANCH OFFICE:** 7F, NO. 106, SEC. 1, HSIN-TAI 5<sup>TH</sup> ROAD, HSICHIH TAIPEI COUNTY, TAIWAN, R.O.C. TEL: 886-2-26962140 FAX: 886-2-26962252 http://www.icsi.com.tw