

# 256K x 4 Static RAM

#### Features

- High speed
  - t<sub>AA</sub> = 12 ns
- CMOS for optimum speed/power
- Low active power
  - 910 mW
- Low standby power — 275 mW
- + 2.0V data retention (optional) 100  $\mu\text{W}$
- Automatic power-down when deselected
- TTL-compatible inputs and outputs

#### **Functional Description**

The CY7C106 and CY7C1006 are high-performance CMOS static RAMs organized as 262,144 words by 4 bits. Easy memory expansion is provided by an active LOW chip enable ( $\overline{CE}$ ),

an active LOW output enable ( $\overline{\text{OE}}$ ), and three-state drivers. These devices have an automatic power-down feature that reduces power consumption by more than 65% when the devices are deselected.

Writing to the devices is accomplished by taking chip enable  $(\overline{CE})$  and write enable  $(\overline{WE})$  inputs LOW. Data on the four I/O pins  $(I/O_0 \text{ through } I/O_3)$  is then written into the location specified on the address pins  $(A_0 \text{ through } A_{17})$ .

Reading from the devices is accomplished by taking chip enable  $(\overline{OE})$  and output enable  $(\overline{OE})$  LOW while forcing write enable  $(\overline{WE})$  HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the four I/O pins.

The four input/output pins  $(I/O_0 \text{ through } I/O_3)$  are placed in a high-impedance state when the devices are deselected ( $\overline{CE}$  HIGH), the outputs are disabled ( $\overline{OE}$  HIGH), or during a write operation ( $\overline{CE}$  and  $\overline{WE}$  LOW).

The CY7C106 is available in a standard 400-mil-wide SOJ; the CY7C1006 is available in a standard 300-mil-wide SOJ.



#### **Selection Guide**

|                                   | 7C106-12<br>7C1006-12 | 7C106-15<br>7C1006-15 | 7C106-20<br>7C1006-20 | 7C106-25<br>7C1006-25 | 7C106-35 |
|-----------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------|
| Maximum Access Time (ns)          | 12                    | 15                    | 20                    | 25                    | 35       |
| Maximum Operating<br>Current (mA) | 165                   | 155                   | 145                   | 130                   | 125      |
| Maximum Standby<br>Current (mA)   | 50                    | 30                    | 30                    | 30                    | 25       |

July 9, 1998



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +150°C                                                     |
|---------------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied55°C to +125°C                               |
| Supply Voltage on V <sub>CC</sub> Relative to $GND^{[1]}$ –0.5V to +7.0V              |
| DC Voltage Applied to Outputs                                                         |
| DC Voltage Applied to Outputs in High Z State <sup>[1]</sup> –0.5V to $V_{CC}$ + 0.5V |
| DC Input Voltage <sup>[1]</sup> 0.5V to V <sub>CC</sub> + 0.5V                        |

#### Electrical Characteristics Over the Operating Range

Latch-Up Current......>200 mA

#### **Operating Range**

| Range      | Ambient<br>Temperature <sup>[2]</sup> | v <sub>cc</sub> |  |  |
|------------|---------------------------------------|-----------------|--|--|
| Commercial | 0°C to +70°C                          | 5V ± 10%        |  |  |

|                  |                                                      |                                                                                                                                          |       | 7C106-12<br>7C1006-12 |                         |      |                         | 7C106-20<br>7C1006-20 |                         |      |  |
|------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|-------------------------|------|-------------------------|-----------------------|-------------------------|------|--|
| Parameter        | Description                                          | Test Conditions                                                                                                                          |       | Min.                  | Max.                    | Min. | Max.                    | Min.                  | Max.                    | Unit |  |
| V <sub>OH</sub>  | Output HIGH Voltage                                  | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA                                                                                                      |       | 2.4                   |                         | 2.4  |                         | 2.4                   |                         | V    |  |
| V <sub>OL</sub>  | Output LOW Voltage                                   | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                                                         |       |                       | 0.4                     |      | 0.4                     |                       | 0.4                     | V    |  |
| V <sub>IH</sub>  | Input HIGH Voltage                                   |                                                                                                                                          |       | 2.2                   | V <sub>CC</sub><br>+0.3 | 2.2  | V <sub>CC</sub><br>+0.3 | 2.2                   | V <sub>CC</sub><br>+0.3 | V    |  |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                     |                                                                                                                                          |       | -0.3                  | 0.8                     | -0.3 | 0.8                     | -0.3                  | 0.8                     | V    |  |
| I <sub>IX</sub>  | Input Load Current                                   | $GND \le V_{I} \le V_{CC}$                                                                                                               |       | -1                    | +1                      | -1   | +1                      | -1                    | +1                      | μΑ   |  |
| I <sub>OZ</sub>  | Output Leakage Current                               | $GND \leq V_I \leq V_{CC}$ ,<br>Output Disabled                                                                                          |       | -5                    | +5                      | -5   | +5                      | -5                    | +5                      | μA   |  |
| I <sub>OS</sub>  | Output Short<br>Circuit Current <sup>[3]</sup>       | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND                                                                                           |       |                       | -300                    |      | -300                    |                       | -300                    | mA   |  |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current          | $V_{CC} = Max.,$<br>$I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{RC}$                                                                        |       |                       | 165                     |      | 155                     |                       | 140                     | mA   |  |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs    | $\begin{array}{l} Max. \ V_{CC}, \overline{CE} \geq V_{IH}, \\ V_{IN} \geq V_{IH} \ or \ V_{IN} \leq V_{IL}, \\ f = f_{MAX} \end{array}$ |       |                       | 50                      |      | 30                      |                       | 30                      | mA   |  |
| I <sub>SB2</sub> | Automatic CE                                         | Max. V <sub>CC</sub> ,                                                                                                                   | Com'l |                       | 10                      |      | 10                      |                       | 10                      | mA   |  |
|                  | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                                                                                                                                          | L     |                       | 2                       |      | 2                       |                       | 2                       |      |  |

Notes:

1.  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns.

2. T<sub>A</sub> is the "instant on" case temperature.

3. Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.



#### Electrical Characteristics Over the Operating Range (continued)

|                  |                                                   |                                                                                                                                                                         | Test Conditions |      | 106-25<br>1006-25     | 7C   |                       |      |
|------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------------|------|-----------------------|------|
| Parameter        | Description                                       | Test Conditions                                                                                                                                                         |                 |      | Max.                  | Min. | Max.                  | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                               | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA                                                                                                                                     |                 | 2.4  |                       | 2.4  |                       | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                | $V_{CC}$ = Min., $I_{OL}$ = 8.0 mA                                                                                                                                      |                 |      | 0.4                   |      | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                |                                                                                                                                                                         |                 | 2.2  | V <sub>CC</sub> + 0.3 | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                  |                                                                                                                                                                         |                 | -0.3 | 0.8                   | -0.3 | 0.8                   | V    |
| I <sub>IX</sub>  | Input Load Current                                | $GND \le V_I \le V_{CC}$                                                                                                                                                |                 | -1   | +1                    | -1   | +1                    | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current                            | $GND \leq V_{I} \leq V_{CC}$ ,<br>Output Disabled                                                                                                                       |                 | -5   | +5                    | -5   | +5                    | μA   |
| I <sub>OS</sub>  | Output Short<br>Circuit Current <sup>[3]</sup>    | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND                                                                                                                          |                 |      | -300                  |      | -300                  | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current       | $V_{CC} = Max.,$<br>$I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{RC}$                                                                                                       |                 |      | 130                   |      | 125                   | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs | $\begin{array}{l} Max. \ V_{CC}, \overline{CE} \geq V_{IH}, \\ V_{IN} \geq V_{IH} \ or \ V_{IN} \leq V_{IL}, \\ f = f_{MAX} \end{array}$                                |                 |      | 30                    |      | 25                    | mA   |
| I <sub>SB2</sub> | Automatic CE                                      | Max. V <sub>CC</sub> ,                                                                                                                                                  | Com'l           |      | 10                    |      | 10                    | mA   |
|                  | Power-Down Current<br>—CMOS Inputs                | $\label{eq:central_constraint} \begin{split} \overline{CE} &\geq V_{CC} - 0.3V, \\ V_{IN} &\geq V_{CC} - 0.3V \\ \text{or } V_{IN} &\leq 0.3V, \text{ f=0} \end{split}$ | L               |      | 2                     |      | 2                     |      |

# Capacitance<sup>[4]</sup>

| Parameter                   | Description        | Test Conditions                         | Max. | Unit |
|-----------------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub> : Addresses | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7    | pF   |
| C <sub>IN</sub> : Controls  |                    | $V_{CC} = 5.0V$                         | 10   | pF   |
| C <sub>OUT</sub>            | Output Capacitance |                                         | 10   | pF   |

Note:

4. Tested initially and after any design or process changes that may affect these parameters.

## **AC Test Loads and Waveforms**





#### Switching Characteristics Over the Operating Range<sup>[5]</sup>

|                   |                                    | 7C106-12<br>7C1006-12 |      | 7C106-15<br>7C1006-15 |      | 7C106-20<br>7C1006-20 |      | 7C106-25<br>7C1006-25 |      | 7C106-35 |    |    |
|-------------------|------------------------------------|-----------------------|------|-----------------------|------|-----------------------|------|-----------------------|------|----------|----|----|
| Parameter         | Description Min. Max. Min. Max. M  |                       | Min. | Max.                  | Min. | Max.                  | Min. | Max.                  | Unit |          |    |    |
| READ CYC          | LE                                 |                       | •    | •                     | •    | •                     | •    | •                     | •    | •        | •  |    |
| t <sub>RC</sub>   | Read Cycle Time                    | 12                    |      | 15                    |      | 20                    |      | 25                    |      | 35       |    | ns |
| t <sub>AA</sub>   | Address to Data Valid              |                       | 12   |                       | 15   |                       | 20   |                       | 25   |          | 35 | ns |
| t <sub>OHA</sub>  | Data Hold from Address Change      | 3                     |      | 3                     |      | 3                     |      | 3                     |      | 3        |    | ns |
| t <sub>ACE</sub>  | CE LOW to Data Valid               |                       | 12   |                       | 15   |                       | 20   |                       | 25   |          | 35 | ns |
| t <sub>DOE</sub>  | OE LOW to Data Valid               |                       | 6    |                       | 7    |                       | 8    |                       | 10   |          | 10 | ns |
| t <sub>LZOE</sub> | OE LOW to Low Z                    | 0                     |      | 0                     |      | 0                     |      | 0                     |      | 0        |    | ns |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6,7]</sup> |                       | 6    |                       | 7    |                       | 8    |                       | 10   |          | 10 | ns |
| t <sub>LZCE</sub> | CE LOW to Low Z <sup>[7]</sup>     | 3                     |      | 3                     |      | 3                     |      | 3                     |      | 3        |    | ns |
| t <sub>HZCE</sub> | CE HIGH to High Z <sup>[6,7]</sup> |                       | 6    |                       | 7    |                       | 8    |                       | 10   |          | 10 | ns |
| t <sub>PU</sub>   | CE LOW to Power-Up                 | 0                     |      | 0                     |      | 0                     |      | 0                     |      | 0        |    | ns |
| t <sub>PD</sub>   | CE HIGH to Power-Down              |                       | 12   |                       | 15   |                       | 20   |                       | 25   |          | 35 | ns |
| WRITE CY          | CLE <sup>[8,9]</sup>               |                       |      |                       |      |                       |      |                       |      |          |    |    |
| t <sub>WC</sub>   | Write Cycle Time                   | 12                    |      | 15                    |      | 20                    |      | 25                    |      | 35       |    | ns |
| t <sub>SCE</sub>  | CE LOW to Write End                | 10                    |      | 12                    |      | 15                    |      | 20                    |      | 25       |    | ns |
| t <sub>AW</sub>   | Address Set-Up to Write End        | 10                    |      | 12                    |      | 15                    |      | 20                    |      | 25       |    | ns |
| t <sub>HA</sub>   | Address Hold from Write End        | 0                     |      | 0                     |      | 0                     |      | 0                     |      | 0        |    | ns |
| t <sub>SA</sub>   | Address Set-Up to Write Start      | 0                     |      | 0                     |      | 0                     |      | 0                     |      | 0        |    | ns |
| t <sub>PWE</sub>  | WE Pulse Width                     | 10                    |      | 12                    |      | 15                    |      | 20                    |      | 25       |    | ns |
| t <sub>SD</sub>   | Data Set-Up to Write End           | 7                     |      | 8                     |      | 10                    |      | 15                    |      | 20       |    | ns |
| t <sub>HD</sub>   | Data Hold from Write End           | 0                     |      | 0                     |      | 0                     |      | 0                     |      | 0        |    | ns |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup>    | 2                     |      | 3                     |      | 3                     |      | 3                     |      | 3        |    | ns |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[6,7]</sup>  |                       | 6    |                       | 7    |                       | 8    |                       | 10   |          | 10 | ns |

Notes:

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified 5.  $I_{OL}/I_{OH}$  and 30–pF load capacitance.

6.  $t_{HZOE}$ ,  $t_{HZCE}$ , and  $t_{HZWE}$  are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.

At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
 The internal write time of the memory is defined by the overlap of CE and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
 The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



| Parameter                       | Description                          | Conditions <sup>[10]</sup>                                                | Min.            | Max. | Unit |
|---------------------------------|--------------------------------------|---------------------------------------------------------------------------|-----------------|------|------|
| V <sub>DR</sub>                 | $V_{CC}$ for Data Retention          |                                                                           | 2.0             |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $\underline{V_{CC}} = V_{DR} = 2.0V,$                                     |                 | 50   | μΑ   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | $\overrightarrow{CE} \ge V_{CC} - 0.3V,$<br>$V_{IN} \ge V_{CC} - 0.3V$ or | 0               |      | ns   |
| t <sub>R</sub> <sup>[4]</sup>   | Operation Recovery Time              | $V_{\rm IN} \le 0.3V$                                                     | t <sub>RC</sub> |      | ns   |

#### **Data Retention Waveform**



# **Switching Waveforms**







Notes:

 10. No input may exceed  $V_{CC}$  +0.5V.

 11. Device is continuously selected,  $\overline{OE}$  and  $\overline{CE} = V_{IL}$ .

 12. WE is HIGH for read cycle.

 13. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



# Switching Waveforms (continued)

Write Cycle No. 1 (CE Controlled)<sup>[14, 15]</sup>



# Write Cycle No. 2 (WE Controlled, OE HIGH During Write)<sup>[14, 15]</sup>



#### Notes:

14. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state. 15. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .



# Switching Waveforms (continued) Write Cycle No. 3 (WE Controlled, OE LOW)<sup>[9, 15]</sup>



C106-10

## **Truth Table**

| CE | OE | WE | Input/Output | Mode                       | Power                      |
|----|----|----|--------------|----------------------------|----------------------------|
| Н  | Х  | Х  | High Z       | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out     | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In      | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z       | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type                 | Operating<br>Range |
|---------------|---------------|-----------------|------------------------------|--------------------|
| 12            | CY7C106-12VC  | V28             | 28-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1006-12VC | V21             | 28-Lead (300-Mil) Molded SOJ |                    |
| 15            | CY7C106–15VC  | V28             | 28-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1006-15VC | V21             | 28-Lead (300-Mil) Molded SOJ |                    |
| 20            | CY7C106-20VC  | V28             | 28-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1006-20VC | V21             | 28-Lead (300-Mil) Molded SOJ |                    |
| 25            | CY7C106-25VC  | V28             | 28-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1006-25VC | V21             | 28-Lead (300-Mil) Molded SOJ |                    |
| 35            | CY7C106-35VC  | V28             | 28-Lead (400-Mil) Molded SOJ | Commercial         |

Contact factory for "L" version availability.

Document #: 38-00230-C



#### **Package Diagrams**



© Cypress Semiconductor Corporation, 1998. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.