# Very Low Power/Voltage CMOS SRAM 64K X 16 bit # BS616LV1013 ### **■ FEATURES** - Very low operation voltage: 2.7 ~ 3.6V - · Very low power consumption : Vcc = 3.0V C-grade : 20mA (Max.) operating current I-grade : 25mA (Max.) operating current 0.02uA (Typ.) CMOS standby current High speed access time: -70 70ns (Max.) at Vcc = 3.0V - Automatic power down when chip is deselected - · Three state outputs and TTL compatible - · Fully static operation - Data retention supply voltage as low as 1.5V - Easy expansion with CE and OE options - I/O Configuration x8/x16 selectable by LB and UB pin ### **■ DESCRIPTION** The BS616LV1013 is a high performance, very low power CMOS Static Random Access Memory organized as 65,536 words by 16 bits and operates from a wide range of 2.7V to 3.6V supply voltage. Advanced CMOS technology and circuit techniques provide both high speed and low power features with a typical CMOS standby current of 0.02uA and maximum access time of 70ns in 3.0V operation. Easy memory expansion is provided by an active LOW chip enable $(\overline{OE})$ and active LOW output enable $(\overline{OE})$ and three-state output drivers. The BS616LV1013 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The BS616LV1013 is available in the JEDEC standard 44-pin TSOP Type II and 48-pin BGA package. ### **■ PRODUCT FAMILY** | | | | SPEED | POWER DI | SSIPATION | | | | | | | |-------------------|--------------------------|-------------------------|----------|--------------------------|-------------------------|-------------|--|----------|--|------|----------| | PRODUCT<br>FAMILY | OPERATING<br>TEMPERATURE | Vcc<br>RANGE | (ns) | STANDBY<br>(ICCSB1, Max) | Operating<br>(Icc, Max) | PKG TYPE | | | | | | | | | | Vcc=3.0V | Vcc=3.0 V | Vcc=3.0 V | | | | | | | | BS616LV1013EC | +0°C to +70°C | 2.7V ~ 3.6V | 70 | 0.5uA | 20mA | TSOP2-44 | | | | | | | BS616LV1013AC | | | | | ZoniA | BGA-48-0608 | | | | | | | BS616LV1013EI | 40°C to 185°C | °C to +85°C 2.7V ~ 3.6V | 70 | 70 1.5uA | | 70 1 5µA | | 70 1 5μΔ | | 25mA | TSOP2-44 | | BS616LV1013AI | -40 C t0 +65 C | 2.7 V ~ 3.0 V | 70 | 1.00/1 | 201171 | BGA-48-0608 | | | | | | ### **■ PIN CONFIGURATIONS** ### **■ BLOCK DIAGRAM** Brilliance Semiconductor, Inc. reserves the right to modify document contents without notice. ### **■ PIN DESCRIPTIONS** | Name | Function | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A15 Address Input | These 16 address inputs select one of the 65,536 x 16-bit words in the RAM. | | CE Chip Enable Input | CE is active LOW. Chip enables must be active when data read from or write to the device. if chip enable is not active, the device is deselected and is in a standby power mode. The DQ pins will be in the high impedance state when the device is deselected. | | WE Write Enable Input | The write enable input is active LOW and controls read and write operations. With the chip selected, when $\overline{WE}$ is HIGH and $\overline{OE}$ is LOW, output data will be present on the DQ pins; when $\overline{WE}$ is LOW, the data present on the DQ pins will be written into the selected memory location. | | OE Output Enable Input | The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impedance state when $\overline{OE}$ is inactive. | | LB and UB Data Byte Control Input | Lower byte and upper byte data input/output control pins. | | DQ0 - DQ15 Data Input/Output<br>Ports | These 16 bi-directional ports are used to read data from or write data into the RAM. | | Vcc | Power Supply | | Gnd | Ground | ### **■ TRUTH TABLE** | MODE | CE | WE | OE | LB | UB | DQ0~DQ7 | DQ8~DQ15 | Vcc CURRENT | | | |---------------------------|----|----|----|----|----|---------|----------|-----------------|--------|-----| | Not selected (Power Down) | Н | Х | Х | Х | Х | High Z | High Z | Iccsb, Iccsb1 | | | | Output Disabled | L | Н | Н | Χ | Х | High Z | High Z | Icc | | | | | | | | L | L | Dout | Dout | I <sub>cc</sub> | | | | Read | L | Н | L | Н | L | High Z | Dout | Icc | | | | | | | | | | L | Н | Dout | High Z | Icc | | | | | | L | L | Din | Din | Icc | | | | Write | L | L | Х | Н | L | Х | Din | Icc | | | | | | | | L | Н | Din | Х | Icc | | | ### ■ ABSOLUTE MAXIMUM RATINGS(1) | SYMBOL | PARAMETER | RATING | UNITS | |--------|-----------------------------------------|--------------------|-------| | VTERM | Terminal Voltage with<br>Respect to GND | -0.5 to<br>Vcc+0.5 | V | | TBIAS | Temperature Under Bias -40 to +125 | | °C | | Tstg | Storage Temperature | -60 to +150 | °C | | Рт | Power Dissipation | | W | | lout | DC Output Current | 20 | mA | 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect 1. This parameter is guaranteed and not 100% tested. reliability. ### **■ OPERATING RANGE** | RANGE | AMBIENT<br>TEMPERATURE | Vcc | |------------|------------------------|-------------| | Commercial | 0 ° C to +70 ° C | 2.7V ~ 3.6V | | Industrial | -40 ° C to +85 ° C | 2.7V ~ 3.6V | ### ■ CAPACITANCE (1) (TA = 25°C, f = 1.0 MHz) | SYMBOL | PARAMETER | CONDITIONS | MAX. | UNIT | |--------|-----------------------------|------------|------|------| | CIN | Input<br>Capacitance | VIN=0V | 6 | pF | | CDQ | Input/Output<br>Capacitance | VI/O=0V | 8 | pF | ### ■ DC ELECTRICAL CHARACTERISTICS (TA = 0°C to + 70°C) | PARAMETER<br>NAME | PARAMETER | TEST CONDITIONS | | MIN. | <b>TYP.</b> (1) | UNITS | | |-------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|-----------------|---------|----| | VIL | Guaranteed Input Low<br>Voltage <sup>(2)</sup> | | Vcc=3.0V | -0.5 | 1 | 0.8 | V | | VIH | Guaranteed Input High<br>Voltage <sup>(2)</sup> | | Vcc=3.0V | 2.0 | 1 | Vcc+0.2 | V | | lıL | Input Leakage Current | Vcc = Max, V <sub>IN</sub> = 0V to Vcc | | 1 | 1 | 1 | uA | | llo | Output Leakage Current | $Vcc = Max, \overline{CE} = V_H, \text{ or } \overline{OE} = V_H, V_{VO} = 0V \text{ to } Vcc$ | | 1 | ı | 1 | uA | | VoL | Output Low Voltage | Vcc = Max, IoL = 2mA | Vcc=3.0V | - | - | 0.4 | ٧ | | Vон | Output High Voltage | Vcc = Min, Iон = -1mA | Vcc=3.0V | 2.4 | 1 | | ٧ | | Icc | Operating Power Supply<br>Current | $\overline{CE} = V_{\text{L}}$ , $I_{\text{DQ}} = 0\text{mA}$ , $F = F\text{max}^{(3)}$ | Vcc=3.0V | 1 | 1 | 20 | mA | | ICCSB | Standby Current-TTL | CE = V <sub>IH</sub> , I <sub>DQ</sub> = 0mA | Vcc=3.0V | | | 1 | mA | | ICCSB1 | Standby Current-CMOS | $\label{eq:constraint} \begin{array}{l} \overline{\text{CE}} \; \geq \text{Vcc -0.2V}, \\ \text{V}_{\text{IN}} \; \geq \text{Vcc - 0.2V} \; \text{or} \; \text{V}_{\text{IN}} \; \leq 0.2 \text{V} \end{array}$ | Vcc=3.0V | | 0.02 | 0.5 | uA | <sup>1.</sup> Typical characteristics are at TA = 25°C. ### ■ DATA RETENTION CHARACTERISTICS (TA = 0°C to + 70°C) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | <b>TYP.</b> (1) | MAX. | UNITS | |-------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|------|-------| | $V_{DR}$ | Vcc for Data Retention | $\begin{tabular}{ c c c c c }\hline \hline $\overline{CE}$ $\geq $Vcc - 0.2V$\\ $V_{IN}$ $\geq $Vcc - 0.2V$ or $V_{IN}$ $\leq $0.2V$\\ \hline \end{tabular}$ | 1.5 | | - | > | | I <sub>CCDR</sub> | Data Retention Current | $\begin{array}{ c c c } \hline \hline CE & \geq & Vcc - 0.2V \\ \hline V_{IN} & \geq & Vcc - 0.2V \ or \ V_{IN} \ \leq & 0.2V \\ \hline \end{array}$ | | 0.02 | 0.3 | uA | | t <sub>CDR</sub> | Chip Deselect to Data<br>Retention Time | See Retention Waveform | 0 | | | ns | | t <sub>R</sub> | Operation Recovery Time | | T <sub>RC</sub> (2) | | | ns | <sup>1.</sup> Vcc = 1.5V, T<sub>A</sub> = + 25°C <sup>2.</sup> These are absolute values with respect to device ground and all overshoots due to system or tester notice are included. <sup>3.</sup> Fmax = $1/t_{RC}$ . <sup>2.</sup> $t_{RC}$ = Read Cycle Time # ■ LOW V<sub>CC</sub> DATA RETENTION WAVEFORM ( $\overline{\text{CE}}$ Controlled ) ### ■ AC TEST CONDITIONS | Input Pulse Levels | Vcc/0V | |---------------------------|--------| | Input Rise and Fall Times | 1V/ns | | Input and Output | | | Timing Reference Level | 0.5Vcc | ### ■ AC TEST LOADS AND WAVEFORMS ### **■ KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | |-------------------|----------------------------------------|---------------------------------------------------| | | MUST BE<br>STEADY | MUST BE<br>STEADY | | | MAY CHANGE<br>FROM H TO L | WILL BE<br>CHANGE<br>FROM H TO L | | | MAY CHANGE<br>FROM L TO H | WILL BE<br>CHANGE<br>FROM L TO H | | | DON'T CARE:<br>ANY CHANGE<br>PERMITTED | CHANGE :<br>STATE<br>UNKNOWN | | $\longrightarrow$ | DOES NOT<br>APPLY | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF"STATE | # ■ AC ELECTRICAL CHARACTERISTICS (TA = 0°C to + 70°C, Vcc = 3.0V) READ CYCLE | JEDEC<br>PARAMETER<br>NAME | PARAMETER<br>NAME | DESCRIPTION | | | E TIME : | | UNIT | |----------------------------|-------------------|------------------------------------|---------------------------------|----|----------|----|------| | t <sub>AVAX</sub> | t <sub>rc</sub> | Read Cycle Time | | 70 | | | ns | | t <sub>AVQV</sub> | t <sub>AA</sub> | Address Access Time | | | | 70 | ns | | t <sub>E1LQV</sub> | t | Chip Select Access Time | (CE) | | | 70 | ns | | t <sub>BA</sub> | t <sub>BA</sub> | Data Byte Control Access Time | $(\overline{LB},\overline{UB})$ | | | 40 | ns | | t <sub>GLQV</sub> | t <sub>oe</sub> | Output Enable to Output Valid | | - | | 50 | ns | | t <sub>E1LQX</sub> | t <sub>cLZ</sub> | Chip Select to Output Low Z | (CE) | 10 | | | ns | | t <sub>BE</sub> | t <sub>BE</sub> | Data Byte Control to Output Low Z | $(\overline{LB},\overline{UB})$ | 10 | - | - | ns | | t <sub>GLQX</sub> | t <sub>olz</sub> | Output Enable to Output in Low Z | | 10 | - | - | ns | | t <sub>E1HQZ</sub> | t <sub>cHZ</sub> | Chip Deselect to Output in High Z | (CE) | - | | 35 | ns | | t <sub>BDO</sub> | t <sub>BDO</sub> | Data Byte Control to Output High Z | (LB, UB) | - | | 30 | ns | | t <sub>GHQZ</sub> | t <sub>oHZ</sub> | Output Disable to Output in High Z | | ł | | 30 | ns | | t <sub>axox</sub> | t <sub>oн</sub> | Data Hold from Address Change | | 10 | | | ns | ### ■ SWITCHING WAVEFORMS (READ CYCLE) ### READ CYCLE1 (1,2,4) # READ CYCLE2 (1,3,4) # READ CYCLE3 (1,4) ### NOTES: - 1. WE is high for read Cycle. - 2. Device is continuously selected when $\overline{CE} = V_{IL}$ . - 3. Address valid prior to or coincident with $\overline{\text{CE}}$ transition low. - 4. <del>OE</del> = V<sub>IL</sub> . - 5. Transition is measured $\pm 500$ mV from steady state with $C_L$ = 5pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested. # ■ AC ELECTRICAL CHARACTERISTICS (TA = 0°C to + 70°C, Vcc = 3.0V) WRITE CYCLE | JEDEC<br>PARAMETER<br>NAME | PARAMETER<br>NAME | DESCRIPTION | | | E TIME<br>TYP. | : 70ns<br>MAX. | UNIT | |----------------------------|-------------------|------------------------------------|---------------------------------|----|----------------|----------------|------| | t <sub>avax</sub> | t <sub>wc</sub> | Write Cycle Time | | 70 | | | ns | | t E1LWH | t <sub>cw</sub> | Chip Select to End of Write | | 70 | | | ns | | t <sub>avwl</sub> | t <sub>as</sub> | Address Setup Time | | 0 | | | ns | | t <sub>avwh</sub> | t <sub>aw</sub> | Address Valid to End of Write | | 70 | | | ns | | t <sub>wLWH</sub> | t <sub>wP</sub> | Write Pulse Width | | 50 | | - | ns | | $\mathbf{t}_{whax}$ | $t_{w_R}$ | Write recovery Time | $(\overline{CE},\overline{WE})$ | 0 | | | ns | | $t_{\scriptscriptstyleBW}$ | t <sub>вw</sub> | Date Byte Control to End of Write | $(\overline{LB},\overline{UB})$ | 60 | | - | ns | | $\mathbf{t}_{wLQZ}$ | t <sub>wHZ</sub> | Write to Output in High Z | | ı | | 30 | ns | | t <sub>DVWH</sub> | t <sub>DW</sub> | Data to Write Time Overlap | | 30 | | | ns | | $\mathbf{t}_{whdx}$ | t <sub>□H</sub> | Data Hold from Write Time | | 0 | | - | ns | | t <sub>GHQZ</sub> | t <sub>oHZ</sub> | Output Disable to Output in High Z | | - | | 30 | ns | | <b>t</b> <sub>whox</sub> | t <sub>ow</sub> | End of Write to Output Active | | 5 | | | ns | ## ■ SWITCHING WAVEFORMS (WRITE CYCLE) ## WRITE CYCLE1 (1) ## WRITE CYCLE2 (1,6) ### NOTES: - 1. WE must be high during address transitions. - 2. The internal write time of the memory is defined by the overlap of CE and WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. \_\_\_\_\_ - 3. Twr is measured from the earlier of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ going high at the end of write cycle. - 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - If the \(\overline{\text{CE}}\) low transition occurs simultaneously with the \(\overline{\text{WE}}\) low transitions or after the \(\overline{\text{WE}}\) transition, output remain in a high impedance state. - 6. $\overline{OE}$ is continuously low ( $\overline{OE} = V_{IL}$ ). - 7. Dout is the same phase of write data of this write cycle. - 8. Dout is the read data of next address. - 9. If $\overline{\text{CE}}$ is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - 10. Transition is measured $\pm$ 500mV from steady state with CL = 5pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested. - 11. Tow is measured from the later of $\overline{CE}$ going low to the end of write. - 12. The change of Read/Write cycle must accompany with $\overline{\text{CE}}$ or address toggled. ### **■ ORDERING INFORMATION** #### Note: BSI (Brilliance Semiconductor Inc.) assumes no responsibility for the application or use of any product or circuit described herein. BSI does not authorize its product for use as critical components in any application in which the failure of the BSI product may be expected to result in significant injury or death, including life-support systems and critical medical instruments. ### ■ PACKAGE DIMENSIONS | UNIT | INCH | MM | | |------|---------------|-------------|--| | A | 0.0433± 0.004 | 1.10± 0.10 | | | A1 | 0.004± 0.002 | 0.10± 0.05 | | | A2 | 0.039± 0.002 | 1.00± 0.05 | | | b | 0.012 ~ 0.018 | 0.30 ~ 0.45 | | | bl | 0.012 ~ 0.016 | 0.30 ~ 0.40 | | | С | 0.005 ~ 0.008 | 0.12 ~ 0.21 | | | c1 | 0.005 ~ 0.006 | 0.12 ~ 0,16 | | | D | 0.725± 0.004 | 18.41± 0.10 | | | E | 0.400± 0.004 | 10.16± 0.10 | | | E1 | 0.463± 0.008 | 11.76± 0.20 | | | e | 0.0315± 0.004 | 0.80± 0.10 | | | L | 0.0197± 0.004 | 0.50± 0.10 | | | L1 | 0.0315± 0.004 | 0.80± 0.10 | | | у | 0.004 Max. | 0.1 Max. | | | θ | 0, ~ 8. | 0. ~ 8. | | TSOP2-44 ### ■ PACKAGE DIMENSIONS (continued) TOP VIEW 48 mini-BGA (6 x 8) ### NOTES: - 1: CONTROLLING DIMENSIONS ARE IN MILLIMETERS. - 2: PIN#1 DOT MARKING BY LASER OR PAD PRINT. - 3: SYMBOL "N" IS THE NUMBER OF SOLDER BALLS. | BALL PITCH e = 0.75 | | | | | | | |---------------------|-----|----|------|------|--|--| | D | E | N | D1 | E1 | | | | 8.0 | 6.0 | 48 | 5.25 | 3.75 | | |