



# **High Performance SHARC Audio Processor**

# **Preliminary Technical Data**

**ADSP-21266** 

#### **SUMMARY**

- High performance 32-bit/40-bit floating point processor optimized for audio processing
- The ADSP-21266 processes high performance audio while enabling low system costs
- Audio decoder and post processor-algorithm support.
  Non-volatile memory can be configured to contain a combination of PCM 96kHz, Dolby Digital, Dolby Digital EX, DTS-ES Discrete 6.1, DTS-ES Matrix 6.1, DTS 96/24 5.1, MPEG2 AAC LC, MPEG2 BC 2ch, Dolby Pro Logic II and DTS Neo:6
- Single-Instruction Multiple-Data (SIMD) computational architecture—two 32-bit IEEE floating-point/32-bit fixed point/ 40-bit extended precision floating point computational units, each with a multiplier, ALU, shifter, and register file
- High bandwidth I/O a parallel port, SPI port, 6 serial ports, a digital audio interface (DAI) and JTAG

- DAI incorporates a Precision Clock Generator (PCG), and an Input Data Port (IDP) that includes a Parallel Data Acquisition Port (PDAP), all under software control by the Signal Routing Unit (SRU)
- On-chip memory 2 Mbits of on-chip SRAM and a dedicated 4 Mbits of on-chip mask-programmable ROM
- Serial ports offer Left-justified Sample Pair and I<sup>2</sup>S support via 12 programmable and simultaneous receive or transmit pins, which support up to 24 transmit or 24 receive I<sup>2</sup>S channels of audio when all 6 Serial Ports (SPORTs) are enabled or 6 full duplex TDM streams of up to 128 channels per frame
- The ADSP-21266 is available with a 150 MHz or a 200MHz core instruction rate. For complete ordering information, see Ordering Guide on page 43

#### FUNCTIONAL BLOCK DIAGRAM



# ADSP-21266

For current information contact Analog Devices at 800/262-5643

August 2003

#### **KEY FEATURES**

At 200 MHz (5 ns) core instruction rate, the ADSP-21266 performs 1200 MFLOPS/800 MMACS

At 150 MHz (6.6 ns) core instruction rate, the ADSP-21266 performs 900 MFLOPS/600 MMACS

Super Harvard Architecture — three independent buses for dual data fetch, instruction fetch, and nonintrusive, zero-overhead I/O

2 Mbits on-chip dual-ported SRAM (1Mbit block 0, 1Mbit block 1) for simultaneous access by core processor and DMA

4 Mbits on-chip dual-ported mask-programmable ROM (2 Mbits in block 0 and 2 Mbits in block 1)

Dual Data Address Generators (DAGs) with modulo and bit-reverse addressing

Zero-overhead looping with single-cycle loop setup, providing efficient program sequencing

Single Instruction Multiple Data (SIMD) architecture provides:

Two computational processing elements

Concurrent execution— Each processing element executes the same instruction, but operates on different data

Code compatibility — At assembly level, uses the same instruction set as other SHARC DSPs

Parallelism in buses and computational units allows:

Single-cycle executions (with or without SIMD) of: a multiply operation, an ALU operation, a dual memory read or write, and an instruction fetch

Transfers between memory and core at up to four 32-bit floating- or fixed-point words per cycle, sustained 2.4 Gbytes/s bandwidth at 200 MHz core instruction rate

Accelerated FFT butterfly computation through a multiply with add and subtract instruction

#### **DMA Controller supports:**

2

22 zero-overhead DMA channels for transfers between ADSP-21266 internal memory and serial ports (12), the input data port (IDP) (8), SPI-compatible port (1), and the parallel port (1)

32-bit background DMA transfers at core clock speed, in parallel with full-speed processor execution

Asynchronous parallel/external port provides:

Access to asynchronous external memory

16 multiplexed address/data lines that can support 24-bit address external address range with 8-bit data or 16-bit address external address range with 16-bit data

66 Mbyte per sec transfer rate for 200 MHz core rate 50 Mbyte per sec transfer rate for 150 MHz core rate 256 word page boundaries

External memory access in a dedicated DMA channel 8- to 32- bit and 16- to 32-bit word packing options Programmable wait state options: 2 to 31 CCLK

Digital Audio Interface (DAI) includes 6 serial ports, a Precision Clock generator, an Input Data Port, 3 timers and a Signal Routing Unit

#### Serial Ports provide:

Six dual data line serial ports that operate at up to 50 Mbits/s for a 200 MHz core and up to 37.5 Mbits/s for a 150 MHz core on each data line — each has a clock, frame sync and two data lines that can be configured as either a receiver or transmitter pair

Left-justified Sample Pair and I<sup>2</sup>S Support, programmable direction for up to 24 simultaneous receive or transmit channels using two I<sup>2</sup>S compatible stereo devices per serial port

TDM support for telecommunications interfaces including 128 TDM channel support for newer telephony interfaces such as H.100/H.110

Up to 12 TDM stream support, each with 128 channels per frame

Companding selection on a per channel basis in TDM mode

Input Data Port provides an additional input path to the DSP core configurable as 8 channels of serial data or 7 channels of serial data and a single channel of up to a 20-bit wide parallel data

Signal Routing Unit (SRU) provides configurable and flexible connections between all DAI components, 6 serial ports, 3 timers, 10 interrupts, 6 flag inputs, 6 flag outputs, and 20 SRU I/O pins (DAI\_Px)

Serial Peripheral Interface (SPI)

Master or slave serial boot through SPI

**Full-duplex operation** 

Master-Slave mode multi-master support

Open drain outputs

Programmable baud rates, clock polarities and phases

3 Muxed Flag/IRQ lines

1 Muxed Flag/Timer expired line

**ROM Based Security features:** 

JTAG access to memory permitted with a 64-bit key Protected memory regions that can be assigned to limit access under program control to sensitive code

PLL has a wide variety of software and hardware multiplier/divider ratios

JTAG background telemetry for enhanced emulation features

IEEE 1149.1 JTAG standard test access port and on-chip emulation

Dual voltage: 3.3 V I/O, 1.2 V core

Available in 136-ball BGA and 144-lead LQFP packages

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

#### **GENERAL DESCRIPTION**

The ADSP-21266 SHARC DSP is a member of the SIMD SHARC family of DSPs featuring Analog Devices' Super Harvard Architecture. The ADSP-21266 is source code compatible with the ADSP-21160 and ADSP-21161 DSPs as well as with first generation ADSP-2106x SHARC processors in SISD (Single-Instruction, Single-Data) mode. Like other SHARC DSPs, the ADSP-21266 is a 32-bit processor optimized for high performance audio applications. The ADSP-21266 is available in a 200 MHz or a 150 MHz core, dual-ported on-chip SRAM and mask-programmable ROM, multiple internal buses to eliminate I/O bottlenecks, and an innovative Digital Audio Interface (DAI).

The ADSP-21266 offers a Single-Instruction Multiple-Data (SIMD) architecture, which was first introduced with the ADSP-21160 and ADSP-21161. As shown in the Functional Block Diagram on page 1, the ADSP-21266 uses two computational units to deliver a 5 to 10 times performance increase over the ADSP-2106x on a range of DSP algorithms. Fabricated in a state-of-the-art, high speed, low power CMOS process, the ADSP-21266 DSP achieves an instruction cycle time of 5 ns at 200 MHz or 6.6 ns at150 MHz. With its SIMD computational hardware, the ADSP-21266 can perform 1200 MFLOPS running at 200 MHz, or 900 MFLOPS running at150 MHz.

Table 1 shows performance benchmarks for the ADSP-21266.

Table 1. ADSP-21266 Benchmarks (at 200 MHz)

| Benchmark Algorithm                                              | Speed<br>(at 200 MHz) |
|------------------------------------------------------------------|-----------------------|
| 1024 Point Complex FFT (Radix 4, with reversal)                  | 46 μs                 |
| FIR Filter (per tap) <sup>1</sup>                                | 2.5 ns                |
| IIR Filter (per biquad) <sup>1</sup> Matrix Multiply (pipelined) | 10 ns                 |
| [3x3] x [3x1]                                                    | 22.5 ns               |
| $[4x4] \times [4x1]$                                             | 40 ns                 |
| Divide (y/x)                                                     | 15 ns                 |
| Inverse Square Root                                              | 22.5 ns               |

<sup>&</sup>lt;sup>1</sup>Assumes two files in multichannel SIMD mode

The ADSP-21266 continues SHARC's industry leading standards of integration for DSPs, combining a high performance 32-bit DSP core with integrated, on-chip system features. These features include 2 Mbits dual-ported SRAM memory, 4 Mbits dual-ported ROM, an I/O processor that supports 22 DMA channels, six serial ports, an SPI interface, external parallel bus, and Digital Audio Interface (DAI).

The block diagram of the ADSP-21266 on page 1, illustrates the following architectural features:

- Two processing elements, each of which comprises an ALU, Multiplier, Shifter and Data Register File
- Data Address Generators (DAG1, DAG2)
- Program sequencer with instruction cache

- PM and DM buses capable of supporting four 32-bit data transfers between memory and the core at every core processor cycle
- Three Programmable Interval Timers with PWM Generation, PWM Capture/Pulse width Measurement, and External Event Counter Capabilities
- On-Chip SRAM (2 Mbits)
- On-Chip dual-ported, mask-programmable ROM (4 Mbits)
- 8- or 16-bit Parallel port that supports interfaces to off-chip memory peripherals
- DMA controller
- Six serial ports
- SPI-compatible interface
- Digital Audio Interface that includes a precision clock generator (PCG), an input data port (IDP), 6 serial ports, 8 serial interfaces, a 20-bit parallel input port, 10 interrupts, 6 flag outputs, 6 flag inputs, 3 timers, and a flexible signal routing unit (SRU)
- JTAG test access port

Figure 1 on page 4 shows one sample configuration of a SPORT using the precision clock generator to interface with an I<sup>2</sup>S ADC and an I<sup>2</sup>S DAC with a much lower jitter clock than the serial port would generate itself. Many other SRU configurations are possible.

#### **ADSP-21266 Family Core Architecture**

The ADSP-21266 is code compatible at the assembly level with the ADSP-21160 and ADSP-21161, and with the first generation ADSP-2106x SHARC DSPs. The ADSP-21266 shares architectural features with the ADSP-2126x and ADSP-2116x SIMD SHARC family of DSPs, as detailed in the following sections.

### SIMD Computational Engine

The ADSP-21266 contains two computational processing elements that operate as a Single-Instruction Multiple-Data (SIMD) engine. The processing elements are referred to as PEX and PEY and each contains an ALU, multiplier, shifter and register file. PEX is always active, and PEY may be enabled by setting the PEYEN mode bit in the MODE1 register. When this mode is enabled, the same instruction is executed in both processing elements, but each processing element operates on different data. This architecture is efficient at executing math intensive DSP algorithms.

Entering SIMD mode also has an effect on the way data is transferred between memory and the processing elements. When in SIMD mode, twice the data bandwidth is required to sustain computational operation in the processing elements. Because of this requirement, entering SIMD mode also doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values are transferred with each access of memory or the register file.



Figure 1. ADSP-21266 System Sample Configuration

#### Independent, Parallel Computation Units

Within each processing element is a set of computational units. The computational units consist of an arithmetic/logic unit (ALU), multiplier and shifter. These units perform all operations in a single cycle. The three units within each processing element are arranged in parallel, maximizing computational throughput. Single multi-function instructions execute parallel ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements. These computation units support IEEE 32-bit single-precision floating-point, 40-bit extended precision floating-point, and 32-bit fixed-point data formats.

# Data Register File

A general purpose data register file is contained in each processing element. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register (16 primary, 16 secondary) register files, combined with the ADSP-2126x enhanced Harvard architecture, allow unconstrained data flow between computation units and internal memory. The registers in PEX are referred to as R0-R15 and in PEY as S0-S15.

#### Single-Cycle Fetch of Instruction and Four Operands

The ADSP-21266 features an enhanced Harvard architecture in which the data memory (DM) bus transfers data and the program memory (PM) bus transfers both instructions and data (see the Figure on page 1). With the ADSP-21266's separate program and data memory buses and on-chip instruction cache, the processor can simultaneously fetch four operands (two over each data bus) and one instruction (from the cache), all in a single cycle.

## Instruction Cache

TheADSP-21266 includes an on-chip instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective — only the instructions whose fetches conflict with PM bus data accesses are cached. This cache allows full-speed execution of core, looped operations such as digital filter multiply-accumulates and FFT butterfly processing.

# Data Address Generators With Zero-Overhead Hardware Circular Buffer Support

The ADSP-21266's two data address generators (DAGs) are used for indirect addressing and implementing circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

transforms. The two DAGs of the ADSP-21266 contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wrap-around, reduce overhead, increase performance, and simplify implementation. Circular buffers can start and end at any memory location.

#### Flexible Instruction Set

The 48-bit instruction word accommodates a variety of parallel operations, for concise programming. For example, the ADSP-21266 can conditionally execute a multiply, an add, and a subtract in both processing elements while branching and fetching up to four 32-bit values from memory; all in a single instruction.

#### ADSP-21266 Memory and I/O Interface Features

The ADSP-21266 adds the following architectural features to the SIMD SHARC family core:

### Dual-Ported On-Chip Memory

The ADSP-21266 contains two megabits of internal SRAM and four megabits of internal mask-programmable ROM. Each block can be configured for different combinations of code and data storage (see ADSP-21266 Memory Map on page 6). Each memory block is dual-ported for single-cycle, independent accesses by the core processor and I/O processor. The dual-ported memory, in combination with three separate on-chip buses, allow two data transfers from the core and one from the I/O processor, in a single cycle.

On the ADSP-21266, the SRAM can be configured as a maximum of 64K words of 32-bit data, 128K words of 16-bit data, 42.67K words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to two megabits. All of the memory can be accessed as 16-bit, 32-bit, 48-bit, or 64-bit words. A 16-bit floating-point storage format is supported that effectively doubles the amount of data that may be stored on-chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is performed in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data using the DM bus for transfers, and the other block stores instructions and data using the PM bus for transfers.

Using the DM bus and PM buses, with one dedicated to each memory block assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache.

### Target Board JTAG Emulator Connector

Analog Devices DSP Tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the ADSP-21266 processor to monitor and control the target board processor during emulation. Analog Devices DSP Tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor's JTAG interface ensures that the emulator will not affect target system loading or timing.

For complete information on Analog Devices' SHARC DSP Tools product line of JTAG emulator operation, see the appropriate "Emulator Hardware User's Guide".

#### **DMA** Controller

The ADSP-21266's on-chip DMA controller allows zero-overhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions. DMA transfers can occur between the ADSP-21266's internal memory and its serial ports, the SPI-compatible (Serial Peripheral Interface) port, the IDP (Input Data Port) or the parallel port. Twenty-two channels of DMA are available on the ADSP-21266 — one for the SPI interface, twelve via the serial ports, eight via the Input Data Port and one via the processor's parallel port. Programs can be downloaded to the ADSP-21266 using DMA transfers. Other DMA features include interrupt generation upon completion of DMA transfers, and DMA chaining for automatic linked DMA transfers.

### Digital Audio Interface (DAI)

The Digital Audio Interface (DAI) provides the ability to connect various peripherals to any of the DSPs DAI pins (DAI\_P[20:1]).

You make these connections using the Signal Routing Unit (SRU).

The SRU is a matrix routing unit (or group of multiplexers) that enables the peripherals provided by the DAI to be interconnected under software control. This lets you use the DAI associated peripherals for a much wider variety of applications by using a larger set of algorithms than is possible with non-configurable signal paths.

The DAI also includes 6 serial ports, a precision clock generator (PCG), an input data port (IDP), 6 flag outputs and 6 flag inputs, and 3 timers. The IDP provides an additional input path to the DSP core, which can be configured for up to eight channels of input serial data (including I<sup>2</sup>S format). Each data channel has its own DMA channel that is independent from the ADSP-21266's serial ports.

For complete information on using the DAI, see the *ADSP-2126x* SHARC DSP Hardware Reference.

## Serial Ports

The ADSP-21266 features six full duplex synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. The serial ports are made up of two data lines, a clock and frame sync. The data lines can be programmed to either transmit or receive.

Serial ports are enabled via 12 programmable and simultaneous receive or transmit pins that support up to 24 transmit or 24 receive I<sup>2</sup>S channels of audio when all six SPORTS are enabled, or six full duplex TDM streams of 128 channels per frame.

The serial ports operate at up to one-quarter of the DSP core clock rate, providing each with a maximum data rate of 50 Mbits/s for a 200 MHz core and 37.5 Mbits/s for a 150 MHz core. Serial

For current information contact Analog Devices at 800/262-5643



Figure 2.ADSP-21266 Memory Map

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

port data can be automatically transferred to and from on-chip memory via a dedicated DMA. Each of the serial ports can work in conjunction with another serial port to provide TDM support. One SPORT provides two transmit signals while the other SPORT provides the two receive signals. The frame sync and clock are shared.

Serial ports operate in four modes:

- Standard DSP serial mode
- Multichannel (TDM) mode
- I<sup>2</sup>S mode
- Left-justified sample pair mode

Left-justified Sample Pair Mode is a mode in which each Frame Sync cycle two samples of data are transmitted/received — one sample on the high segment of the frame sync, the other on the low segment of the frame sync. The user has control over various attributes of this mode.

Each of the serial ports supports the Left-justified Sample Pair and  $I^2S$  protocols ( $I^2S$  is an industry standard interface commonly used by audio codecs, ADCs and DACs), with two data pins, allowing four Left-justified Sample Pair or  $I^2S$  channels (using two stereo devices) per serial port, with a maximum of up to 24  $I^2S$  channels. The serial ports permit little-endian or big-endian transmission formats and word lengths selectable from 3 bits to 32 bits. For the Left-justified Sample Pair and  $I^2S$  modes, data-word lengths are selectable between 8 bits and 32 bits. Serial ports offer selectable synchronization and transmit modes as well as optional  $\mu$ -law or A-law companding selection on a per channel basis. Serial port clocks and frame syncs can be internally or externally generated.

## Serial Peripheral (Compatible) Interface

Serial Peripheral Interface (SPI) is an industry standard synchronous serial link, enabling the ADSP-21266 SPI-compatible port to communicate with other SPI-compatible devices. SPI is an interface consisting of two data pins, one device select pin, and one clock pin. It is a full-duplex synchronous serial interface, supporting both master and slave modes. The SPI port can operate in a multi-master environment by interfacing with up to four other SPI-compatible devices, either acting as a master or slave device. The ADSP-21266 SPI-compatible peripheral implementation also features programmable baud rate and clock phase and polarities. The ADSP-21266 SPI-compatible port uses open drain drivers to support a multi-master configuration and to avoid data contention.

#### Parallel Port

The Parallel Port provides interfaces to SRAM and peripheral devices. The multiplexed address and data pins (AD15-0) can access 8-bit devices with up to 24 bits of address, or 16-bit devices with up to 16 bits of address. In either mode, 8- or 16-bit, the maximum data transfer rate is one-third the core clock speed. As an example, for a clock rate of 200 MHz, this is equivalent to 66 Mbytes/sec, and for a clock rate of 150 MHz is equivalent to 50 Mbytes/sec.

DMA transfers are used to move data to and from internal memory. Access to the core is also facilitated through the parallel port register read/write functions. The  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , and ALE (Address Latch Enable) pins are the control pins for the parallel port.

#### **Timers**

The ADSP-21266 has a total of four timers: a core timer able to generate periodic interrupts and three general purpose timers that can that can generate periodic interrupts and be independently set to operate in one of three modes:

- Pulse Waveform Generation mode
- Pulse Width Count /Capture mode
- External Event Watchdog mode

The core timer can be configured to use FLAG3 as a Timer Expired signal, and each general purpose timer has one bidirectional pin and four registers that implement its mode of operation: a 6-bit configuration register, a 32-bit count register, a 32-bit period register, and a 32-bit pulse width register. A single control and status register enables or disables all three general purpose timers independently.

#### **ROM Based Security**

The ADSP-21266 has a ROM security feature that provides hardware support for securing user software code by preventing unauthorized reading from the internal code when enabled. When using this feature, the DSP does not boot-load any external code, executing exclusively from internal SRAM/ROM. Additionally, the DSP is not freely accessible via the JTAG port. Instead, a unique 64-bit key, which must be scanned in through the JTAG or Test Access Port, will be assigned to each customer. The device will ignore a wrong key. Emulation features and external boot modes are only available after the correct key is scanned.

#### Program Booting

The internal memory of the ADSP-21266 boots at system power-up from an 8-bit EPROM via the parallel port, an SPI master, an SPI slave or an internal boot. Booting is determined by the Boot Configuration (BOOTCFG1-0) pins. Selection of the boot source is controlled via SPI as either a master or slave device, or it can immediately begin executing from ROM.

## Phased Locked Loop

The ADSP-21266 uses an on-chip Phase Locked Loop (PLL) to generate the internal clock for the core. On power up, the CLKCFG1-0 pins are used to select ratios of 16:1, 8:1, and 3:1. After booting, numerous other ratios can be selected via software control.

The ratios are made up of software configurable numerator values from 1 to 32 and software configurable divisor values of 1, 2, 4, 8, and 16.

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

### Power Supplies

The ADSP-21266 has separate power supply connections for the internal ( $V_{\rm DDINT}$ ), external ( $V_{\rm DDEXT}$ ), and analog ( $A_{\rm VDD}/A_{\rm VSS}$ ) power supplies. The internal and analog supplies must meet the 1.2V requirement. The external supply must meet the 3.3V requirement. All external supply pins must be connected to the same power supply.

Note that the analog supply  $(A_{\rm VDD})$  powers the ADSP-21266's clock generator PLL. To produce a stable clock, you should provide an external circuit to filter the power input to the  $A_{\rm VDD}$  pin. Place the filter as close as possible to the pin. For an example circuit, see Figure 3. To prevent noise coupling, use a wide trace for the analog ground  $(A_{\rm VSS})$  signal and install a decoupling capacitor as close as possible to the pin. Note that the  $A_{\rm VSS}$  and  $A_{\rm VDD}$  pins specified in Figure 3 are inputs to the DSP and not the analog ground plane on the board.



Figure 3. Analog Power (A<sub>VDD</sub>) Filter Circuit

#### **Development Tools**

The ADSP-21266 is supported with a complete set of CROSSCORE™ software and hardware development tools, including Analog Devices emulators and VisualDSP++™ development environment. The same emulator hardware that supports other ADSP-21xxx processors also fully emulates the ADSP-21266.

The VisualDSP++ project management environment lets programmers develop and debug an application. This environment includes an easy to use assembler (which is based on an algebraic syntax), an archiver (librarian/library builder), a linker, a loader, a cycle-accurate instruction-level simulator, a C/C++ compiler, and a C/C++ runtime library that includes DSP and mathematical functions. A key point for these tools is C/C++ code efficiency. The compiler has been developed for efficient translation of C/C++ code to DSP assembly. The DSP has architectural features that improve the efficiency of compiled C/C++ code.

The VisualDSP++ debugger has a number of important features. Data visualization is enhanced by a plotting package that offers a significant level of flexibility. This graphical representation of user data enables the programmer to quickly determine the performance of an algorithm. As algorithms grow in complexity, this capability can have increasing significance on the designer's development schedule, increasing productivity. Statistical profiling enables the programmer to non intrusively poll the processor as it is running the program. This feature, unique to VisualDSP++, enables the software developer to passively gather important code execution metrics without interrupting the

real-time characteristics of the program. Essentially, the developer can identify bottlenecks in software quickly and efficiently. By using the profiler, the programmer can focus on those areas in the program that impact performance and take corrective action.

Debugging both C/C++ and assembly programs with the VisualDSP++ debugger, programmers can:

- View mixed C/C++ and assembly code (interleaved source and object information)
- Insert breakpoints
- Set conditional breakpoints on registers, memory, and stacks
- Trace instruction execution
- Perform linear or statistical profiling of program execution
- Fill, dump, and graphically plot the contents of memory
- Perform source level debugging
- Create custom debugger windows

The VisualDSP++ IDDE lets programmers define and manage DSP software development. Its dialog boxes and property pages let programmers configure and manage all of the ADSP-21xxx development tools, including the color syntax highlighting in the VisualDSP++ editor. This capability permits programmers to:

- Control how the development tools process inputs and generate outputs
- Maintain a one-to-one correspondence with the tool's command line switches

The VisualDSP++ Kernel (VDK) incorporates scheduling and resource management tailored specifically to address the memory and timing constraints of DSP programming. These capabilities enable engineers to develop code more effectively, eliminating the need to start from the very beginning, when developing new application code. The VDK features include Threads, Critical and Unscheduled regions, Semaphores, Events, and Device flags. The VDK also supports Priority-based, Preemptive, Cooperative, and Time-Sliced scheduling approaches. In addition, the VDK was designed to be scalable. If the application does not use a specific feature, the support code for that feature is excluded from the target system.

Because the VDK is a library, a developer can decide whether to use it or not. The VDK is integrated into the VisualDSP++ development environment, but can also be used via standard command line tools. When the VDK is used, the development environment assists the developer with many error-prone tasks and assists in managing system resources, automating the generation of various VDK based objects, and visualizing the system state, when debugging an application that uses the VDK.

VisualDSP++ Component Software Engineering (VCSE) is Analog Devices technology for creating, using, and reusing software components (independent modules of substantial functionality) to quickly and reliably assemble software applications. Download components from the Web and drop them into the

August 2003

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

application. Publish component archives from within VisualDSP++. VCSE supports component implementation in C/C++ or assembly language.

Use the Expert Linker to visually manipulate the placement of code and data on the embedded system. View memory utilization in a color-coded graphical form, easily move code and data to different areas of the DSP or external memory with the drag of the mouse, examine run time stack and heap usage. The Expert Linker is fully compatible with existing Linker Definition File (LDF), allowing the developer to move between the graphical and textual environments.

In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the ADSP-21xxx processor family. Hardware tools include ADSP-21xxx processor PC plug-in cards. Third party software tools include DSP libraries, real-time operating systems, and block diagram design tools.

# Designing an Emulator-Compatible DSP Board (Target)

The Analog Devices family of emulators are tools that every DSP developer needs to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG Test Access Port (TAP) on each JTAG DSP. Nonintrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing. The emulator uses the TAP to access the internal features of the DSP, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The DSP must be halted to send data and commands, but once an operation has been completed by the emulator, the DSP system is set running at full speed with no impact on system timing.

To use these emulators, the target board must include a header that connects the DSP's JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support.

#### Additional Information

This data sheet provides a general overview of the ADSP-21266 architecture and functionality. For detailed information on the ADSP-2126x Family core architecture and instruction set, refer to the ADSP-2126x DSP Hardware Reference and the ADSP-21160 SHARC DSP Instruction Set Reference.

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

# PIN FUNCTION DESCRIPTIONS

ADSP-21266 pin definitions are listed below. Inputs identified as synchronous (S) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS, TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for  $\overline{TRST}$ ). Tie or pull unused inputs to

V<sub>DDEXT</sub> or GND, except for the following:

 DAI\_Px, SPICLK, MISO, MOSI, EMU, TMS, TRST, TDI and AD15-0 (NOTE: These pins have internal pull-up resistors.) The following symbols appear in the Type column of Table 2: A = Asynchronous, G = Ground, I = Input, O = Output, P = Power Supply, S = Synchronous, (A/D) = Active Drive, (O/D) = Open Drain, and T = Three-State.

Unlike previous SHARC processors, the ADSP-21266 contains internal series resistance equivalent to 360  $\Omega$  on the input paths of all pins. Therefore, for traces longer than six inches, external series resisters on control, data, clock or frame sync pins are not required to dampen reflections from transmission line effects for point-to-point connections. However, for more complex networks such as a star configuration, series termination is still recommended.

Table 2. Pin Descriptions

| Pin    | Type  | State During &<br>After Reset         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|-------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD15-0 | I/O/T | Three-state with pull-up enabled      | Parallel Port Address/Data. The ADSP-21266 parallel port and its corresponding DMA unit output addresses and data for peripherals on these multiplexed pins. The multiplex state is determined by the ALE pin. The parallel port can operate in either 8-bit or 16-bit mode. Each AD pin has a 22.5 KΩ internal pull-up resistor. See Address Data Modes on page 14 for details of the AD pin operation: For 8-bit mode: ALE is automatically asserted whenever a change occurs in the upper 16 external address bits, A23-8; ALE is used in conjunction with an external latch to retain the values of the A23-8. For 16-bit mode: ALE is automatically asserted whenever a change occurs in the address bits, A15-0; ALE is used in conjunction with an external latch to retain the values of the A15-0. To use these pins as flags (FLAGS15-0) set (=1) bit 20 of the SYSCTL register and disable the parallel port. See Table 3 on page 14 for a list of how the AD15-0 pins map to the FLAG pins. When used as an input, the IDP Channel0 can use these pins for parallel input data. |
| RD     | О     | Output only, driven high <sup>1</sup> | Parallel Port Read Enable. RD is asserted low whenever the DSP reads 8-bit or 16-bit data from an external memory device. When AD15-0 are flags, this pin remains deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WR     | O     | Output only, driven high <sup>1</sup> | Parallel Port Write Enable. WR is asserted low whenever the DSP writes 8-bit or 16-bit data to an external memory device. When AD15-0 are flags, this pin remains deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ALE    | O     | Output only, driven low <sup>1</sup>  | Parallel Port Address Latch enable. ALE is asserted whenever the DSP drives a new address on the parallel port address pins. On reset, ALE is active high. However, it can be reconfigured using software to be active low. When AD15-0 are flags, this pin remains deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

August 2003

For current information contact Analog Devices at 800/262-5643

Table 2. Pin Descriptions (Continued)

|           |       | State During &                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|-------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin       | Type  | After Reset                           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| FLAG3-0   | I/O/A | Three-state                           | Flag Pins. Each FLAG pin is configured via control bits as either an input or output. As an input, it can be tested as a condition. As an output, it can be used to signal external peripherals. These pins can be used as an SPI interface slave select output during SPI mastering. These pins are also multiplexed with the IRQx and the TIMEXP signals.  In SPI master boot mode, FLAG0 is the slave select pin that must be connected to an SPI EPROM. FLAG0 is configured as a slave select during SPI master boot. When bit 16 is set (=1) in the SYSCTL register, FLAG0 is configured as IRQ0.  When bit 17 is set (=1) in the SYSCTL register, FLAG1 is configured as IRQ1.  When bit 18 is set (=1) in the SYSCTL register, FLAG2 is configured as IRQ2.  When bit 19 is set (=1) in the SYSCTL register, FLAG3 is configured as TIMEXP which indicates that the system timer has |
| DAI_P20-1 | I/O/T | Three-state with programmable pull-up | expired. <b>Digital Audio Interface Pins.</b> These pins provide the physical interface to the SRU. The SRU configuration registers define the combination of on-chip peripheral inputs or outputs connected to the pin and to the pin's output enable. The configuration registers of these peripherals then determines the exact behavior of the pin. Any input or output signal present in the SRU may be routed to any of these pins. The SRU provides the connection from the Serial ports, Input data port, precision clock generator and timer to the DAI_P20-1 pins These pins have internal 22.5 K $\Omega$ pull-up resistors which are enabled on reset. These pull-ups can be disabled in the DAI_PIN_PULLUP register.                                                                                                                                                           |
| SPICLK    | I/O   | Three-state with pull-up enabled      | Serial Peripheral Interface Clock Signal. Driven by the master, this signal controls the rate at which data is transferred. The master may transmit data at a variety of baud rates. SPICLK cycles once for each bit transmitted. SPICLK is a gated clock that is active during data transfers, only for the length of the transferred word. Slave devices ignore the serial clock if the slave select input is driven inactive (HIGH). SPICLK is used to shift out and shift in the data driven on the MISO and MOSI lines. The data is always shifted out on one clock edge and sampled on the opposite edge of the clock. Clock polarity and clock phase relative to data are programmable into the SPICTL control register and define the transfer format. SPICLK has a 22.5 K $\Omega$ internal pull-up resistor.                                                                      |

For current information contact Analog Devices at 800/262-5643

Table 2. Pin Descriptions (Continued)

| Pin        | Туре      | State During &<br>After Reset | Function                                                                      |
|------------|-----------|-------------------------------|-------------------------------------------------------------------------------|
| SPIDS      | I         | Input only                    | Serial Peripheral Interface Slave Device Select. An active low                |
|            |           | I S S                         | signal used to select the DSP as an SPI slave device. This input signal       |
|            |           |                               | behaves like a chip select, and is provided by the master device for          |
|            |           |                               | the slave devices. In multi-master mode the DSPs SPIDS signal can             |
|            |           |                               | be driven by a slave device to signal to the DSP (as SPI master) that         |
|            |           |                               | an error has occurred, as some other device is also trying to be the          |
|            |           |                               | master device. If asserted low when the device is in master mode, it          |
|            |           |                               | is considered a multi-master error. For a single-master,                      |
|            |           |                               | multiple-slave configuration where FLAG pins are used, this pin               |
|            |           |                               | must be tied or pulled high to $V_{\rm DDEXT}$ on the master device. For      |
|            |           |                               | ADSP-21266 to ADSP-21266 SPI interaction, any of the master                   |
|            |           |                               | ADSP-21266's FLAG pins can be used to drive the SPIDS signal on               |
|            |           |                               |                                                                               |
| MOSI       | I/O (O/D) |                               | the ADSP-21266 SPI slave device.                                              |
| MOSI       | I/O (O/D) | Three-state with              | SPI Master Out Slave In. If the ADSP-21266 is configured as a                 |
|            |           | pull-up enabled               | master, the MOSI pin becomes a data transmit (output) pin, trans-             |
|            |           |                               | mitting output data. If the ADSP-21266 is configured as a slave, the          |
|            |           |                               | MOSI pin becomes a data receive (input) pin, receiving input data.            |
|            |           |                               | In an ADSP-21266 SPI interconnection, the data is shifted out from            |
|            |           |                               | the MOSI output pin of the master and shifted into the MOSI                   |
|            |           |                               | input(s) of the slave(s). MOSI has a 22.5 K $\Omega$ internal pull-up         |
|            |           |                               | resistor.                                                                     |
| MISO       | I/O (O/D) | Three-state with              | <b>SPI Master In Slave Out</b> . If the ADSP-21266 is configured as a         |
|            |           | pull-up enabled               | master, the MISO pin becomes a data receive (input) pin, receiving            |
|            |           |                               | input data. If the ADSP-21266 is configured as a slave, the MISO              |
|            |           |                               | pin becomes a data transmit (output) pin, transmitting output data.           |
|            |           |                               | In an ADSP-21266 SPI interconnection, the data is shifted out from            |
|            |           |                               | the MISO output pin of the slave and shifted into the MISO input              |
|            |           |                               | pin of the master. MISO has a 22.5K $\Omega$ internal pull-up resistor.       |
|            |           |                               | MISO can be configured as O/D by setting the OPD bit in the                   |
|            |           |                               | SPICTL register.                                                              |
|            |           |                               | <b>Note:</b> Only one slave is allowed to transmit data at any given time. To |
|            |           |                               | enable broadcast transmission to multiple SPI-slaves, the DSP's               |
|            |           |                               | MISO pin may be disabled by setting (=1) bit 5 (DMISO) of the                 |
|            |           |                               | SPICTL register.                                                              |
| BOOTCFG1-0 | I         | Input only                    | Boot Configuration Select. This pin is used to select the boot                |
|            |           |                               | mode for the DSP. The BOOTCFG pins must be valid before reset                 |
|            |           |                               | is asserted. See Table 4 for a description of the boot modes.                 |
| CLKIN      | I         | Input only                    | Local Clock In. Used in conjunction with XTAL. CLKIN is the                   |
| 321 ta1 t  |           | input only                    | ADSP-21266 clock input. It configures the ADSP-21266 to use                   |
|            |           |                               | either its internal clock generator or an external clock source.              |
|            |           |                               | Connecting the necessary components to CLKIN and XTAL                         |
|            |           |                               | enables the internal clock generator. Connecting the external clock           |
|            |           |                               | to CLKIN while leaving XTAL unconnected configures the                        |
|            |           |                               | ADSP-21266 to use the external clock source such as an external               |
|            |           |                               | clock oscillator. The core is clocked either by the PLL output or this        |
|            |           |                               | clock input depending on the CLKCFG1-0 pin settings. CLKIN                    |
|            |           |                               |                                                                               |
|            |           |                               | may not be halted, changed, or operated below the specified                   |
| XZZDA I    |           |                               | frequency.                                                                    |
| XTAL       | О         | Output only <sup>2</sup>      | Crystal Oscillator Terminal. Used in conjunction with CLKIN                   |
|            |           |                               | to drive an external crystal.                                                 |

For current information contact Analog Devices at 800/262-5643

Table 2. Pin Descriptions (Continued)

|                           |         | State During &           |                                                                                       |  |
|---------------------------|---------|--------------------------|---------------------------------------------------------------------------------------|--|
| Pin                       | Type    | After Reset              | Function                                                                              |  |
| CLKCFG1-0                 | I       | Input only               | Core/CLKIN Ratio Control. These pins set the start up clock                           |  |
| CERTOI OI 0               | 1       | Input only               | frequency. See Table 5 for a description of the clock configuration                   |  |
|                           |         |                          | modes.                                                                                |  |
|                           |         |                          | Note that the operating frequency can be changed by programming                       |  |
|                           |         |                          | the PLL multiplier and divider in the PMCTL register at any time                      |  |
|                           |         |                          | after the core comes out of reset.                                                    |  |
| CLKOUT                    | О       | Output only              | Local Clock Out/ Reset Out. Drives out the core reset signal to an                    |  |
|                           |         |                          | external device. CLKOUT can also be configured as a reset out                         |  |
|                           |         |                          | pin. The functionality can be switched between the PLL output clock                   |  |
|                           |         |                          | and reset out by setting bit 12 of the PMCTREG register. The default                  |  |
|                           |         |                          | is reset out.                                                                         |  |
| RESET                     | I/A     | Input only               | <b>Processor Reset</b> . Resets the ADSP-21266 to a known state. Upon                 |  |
|                           |         |                          | deassertion, there is a 4096 CLKIN cycle latency for the PLL to lock.                 |  |
|                           |         |                          | After this time, the core begins program execution from the hardware                  |  |
|                           |         |                          | reset vector address. The RESET input must be asserted (low) at                       |  |
|                           |         |                          | power-up.                                                                             |  |
| TCK                       | I       | Input only <sup>3</sup>  | Test Clock (JTAG). Provides a clock for JTAG boundary scan. must                      |  |
|                           |         |                          | be asserted (pulsed low) after power-up or held low for proper                        |  |
|                           |         |                          | operation of the ADSP-21266.                                                          |  |
| TMS                       | I/S     | Three-state with         | <b>Test Mode Select (JTAG)</b> . Used to control the test state machine.              |  |
|                           |         | pull-up enabled          | TMS has a 22.5 K $\Omega$ internal pull-up resistor.                                  |  |
| TDI                       | I/S     | Three-state with         | Test Data Input (JTAG). Provides serial data for the boundary scan                    |  |
|                           |         | pull-up enabled          | logic. TDI has a 22.5 K $\Omega$ internal pull-up resistor.                           |  |
| TDO                       | О       | Three-state <sup>4</sup> | Test Data Output (JTAG). Serial scan output of the boundary scan                      |  |
|                           |         |                          | path                                                                                  |  |
| TRST                      | I/A     | Three-state with         | <b>Test Reset (JTAG)</b> . Resets the test state machine. TRST must be                |  |
|                           |         | pull-up enabled          | asserted (pulsed low) after power-up or held low for proper operation                 |  |
|                           |         |                          | of the ADSP-21266. $\overline{TRST}$ has a 22.5 K $\Omega$ internal pull-up resistor. |  |
| $\overline{\mathrm{EMU}}$ | O (O/D) | Three-state with         | Emulation Status. Must be connected to the ADSP-21266 Analog                          |  |
|                           |         | pull-up enabled          | Devices DSP Tools product line of JTAG emulators target board                         |  |
| **                        |         |                          | connector only. EMU has a 22.5 KΩ internal pullup resistor.                           |  |
| $V_{ m DDINT}$            | P       |                          | Core Power Supply. Nominally +1.2 V dc and supplies the DSP's                         |  |
|                           |         |                          | core processor (13 pins on the BGA package, 32 pins on the LQFP                       |  |
| <b>3</b> 7                | D.      |                          | package).                                                                             |  |
| $V_{ m DDEXT}$            | P       |                          | I/O Power Supply. Nominally +3.3 V dc. (6 pins on the BGA                             |  |
| Δ.                        | P       |                          | package, 10 pins on the LQFP package).                                                |  |
| $A_{ m VDD}$              | P       |                          | Analog Power Supply. Nominally +1.2 V dc and supplies the                             |  |
|                           |         |                          | DSP's internal PLL (clock generator). This pin has the same specifications as         |  |
|                           |         |                          | $V_{DDINT}$ , except that added filtering circuitry is required. see Power            |  |
|                           |         |                          | Supplies on page 8.                                                                   |  |
| A                         | G       |                          | Analog Power Supply Return.                                                           |  |
| A <sub>VSS</sub><br>GND   | G       |                          | Power Supply Return. (54 pins on the BGA package, 39 pins on                          |  |
| GIND                      |         |                          | the LQFP package).                                                                    |  |
|                           |         |                          | the EQTT package).                                                                    |  |

 $<sup>^{1}\</sup>overline{RD},\overline{WR},$  and ALE are continuously driven by the DSP and won't be three-stated.

<sup>&</sup>lt;sup>2</sup>Output only is a three-state driver with its output path always enabled.

<sup>&</sup>lt;sup>3</sup>Input only is three-state driver with both output path.

<sup>&</sup>lt;sup>4</sup>Three-state is three-state driver.

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

### Address Data Pins as FLAGs

To use these pins as flags (FLAGS15-0) set (=1) bit 20 of the SYSCTL register and disable the parallel port.

Table 3. AD[15:0] to FLAG Pin Mapping

| AD Pin | FLAG Pin |
|--------|----------|
| AD0    | FLAG8    |
| AD1    | FLAG9    |
| AD2    | FLAG10   |
| AD3    | FLAG11   |
| AD4    | FLAG12   |
| AD5    | FLAG13   |
| AD6    | FLAG14   |
| AD7    | FLAG15   |
| AD8    | FLAG0    |
| AD9    | FLAG1    |
| AD10   | FLAG2    |
| AD11   | FLAG3    |
| AD12   | FLAG4    |
| AD13   | FLAG5    |
| AD14   | FLAG6    |
| AD15   | FLAG7    |

#### **Boot Modes**

**Table 4. Boot Mode Selection** 

| BOOTCFG1-0 | <b>Booting Mode</b>                |  |
|------------|------------------------------------|--|
| 00         | SPI Slave Boot                     |  |
| 01         | SPI Master Boot                    |  |
| 10         | Parallel Port boot via EPROM       |  |
| 11         | Internal Boot Mode (ROM code only) |  |

#### **Core Instruction Rate to CLKIN Ratio Modes**

Table 5. Core Instruction Rate/ CLKIN Ratio Selection

| CLKCFG1-0 | Core to CLKIN Ratio |  |
|-----------|---------------------|--|
| 00        | 3:1                 |  |
| 01        | 16:1                |  |
| 10        | 8:1                 |  |
| 11        | Reserved            |  |

# Address Data Modes

The following table shows the functionality of the AD pins for 8-bit and 16-bit transfers to the parallel port. For 8-bit data transfers, ALE latches address bits A23-A8 when asserted, followed

by address bits A7-A0 and data bits D7-D0 when deasserted. For 16-bit data transfers, ALE latches address bits A15-A0 when asserted, followed by data bits D15-D0 when deasserted.

Table 6. Address/ Data Mode Selection

| EP Data<br>Mode | ALE        | AD7-0<br>Function | AD15-8<br>Function |
|-----------------|------------|-------------------|--------------------|
| 8-bit           | Asserted   | A15-8             | A23-16             |
| 8-bit           | Deasserted | D7-0              | A7-0               |
| 16-bit          | Asserted   | A7-0              | A15-8              |
| 16-bit          | Deasserted | D7-0              | D15-8              |

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

# ADSP-21266 SPECIFICATIONS

# RECOMMENDED OPERATING CONDITIONS

|                    |                                                             | K Grade |                  |      |
|--------------------|-------------------------------------------------------------|---------|------------------|------|
| Signal             | Parameter <sup>1</sup>                                      | Min     | Max              | Unit |
| $V_{DDINT}$        | Internal (Core) Supply Voltage                              | 1.14    | 1.26             | V    |
| $A_{\mathrm{VDD}}$ | Analog (PLL) Supply Voltage                                 | 1.14    | 1.26             | V    |
| $V_{\text{DDEXT}}$ | External (I/O) Supply Voltage                               | 3.13    | 3.47             | V    |
| $V_{\mathrm{IH}}$  | High Level Input Voltage <sup>2</sup> , @ $V_{DDEXT}$ = max | 2.0     | $V_{DDEXT}$ +0.5 | V    |
| $V_{\rm IL}$       | Low Level Input Voltage <sup>2</sup> @ $V_{DDEXT}$ = min    | -0.5    | 0.8              | V    |
| $T_{\text{CASE}}$  | Case Operating Temperature <sup>3</sup>                     | 0       | +85              | °C   |

<sup>&</sup>lt;sup>1</sup> Specifications subject to change without notice.

# **ELECTRICAL CHARACTERISTICS**

| Parameter <sup>1</sup> |                                              | Test Conditions                                                                | Min | Max | Unit |
|------------------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|-----|------|
| V <sub>OH</sub>        | High Level Output Voltage <sup>2</sup>       | $@V_{DDEXT} = min, I_{OH} = -1.0 \text{ mA}^3$                                 | 2.4 |     | V    |
| $V_{OL}$               | Low Level Output Voltage <sup>2</sup>        | $@V_{DDEXT} = min, I_{OL} = 1.0 \text{ mA}^3$                                  |     | 0.4 | V    |
| $I_{IH}$               | High Level Input Current <sup>4,5</sup>      | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = V_{\text{DDEXT}} \text{ max}$ |     | 10  | μΑ   |
| ${f I}_{ m IL}$        | Low Level Input Current <sup>4</sup>         | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$                  |     | 10  | μΑ   |
| ${ m I_{ILPU}}$        | Low Level Input Current Pull-Up <sup>5</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$                  |     | TBD | μΑ   |
| $I_{OZH}$              | Three-State Leakage Current <sup>6,7</sup>   | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = V_{\text{DDEXT}} \text{ max}$ |     | 10  | μΑ   |
| $I_{OZL}$              | Three-State Leakage Current <sup>6</sup>     | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$                  |     | 10  | μΑ   |
| $I_{OZLPU}$            | Three-State Leakage Current                  | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$                  |     | 250 | μΑ   |
|                        | Pull-Up1 <sup>7</sup>                        |                                                                                |     |     |      |
| $I_{DD\text{-}INTYP}$  | Supply Current (Internal) <sup>8,9</sup>     | $t_{CCLK} = 5.0 \text{ ns}, V_{DDINT} = \text{max}$                            |     | 500 | mA   |
| $AI_{ m DD}$           | Supply Current (Analog) <sup>10</sup>        | $A_{VDD} = max$                                                                |     | 10  | mA   |
| $C_{IN}$               | Input Capacitance <sup>11, 12</sup>          | $f_{IN}$ =1 MHz, $T_{CASE}$ =25°C, $V_{IN}$ =1.2V                              |     | 4.7 | pF   |

<sup>&</sup>lt;sup>1</sup> Specifications subject to change without notice.

<sup>&</sup>lt;sup>2</sup>Applies to input and bidirectional pins: AD15-0, FLAG3-0, DAI\_Px, SPICLK, MOSI, MISO, SPIDS, BOOTCFGx, CLKIN, CLKCFGx, RESET, TCK, TMS, TDI, TRST.

<sup>&</sup>lt;sup>3</sup>See Thermal Characteristics on page 36 for information on thermal specifications.

<sup>&</sup>lt;sup>2</sup>Applies to output and bidirectional pins: AD15-0, RD, WR, ALE, FLAG3-0, DAI\_Px, SPICLK, MOSI, MISO, EMU, TDO, CLKOUT, XTAL.

<sup>&</sup>lt;sup>3</sup>See Output Drive Currents on page 35 for typical drive current capabilities.

<sup>&</sup>lt;sup>4</sup>Applies to input pins: SPIDS, BOOTCFGx, CLKCFGx, TCK, RESET, CLKIN.

<sup>&</sup>lt;sup>5</sup>Applies to input pins with 22.5 KΩ internal pull-ups:  $\overline{TRST}$ , TMS, TDI.

<sup>&</sup>lt;sup>6</sup>Applies to three-statable pins: AD15-0, FLAG3-0.

The place of three status of place P and P and P applies to three-statable pins with 22.5 K $\Omega$  pull-ups: DAI\_Px,  $\overline{SPICLK}$ ,  $\overline{EMU}$ ,  $\overline{MISO}$ ,  $\overline{MOSI}$ .

<sup>&</sup>lt;sup>8</sup>Typical internal current data reflects nominal operating conditions.

<sup>&</sup>lt;sup>9</sup>See Engineering-to-Engineering Note (No. TBD) for further information.

<sup>&</sup>lt;sup>10</sup>Characterized, but not tested.

<sup>&</sup>lt;sup>11</sup>Applies to all signal pins.

<sup>&</sup>lt;sup>12</sup>Guaranteed, but not tested.

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

#### ABSOLUTE MAXIMUM RATINGS

 $\begin{array}{lll} \text{Internal (Core) Supply Voltage } \left(V_{\text{DDINT}}\right)^1 & 0.3 \text{ V to } +1.5 \text{ V} \\ \text{Analog (PLL) Supply Voltage } \left(A_{\text{VDD}}\right)^1 & -0.3 \text{ V to } +1.5 \text{ V} \\ \text{External (I/O) Supply Voltage } \left(V_{\text{DDEXT}}\right)^1 & -0.3 \text{ V to } +4.6 \text{ V} \\ \text{Input Voltage} & -0.5 \text{ V to } V_{\text{DDEXT}}^{-1} + 0.5 \text{ V} \\ \text{Output Voltage Swing} & -0.5 \text{ V to } V_{\text{DDEXT}}^{-1} + 0.5 \text{ V} \\ \text{Load Capacitance}^1 & 200 \text{ pF} \\ \text{Storage Temperature Range}^1 & -65^{\circ}\text{C to } +150^{\circ}\text{C} \\ \end{array}$ 

#### **ESD SENSITIVITY**

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADSP-21266 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# TIMING SPECIFICATIONS

The ADSP-21266's internal clock (a multiple of CLKIN) provides the clock signal for timing internal memory, processor core, serial ports, and parallel port (as required for read/write strobes in asynchronous access mode). During reset, program the ratio between the DSP's internal clock frequency and external (CLKIN) clock frequency with the CLKCFG1-0 pins. To determine switching frequencies for the serial ports, divide down the internal clock, using the programmable divider control of each port (DIVx for the serial ports).

The ADSP-21266's internal clock switches at higher frequencies than the system input clock (CLKIN). To generate the internal clock, the DSP uses an internal phase-locked loop (PLL). This PLL-based clocking minimizes the skew between the system clock (CLKIN) signal and the DSP's internal clock (the clock source for the parallel port logic and I/O pads).

Note the definitions of various clock periods that are a function of CLKIN and the appropriate ratio control (Table 7).

Table 7. ADSP-21266 CLKOUT and CCLK Clock Generation Operation

| Timing Requirements | Description | Calculation       |
|---------------------|-------------|-------------------|
| CLKIN               | Input Clock | 1/t <sub>CK</sub> |
| CCLK                | Core Clock  | $1/t_{\rm CCLK}$  |

| Timing Requirements | Description <sup>1</sup>                          |
|---------------------|---------------------------------------------------|
| $t_{CK}$            | CLKIN Clock Period                                |
| $t_{CCLK}$          | (Processor) Core Clock Period                     |
| t <sub>SCLK</sub>   | Serial Port Clock Period = $(t_{CCLK}) \times SR$ |
| t <sub>SPICLK</sub> | SPI Clock Period = $(t_{CCLK})$ x SPIR            |

<sup>&</sup>lt;sup>1</sup>where:

SR = serial port-to-core clock ratio (wide range, determined by SPORT CLKDIV)
SPIR = SPI-to-Core Clock Ratio (wide range, determined by SPIBAUD register)
DAI\_Px = Serial Port Clock
SPICLK = SPI Clock

<sup>&</sup>lt;sup>1</sup>Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

For current information contact Analog Devices at 800/262-5643

ADSP-21266

Figure 4 shows Core to CLKIN ratios of 3:1, 8:1 and 16:1 with external oscillator or crystal.



Figure 4. Core Clock and System Clock Relationship to CLKIN

Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, it is not meaningful to add parameters to derive longer times.

See Figure 29 on page 35 under Test Conditions for voltage reference levels.

Switching Characteristics specify how the processor changes its signals. Circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics describe what the processor will do in a given circumstance. Use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied.

Timing Requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices.

The ADSP-21266's internal clock (a multiple of CLKIN) provides the clock signal for timing internal memory, processor core, serial ports, and parallel port (as required for read/write strobes in asynchronous access mode). During reset, program the ratio between the DSP's internal clock frequency and external (CLKIN) clock frequency with the CLKCFG1-0 pins. To determine switching frequencies for the serial ports, divide down the internal clock, using the programmable divider control of each port (DIVx for the serial ports).

The ADSP-21266's internal clock switches at higher frequencies than the system input clock (CLKIN). To generate the internal clock, the DSP uses an internal phase-locked loop (PLL). This PLL-based clocking minimizes the skew between the system clock (CLKIN) signal and the DSP's internal clock (the clock source for the parallel port logic and I/O pads).

Note the following definitions of various clock periods that are a function of CLKIN and the appropriate ratio control.

August 2003

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

#### Power up Sequencing

The timing requirements for DSP startup are given in Table 8.

Table 8. Power Up Sequencing Timing Requirements (DSP Startup)

| Name                 | Parameter                                                       | Min                                                        | Max | Units |
|----------------------|-----------------------------------------------------------------|------------------------------------------------------------|-----|-------|
| Timing Require       | ements                                                          |                                                            |     |       |
| $t_{ m RSTVDD}$      | RESET low before V <sub>DDINT</sub> /V <sub>DDEXT</sub> on      | 0                                                          |     | ns    |
| $t_{\rm IVDDEVDD}$   | $ m V_{DDINT}$ on before $ m V_{DDEXT}$                         | -50                                                        | 200 | ms    |
| $t_{CLKVDD}$         | CLKIN valid after $V_{ m DDINT}/V_{ m DDEXT}$ valid $^1$        | 0                                                          | 200 | ms    |
| $t_{CLKRST}$         | CLKIN valid before RESET de-asserted                            | $10^{2}$                                                   |     | μs    |
| $t_{PLLRST}$         | PLL control setup before RESET de-asserted                      | $20^{3}$                                                   |     | μs    |
| $t_{\mathrm{WRST}}$  | Subsequent RESET low pulse width <sup>4</sup>                   | $4t_{\mathrm{CK}}$                                         |     | ns    |
| Switching Char       | racteristics                                                    |                                                            |     |       |
| t <sub>CORERST</sub> | DSP core reset de-asserted after $\overline{RESET}$ de-asserted | 4096t <sub>CK</sub> +512 t <sub>CCLK</sub> <sup>4, 5</sup> |     |       |

<sup>&</sup>lt;sup>1</sup>Valid V<sub>DDINT</sub>/V<sub>DDEXT</sub> assumes that the supplies are fully ramped to their 1.2 and 3.3 volt rails. Voltage ramp rates can vary from microseconds to hundreds of milliseconds depending on the design of the power supply subsystem.

<sup>&</sup>lt;sup>5</sup>The 4096 cycle count depends on t<sub>SRST</sub> specification in Table 10. If setup time is not met, 1 additional CLKIN cycle may be added to the core reset time, resulting in 4097 cycles maximum.



Figure 5. Power Up Sequencing

During the powerup sequence of the DSP, differences in the ramp up rates and activation time between the two supplies can cause current to flow in the I/O ESD protection circuitry. To prevent this damage to the ESD diode protection circuitry, Analog Devices recommends including a bootstrap Schottky diode.

The bootstrap Schottky diode is connected between the 1.2V and 3.3V power supplies as shown in Figure 6 on page 19. It protects the ADSP-21266 from partially powering the 3.3V supply.

Including a Schottky diode will shorten the delay between the supply ramps and prevent damage to the ESD diode protection circuitry. With this technique, if the 1.2V rail rises ahead of the 3.3V rail, the Schottky diode pulls the 3.3V rail along with the 1.2V rail.

<sup>&</sup>lt;sup>2</sup>Assumes a stable CLKIN signal, after meeting worst-case startup timing of crystal oscillators. Refer to your crystal oscillator manufacturer's datasheet for startup time. Assume a 25 ms maximum oscillator startup time if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal.

<sup>3</sup>Based on CLKIN cycles

<sup>&</sup>lt;sup>4</sup>Applies after the power-up sequence is complete. Subsequent resets require a minimum of 4 CLKIN cycles for RESET to be held low in order to properly initialize and propagate default states at all I/O pins.

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 



Figure 6. Schottky Diode

### Clock Input

Table 9. Clock Input

|                     |                          | 150 MHz   |           | 200 MHz         |           |       |
|---------------------|--------------------------|-----------|-----------|-----------------|-----------|-------|
| Parameter           |                          | Min       | Max       | Min             | Max       | Units |
| Timing Requirements |                          |           |           |                 |           |       |
| $t_{CK}$            | CLKIN Period             | $20^{1}$  | $160^{2}$ | 15 <sup>1</sup> | $160^{2}$ | ns    |
| $t_{CKL}$           | CLKIN Width Low          | $7.5^{1}$ | $80^{2}$  | $6^1$           | $80^{2}$  | ns    |
| $t_{CKH}$           | CLKIN Width High         | $7.5^{1}$ | $80^{2}$  | $6^1$           | $80^{2}$  | ns    |
| $t_{CKRF}$          | CLKIN Rise/Fall          |           |           |                 |           |       |
|                     | (0.4V-2.0V)              |           | 3         |                 | 3         | ns    |
| $t_{\text{CCLK}}$   | CCLK Period <sup>3</sup> | 6.66      | 10        | 5               | 10        | ns    |

<sup>&</sup>lt;sup>1</sup>Applies only for CLKCFG1-0 = 00 and default values for PLL control bits in PMCTL.

<sup>&</sup>lt;sup>3</sup>Any changes to PLL control bits in the PMCTL register must meet core clock timing specification t<sub>CCLK</sub>.



Figure 7. Clock Input

#### Clock Signals

The ADSP-21266 can use an external clock or a crystal. See CLKIN pin description. The programmer can configure the ADSP-21266 to use its internal clock generator by connecting the necessary components to CLKIN and XTAL. Figure 8 shows the component connections used for a crystal operating in fundamental mode.



NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. CRYSTAL SELECTION MUST COMPLY WITH CLKCFG1-0 = 10 OR = 01.

Figure 8. 150 MHz or 200 MHz Operation (Fundamental Mode Crystal)

<sup>&</sup>lt;sup>2</sup>Applies only for CLKCFG1-0 = 01 and default values for PLL control bits in PMCTL.

August 2003

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

# Reset

### Table 10. Reset

| Parameter    |                                    | Min       | Max | Units |
|--------------|------------------------------------|-----------|-----|-------|
| Timing Requi | rements                            |           |     |       |
| $t_{WRST}$   | RESET Pulse Width Low <sup>1</sup> | $4t_{CK}$ |     | ns    |
| $t_{SRST}$   | RESET Setup Before CLKIN High      | 8         |     | ns    |

 $<sup>^1</sup>$ Applies after the power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than 100  $\mu$ s while  $\overline{RESET}$  is low, assuming stable VDD and CLKIN (not including start-up time of external clock oscillator).



Figure 9. Reset

#### Interrupts

The following timing specification applies to the FLAG0, FLAG1, and FLAG2 pins when they are configured as  $\overline{IRQ0}$ ,  $\overline{IRQ1}$ , and  $\overline{IRQ2}$  interrupts.

### Table 11. Interrupts

| Parameter          |                  | Min                     | Max | Units |
|--------------------|------------------|-------------------------|-----|-------|
| Timing Require     | ements           |                         |     |       |
| $t_{\mathrm{IPW}}$ | IRQx Pulse Width | 2 x t <sub>CCLK</sub> + | -2  | ns    |



Figure 10. Interrupts

August 2003

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

### Core Timer

The following timing specification applies to FLAG3 when it is configured as the core timer (CTIMER).

Table 12. Core Timer

| Parameter            |                    | Min                 | Max | Units |
|----------------------|--------------------|---------------------|-----|-------|
| Switching Ch         | haracteristic      |                     |     |       |
| $t_{\mathrm{WCTIM}}$ | CTIMER Pulse width | $4 \times t_{CCLK}$ |     | ns    |



Figure 11. Core Timer

## Timer PWM\_OUT Cycle Timing

The following timing specification applies to Timer[2:0] in PWM\_OUT (pulse width modulation) mode. Timer signals are routed to the DAI\_P[20:1] pins through the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P[20:1] pins.

Table 13. Timer[2:0] PWM\_OUT Timing

| Parameter   | r                             | Min                 | Max                    | Units |
|-------------|-------------------------------|---------------------|------------------------|-------|
| Switching ( | Characteristic                |                     |                        |       |
| $t_{PWMO}$  | Timer[2:0] Pulse width Output | 2 t <sub>CCLK</sub> | $2(2^{31}-1) t_{CCLK}$ | ns    |



Figure 12. Timer[2:0] PWM\_OUT Timing

# August 2003

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

### Timer WDTH\_CAP Timing

The following timing specification applies to Timer[2:0] in WDTH\_CAP (pulse width count and capture) mode. Timer signals are routed to the DAI\_P[20:1] pins through the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P[20:1] pins.

Table 14. Timer[2:0] Width Capture Timing

| Parame             | eter                   | Min                 | Max                    | Units |
|--------------------|------------------------|---------------------|------------------------|-------|
| Timing             | Requirement            |                     |                        |       |
| $t_{\mathrm{PWI}}$ | Timer[2:0] Pulse width | 2 t <sub>CCLK</sub> | $2(2^{31}-1) t_{CCLK}$ | ns    |



Figure 13. Timer[2:0] Width Capture Timing

## Flags

The timing specifications provided below apply to the FLAG[3:0] and DAI\_P[20:1] pins, the parallel port and the serial peripheral interface (SPI). See Table 2, "Pin Descriptions," on page 10 for more information on flag use.

Table 15. Flags

| Parameter     |                                   | Min                     | Max | Units |
|---------------|-----------------------------------|-------------------------|-----|-------|
| Timing Requir | rement                            |                         |     |       |
| $t_{ m FIPW}$ | FLAGx IN Pulse Width <sup>1</sup> | $2 \times t_{CCLK} + 3$ |     | ns    |
| Switching Cha | nracteristic                      |                         |     |       |
| $t_{ m FOPW}$ | FLAGx OUT Pulse Width             | 2 x t <sub>CCLK</sub>   |     | ns    |

 $<sup>^{1}</sup>$ Where N = 0-2 (CLKCFG1-0 = 00), 0-15 (CLKCFG1-0 = 01) or 0-7(CLKCFG1-0 = 10)



Figure 14. Flags

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

#### Memory Read-Parallel Port

Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) when the ADSP-21266 is accessing external memory space.

Table 16. 8-Bit Memory Read Cycle

| Name               | Parameter                                                    | Min                                            | Max                   | Units |
|--------------------|--------------------------------------------------------------|------------------------------------------------|-----------------------|-------|
| Timing Req         | nuirements                                                   |                                                |                       |       |
| $t_{DRS}$          | Address/data [7:0] setup before $\overline{\text{RD}}$ high  | 2                                              |                       | ns    |
| $t_{DRH}$          | Address/data [7:0] hold after RD high                        | 0.5                                            |                       | ns    |
| $t_{DAD}$          | Address [15:8] to data valid                                 | $D + 0.5 x t_{CCLK} - 2.5$                     |                       | ns    |
| Switching (        | Characteristics                                              |                                                |                       |       |
| t <sub>ALEW</sub>  | ALE pulse width                                              | 2 x t <sub>CCLK</sub> - 2                      |                       | ns    |
| t <sub>ADAS</sub>  | Address/data [15:0] setup before ALE deasserted <sup>1</sup> | 2.5 x t <sub>CCLK</sub> - 1.0                  |                       | ns    |
| $t_{ADAH}$         | Address/data [15:0] hold after ALE deasserted <sup>1</sup>   | $0.5 \times t_{CCLK} - 0.8$                    |                       | ns    |
| t <sub>ALEHZ</sub> | ALE deasserted <sup>1</sup> to Address/Data[7:0] in high Z   | 0.5 x t <sub>CCLK</sub> - 0.8                  | $0.5 \times t_{CCLK}$ | ns    |
| $t_{RW}$           | RD pulse width                                               | D - 2                                          |                       | ns    |
| t <sub>ADRH</sub>  | Address/data [15:8] hold after $\overline{\text{RD}}$ high   | $0.5 \text{ x t}_{\text{CCLK}} - 1 + \text{H}$ |                       | ns    |

 $D = (Data Cycle Duration) \times t_{CCLK}$ 

<sup>&</sup>lt;sup>1</sup>On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.



Figure 15. Read Cycle For 8-bit Memory Timing

 $H=t_{CCLK}$  (if a hold cycle is specified, else H=0)

For current information contact Analog Devices at 800/262-5643

Table 17. 16-bit Memory Read Cycle

| Name               | Parameter                                                    | Min                                   | Max | Units |
|--------------------|--------------------------------------------------------------|---------------------------------------|-----|-------|
| Timing Requir      | rements                                                      |                                       |     |       |
| $t_{ m DRS}$       | Address/data [15:0] setup before $\overline{\text{RD}}$ high | 2                                     |     | ns    |
| t <sub>DRH</sub>   | Address/data [15:0] hold after $\overline{\text{RD}}$ high   | 0.5                                   |     | ns    |
| Switching Cha      | aracteristics                                                |                                       |     | ns    |
| $t_{ m ALEW}$      | ALE pulse width                                              | 2 x t <sub>CCLK</sub> - 2             |     | ns    |
| t <sub>ADAS</sub>  | Address/data [15:0] setup before ALE deasserted <sup>1</sup> | 2.5 x t <sub>CCLK</sub> - 1.0         |     | ns    |
| $t_{ m ADAH}$      | Address/data [15:0] hold after ALE deaserted 1               | $0.5 \times t_{CCLK} - 0.8$           |     | ns    |
| t <sub>ALEHZ</sub> | ALE deasserted <sup>1</sup> to Address/Data[15:0] in high Z  | $0.5 \text{ x t}_{\text{CCLK}} - 0.8$ |     | ns    |
| $t_{RW}$           | RD pulse width                                               | D - 2                                 |     | ns    |

 $D = (Data Cycle Duration) x t_{CCLK}$ 

<sup>&</sup>lt;sup>1</sup>On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.



Figure 16. Read Cycle For 16-bit Memory Timing

 $H = t_{CCLK}$  (if a hold cycle is specified, else H = 0)

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

## Memory Write—Parallel Port

Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) when the ADSP-21266 is accessing external memory space.

Table 18. 8-bit Memory Write Cycle

| Name               | Parameter                                                      | Min                                            | Max | Units |
|--------------------|----------------------------------------------------------------|------------------------------------------------|-----|-------|
| Switching Cha      | aracteristics:                                                 |                                                |     |       |
| $t_{ALEW}$         | ALE pulse width                                                | 2 x t <sub>CCLK</sub> - 2                      |     | ns    |
| $t_{ADAS}$         | Address/data [15:0] setup before ALE deasserted <sup>1</sup>   | 2.5 x t <sub>CCLK</sub> - 1.0                  |     | ns    |
| $t_{ADAH}$         | Address/data [15:0] hold after ALE low deasserted <sup>1</sup> | $0.5 \text{ x t}_{\text{CCLK}} - 0.5$          |     | ns    |
| $t_{WW}$           | WR pulse width                                                 | D - 2                                          |     | ns    |
| $t_{ m ADWL}$      | Address/data [15:8] to $\overline{WR}$ low                     | 0.5 x t <sub>CCLK</sub> - 1.5                  |     | ns    |
| $t_{ADWH}$         | Address/data [15:8] hold after $\overline{WR}$ high            | $0.5 \text{ x t}_{\text{CCLK}} - 1 + \text{H}$ |     | ns    |
| t <sub>ALEHZ</sub> | ALE deasserted <sup>1</sup> to Address/Data[15:0] in high Z    | 0.5 x t <sub>CCLK</sub> - 1.5                  |     | ns    |
| $t_{DWS}$          | Address/data [7:0] setup before $\overline{WR}$ high           | D                                              |     | ns    |
| $t_{DWH}$          | Address/data [7:0] hold after $\overline{WR}$ high             | $0.5 \times t_{CCLK} - 1.5 + H$                |     | ns    |
| $t_{\text{DAWH}}$  | Address/data to $\overline{ m WR}$ high                        | D                                              |     | ns    |

 $D = (Data Cycle Duration) \times t_{CCLK}$ 

<sup>&</sup>lt;sup>1</sup>On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.



Figure 17. Write Cycle For 8-bit Memory Timing

 $H = t_{CCLK}$  (if a hold cycle is specified, else H = 0)

For current information contact Analog Devices at 800/262-5643

Table 19. 16-bit Memory Write Cycle

| Name              | Parameter                                                    | Min                                              | Max | Units |
|-------------------|--------------------------------------------------------------|--------------------------------------------------|-----|-------|
| Switching Ch      | haracteristics                                               |                                                  |     |       |
| t <sub>ALEW</sub> | ALE pulse width                                              | 2 x t <sub>CCLK</sub> - 2                        |     | ns    |
| t <sub>ADAS</sub> | Address/data [15:0] setup before ALE deasserted <sup>1</sup> | $2.5 \times t_{CCLK} - 1.0$                      |     | ns    |
| t <sub>ADAH</sub> | Address/data [15:0] hold after ALE deasserted <sup>1</sup>   | $0.5 \times t_{CCLK} - 0.5$                      |     | ns    |
| ww                | WR pulse width                                               | D - 2                                            |     | ns    |
| ·ALEHZ            | ALE deasserted <sup>1</sup> to Address/Data[15:0] in high Z  | 0.5 x t <sub>CCLK</sub> - 1.5                    |     | ns    |
| -<br>DWS          | Address/data [15:0] setup before $\overline{WR}$ high        | D                                                |     | ns    |
| DWH               | Address/data [15:0] hold after $\overline{WR}$ high          | $0.5 \text{ x t}_{\text{CCLK}} - 1.5 + \text{H}$ |     | ns    |

 $D = (Data Cycle Duration) x t_{CCLK}$ 

 $<sup>^{1}\</sup>mathrm{On}$  reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.



Figure 18. Write Cycle For 16-bit Memory Timing

 $H = t_{CCLK}$  (if a hold cycle is specified, else H = 0)

For current information contact Analog Devices at 800/262-5643

ADSP-21266

#### Serial Ports

To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed: 1) frame sync delay and frame sync setup and hold, 2) data delay and data setup and hold, and 3) SCLK width.

Serial port signals (SCLK, FS, DxA,/DxB) are routed to the DAI\_P[20:1] pins through the SRU. The timing specifications provided below are valid at the DAI\_P[20:1] pins.

Table 20. Serial Ports-External Clock

| Parameter          |                                                                           | Min | Max | Units |
|--------------------|---------------------------------------------------------------------------|-----|-----|-------|
| Timing Requi       | irements                                                                  |     |     |       |
| t <sub>SFSE</sub>  | FS Setup Before SCLK                                                      |     |     |       |
|                    | (Externally Generated FS in either Transmit or Receive Mode) <sup>1</sup> | 4   |     | ns    |
| t <sub>HFSE</sub>  | FS Hold After SCLK                                                        |     |     |       |
|                    | (Externally Generated FS in either Transmit or Receive Mode) <sup>1</sup> | 5.5 |     | ns    |
| t <sub>SDRE</sub>  | Receive Data Setup Before Receive SCLK <sup>1</sup>                       | 4   |     | ns    |
| t <sub>HDRE</sub>  | Receive Data Hold After SCLK <sup>1</sup>                                 | 5.5 |     | ns    |
| t <sub>SCLKW</sub> | SCLK Width                                                                | 20  |     | ns    |
| t <sub>SCLK</sub>  | SCLK Period                                                               | 40  |     | ns    |
| Switching Ch       | naracteristics                                                            |     |     |       |
| t <sub>DFSE</sub>  | FS Delay After SCLK                                                       |     |     |       |
|                    | (Internally Generated FS in either Transmit or Receive Mode) <sup>2</sup> |     | 16  | ns    |
| t <sub>HOFSE</sub> | FS Hold After SCLK                                                        |     |     |       |
|                    | (Internally Generated FS in either Transmit or Receive Mode)1             | 1   |     | ns    |
| $t_{ m DDTE}$      | Transmit Data Delay After Transmit SCLK <sup>1</sup>                      |     | 16  | ns    |
| $t_{ m HDTE}$      | Transmit Data Hold After Transmit SCLK <sup>1</sup>                       | 0   |     | ns    |

<sup>&</sup>lt;sup>1</sup>Referenced to sample edge.

Table 21. Serial Ports-Internal Clock

| Parameter           |                                                                           | Min                     | Max             | Units |
|---------------------|---------------------------------------------------------------------------|-------------------------|-----------------|-------|
| Timing Requires     | ments                                                                     |                         |                 |       |
| t <sub>SFSI</sub>   | FS Setup Before SCLK                                                      |                         |                 |       |
|                     | (Externally Generated FS in either Transmit or Receive Mode) <sup>1</sup> | 14.5                    |                 | ns    |
| $t_{HFSI}$          | FS Hold After SCLK                                                        |                         |                 |       |
|                     | (Externally Generated FS in either Transmit or Receive Mode) <sup>1</sup> | -4                      |                 | ns    |
| $t_{SDRI}$          | Receive Data Setup Before SCLK <sup>1</sup>                               | 9.5                     |                 | ns    |
| $t_{ m HDRI}$       | Receive Data Hold After SCLK <sup>1</sup>                                 | -2                      |                 | ns    |
| Switching Char      | acteristics                                                               |                         |                 |       |
| $t_{DFSI}$          | FS Delay After SCLK                                                       |                         |                 |       |
|                     | (Internally Generated FS in Transmit Mode) <sup>2</sup>                   |                         | 7.5             | ns    |
| t <sub>HOFSI</sub>  | FS Hold After SCLK                                                        |                         |                 |       |
|                     | (Internally Generated FS in Transmit Mode) <sup>1</sup>                   | -1.5                    |                 | ns    |
| $t_{DFSI}$          | FS Delay After SCLK                                                       |                         |                 |       |
|                     | (Internally Generated FS in Receive or Mode)                              |                         | 11              | ns    |
| t <sub>HOFSI</sub>  | FS Hold After SCLK                                                        |                         |                 |       |
|                     | (Internally Generated FS in Receive Mode)                                 | -4                      |                 | ns    |
| $t_{ m DDTI}$       | Transmit Data Delay After SCLK <sup>1</sup>                               |                         | 7.5             | ns    |
| $t_{ m HDTI}$       | Transmit Data Hold After SCLK <sup>1</sup>                                | -1.5                    |                 | ns    |
| t <sub>SCLKIW</sub> | Transmit or Receive SCLK Width                                            | 0.5t <sub>SCLK</sub> -2 | $0.5t_{SCLK}+2$ | ns    |

<sup>&</sup>lt;sup>1</sup>Referenced to the sample edge.

<sup>&</sup>lt;sup>2</sup>Referenced to drive edge.

 $<sup>^2\</sup>mathrm{Referenced}$  to drive edge.

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

Table 22. Serial Ports-Enable and Three-State

| Parameter            |                                                       | Min | Max | Units |
|----------------------|-------------------------------------------------------|-----|-----|-------|
| Switching Ch         | aracteristics                                         |     |     |       |
| $t_{ m DDTEN}$       | Data Enable from External Transmit SCLK <sup>1</sup>  | 2   |     | ns    |
| $t_{ m DDTTE}$       | Data Disable from External Transmit SCLK <sup>1</sup> |     | 13  | ns    |
| $t_{ m DDTIN}$       | Data Enable from Internal Transmit SCLK <sup>1</sup>  | 0   |     | ns    |
| $t_{\mathrm{DDTTI}}$ | Data Disable from Internal Transmit SCLK <sup>1</sup> |     | 3   | ns    |

<sup>&</sup>lt;sup>1</sup>Referenced to drive edge.

Table 23. Serial Ports-External Late Frame Sync

| Parameter              |                                                       | Min | Max | Units |
|------------------------|-------------------------------------------------------|-----|-----|-------|
| Switching Ch           | haracteristics                                        |     |     |       |
| $t_{\mathrm{DDTLFSE}}$ | Data Delay from Late External Transmit FS or External |     |     |       |
|                        | Receive FS with MCE = 1, MFD = $0^1$                  |     | 16  | ns    |
| t <sub>DDTENFS</sub>   | Data Enable for MCE = 1, MFD = $0^1$                  | 0.5 |     | ns    |

 $<sup>^{1}</sup>$ The  $t_{\mathrm{DDTLFSE}}$  and  $t_{\mathrm{DDTENFS}}$  parameters apply to Left-justified Sample Pair as well as DSP serial mode, and MCE = 1, MFD = 0.

#### EXTERNAL RECEIVE FS WITH MCE = 1, MFD = 0



### LATE EXTERNAL TRANSMIT FS



NOTE
SERIAL PORT SIGNALS (SCLK, FS, DXA,/DXB) ARE ROUTED TO THE DAI\_P[20:1] PINS USING THE SRU.
THE TIMING SPECIFICATIONS PROVIDED HERE ARE VALID AT THE DAI\_P[20:1] PINS.

Figure 19. External Late Frame Sync<sup>1</sup>

<sup>&</sup>lt;sup>1</sup>This figure reflects changes made to support Left-justified Sample Pair mode.

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 



NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF SCLK (EXTERNAL), SCLK (INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE.



NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF SCLK (EXTERNAL), SCLK (INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE.



Figure 20. Serial Ports

August 2003

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

### Input Data Port (IDP)

The timing requirements for the IDP are given in Table 24. IDP Signals (SCLK, FS, SDATA) are routed to the DAI\_P[20:1] pins using the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P[20:1] pins.

Table 24. Input Data Port

| Parameter              |                                                  | Min | Max | Units |
|------------------------|--------------------------------------------------|-----|-----|-------|
| Timing Requ            | irements                                         |     |     |       |
| $t_{SISFS}$            | FS Setup Before SCLK Rising Edge <sup>1</sup>    | 4   |     | ns    |
| $t_{SIHFS}$            | FS Hold After SCLK Rising Edge <sup>1</sup>      | 5.5 |     | ns    |
| $t_{SISD}$             | SData Setup Before SCLK Rising Edge <sup>1</sup> | 4   |     | ns    |
| $t_{SIHD}$             | SData Hold After SCLK Rising Edge <sup>1</sup>   | 5.5 |     | ns    |
| $t_{\mathrm{IDPCLKW}}$ | Clock Width                                      | 9   |     | ns    |
| $t_{\text{IDPCLK}}$    | Clock Period                                     | 20  |     | ns    |

<sup>&</sup>lt;sup>1</sup> DATA, SCLK, FS can come from any of the DAI pins. SCLK and FS can also come via PCG or SPORTs. PCG's input can be either CLKIN or any of the DAI pins.



Figure 21. IDP Timing

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

#### Parallel Data Acquisition Port (PDAP)

The timing requirements for the PDAP are provided in Table 25. PDAP is the parallel mode operation of channel 0 of the IDP. For details on the operation of the IDP, see the IDP chapter of the ADSP-2126x Hardware Reference Manual. Note that the most

significant 16 bits of external PDAP data can be provided through either the parallel port AD[15:0] or the DAI\_P[20:5] pins. The remaining 4 bits can only be sourced through DAI\_P[4:1]. The timing below is valid at the DAI\_P[20:1] pins or at the AD[15:0] pins.

Table 25. Parallel Data Acquisition Port (PDAP)

| Parameter            |                                                              | Min                   | Max | Units |
|----------------------|--------------------------------------------------------------|-----------------------|-----|-------|
| Timing Requi         | rements                                                      |                       |     |       |
| t <sub>SPCLKEN</sub> | PDAP_CLKEN Setup Before PDAP_CLK Sample Edge <sup>1</sup>    | 4                     |     | ns    |
| t <sub>HPCLKEN</sub> | PDAP_CLKEN Hold After PDAP_CLK Sample Edge <sup>1</sup>      | 5.5                   |     | ns    |
| $t_{PDSD}$           | PDAP_DAT Setup Before SCLK PDAP_CLK Sample Edge <sup>1</sup> | 4                     |     | ns    |
| $t_{\mathrm{PDHD}}$  | PDAP_DAT Hold After SCLK PDAP_CLK Sample Edge <sup>1</sup>   | 5.5                   |     | ns    |
| $t_{PDCLKW}$         | Clock Width                                                  | 9                     |     | ns    |
| $t_{PDCLK}$          | Clock Period                                                 | 20                    |     | ns    |
| $t_{ m PDHLDD}$      | Delay of PDAP strobe after last PDAP_CLK capture edge for    |                       |     |       |
|                      | a word                                                       | 2 x t <sub>CCLK</sub> |     | ns    |
| $t_{PDSTRB}$         | PDAP Strobe Pulse Width                                      | 1 x t <sub>CCLK</sub> |     | ns    |

<sup>&</sup>lt;sup>1</sup> Source pins of DATA are ADDR[7:0], DATA[7:0], or DAI pins. Source pins for SCLK and FS are: 1) DAI pins, 2) CLKIN through PCG, or 3) DAI pins through PCG.



Figure 22. PDAP Timing

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

## SPI Interface—Master

Table 26. SPI Interface Protocol — Master Switching and Timing Specifications

| Name                 | Parameter                                              | Min                         | Max | Units |
|----------------------|--------------------------------------------------------|-----------------------------|-----|-------|
| Switching Chard      | acteristics                                            |                             |     |       |
| t <sub>SPICLKM</sub> | Serial clock cycle                                     | 8 x t <sub>CCLK</sub>       |     | ns    |
| $t_{SPICHM}$         | Serial clock high period                               | $4 \times t_{CCLK}$         |     | ns    |
| $t_{SPICLM}$         | Serial clock low period                                | 4 x t <sub>CCLK</sub> - 2   |     | ns    |
| $t_{ m DDSPIDM}$     | SPICLK edge to data out valid (data out delay time)    |                             | 0   |       |
| t <sub>HDSPIDM</sub> | SPICLK edge to data out not valid (data out hold time) | 2                           |     | ns    |
| $t_{SDSCIM}$         | FLAG3-0 OUT (SPI device select)                        |                             |     |       |
|                      | low to first SPICLK edge                               | 2 x t <sub>CCLK</sub> - 2.5 |     | ns    |
| $t_{HDSM}$           | Last SPICLK edge to FLAG3-0 OUT high                   | $2 \times t_{CCLK}$         |     | ns    |
| t <sub>SPITDM</sub>  | Sequential transfer delay                              | $2 \times t_{CCLK}$         |     | ns    |
| Timing Requiren      | nents                                                  |                             |     |       |
| $t_{SSPIDM}$         | Data input valid to SPICLK edge                        |                             |     |       |
|                      | (data input set-up time)                               | 2                           |     | ns    |
| t <sub>HSPIDM</sub>  | SPICLK last sampling edge to data input not valid      | 2                           |     | ns    |



Figure 23. SPI Master Timing

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

SPI Interface—Slave

Table 27. SPI Interface Protocol —Slave Switching and Timing Specifications

| Name                 | Parameter                                              | Min                       | Max                   | Units |
|----------------------|--------------------------------------------------------|---------------------------|-----------------------|-------|
| Switching Characte   | eristics                                               |                           |                       |       |
| $t_{DSOE}$           | SPIDS assertion to data out active                     | 0                         | 4                     | ns    |
| $t_{DSDHI}$          | SPIDS deassertion to data high impedance               | 0                         | 4                     | ns    |
| $t_{ m DDSPIDS}$     | SPICLK edge to data out valid (data out delay time)    |                           | 9.4                   | ns    |
| $t_{HDLSBS}$         | SPICLK edge to data out not valid (data out hold time) | 2 x t <sub>CCLK</sub>     |                       | ns    |
| $t_{DSOV}$           | SPIDS assertion to data out valid (CPHASE=0)           |                           | 5 x t <sub>CCLK</sub> | ns    |
| Timing Requiremen    | nts                                                    |                           |                       |       |
| t <sub>SPICLKS</sub> | Serial clock cycle                                     | $4 \times t_{CCLK}$       |                       | ns    |
| $t_{SPICHS}$         | Serial clock high period                               | 2 x t <sub>CCLK</sub>     |                       | ns    |
| $t_{SPICLS}$         | Serial clock low period                                | 2 x t <sub>CCLK</sub> - 2 |                       | ns    |
| $t_{SDSCO}$          | SPIDS assertion to first SPICLK edge                   |                           |                       | ns    |
|                      | CPHASE = 0                                             | 2 x t <sub>CCLK</sub>     |                       |       |
|                      | CPHASE = 1                                             | 2 x t <sub>CCLK</sub>     |                       |       |
| $t_{HDS}$            | Last SPICLK edge to SPIDS not asserted                 | 2 x t <sub>CCLK</sub>     |                       |       |
|                      | CPHASE = 0                                             |                           |                       | ns    |
| $t_{SSPIDS}$         | Data input valid to SPICLK edge                        |                           |                       |       |
|                      | (data input set-up time)                               | 2                         |                       | ns    |
| $t_{HSPIDS}$         | SPICLK last sampling edge to data input not valid      | 2                         |                       | ns    |
| $t_{\mathrm{SDPPW}}$ | SPIDS deassertion pulse width (CPHASE=0)               | 2 x t <sub>CCLK</sub>     |                       | ns    |



Figure 24. SPI Slave Timing

August 2003

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

## JTAG Test Access Port and Emulation

Table 28. JTAG Test Access Port and Emulation

| Paramete          | Parameter                                       |                   | Max | Units |
|-------------------|-------------------------------------------------|-------------------|-----|-------|
| Timing Red        | quirements                                      |                   |     |       |
| $t_{TCK}$         | TCK Period                                      | $t_{\mathrm{CK}}$ |     | ns    |
| $t_{STAP}$        | TDI, TMS Setup Before TCK High                  | 5                 |     | ns    |
| t <sub>HTAP</sub> | TDI, TMS Hold After TCK High                    | 6                 |     | ns    |
| $t_{SSYS}$        | System Inputs Setup Before TCK Low <sup>1</sup> | 7                 |     | ns    |
| t <sub>HSYS</sub> | System Inputs Hold After TCK Low <sup>1</sup>   | 18                |     | ns    |
| $t_{TRSTW}$       | TRST Pulse Width                                | $4t_{ m CK}$      |     | ns    |
| Switching (       | Characteristics                                 |                   |     |       |
| $t_{\rm DTDO}$    | TDO Delay from TCK Low                          |                   | 13  | ns    |
| $t_{DSYS}$        | System Outputs Delay After TCK Low <sup>2</sup> |                   | 30  | ns    |

 $<sup>^{1}</sup> System\ Inputs = AD15-0, \overline{SPIDS}, CLKCFG1-0, \overline{RESET}, \overline{BOOTCFG1-0}, MISO, MOSI, SPICLK, DAI\_Px, FLAG3-0 \\ ^{2} System\ Outputs = MISO, MOSI, SPICLK, DAI\_Px, AD15-0, \overline{RD}, \overline{WR}, FLAG3-0, CLKOUT, \overline{EMU}, ALE.$ 



Figure 25. IEEE 11499.1 JTAG Test Access Port

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

#### **Output Drive Currents**

Figure 26 shows typical I-V characteristics for the output drivers of the ADSP-21266. The curves represent the current drive capability of the output drivers as a function of output voltage.



Figure 26. ADSP-21266 Typical Drive

### **Test Conditions** TBD

#### Output Enable Time

Output pins are considered to be enabled when they have made a transition from a high impedance state to the point when they start driving. The output enable time  $t_{\rm ENA}$  is the interval from the point when a reference signal reaches a high or low voltage level to the point when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram (Figure 27). If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving.

### **Output Disable Time**

Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by  $\Delta V$  is dependent on the capacitive load,  $C_L$  and the load current,  $I_L$ . This decay time can be approximated by the following equation:

$$t_{DECAY} = \frac{C_L \Delta V}{I_L}$$

Output disable time  $t_{DIS}$  is the difference between  $t_{MEASURED}$  and  $t_{DECAY}$  as shown in Figure 27. The time  $t_{MEASURED}$  is the interval from when the reference signal switches to when the output voltage decays  $\Delta V$  from the measured output high or output low voltage. The  $t_{DECAY}$  is calculated with test loads  $C_L$  and  $I_L$ , and with  $\Delta V$  equal to 0.5 V.

#### **Example System Hold Time Calculation**

To determine the data output hold time in a particular system, first calculate  $t_{DECAY}$  using the equation given in "Output Disable Time" above. Choose  $\Delta V$  to be the difference between the ADSP-21266's output voltage and the input threshold for the device requiring the hold time. A typical  $\Delta V$  will be 0.4 V. CL is the total bus capacitance (per data line), and IL is the total leakage or three-state current (per data line). The hold time will be  $t_{DECAY}$  plus the minimum disable time (that is,  $t_{DATRWH}$  for the write cycle).



Figure 27. Output Enable/Disable



Figure 28. Equivalent Device Loading for AC Measurements (Includes All Fixtures)



Figure 29. Voltage Reference Levels for AC

Measurements (Except Output Enable/Disable)

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 



Figure 30. Typical Output Rise Time  $(10\%-90\%, V_{DDEXT} = Min)$ 



Figure 31. Typical Output Delay or Hold vs. Load Capacitance (at Max Case Temperature)

### **Capacitive Loading**

Output delays and holds are based on standard capacitive loads: 12 pF on all pins (see Figure 28). Figure 31 shows graphically how output delays and holds vary with load capacitance (Note that this graph or derating does not apply to output disable delays; see Output Disable Time on page 35). The graphs of Figure 31, Figure 32 and Figure 30 may not be linear outside the ranges shown for Typical Output Delay vs. Load Capacitance and Typical Output Rise Time (10%-90%, V=Min) vs. Load Capacitance.

## **ENVIRONMENTAL CONDITIONS**

The ADSP-21266 is available in 136-Ball Grid Array (BGA) and 144-lead LQFP packages. For more information, see "Ordering Guide" on page 43.



Figure 32. Typical Output Rise Time (10%-90%,  $V_{DDEXT} = Max$ )

### **Thermal Characteristics**

The ADSP-21266 is specified for a case temperature (TCASE). To ensure that the TCASE data sheet specification is not exceeded, a heat sink and/or an air flow source may be used. Use the center ground land to provide thermal pathways to the printed circuit board's (PCB) ground plane. A heat sink should be attached to the ground plane (as close as possible to the thermal pathways) with a thermal adhesive (136-Ball BGA only).

Table 29 and Table 30 airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6 and the junction-to-board measurement complies with JESD51-8. The junction-to-case measurement complies with MIL-STD-883. All measurements use a 2S2P JEDEC test board.

Table 29. Thermal Characteristics for 136 Ball BGA

| Parameter              | Condition                 | Typical | Units |
|------------------------|---------------------------|---------|-------|
| $\theta_{\mathrm{IA}}$ | Airflow = 0  m/s          | TBD     | °C/W  |
| ·                      | Airflow = 1 m/s           | TBD     | °C/W  |
|                        | Airflow = $2 \text{ m/s}$ | TBD     | °C/W  |
| $\theta_{\rm JC}$      | _                         | TBD     | °C/W  |
| $\theta_{ m JB}$       | _                         | TBD     | °C/W  |
| $\Psi_{ m IT}$         | Airflow = $0 \text{ m/s}$ | TBD     | °C/W  |
| •                      | Airflow = 1 m/s           | TBD     | °C/W  |
|                        | Airflow = $2 \text{ m/s}$ | TBD     | °C/W  |

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

Table 30. Thermal Characteristics for 144 Lead LQFP

| Parameter              |                           | Typical | Units |
|------------------------|---------------------------|---------|-------|
| $\theta_{\mathrm{JA}}$ | Airflow = $0 \text{ m/s}$ | TBD     | °C/W  |
|                        | Airflow = $1 \text{ m/s}$ | TBD     | °C/W  |
|                        | Airflow = $2 \text{ m/s}$ | TBD     | °C/W  |
| $\theta_{ m JC}$       | -                         | TBD     | °C/W  |
| $\Psi_{ m IT}$         | Airflow = $0 \text{ m/s}$ | TBD     | °C/W  |
| -                      | Airflow = $1 \text{ m/s}$ | TBD     | °C/W  |
|                        | Airflow = $2 \text{ m/s}$ | TBD     | °C/W  |

• To determine the Junction Temperature of the device while on the application PCB, use:

$$T_I = T_{CASE} + (\Psi_{IT} \times PD)$$

Where:

 $T_I$ = Junction temperature  ${}^0$ C

T<sub>CASE</sub>= Case temperature measured at the top center of the package

 $\Psi_{JT}$ = PSI junction temperature = Typical value from the tables above

PD= Power dissipation see EE Note #TBD

• Values of  $\theta_{JA}$  are provided for package comparison and PCB design considerations.  $\theta_{JA}$  can be used for a 1<sup>st</sup> order approximation of  $T_I$  by the equation:

$$T_I = T_A + (\theta_{IA} \times PD)$$

Where:

 $T_A = Ambient Temperature {}^0C$ 

- Values of  $\theta_{JC}$  are provided for package comparison and PCB design considerations when an external heatsink is required.
- Values of  $\theta_{JB}$  are provided for package comparison and PCB design considerations.

For current information contact Analog Devices at 800/262-5643

ADSP-21266

### 136-BALL BGA PIN CONFIGURATIONS

Table 31. 136-ball BGA Pin Assignments

|                        | BGA  |                 | BGA  |                  | BGA  |                | BGA  |
|------------------------|------|-----------------|------|------------------|------|----------------|------|
| Pin Name               | Pin# | Pin Name        | Pin# | Pin Name         | Pin# | Pin Name       | Pin# |
| CLKCFG0                | A01  | CLKCFG1         | B01  | BOOTCFG1         | C01  | $V_{ m DDINT}$ | D01  |
| XTAL                   | A02  | GND             | B02  | BOOTCFG0         | C02  | GND            | D02  |
| TMS                    | A03  | $V_{DDEXT}$     | B03  | GND              | C03  | GND            | D04  |
| TCK                    | A04  | CLKIN           | B04  | GND              | C12  | GND            | D05  |
| TDI                    | A05  | TRST            | B05  | GND              | C13  | GND            | D06  |
| CLKOUT                 | A06  | $A_{VSS}$       | B06  | $V_{DDINT}$      | C14  | GND            | D09  |
| TDO                    | A07  | $A_{ m VDD}$    | B07  |                  |      | GND            | D10  |
| $\overline{	ext{EMU}}$ | A08  | $V_{DDEXT}$     | B08  |                  |      | GND            | D11  |
| MOSI                   | A09  | <b>SPICLK</b>   | B09  |                  |      | GND            | D13  |
| MISO                   | A10  | RESET           | B10  |                  |      | $V_{DDINT}$    | D14  |
| SPIDS                  | A11  | $V_{DDINT}$     | B11  |                  |      |                |      |
| $V_{ m DDINT}$         | A12  | GND             | B12  |                  |      |                |      |
| GND                    | A13  | GND             | B13  |                  |      |                |      |
| GND                    | A14  | GND             | B14  |                  |      |                |      |
| V <sub>DDINT</sub>     | E01  | FLAG1           | F01  | AD7              | G01  | AD6            | H01  |
| GND                    | E02  | FLAG0           | F02  | $V_{DDINT}$      | G02  | $V_{DDEXT}$    | H02  |
| GND                    | E04  | GND             | F04  | $V_{DDEXT}$      | G13  | DAI_P18 (SD5B) | H13  |
| GND                    | E05  | GND             | F05  | DAI_P19 (SCLK45) | G14  | DAI_P17 (SD5A) | H14  |
| GND                    | E06  | GND             | F06  |                  |      |                |      |
| GND                    | E09  | GND             | F09  |                  |      |                |      |
| GND                    | E10  | GND             | F10  |                  |      |                |      |
| GND                    | E11  | GND             | F11  |                  |      |                |      |
| GND                    | E13  | FLAG2           | F13  |                  |      |                |      |
| FLAG3                  | E14  | DAI_P20 (SFS45) | F14  |                  |      |                |      |

August 2003

For current information contact Analog Devices at 800/262-5643

Table 31. 136-ball BGA Pin Assignments (Continued)

|                        | BGA  |                | BGA  |                 | BGA  |                  | BGA  |
|------------------------|------|----------------|------|-----------------|------|------------------|------|
| Pin Name               | Pin# | Pin Name       | Pin# | Pin Name        | Pin# | Pin Name         | Pin# |
| AD5                    | J01  | AD3            | K01  | AD2             | L01  | AD0              | M01  |
| AD4                    | J02  | $V_{DDINT}$    | K02  | AD1             | L02  | $\overline{WR}$  | M02  |
| GND                    | J04  | GND            | K04  | GND             | L04  | GND              | M03  |
| GND                    | J05  | GND            | K05  | GND             | L05  | GND              | M12  |
| GND                    | J06  | GND            | K06  | GND             | L06  | DAI_P12 (SD3B)   | M13  |
| GND                    | J09  | GND            | K09  | GND             | L09  | DAI_P13 (SCLK23) | M14  |
| GND                    | J10  | GND            | K10  | GND             | L10  |                  |      |
| GND                    | J11  | GND            | K11  | GND             | L11  |                  |      |
| $V_{ m DDINT}$         | J13  | GND            | K13  | GND             | L13  |                  |      |
| DAI_P16 (SD4B)         | J14  | DAI_P15 (SD4A) | K14  | DAI_P14 (SFS23) | L14  |                  |      |
| AD15                   | N01  | AD14           | P01  |                 |      | 1                |      |
| ALE                    | N02  | AD13           | P02  |                 |      |                  |      |
| $\overline{\text{RD}}$ | N03  | AD12           | P03  |                 |      |                  |      |
| $V_{DDINT}$            | N04  | AD11           | P04  |                 |      |                  |      |
| $V_{DDEXT}$            | N05  | AD10           | P05  |                 |      |                  |      |
| AD8                    | N06  | AD9            | P06  |                 |      |                  |      |
| $V_{DDINT}$            | N07  | DAI_P1 (SD0A)  | P07  |                 |      |                  |      |
| DAI_P2 (SD0B)          | N08  | DAI_P3 (SCLK0) | P08  |                 |      |                  |      |
| $V_{DDEXT}$            | N09  | DAI_P5 (SD1A)  | P09  |                 |      |                  |      |
| DAI_P4 (SFS0)          | N10  | DAI_P6 (SD1B)  | P10  |                 |      |                  |      |
| $V_{ m DDINT}$         | N11  | DAI_P7 (SCLK1) | P11  |                 |      |                  |      |
| V <sub>DDINT</sub>     | N12  | DAI_P8 (SFS1)  | P12  |                 |      |                  |      |
| GND                    | N13  | DAI_P9 (SD2A)  | P13  |                 |      |                  |      |
| DAI_P10 (SD2B)         | N14  | DAI_P11 (SD3A) | P14  |                 |      |                  |      |

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 





\*USE THE CENTER BLOCK OF GROUND PINS TO PROVIDE THERMAL PATHWAYS TO YOUR PRINTED CIRCUIT BOARD'S GROUND PLANE.

Figure 33. 136-ball BGA Pin Assignments (Bottom View, Summary)

For current information contact Analog Devices at 800/262-5643

ADSP-21266

## 144-LEAD LQFP PIN CONFIGURATIONS

Table 32. 144-Lead LQFP Pin Assignments

| D' N                     | LQFP  | D' N           | LQFP  | D' N               | LQFP<br>Pin # | D' N         | LQFP  |
|--------------------------|-------|----------------|-------|--------------------|---------------|--------------|-------|
| Pin Name                 | Pin # | Pin Name       | Pin # | Pin Name           |               | Pin Name     | Pin # |
| $V_{ m DDINT}$           | 1     | $V_{DDINT}$    | 37    | $V_{DDEXT}$        | 73            | GND          | 109   |
| CLKCFG0                  | 2     | GND            | 38    | GND                | 74            | $V_{DDINT}$  | 110   |
| CLKCFG1                  | 3     | RD             | 39    | $V_{DDINT}$        | 75            | GND          | 111   |
| BOOTCFG0                 | 4     | ALE            | 40    | GND                | 76            | $V_{DDINT}$  | 112   |
| BOOTCFG1                 | 5     | AD15           | 41    | DAI_P10 (SD2B)     | 77            | GND          | 113   |
| GND                      | 6     | AD14           | 42    | DAI_P11 (SD3A)     | 78            | $V_{DDINT}$  | 114   |
| $V_{ m DDEXT}$           | 7     | AD13           | 43    | DAI_P12 (SD3B)     | 79            | GND          | 115   |
| GND                      | 8     | GND            | 44    | DAI_P13 (SCLK23)   | 80            | $V_{DDEXT}$  | 116   |
| $V_{DDINT}$              | 9     | $V_{DDEXT}$    | 45    | DAI_P14 (SFS23)    | 81            | GND          | 117   |
| GND                      | 10    | AD12           | 46    | DAI_P15 (SD4A)     | 82            | $V_{DDINT}$  | 118   |
| $V_{DDINT}$              | 11    | $V_{DDINT}$    | 47    | $V_{DDINT}$        | 83            | GND          | 119   |
| GND                      | 12    | GND            | 48    | GND                | 84            | $V_{DDINT}$  | 120   |
| $V_{ m DDINT}$           | 13    | AD11           | 49    | GND                | 85            | RESET        | 121   |
| GND                      | 14    | AD10           | 50    | DAI_P16 (SD4B)     | 86            | SPIDS        | 122   |
| FLAG0                    | 15    | AD9            | 51    | DAI_P17 (SD5A)     | 87            | GND          | 123   |
| FLAG1                    | 16    | AD8            | 52    | DAI_P18 (SD5B)     | 88            | $V_{DDINT}$  | 124   |
| AD7                      | 17    | DAI_P1 (SD0A)  | 53    | DAI_P19 (SCLK45)   | 89            | SPICLK       | 125   |
| GND                      | 18    | $V_{DDINT}$    | 54    | $V_{DDINT}$        | 90            | MISO         | 126   |
| $V_{DDINT}$              | 19    | GND            | 55    | GND                | 91            | MOSI         | 127   |
| GND                      | 20    | DAI_P2 (SD0B)  | 56    | GND                | 92            | GND          | 128   |
| $V_{DDEXT}$              | 21    | DAI_P3 (SCLK0) | 57    | $V_{DDEXT}$        | 93            | $V_{DDINT}$  | 129   |
| GND                      | 22    | GND            | 58    | DAI_P20 (SFS45)    | 94            | $V_{DDEXT}$  | 130   |
| $V_{DDINT}$              | 23    | $V_{DDEXT}$    | 59    | GND                | 95            | $A_{ m VDD}$ | 131   |
| AD6                      | 24    | $V_{DDINT}$    | 60    | $V_{DDINT}$        | 96            | $A_{VSS}$    | 132   |
| AD5                      | 25    | GND            | 61    | FLAG2              | 97            | GND          | 133   |
| AD4                      | 26    | DAI_P4 (SFS0)  | 62    | FLAG3              | 98            | CLKOUT       | 134   |
| $V_{ m DDINT}$           | 27    | DAI_P5 (SD1A)  | 63    | $V_{DDINT}$        | 99            | EMU          | 135   |
| GND                      | 28    | DAI_P6 (SD1B)  | 64    | GND                | 100           | TDO          | 136   |
| AD3                      | 29    | DAI_P7 (SCLK1) | 65    | $V_{DDINT}$        | 101           | TDI          | 137   |
| AD2                      | 30    | $V_{DDINT}$    | 66    | GND                | 102           | TRST         | 138   |
| $V_{DDEXT}$              | 31    | GND            | 67    | $V_{DDINT}$        | 103           | TCK          | 139   |
| GND                      | 32    | $V_{DDINT}$    | 68    | GND                | 104           | TMS          | 140   |
| AD1                      | 33    | GND            | 69    | $V_{DDINT}$        | 105           | GND          | 141   |
| AD0                      | 34    | DAI_P8 (SFS1)  | 70    | GND                | 106           | CLKIN        | 142   |
| $\overline{\mathrm{WR}}$ | 35    | DAI_P9 (SD2A)  | 71    | $V_{DDINT}$        | 107           | XTAL         | 143   |
| $V_{DDINT}$              | 36    | $V_{DDINT}$    | 72    | V <sub>DDINT</sub> | 108           | $V_{DDEXT}$  | 144   |

For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

#### PACKAGE DIMENSIONS

The ADSP-21266 is available in a 136-ball BGA package. All dimensions are in millimeters (mm).

#### 136-BALL BGA



For current information contact Analog Devices at 800/262-5643

**ADSP-21266** 

### **OUTLINE DIMENSIONS**

The ADSP-21266 is available in a 144-lead LQFP package. All dimensions are in millimeters (mm).

## 144-LEAD LQFP (ST-144)



#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS AND COMPLY WITH JEDEC STANDARD MS-026-BFB.
- 2. ACTUAL POSITION OF EACH LEAD IS WITHIN 0.08 OF ITS IDEAL POSITION, WHEN MEASURED IN THE LATERAL DIRECTION.
- 3. CENTER DIMENSIONS ARE NOMINAL.

## **ORDERING GUIDE**

| Part Number         | Case Temperature<br>Range | Instruction Rate | On-Chip<br>SRAM | ROM    | Operating Voltage |
|---------------------|---------------------------|------------------|-----------------|--------|-------------------|
| ADSP-21266SKBC-200x | 0°C to +85°C              | 200 MHz          | 2 Mbit          | 4 Mbit | 1.2 INT/3.3 EXT V |
| ADSP-21266SKSTZx    | 0°C to +85°C              | 150 MHz          | 2 Mbit          | 4 Mbit | 1.2 INT/3.3 EXT V |
| (Pb-free)           |                           |                  |                 |        |                   |
| ADSP-21266SKSTZx    | 0°C to +85°C              | 200 MHz          | 2 Mbit          | 4 Mbit | 1.2 INT/3.3 EXT V |
| (Pb-free)           |                           |                  |                 |        |                   |

August 2003

For current information contact Analog Devices at 800/262-5643